helper2.c 13.0 KB
Newer Older
B
bellard 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
/*
 *  i386 helpers (without register variable usage)
 * 
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>
#include <signal.h>
#include <assert.h>
#include <sys/mman.h>

#include "cpu.h"
#include "exec-all.h"

//#define DEBUG_MMU

CPUX86State *cpu_x86_init(void)
{
    CPUX86State *env;
    int i;
    static int inited;

    cpu_exec_init();

    env = malloc(sizeof(CPUX86State));
    if (!env)
        return NULL;
    memset(env, 0, sizeof(CPUX86State));

47 48 49
    /* init to reset state */

    tlb_flush(env, 1);
B
bellard 已提交
50 51 52
#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = 0xffffffff;
    
    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK;
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK;
    
    /* not correct (CS base=0xffff0000) */
    cpu_x86_load_seg_cache(env, R_CS, 0xf000, (uint8_t *)0x000f0000, 0xffff, 0); 
    cpu_x86_load_seg_cache(env, R_DS, 0, NULL, 0xffff, 0);
    cpu_x86_load_seg_cache(env, R_ES, 0, NULL, 0xffff, 0);
    cpu_x86_load_seg_cache(env, R_SS, 0, NULL, 0xffff, 0);
    cpu_x86_load_seg_cache(env, R_FS, 0, NULL, 0xffff, 0);
    cpu_x86_load_seg_cache(env, R_GS, 0, NULL, 0xffff, 0);
    
    env->eip = 0xfff0;
    env->regs[R_EDX] = 0x600; /* indicate P6 processor */
    
    env->eflags = 0x2;
    
    /* FPU init */
    for(i = 0;i < 8; i++)
        env->fptags[i] = 1;
    env->fpuc = 0x37f;
    
B
bellard 已提交
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
    /* init various static tables */
    if (!inited) {
        inited = 1;
        optimize_flags_init();
    }
    return env;
}

void cpu_x86_close(CPUX86State *env)
{
    free(env);
}

/***********************************************************/
/* x86 debug */

static const char *cc_op_str[] = {
    "DYNAMIC",
    "EFLAGS",
101 102 103
    "MULB",
    "MULW",
    "MULL",
B
bellard 已提交
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
    "ADDB",
    "ADDW",
    "ADDL",
    "ADCB",
    "ADCW",
    "ADCL",
    "SUBB",
    "SUBW",
    "SUBL",
    "SBBB",
    "SBBW",
    "SBBL",
    "LOGICB",
    "LOGICW",
    "LOGICL",
    "INCB",
    "INCW",
    "INCL",
    "DECB",
    "DECW",
    "DECL",
    "SHLB",
    "SHLW",
    "SHLL",
    "SARB",
    "SARW",
    "SARL",
};

void cpu_x86_dump_state(CPUX86State *env, FILE *f, int flags)
{
B
bellard 已提交
135
    int eflags, i;
B
bellard 已提交
136
    char cc_op_name[32];
B
bellard 已提交
137
    static const char *seg_name[6] = { "ES", "CS", "SS", "DS", "FS", "GS" };
B
bellard 已提交
138 139 140 141

    eflags = env->eflags;
    fprintf(f, "EAX=%08x EBX=%08x ECX=%08x EDX=%08x\n"
            "ESI=%08x EDI=%08x EBP=%08x ESP=%08x\n"
142
            "EIP=%08x EFL=%08x [%c%c%c%c%c%c%c]    CPL=%d II=%d\n",
B
bellard 已提交
143 144 145 146 147 148 149 150 151
            env->regs[R_EAX], env->regs[R_EBX], env->regs[R_ECX], env->regs[R_EDX], 
            env->regs[R_ESI], env->regs[R_EDI], env->regs[R_EBP], env->regs[R_ESP], 
            env->eip, eflags,
            eflags & DF_MASK ? 'D' : '-',
            eflags & CC_O ? 'O' : '-',
            eflags & CC_S ? 'S' : '-',
            eflags & CC_Z ? 'Z' : '-',
            eflags & CC_A ? 'A' : '-',
            eflags & CC_P ? 'P' : '-',
B
bellard 已提交
152
            eflags & CC_C ? 'C' : '-',
153 154
            env->hflags & HF_CPL_MASK, 
            (env->hflags >> HF_INHIBIT_IRQ_SHIFT) & 1);
B
bellard 已提交
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
    for(i = 0; i < 6; i++) {
        SegmentCache *sc = &env->segs[i];
        fprintf(f, "%s =%04x %08x %08x %08x\n",
                seg_name[i],
                sc->selector,
                (int)sc->base,
                sc->limit,
                sc->flags);
    }
    fprintf(f, "LDT=%04x %08x %08x %08x\n",
            env->ldt.selector,
            (int)env->ldt.base,
            env->ldt.limit,
            env->ldt.flags);
    fprintf(f, "TR =%04x %08x %08x %08x\n",
            env->tr.selector,
            (int)env->tr.base,
            env->tr.limit,
            env->tr.flags);
    fprintf(f, "GDT=     %08x %08x\n",
            (int)env->gdt.base, env->gdt.limit);
    fprintf(f, "IDT=     %08x %08x\n",
            (int)env->idt.base, env->idt.limit);
    fprintf(f, "CR0=%08x CR2=%08x CR3=%08x CR4=%08x\n",
            env->cr[0], env->cr[2], env->cr[3], env->cr[4]);
    
B
bellard 已提交
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
    if (flags & X86_DUMP_CCOP) {
        if ((unsigned)env->cc_op < CC_OP_NB)
            strcpy(cc_op_name, cc_op_str[env->cc_op]);
        else
            snprintf(cc_op_name, sizeof(cc_op_name), "[%d]", env->cc_op);
        fprintf(f, "CCS=%08x CCD=%08x CCO=%-8s\n",
                env->cc_src, env->cc_dst, cc_op_name);
    }
    if (flags & X86_DUMP_FPU) {
        fprintf(f, "ST0=%f ST1=%f ST2=%f ST3=%f\n", 
                (double)env->fpregs[0], 
                (double)env->fpregs[1], 
                (double)env->fpregs[2], 
                (double)env->fpregs[3]);
        fprintf(f, "ST4=%f ST5=%f ST6=%f ST7=%f\n", 
                (double)env->fpregs[4], 
                (double)env->fpregs[5], 
                (double)env->fpregs[7], 
                (double)env->fpregs[8]);
    }
}

/***********************************************************/
/* x86 mmu */
/* XXX: add PGE support */

B
bellard 已提交
207 208 209
void cpu_x86_set_a20(CPUX86State *env, int a20_state)
{
    a20_state = (a20_state != 0);
210
    if (a20_state != ((env->a20_mask >> 20) & 1)) {
211 212 213
#if defined(DEBUG_MMU)
        printf("A20 update: a20=%d\n", a20_state);
#endif
B
a20 fix  
bellard 已提交
214 215 216 217
        /* if the cpu is currently executing code, we must unlink it and
           all the potentially executing TB */
        cpu_interrupt(env, 0);

B
bellard 已提交
218 219
        /* when a20 is changed, all the MMU mappings are invalid, so
           we must flush everything */
220 221
        tlb_flush(env, 1);
        env->a20_mask = 0xffefffff | (a20_state << 20);
B
bellard 已提交
222 223 224
    }
}

225
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0)
B
bellard 已提交
226
{
227
    int pe_state;
B
bellard 已提交
228

229
#if defined(DEBUG_MMU)
230
    printf("CR0 update: CR0=0x%08x\n", new_cr0);
B
bellard 已提交
231
#endif
232 233 234
    if ((new_cr0 & (CR0_PG_MASK | CR0_WP_MASK | CR0_PE_MASK)) !=
        (env->cr[0] & (CR0_PG_MASK | CR0_WP_MASK | CR0_PE_MASK))) {
        tlb_flush(env, 1);
B
bellard 已提交
235
    }
236 237
    env->cr[0] = new_cr0;
    
238 239 240 241 242
    /* update PE flag in hidden flags */
    pe_state = (env->cr[0] & CR0_PE_MASK);
    env->hflags = (env->hflags & ~HF_PE_MASK) | (pe_state << HF_PE_SHIFT);
    /* ensure that ADDSEG is always set in real mode */
    env->hflags |= ((pe_state ^ 1) << HF_ADDSEG_SHIFT);
B
bellard 已提交
243 244
}

245
void cpu_x86_update_cr3(CPUX86State *env, uint32_t new_cr3)
B
bellard 已提交
246
{
247
    env->cr[3] = new_cr3;
B
bellard 已提交
248 249
    if (env->cr[0] & CR0_PG_MASK) {
#if defined(DEBUG_MMU)
250
        printf("CR3 update: CR3=%08x\n", new_cr3);
B
bellard 已提交
251
#endif
252
        tlb_flush(env, 0);
B
bellard 已提交
253 254 255
    }
}

256
void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4)
B
bellard 已提交
257
{
258 259 260 261 262 263 264 265
#if defined(DEBUG_MMU)
    printf("CR4 update: CR4=%08x\n", env->cr[4]);
#endif
    if ((new_cr4 & (CR4_PGE_MASK | CR4_PAE_MASK | CR4_PSE_MASK)) !=
        (env->cr[4] & (CR4_PGE_MASK | CR4_PAE_MASK | CR4_PSE_MASK))) {
        tlb_flush(env, 1);
    }
    env->cr[4] = new_cr4;
B
bellard 已提交
266 267 268 269 270 271 272 273 274 275 276 277 278 279
}

/* XXX: also flush 4MB pages */
void cpu_x86_flush_tlb(CPUX86State *env, uint32_t addr)
{
    tlb_flush_page(env, addr);
}

/* return value:
   -1 = cannot handle fault 
   0  = nothing more to do 
   1  = generate PF fault
   2  = soft MMU activation required for this block
*/
B
bellard 已提交
280 281
int cpu_x86_handle_mmu_fault(CPUX86State *env, uint32_t addr, 
                             int is_write, int is_user, int is_softmmu)
B
bellard 已提交
282 283
{
    uint8_t *pde_ptr, *pte_ptr;
284
    uint32_t pde, pte, virt_addr, ptep;
B
bellard 已提交
285
    int error_code, is_dirty, prot, page_size, ret;
286
    unsigned long paddr, vaddr, page_offset;
B
bellard 已提交
287
    
288
#if defined(DEBUG_MMU)
B
bellard 已提交
289 290 291 292 293 294 295 296 297 298 299 300
    printf("MMU fault: addr=0x%08x w=%d u=%d eip=%08x\n", 
           addr, is_write, is_user, env->eip);
#endif

    if (env->user_mode_only) {
        /* user mode only emulation */
        error_code = 0;
        goto do_fault;
    }

    if (!(env->cr[0] & CR0_PG_MASK)) {
        pte = addr;
B
bellard 已提交
301
        virt_addr = addr & TARGET_PAGE_MASK;
B
bellard 已提交
302 303 304 305 306 307
        prot = PROT_READ | PROT_WRITE;
        page_size = 4096;
        goto do_mapping;
    }

    /* page directory entry */
B
bellard 已提交
308
    pde_ptr = phys_ram_base + 
309
        (((env->cr[3] & ~0xfff) + ((addr >> 20) & ~3)) & env->a20_mask);
B
bellard 已提交
310
    pde = ldl_raw(pde_ptr);
B
bellard 已提交
311 312 313 314 315 316
    if (!(pde & PG_PRESENT_MASK)) {
        error_code = 0;
        goto do_fault;
    }
    /* if PSE bit is set, then we use a 4MB page */
    if ((pde & PG_PSE_MASK) && (env->cr[4] & CR4_PSE_MASK)) {
317 318 319 320 321 322
        if (is_user) {
            if (!(pde & PG_USER_MASK))
                goto do_fault_protect;
            if (is_write && !(pde & PG_RW_MASK))
                goto do_fault_protect;
        } else {
B
bellard 已提交
323
            if ((env->cr[0] & CR0_WP_MASK) && 
324 325 326
                is_write && !(pde & PG_RW_MASK)) 
                goto do_fault_protect;
        }
B
bellard 已提交
327
        is_dirty = is_write && !(pde & PG_DIRTY_MASK);
328
        if (!(pde & PG_ACCESSED_MASK) || is_dirty) {
B
bellard 已提交
329 330 331
            pde |= PG_ACCESSED_MASK;
            if (is_dirty)
                pde |= PG_DIRTY_MASK;
B
bellard 已提交
332
            stl_raw(pde_ptr, pde);
B
bellard 已提交
333 334 335
        }
        
        pte = pde & ~0x003ff000; /* align to 4MB */
336
        ptep = pte;
B
bellard 已提交
337 338 339 340 341
        page_size = 4096 * 1024;
        virt_addr = addr & ~0x003fffff;
    } else {
        if (!(pde & PG_ACCESSED_MASK)) {
            pde |= PG_ACCESSED_MASK;
B
bellard 已提交
342
            stl_raw(pde_ptr, pde);
B
bellard 已提交
343 344 345
        }

        /* page directory entry */
B
bellard 已提交
346
        pte_ptr = phys_ram_base + 
347
            (((pde & ~0xfff) + ((addr >> 10) & 0xffc)) & env->a20_mask);
B
bellard 已提交
348
        pte = ldl_raw(pte_ptr);
B
bellard 已提交
349 350 351 352
        if (!(pte & PG_PRESENT_MASK)) {
            error_code = 0;
            goto do_fault;
        }
353 354
        /* combine pde and pte user and rw protections */
        ptep = pte & pde;
B
bellard 已提交
355
        if (is_user) {
356
            if (!(ptep & PG_USER_MASK))
B
bellard 已提交
357
                goto do_fault_protect;
358
            if (is_write && !(ptep & PG_RW_MASK))
B
bellard 已提交
359 360
                goto do_fault_protect;
        } else {
B
bellard 已提交
361
            if ((env->cr[0] & CR0_WP_MASK) &&
362
                is_write && !(ptep & PG_RW_MASK)) 
B
bellard 已提交
363 364 365 366 367 368 369
                goto do_fault_protect;
        }
        is_dirty = is_write && !(pte & PG_DIRTY_MASK);
        if (!(pte & PG_ACCESSED_MASK) || is_dirty) {
            pte |= PG_ACCESSED_MASK;
            if (is_dirty)
                pte |= PG_DIRTY_MASK;
B
bellard 已提交
370
            stl_raw(pte_ptr, pte);
B
bellard 已提交
371 372 373 374
        }
        page_size = 4096;
        virt_addr = addr & ~0xfff;
    }
375

B
bellard 已提交
376 377
    /* the page can be put in the TLB */
    prot = PROT_READ;
378 379 380 381
    if (pte & PG_DIRTY_MASK) {
        /* only set write access if already dirty... otherwise wait
           for dirty access */
        if (is_user) {
382
            if (ptep & PG_RW_MASK)
383 384
                prot |= PROT_WRITE;
        } else {
B
bellard 已提交
385
            if (!(env->cr[0] & CR0_WP_MASK) ||
386
                (ptep & PG_RW_MASK))
387 388
                prot |= PROT_WRITE;
        }
B
bellard 已提交
389
    }
390

B
bellard 已提交
391
 do_mapping:
392
    pte = pte & env->a20_mask;
B
bellard 已提交
393

394 395 396 397 398 399 400
    /* Even if 4MB pages, we map only one 4KB page in the cache to
       avoid filling it too fast */
    page_offset = (addr & TARGET_PAGE_MASK) & (page_size - 1);
    paddr = (pte & TARGET_PAGE_MASK) + page_offset;
    vaddr = virt_addr + page_offset;
    
    ret = tlb_set_page(env, vaddr, paddr, prot, is_user, is_softmmu);
B
bellard 已提交
401 402 403 404 405 406 407 408 409 410
    return ret;
 do_fault_protect:
    error_code = PG_ERROR_P_MASK;
 do_fault:
    env->cr[2] = addr;
    env->error_code = (is_write << PG_ERROR_W_BIT) | error_code;
    if (is_user)
        env->error_code |= PG_ERROR_U_MASK;
    return 1;
}
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428

#if defined(CONFIG_USER_ONLY) 
target_ulong cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
{
    return addr;
}
#else
target_ulong cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
{
    uint8_t *pde_ptr, *pte_ptr;
    uint32_t pde, pte, paddr, page_offset, page_size;

    if (!(env->cr[0] & CR0_PG_MASK)) {
        pte = addr;
        page_size = 4096;
    } else {
        /* page directory entry */
        pde_ptr = phys_ram_base + 
429
            (((env->cr[3] & ~0xfff) + ((addr >> 20) & ~3)) & env->a20_mask);
430 431 432 433 434 435 436 437 438
        pde = ldl_raw(pde_ptr);
        if (!(pde & PG_PRESENT_MASK)) 
            return -1;
        if ((pde & PG_PSE_MASK) && (env->cr[4] & CR4_PSE_MASK)) {
            pte = pde & ~0x003ff000; /* align to 4MB */
            page_size = 4096 * 1024;
        } else {
            /* page directory entry */
            pte_ptr = phys_ram_base + 
439
                (((pde & ~0xfff) + ((addr >> 10) & 0xffc)) & env->a20_mask);
440 441 442 443 444 445
            pte = ldl_raw(pte_ptr);
            if (!(pte & PG_PRESENT_MASK))
                return -1;
            page_size = 4096;
        }
    }
446
    pte = pte & env->a20_mask;
447 448 449 450 451
    page_offset = (addr & TARGET_PAGE_MASK) & (page_size - 1);
    paddr = (pte & TARGET_PAGE_MASK) + page_offset;
    return paddr;
}
#endif