sparc32_dma.c 13.3 KB
Newer Older
1 2 3 4 5
/*
 * QEMU Sparc32 DMA controller emulation
 *
 * Copyright (c) 2006 Fabrice Bellard
 *
6 7 8
 * Modifications:
 *  2010-Feb-14 Artyom Tarasenko : reworked irq generation
 *
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
27

P
Peter Maydell 已提交
28
#include "qemu/osdep.h"
29
#include "hw/hw.h"
P
Paolo Bonzini 已提交
30 31
#include "hw/sparc/sparc32_dma.h"
#include "hw/sparc/sun4m.h"
32
#include "hw/sysbus.h"
33
#include "qapi/error.h"
34
#include "trace.h"
35 36 37 38 39 40 41 42 43

/*
 * This is the DMA controller part of chip STP2000 (Master I/O), also
 * produced as NCR89C100. See
 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
 * and
 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/DMA2.txt
 */

B
blueswir1 已提交
44
#define DMA_SIZE (4 * sizeof(uint32_t))
B
blueswir1 已提交
45 46 47
/* We need the mask, because one instance of the device is not page
   aligned (ledma, start address 0x0010) */
#define DMA_MASK (DMA_SIZE - 1)
48
/* OBP says 0x20 bytes for ledma, the extras are aliased to espdma */
B
Bob Breuer 已提交
49 50
#define DMA_ETH_SIZE (8 * sizeof(uint32_t))
#define DMA_MAX_REG_OFFSET (2 * DMA_SIZE - 1)
51 52 53 54 55

#define DMA_VER 0xa0000000
#define DMA_INTR 1
#define DMA_INTREN 0x10
#define DMA_WRITE_MEM 0x100
56
#define DMA_EN 0x200
57
#define DMA_LOADED 0x04000000
B
blueswir1 已提交
58
#define DMA_DRAIN_FIFO 0x40
59 60
#define DMA_RESET 0x80

61 62 63
/* XXX SCSI and ethernet should have different read-only bit masks */
#define DMA_CSR_RO_MASK 0xfe000007

64 65 66
enum {
    GPIO_RESET = 0,
    GPIO_DMA,
67 68
};

B
bellard 已提交
69
/* Note: on sparc, the lance 16 bit bus is swapped */
A
Avi Kivity 已提交
70
void ledma_memory_read(void *opaque, hwaddr addr,
B
bellard 已提交
71
                       uint8_t *buf, int len, int do_bswap)
72
{
73
    DMADeviceState *s = opaque;
B
bellard 已提交
74
    int i;
75

B
blueswir1 已提交
76
    addr |= s->dmaregs[3];
77
    trace_ledma_memory_read(addr, len);
B
bellard 已提交
78 79 80 81 82 83 84 85 86 87
    if (do_bswap) {
        sparc_iommu_memory_read(s->iommu, addr, buf, len);
    } else {
        addr &= ~1;
        len &= ~1;
        sparc_iommu_memory_read(s->iommu, addr, buf, len);
        for(i = 0; i < len; i += 2) {
            bswap16s((uint16_t *)(buf + i));
        }
    }
88 89
}

A
Avi Kivity 已提交
90
void ledma_memory_write(void *opaque, hwaddr addr,
B
bellard 已提交
91
                        uint8_t *buf, int len, int do_bswap)
92
{
93
    DMADeviceState *s = opaque;
B
bellard 已提交
94 95
    int l, i;
    uint16_t tmp_buf[32];
96

B
blueswir1 已提交
97
    addr |= s->dmaregs[3];
98
    trace_ledma_memory_write(addr, len);
B
bellard 已提交
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
    if (do_bswap) {
        sparc_iommu_memory_write(s->iommu, addr, buf, len);
    } else {
        addr &= ~1;
        len &= ~1;
        while (len > 0) {
            l = len;
            if (l > sizeof(tmp_buf))
                l = sizeof(tmp_buf);
            for(i = 0; i < l; i += 2) {
                tmp_buf[i >> 1] = bswap16(*(uint16_t *)(buf + i));
            }
            sparc_iommu_memory_write(s->iommu, addr, (uint8_t *)tmp_buf, l);
            len -= l;
            buf += l;
            addr += l;
        }
    }
117 118
}

119
static void dma_set_irq(void *opaque, int irq, int level)
120
{
121
    DMADeviceState *s = opaque;
122 123
    if (level) {
        s->dmaregs[0] |= DMA_INTR;
124
        if (s->dmaregs[0] & DMA_INTREN) {
125
            trace_sparc32_dma_set_irq_raise();
126 127
            qemu_irq_raise(s->irq);
        }
128
    } else {
129 130 131
        if (s->dmaregs[0] & DMA_INTR) {
            s->dmaregs[0] &= ~DMA_INTR;
            if (s->dmaregs[0] & DMA_INTREN) {
132
                trace_sparc32_dma_set_irq_lower();
133 134 135
                qemu_irq_lower(s->irq);
            }
        }
136
    }
137 138 139 140
}

void espdma_memory_read(void *opaque, uint8_t *buf, int len)
{
141
    DMADeviceState *s = opaque;
142

143
    trace_espdma_memory_read(s->dmaregs[1], len);
144 145 146 147 148 149
    sparc_iommu_memory_read(s->iommu, s->dmaregs[1], buf, len);
    s->dmaregs[1] += len;
}

void espdma_memory_write(void *opaque, uint8_t *buf, int len)
{
150
    DMADeviceState *s = opaque;
151

152
    trace_espdma_memory_write(s->dmaregs[1], len);
153 154 155 156
    sparc_iommu_memory_write(s->iommu, s->dmaregs[1], buf, len);
    s->dmaregs[1] += len;
}

A
Avi Kivity 已提交
157
static uint64_t dma_mem_read(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
158
                             unsigned size)
159
{
160
    DMADeviceState *s = opaque;
161 162
    uint32_t saddr;

B
blueswir1 已提交
163
    saddr = (addr & DMA_MASK) >> 2;
164
    trace_sparc32_dma_mem_readl(addr, s->dmaregs[saddr]);
165 166 167
    return s->dmaregs[saddr];
}

A
Avi Kivity 已提交
168
static void dma_mem_write(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
169
                          uint64_t val, unsigned size)
170
{
171
    DMADeviceState *s = opaque;
172 173
    uint32_t saddr;

B
blueswir1 已提交
174
    saddr = (addr & DMA_MASK) >> 2;
175
    trace_sparc32_dma_mem_writel(addr, s->dmaregs[saddr], val);
176 177
    switch (saddr) {
    case 0:
178
        if (val & DMA_INTREN) {
179
            if (s->dmaregs[0] & DMA_INTR) {
180
                trace_sparc32_dma_set_irq_raise();
181 182 183 184
                qemu_irq_raise(s->irq);
            }
        } else {
            if (s->dmaregs[0] & (DMA_INTR | DMA_INTREN)) {
185
                trace_sparc32_dma_set_irq_lower();
186 187
                qemu_irq_lower(s->irq);
            }
P
pbrook 已提交
188
        }
189
        if (val & DMA_RESET) {
190 191
            qemu_irq_raise(s->gpio[GPIO_RESET]);
            qemu_irq_lower(s->gpio[GPIO_RESET]);
B
blueswir1 已提交
192 193
        } else if (val & DMA_DRAIN_FIFO) {
            val &= ~DMA_DRAIN_FIFO;
194
        } else if (val == 0)
B
blueswir1 已提交
195
            val = DMA_DRAIN_FIFO;
196 197

        if (val & DMA_EN && !(s->dmaregs[0] & DMA_EN)) {
198
            trace_sparc32_dma_enable_raise();
199 200
            qemu_irq_raise(s->gpio[GPIO_DMA]);
        } else if (!(val & DMA_EN) && !!(s->dmaregs[0] & DMA_EN)) {
201
            trace_sparc32_dma_enable_lower();
202 203 204
            qemu_irq_lower(s->gpio[GPIO_DMA]);
        }

205
        val &= ~DMA_CSR_RO_MASK;
206
        val |= DMA_VER;
207
        s->dmaregs[0] = (s->dmaregs[0] & DMA_CSR_RO_MASK) | val;
208 209 210
        break;
    case 1:
        s->dmaregs[0] |= DMA_LOADED;
211
        /* fall through */
212
    default:
213
        s->dmaregs[saddr] = val;
214 215 216 217
        break;
    }
}

A
Avi Kivity 已提交
218 219 220 221 222 223 224 225
static const MemoryRegionOps dma_mem_ops = {
    .read = dma_mem_read,
    .write = dma_mem_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
    .valid = {
        .min_access_size = 4,
        .max_access_size = 4,
    },
226 227
};

228
static void sparc32_dma_device_reset(DeviceState *d)
229
{
230
    DMADeviceState *s = SPARC32_DMA_DEVICE(d);
231

B
blueswir1 已提交
232
    memset(s->dmaregs, 0, DMA_SIZE);
233 234 235
    s->dmaregs[0] = DMA_VER;
}

236
static const VMStateDescription vmstate_sparc32_dma_device = {
237 238 239
    .name ="sparc32_dma",
    .version_id = 2,
    .minimum_version_id = 2,
240
    .fields = (VMStateField[]) {
241
        VMSTATE_UINT32_ARRAY(dmaregs, DMADeviceState, DMA_REGS),
242 243 244
        VMSTATE_END_OF_LIST()
    }
};
245

246
static void sparc32_dma_device_init(Object *obj)
247
{
X
xiaoqiang zhao 已提交
248
    DeviceState *dev = DEVICE(obj);
249
    DMADeviceState *s = SPARC32_DMA_DEVICE(obj);
X
xiaoqiang zhao 已提交
250
    SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
251

A
Andreas Färber 已提交
252
    sysbus_init_irq(sbd, &s->irq);
253

A
Andreas Färber 已提交
254
    sysbus_init_mmio(sbd, &s->iomem);
255

256 257 258 259 260
    object_property_add_link(OBJECT(dev), "iommu", TYPE_SUN4M_IOMMU,
                             (Object **) &s->iommu,
                             qdev_prop_allow_set_link_before_realize,
                             0, NULL);

A
Andreas Färber 已提交
261 262
    qdev_init_gpio_in(dev, dma_set_irq, 1);
    qdev_init_gpio_out(dev, s->gpio, 2);
X
xiaoqiang zhao 已提交
263
}
264

265
static void sparc32_dma_device_class_init(ObjectClass *klass, void *data)
266
{
267
    DeviceClass *dc = DEVICE_CLASS(klass);
268

269 270
    dc->reset = sparc32_dma_device_reset;
    dc->vmsd = &vmstate_sparc32_dma_device;
271 272
}

273 274
static const TypeInfo sparc32_dma_device_info = {
    .name          = TYPE_SPARC32_DMA_DEVICE,
275
    .parent        = TYPE_SYS_BUS_DEVICE,
276
    .abstract      = true,
277 278 279
    .instance_size = sizeof(DMADeviceState),
    .instance_init = sparc32_dma_device_init,
    .class_init    = sparc32_dma_device_class_init,
280 281
};

282 283 284 285 286 287 288 289
static void sparc32_espdma_device_init(Object *obj)
{
    DMADeviceState *s = SPARC32_DMA_DEVICE(obj);

    memory_region_init_io(&s->iomem, OBJECT(s), &dma_mem_ops, s,
                          "espdma-mmio", DMA_SIZE);
}

290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
static void sparc32_espdma_device_realize(DeviceState *dev, Error **errp)
{
    DeviceState *d;
    SysBusESPState *sysbus;
    ESPState *esp;

    d = qdev_create(NULL, TYPE_ESP);
    object_property_add_child(OBJECT(dev), "esp", OBJECT(d), errp);
    sysbus = ESP_STATE(d);
    esp = &sysbus->esp;
    esp->dma_memory_read = espdma_memory_read;
    esp->dma_memory_write = espdma_memory_write;
    esp->dma_opaque = SPARC32_DMA_DEVICE(dev);
    sysbus->it_shift = 2;
    esp->dma_enabled = 1;
    qdev_init_nofail(d);
}

static void sparc32_espdma_device_class_init(ObjectClass *klass, void *data)
{
    DeviceClass *dc = DEVICE_CLASS(klass);

    dc->realize = sparc32_espdma_device_realize;
}

315 316 317 318 319
static const TypeInfo sparc32_espdma_device_info = {
    .name          = TYPE_SPARC32_ESPDMA_DEVICE,
    .parent        = TYPE_SPARC32_DMA_DEVICE,
    .instance_size = sizeof(ESPDMADeviceState),
    .instance_init = sparc32_espdma_device_init,
320
    .class_init    = sparc32_espdma_device_class_init,
321 322 323 324 325 326 327
};

static void sparc32_ledma_device_init(Object *obj)
{
    DMADeviceState *s = SPARC32_DMA_DEVICE(obj);

    memory_region_init_io(&s->iomem, OBJECT(s), &dma_mem_ops, s,
328
                          "ledma-mmio", DMA_SIZE);
329 330
}

331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
static void sparc32_ledma_device_realize(DeviceState *dev, Error **errp)
{
    DeviceState *d;
    NICInfo *nd = &nd_table[0];

    qemu_check_nic_model(nd, TYPE_LANCE);

    d = qdev_create(NULL, TYPE_LANCE);
    object_property_add_child(OBJECT(dev), "lance", OBJECT(d), errp);
    qdev_set_nic_properties(d, nd);
    qdev_prop_set_ptr(d, "dma", dev);
    qdev_init_nofail(d);
}

static void sparc32_ledma_device_class_init(ObjectClass *klass, void *data)
{
    DeviceClass *dc = DEVICE_CLASS(klass);

    dc->realize = sparc32_ledma_device_realize;
}

352 353 354 355 356
static const TypeInfo sparc32_ledma_device_info = {
    .name          = TYPE_SPARC32_LEDMA_DEVICE,
    .parent        = TYPE_SPARC32_DMA_DEVICE,
    .instance_size = sizeof(LEDMADeviceState),
    .instance_init = sparc32_ledma_device_init,
357
    .class_init    = sparc32_ledma_device_class_init,
358 359
};

360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
static void sparc32_dma_realize(DeviceState *dev, Error **errp)
{
    SPARC32DMAState *s = SPARC32_DMA(dev);
    DeviceState *espdma, *esp, *ledma, *lance;
    SysBusDevice *sbd;
    Object *iommu;

    iommu = object_resolve_path_type("", TYPE_SUN4M_IOMMU, NULL);
    if (!iommu) {
        error_setg(errp, "unable to locate sun4m IOMMU device");
        return;
    }

    espdma = qdev_create(NULL, TYPE_SPARC32_ESPDMA_DEVICE);
    object_property_set_link(OBJECT(espdma), iommu, "iommu", errp);
    object_property_add_child(OBJECT(s), "espdma", OBJECT(espdma), errp);
    qdev_init_nofail(espdma);

    esp = DEVICE(object_resolve_path_component(OBJECT(espdma), "esp"));
    sbd = SYS_BUS_DEVICE(esp);
    sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(espdma, 0));
    qdev_connect_gpio_out(espdma, 0, qdev_get_gpio_in(esp, 0));
    qdev_connect_gpio_out(espdma, 1, qdev_get_gpio_in(esp, 1));

    sbd = SYS_BUS_DEVICE(espdma);
    memory_region_add_subregion(&s->dmamem, 0x0,
                                sysbus_mmio_get_region(sbd, 0));

    ledma = qdev_create(NULL, TYPE_SPARC32_LEDMA_DEVICE);
    object_property_set_link(OBJECT(ledma), iommu, "iommu", errp);
    object_property_add_child(OBJECT(s), "ledma", OBJECT(ledma), errp);
    qdev_init_nofail(ledma);

    lance = DEVICE(object_resolve_path_component(OBJECT(ledma), "lance"));
    sbd = SYS_BUS_DEVICE(lance);
    sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(ledma, 0));
    qdev_connect_gpio_out(ledma, 0, qdev_get_gpio_in(lance, 0));

    sbd = SYS_BUS_DEVICE(ledma);
    memory_region_add_subregion(&s->dmamem, 0x10,
                                sysbus_mmio_get_region(sbd, 0));
401 402 403 404 405

    /* Add ledma alias to handle SunOS 5.7 - Solaris 9 invalid access bug */
    memory_region_init_alias(&s->ledma_alias, OBJECT(dev), "ledma-alias",
                             sysbus_mmio_get_region(sbd, 0), 0x4, 0x4);
    memory_region_add_subregion(&s->dmamem, 0x20, &s->ledma_alias);
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432
}

static void sparc32_dma_init(Object *obj)
{
    SPARC32DMAState *s = SPARC32_DMA(obj);
    SysBusDevice *sbd = SYS_BUS_DEVICE(obj);

    memory_region_init(&s->dmamem, OBJECT(s), "dma", DMA_SIZE + DMA_ETH_SIZE);
    sysbus_init_mmio(sbd, &s->dmamem);
}

static void sparc32_dma_class_init(ObjectClass *klass, void *data)
{
    DeviceClass *dc = DEVICE_CLASS(klass);

    dc->realize = sparc32_dma_realize;
}

static const TypeInfo sparc32_dma_info = {
    .name          = TYPE_SPARC32_DMA,
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(SPARC32DMAState),
    .instance_init = sparc32_dma_init,
    .class_init    = sparc32_dma_class_init,
};


A
Andreas Färber 已提交
433
static void sparc32_dma_register_types(void)
434
{
435
    type_register_static(&sparc32_dma_device_info);
436 437
    type_register_static(&sparc32_espdma_device_info);
    type_register_static(&sparc32_ledma_device_info);
438
    type_register_static(&sparc32_dma_info);
439
}
440

A
Andreas Färber 已提交
441
type_init(sparc32_dma_register_types)