sparc32_dma.c 9.3 KB
Newer Older
1 2 3 4 5
/*
 * QEMU Sparc32 DMA controller emulation
 *
 * Copyright (c) 2006 Fabrice Bellard
 *
6 7 8
 * Modifications:
 *  2010-Feb-14 Artyom Tarasenko : reworked irq generation
 *
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
27

P
Peter Maydell 已提交
28
#include "qemu/osdep.h"
29
#include "hw/hw.h"
P
Paolo Bonzini 已提交
30 31
#include "hw/sparc/sparc32_dma.h"
#include "hw/sparc/sun4m.h"
32
#include "hw/sysbus.h"
33
#include "trace.h"
34 35 36 37 38 39 40 41 42

/*
 * This is the DMA controller part of chip STP2000 (Master I/O), also
 * produced as NCR89C100. See
 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
 * and
 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/DMA2.txt
 */

B
blueswir1 已提交
43 44
#define DMA_REGS 4
#define DMA_SIZE (4 * sizeof(uint32_t))
B
blueswir1 已提交
45 46 47
/* We need the mask, because one instance of the device is not page
   aligned (ledma, start address 0x0010) */
#define DMA_MASK (DMA_SIZE - 1)
48
/* OBP says 0x20 bytes for ledma, the extras are aliased to espdma */
B
Bob Breuer 已提交
49 50
#define DMA_ETH_SIZE (8 * sizeof(uint32_t))
#define DMA_MAX_REG_OFFSET (2 * DMA_SIZE - 1)
51 52 53 54 55

#define DMA_VER 0xa0000000
#define DMA_INTR 1
#define DMA_INTREN 0x10
#define DMA_WRITE_MEM 0x100
56
#define DMA_EN 0x200
57
#define DMA_LOADED 0x04000000
B
blueswir1 已提交
58
#define DMA_DRAIN_FIFO 0x40
59 60
#define DMA_RESET 0x80

61 62 63
/* XXX SCSI and ethernet should have different read-only bit masks */
#define DMA_CSR_RO_MASK 0xfe000007

A
Andreas Färber 已提交
64 65 66
#define TYPE_SPARC32_DMA "sparc32_dma"
#define SPARC32_DMA(obj) OBJECT_CHECK(DMAState, (obj), TYPE_SPARC32_DMA)

67 68 69
typedef struct DMAState DMAState;

struct DMAState {
A
Andreas Färber 已提交
70 71
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
72
    MemoryRegion iomem;
73
    uint32_t dmaregs[DMA_REGS];
B
blueswir1 已提交
74
    qemu_irq irq;
75
    void *iommu;
76
    qemu_irq gpio[2];
B
Bob Breuer 已提交
77
    uint32_t is_ledma;
78 79 80 81 82
};

enum {
    GPIO_RESET = 0,
    GPIO_DMA,
83 84
};

B
bellard 已提交
85
/* Note: on sparc, the lance 16 bit bus is swapped */
A
Avi Kivity 已提交
86
void ledma_memory_read(void *opaque, hwaddr addr,
B
bellard 已提交
87
                       uint8_t *buf, int len, int do_bswap)
88 89
{
    DMAState *s = opaque;
B
bellard 已提交
90
    int i;
91

B
blueswir1 已提交
92
    addr |= s->dmaregs[3];
93
    trace_ledma_memory_read(addr);
B
bellard 已提交
94 95 96 97 98 99 100 101 102 103
    if (do_bswap) {
        sparc_iommu_memory_read(s->iommu, addr, buf, len);
    } else {
        addr &= ~1;
        len &= ~1;
        sparc_iommu_memory_read(s->iommu, addr, buf, len);
        for(i = 0; i < len; i += 2) {
            bswap16s((uint16_t *)(buf + i));
        }
    }
104 105
}

A
Avi Kivity 已提交
106
void ledma_memory_write(void *opaque, hwaddr addr,
B
bellard 已提交
107
                        uint8_t *buf, int len, int do_bswap)
108 109
{
    DMAState *s = opaque;
B
bellard 已提交
110 111
    int l, i;
    uint16_t tmp_buf[32];
112

B
blueswir1 已提交
113
    addr |= s->dmaregs[3];
114
    trace_ledma_memory_write(addr);
B
bellard 已提交
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
    if (do_bswap) {
        sparc_iommu_memory_write(s->iommu, addr, buf, len);
    } else {
        addr &= ~1;
        len &= ~1;
        while (len > 0) {
            l = len;
            if (l > sizeof(tmp_buf))
                l = sizeof(tmp_buf);
            for(i = 0; i < l; i += 2) {
                tmp_buf[i >> 1] = bswap16(*(uint16_t *)(buf + i));
            }
            sparc_iommu_memory_write(s->iommu, addr, (uint8_t *)tmp_buf, l);
            len -= l;
            buf += l;
            addr += l;
        }
    }
133 134
}

135
static void dma_set_irq(void *opaque, int irq, int level)
136 137
{
    DMAState *s = opaque;
138 139
    if (level) {
        s->dmaregs[0] |= DMA_INTR;
140
        if (s->dmaregs[0] & DMA_INTREN) {
141
            trace_sparc32_dma_set_irq_raise();
142 143
            qemu_irq_raise(s->irq);
        }
144
    } else {
145 146 147
        if (s->dmaregs[0] & DMA_INTR) {
            s->dmaregs[0] &= ~DMA_INTR;
            if (s->dmaregs[0] & DMA_INTREN) {
148
                trace_sparc32_dma_set_irq_lower();
149 150 151
                qemu_irq_lower(s->irq);
            }
        }
152
    }
153 154 155 156 157 158
}

void espdma_memory_read(void *opaque, uint8_t *buf, int len)
{
    DMAState *s = opaque;

159
    trace_espdma_memory_read(s->dmaregs[1]);
160 161 162 163 164 165 166 167
    sparc_iommu_memory_read(s->iommu, s->dmaregs[1], buf, len);
    s->dmaregs[1] += len;
}

void espdma_memory_write(void *opaque, uint8_t *buf, int len)
{
    DMAState *s = opaque;

168
    trace_espdma_memory_write(s->dmaregs[1]);
169 170 171 172
    sparc_iommu_memory_write(s->iommu, s->dmaregs[1], buf, len);
    s->dmaregs[1] += len;
}

A
Avi Kivity 已提交
173
static uint64_t dma_mem_read(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
174
                             unsigned size)
175 176 177 178
{
    DMAState *s = opaque;
    uint32_t saddr;

B
Bob Breuer 已提交
179
    if (s->is_ledma && (addr > DMA_MAX_REG_OFFSET)) {
180 181 182 183
        /* aliased to espdma, but we can't get there from here */
        /* buggy driver if using undocumented behavior, just return 0 */
        trace_sparc32_dma_mem_readl(addr, 0);
        return 0;
B
Bob Breuer 已提交
184
    }
B
blueswir1 已提交
185
    saddr = (addr & DMA_MASK) >> 2;
186
    trace_sparc32_dma_mem_readl(addr, s->dmaregs[saddr]);
187 188 189
    return s->dmaregs[saddr];
}

A
Avi Kivity 已提交
190
static void dma_mem_write(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
191
                          uint64_t val, unsigned size)
192 193 194 195
{
    DMAState *s = opaque;
    uint32_t saddr;

B
Bob Breuer 已提交
196
    if (s->is_ledma && (addr > DMA_MAX_REG_OFFSET)) {
197 198 199
        /* aliased to espdma, but we can't get there from here */
        trace_sparc32_dma_mem_writel(addr, 0, val);
        return;
B
Bob Breuer 已提交
200
    }
B
blueswir1 已提交
201
    saddr = (addr & DMA_MASK) >> 2;
202
    trace_sparc32_dma_mem_writel(addr, s->dmaregs[saddr], val);
203 204
    switch (saddr) {
    case 0:
205
        if (val & DMA_INTREN) {
206
            if (s->dmaregs[0] & DMA_INTR) {
207
                trace_sparc32_dma_set_irq_raise();
208 209 210 211
                qemu_irq_raise(s->irq);
            }
        } else {
            if (s->dmaregs[0] & (DMA_INTR | DMA_INTREN)) {
212
                trace_sparc32_dma_set_irq_lower();
213 214
                qemu_irq_lower(s->irq);
            }
P
pbrook 已提交
215
        }
216
        if (val & DMA_RESET) {
217 218
            qemu_irq_raise(s->gpio[GPIO_RESET]);
            qemu_irq_lower(s->gpio[GPIO_RESET]);
B
blueswir1 已提交
219 220
        } else if (val & DMA_DRAIN_FIFO) {
            val &= ~DMA_DRAIN_FIFO;
221
        } else if (val == 0)
B
blueswir1 已提交
222
            val = DMA_DRAIN_FIFO;
223 224

        if (val & DMA_EN && !(s->dmaregs[0] & DMA_EN)) {
225
            trace_sparc32_dma_enable_raise();
226 227
            qemu_irq_raise(s->gpio[GPIO_DMA]);
        } else if (!(val & DMA_EN) && !!(s->dmaregs[0] & DMA_EN)) {
228
            trace_sparc32_dma_enable_lower();
229 230 231
            qemu_irq_lower(s->gpio[GPIO_DMA]);
        }

232
        val &= ~DMA_CSR_RO_MASK;
233
        val |= DMA_VER;
234
        s->dmaregs[0] = (s->dmaregs[0] & DMA_CSR_RO_MASK) | val;
235 236 237
        break;
    case 1:
        s->dmaregs[0] |= DMA_LOADED;
238
        /* fall through */
239
    default:
240
        s->dmaregs[saddr] = val;
241 242 243 244
        break;
    }
}

A
Avi Kivity 已提交
245 246 247 248 249 250 251 252
static const MemoryRegionOps dma_mem_ops = {
    .read = dma_mem_read,
    .write = dma_mem_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
    .valid = {
        .min_access_size = 4,
        .max_access_size = 4,
    },
253 254
};

255
static void dma_reset(DeviceState *d)
256
{
A
Andreas Färber 已提交
257
    DMAState *s = SPARC32_DMA(d);
258

B
blueswir1 已提交
259
    memset(s->dmaregs, 0, DMA_SIZE);
260 261 262
    s->dmaregs[0] = DMA_VER;
}

263 264 265 266
static const VMStateDescription vmstate_dma = {
    .name ="sparc32_dma",
    .version_id = 2,
    .minimum_version_id = 2,
267
    .fields = (VMStateField[]) {
268 269 270 271
        VMSTATE_UINT32_ARRAY(dmaregs, DMAState, DMA_REGS),
        VMSTATE_END_OF_LIST()
    }
};
272

X
xiaoqiang zhao 已提交
273
static void sparc32_dma_init(Object *obj)
274
{
X
xiaoqiang zhao 已提交
275 276 277
    DeviceState *dev = DEVICE(obj);
    DMAState *s = SPARC32_DMA(obj);
    SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
278

A
Andreas Färber 已提交
279
    sysbus_init_irq(sbd, &s->irq);
280

A
Andreas Färber 已提交
281
    sysbus_init_mmio(sbd, &s->iomem);
282

A
Andreas Färber 已提交
283 284
    qdev_init_gpio_in(dev, dma_set_irq, 1);
    qdev_init_gpio_out(dev, s->gpio, 2);
X
xiaoqiang zhao 已提交
285
}
286

X
xiaoqiang zhao 已提交
287 288 289 290 291 292 293 294
static void sparc32_dma_realize(DeviceState *dev, Error **errp)
{
    DMAState *s = SPARC32_DMA(dev);
    int reg_size;

    reg_size = s->is_ledma ? DMA_ETH_SIZE : DMA_SIZE;
    memory_region_init_io(&s->iomem, OBJECT(dev), &dma_mem_ops, s,
                          "dma", reg_size);
295
}
296

297 298 299 300 301 302 303 304
static Property sparc32_dma_properties[] = {
    DEFINE_PROP_PTR("iommu_opaque", DMAState, iommu),
    DEFINE_PROP_UINT32("is_ledma", DMAState, is_ledma, 0),
    DEFINE_PROP_END_OF_LIST(),
};

static void sparc32_dma_class_init(ObjectClass *klass, void *data)
{
305
    DeviceClass *dc = DEVICE_CLASS(klass);
306

307 308 309
    dc->reset = dma_reset;
    dc->vmsd = &vmstate_dma;
    dc->props = sparc32_dma_properties;
X
xiaoqiang zhao 已提交
310
    dc->realize = sparc32_dma_realize;
311
    /* Reason: pointer property "iommu_opaque" */
312
    dc->user_creatable = false;
313 314
}

315
static const TypeInfo sparc32_dma_info = {
A
Andreas Färber 已提交
316
    .name          = TYPE_SPARC32_DMA,
317 318
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(DMAState),
X
xiaoqiang zhao 已提交
319
    .instance_init = sparc32_dma_init,
320
    .class_init    = sparc32_dma_class_init,
321 322
};

A
Andreas Färber 已提交
323
static void sparc32_dma_register_types(void)
324
{
325
    type_register_static(&sparc32_dma_info);
326
}
327

A
Andreas Färber 已提交
328
type_init(sparc32_dma_register_types)