arm_gic.c 28.1 KB
Newer Older
1
/*
P
pbrook 已提交
2
 * ARM Generic/Distributed Interrupt Controller
P
pbrook 已提交
3
 *
P
pbrook 已提交
4
 * Copyright (c) 2006-2007 CodeSourcery.
P
pbrook 已提交
5 6
 * Written by Paul Brook
 *
M
Matthew Fernandez 已提交
7
 * This code is licensed under the GPL.
P
pbrook 已提交
8 9
 */

P
pbrook 已提交
10
/* This file contains implementation code for the RealView EB interrupt
11 12 13 14 15 16 17 18 19
 * controller, MPCore distributed interrupt controller and ARMv7-M
 * Nested Vectored Interrupt Controller.
 * It is compiled in two ways:
 *  (1) as a standalone file to produce a sysbus device which is a GIC
 *  that can be used on the realview board and as one of the builtin
 *  private peripherals for the ARM MP CPUs (11MPCore, A9, etc)
 *  (2) by being directly #included into armv7m_nvic.c to produce the
 *  armv7m_nvic device.
 */
P
pbrook 已提交
20

21 22
#include "sysbus.h"

23 24
/* Maximum number of possible interrupts, determined by the GIC architecture */
#define GIC_MAXIRQ 1020
R
Rusty Russell 已提交
25 26
/* First 32 are private to each CPU (SGIs and PPIs). */
#define GIC_INTERNAL 32
27 28 29
/* Maximum number of possible CPU interfaces, determined by GIC architecture */
#define NCPU 8

P
pbrook 已提交
30 31 32
//#define DEBUG_GIC

#ifdef DEBUG_GIC
33 34
#define DPRINTF(fmt, ...) \
do { printf("arm_gic: " fmt , ## __VA_ARGS__); } while (0)
P
pbrook 已提交
35
#else
36
#define DPRINTF(fmt, ...) do {} while(0)
P
pbrook 已提交
37 38
#endif

P
pbrook 已提交
39 40 41 42 43 44 45
#ifdef NVIC
/* The NVIC has 16 internal vectors.  However these are not exposed
   through the normal GIC interface.  */
#define GIC_BASE_IRQ    32
#else
#define GIC_BASE_IRQ    0
#endif
P
pbrook 已提交
46

47 48 49 50
static const uint8_t gic_id[] = {
    0x90, 0x13, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1
};

P
Paul Brook 已提交
51 52 53
#define FROM_SYSBUSGIC(type, dev) \
    DO_UPCAST(type, gic, FROM_SYSBUS(gic_state, dev))

P
pbrook 已提交
54 55
typedef struct gic_irq_state
{
56 57
    /* The enable bits are only banked for per-cpu interrupts.  */
    unsigned enabled:NCPU;
P
pbrook 已提交
58 59
    unsigned pending:NCPU;
    unsigned active:NCPU;
60
    unsigned level:NCPU;
P
pbrook 已提交
61
    unsigned model:1; /* 0 = N:N, 1 = 1:N */
P
pbrook 已提交
62 63 64
    unsigned trigger:1; /* nonzero = edge triggered.  */
} gic_irq_state;

65
#define ALL_CPU_MASK ((unsigned)(((1 << NCPU) - 1)))
P
Paul Brook 已提交
66
#define NUM_CPU(s) ((s)->num_cpu)
P
pbrook 已提交
67

68 69 70
#define GIC_SET_ENABLED(irq, cm) s->irq_state[irq].enabled |= (cm)
#define GIC_CLEAR_ENABLED(irq, cm) s->irq_state[irq].enabled &= ~(cm)
#define GIC_TEST_ENABLED(irq, cm) ((s->irq_state[irq].enabled & (cm)) != 0)
P
pbrook 已提交
71 72 73 74 75 76
#define GIC_SET_PENDING(irq, cm) s->irq_state[irq].pending |= (cm)
#define GIC_CLEAR_PENDING(irq, cm) s->irq_state[irq].pending &= ~(cm)
#define GIC_TEST_PENDING(irq, cm) ((s->irq_state[irq].pending & (cm)) != 0)
#define GIC_SET_ACTIVE(irq, cm) s->irq_state[irq].active |= (cm)
#define GIC_CLEAR_ACTIVE(irq, cm) s->irq_state[irq].active &= ~(cm)
#define GIC_TEST_ACTIVE(irq, cm) ((s->irq_state[irq].active & (cm)) != 0)
P
pbrook 已提交
77 78 79
#define GIC_SET_MODEL(irq) s->irq_state[irq].model = 1
#define GIC_CLEAR_MODEL(irq) s->irq_state[irq].model = 0
#define GIC_TEST_MODEL(irq) s->irq_state[irq].model
P
pbrook 已提交
80 81
#define GIC_SET_LEVEL(irq, cm) s->irq_state[irq].level = (cm)
#define GIC_CLEAR_LEVEL(irq, cm) s->irq_state[irq].level &= ~(cm)
82
#define GIC_TEST_LEVEL(irq, cm) ((s->irq_state[irq].level & (cm)) != 0)
P
pbrook 已提交
83 84 85
#define GIC_SET_TRIGGER(irq) s->irq_state[irq].trigger = 1
#define GIC_CLEAR_TRIGGER(irq) s->irq_state[irq].trigger = 0
#define GIC_TEST_TRIGGER(irq) s->irq_state[irq].trigger
R
Rusty Russell 已提交
86 87 88
#define GIC_GET_PRIORITY(irq, cpu) (((irq) < GIC_INTERNAL) ?            \
                                    s->priority1[irq][cpu] :            \
                                    s->priority2[(irq) - GIC_INTERNAL])
P
pbrook 已提交
89 90 91 92 93
#ifdef NVIC
#define GIC_TARGET(irq) 1
#else
#define GIC_TARGET(irq) s->irq_target[irq]
#endif
P
pbrook 已提交
94 95 96

typedef struct gic_state
{
P
Paul Brook 已提交
97
    SysBusDevice busdev;
P
pbrook 已提交
98
    qemu_irq parent_irq[NCPU];
P
pbrook 已提交
99
    int enabled;
P
pbrook 已提交
100
    int cpu_enabled[NCPU];
P
pbrook 已提交
101

102 103
    gic_irq_state irq_state[GIC_MAXIRQ];
    int irq_target[GIC_MAXIRQ];
R
Rusty Russell 已提交
104 105
    int priority1[GIC_INTERNAL][NCPU];
    int priority2[GIC_MAXIRQ - GIC_INTERNAL];
106
    int last_active[GIC_MAXIRQ][NCPU];
P
pbrook 已提交
107 108 109 110 111 112

    int priority_mask[NCPU];
    int running_irq[NCPU];
    int running_priority[NCPU];
    int current_pending[NCPU];

113
    uint32_t num_cpu;
P
Paul Brook 已提交
114

115 116 117 118 119 120
    MemoryRegion iomem; /* Distributor */
    /* This is just so we can have an opaque pointer which identifies
     * both this GIC and which CPU interface we should be accessing.
     */
    struct gic_state *backref[NCPU];
    MemoryRegion cpuiomem[NCPU+1]; /* CPU interfaces */
121
    uint32_t num_irq;
122
    uint32_t revision;
P
pbrook 已提交
123 124
} gic_state;

125 126 127 128
/* The special cases for the revision property: */
#define REV_11MPCORE 0
#define REV_NVIC 0xffffffff

129 130 131 132 133 134 135 136
static inline int gic_get_current_cpu(gic_state *s)
{
    if (s->num_cpu > 1) {
        return cpu_single_env->cpu_index;
    }
    return 0;
}

P
pbrook 已提交
137 138 139 140 141 142 143
/* TODO: Many places that call this routine could be optimized.  */
/* Update interrupt status after enabled or pending bits have been changed.  */
static void gic_update(gic_state *s)
{
    int best_irq;
    int best_prio;
    int irq;
P
pbrook 已提交
144 145 146 147
    int level;
    int cpu;
    int cm;

P
Paul Brook 已提交
148
    for (cpu = 0; cpu < NUM_CPU(s); cpu++) {
P
pbrook 已提交
149 150 151
        cm = 1 << cpu;
        s->current_pending[cpu] = 1023;
        if (!s->enabled || !s->cpu_enabled[cpu]) {
152
            qemu_irq_lower(s->parent_irq[cpu]);
P
pbrook 已提交
153 154 155 156
            return;
        }
        best_prio = 0x100;
        best_irq = 1023;
157
        for (irq = 0; irq < s->num_irq; irq++) {
158
            if (GIC_TEST_ENABLED(irq, cm) && GIC_TEST_PENDING(irq, cm)) {
P
pbrook 已提交
159 160 161 162
                if (GIC_GET_PRIORITY(irq, cpu) < best_prio) {
                    best_prio = GIC_GET_PRIORITY(irq, cpu);
                    best_irq = irq;
                }
P
pbrook 已提交
163 164
            }
        }
P
pbrook 已提交
165 166 167 168 169 170 171
        level = 0;
        if (best_prio <= s->priority_mask[cpu]) {
            s->current_pending[cpu] = best_irq;
            if (best_prio < s->running_priority[cpu]) {
                DPRINTF("Raised pending IRQ %d\n", best_irq);
                level = 1;
            }
P
pbrook 已提交
172
        }
P
pbrook 已提交
173
        qemu_set_irq(s->parent_irq[cpu], level);
P
pbrook 已提交
174 175 176
    }
}

177 178
#ifdef NVIC
static void gic_set_pending_private(gic_state *s, int cpu, int irq)
P
pbrook 已提交
179 180 181 182 183 184 185 186 187 188
{
    int cm = 1 << cpu;

    if (GIC_TEST_PENDING(irq, cm))
        return;

    DPRINTF("Set %d pending cpu %d\n", irq, cpu);
    GIC_SET_PENDING(irq, cm);
    gic_update(s);
}
189
#endif
P
pbrook 已提交
190 191

/* Process a change in an external IRQ input.  */
P
pbrook 已提交
192 193
static void gic_set_irq(void *opaque, int irq, int level)
{
194 195 196 197 198 199
    /* Meaning of the 'irq' parameter:
     *  [0..N-1] : external interrupts
     *  [N..N+31] : PPI (internal) interrupts for CPU 0
     *  [N+32..N+63] : PPI (internal interrupts for CPU 1
     *  ...
     */
P
pbrook 已提交
200
    gic_state *s = (gic_state *)opaque;
201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
    int cm, target;
    if (irq < (s->num_irq - GIC_INTERNAL)) {
        /* The first external input line is internal interrupt 32.  */
        cm = ALL_CPU_MASK;
        irq += GIC_INTERNAL;
        target = GIC_TARGET(irq);
    } else {
        int cpu;
        irq -= (s->num_irq - GIC_INTERNAL);
        cpu = irq / GIC_INTERNAL;
        irq %= GIC_INTERNAL;
        cm = 1 << cpu;
        target = cm;
    }

    if (level == GIC_TEST_LEVEL(irq, cm)) {
P
pbrook 已提交
217
        return;
218
    }
P
pbrook 已提交
219 220

    if (level) {
221 222 223 224
        GIC_SET_LEVEL(irq, cm);
        if (GIC_TEST_TRIGGER(irq) || GIC_TEST_ENABLED(irq, cm)) {
            DPRINTF("Set %d pending mask %x\n", irq, target);
            GIC_SET_PENDING(irq, target);
P
pbrook 已提交
225 226
        }
    } else {
227
        GIC_CLEAR_LEVEL(irq, cm);
P
pbrook 已提交
228 229 230 231
    }
    gic_update(s);
}

P
pbrook 已提交
232
static void gic_set_running_irq(gic_state *s, int cpu, int irq)
P
pbrook 已提交
233
{
P
pbrook 已提交
234 235 236 237 238 239
    s->running_irq[cpu] = irq;
    if (irq == 1023) {
        s->running_priority[cpu] = 0x100;
    } else {
        s->running_priority[cpu] = GIC_GET_PRIORITY(irq, cpu);
    }
P
pbrook 已提交
240 241 242
    gic_update(s);
}

P
pbrook 已提交
243
static uint32_t gic_acknowledge_irq(gic_state *s, int cpu)
P
pbrook 已提交
244 245
{
    int new_irq;
P
pbrook 已提交
246 247 248 249
    int cm = 1 << cpu;
    new_irq = s->current_pending[cpu];
    if (new_irq == 1023
            || GIC_GET_PRIORITY(new_irq, cpu) >= s->running_priority[cpu]) {
P
pbrook 已提交
250 251 252
        DPRINTF("ACK no pending IRQ\n");
        return 1023;
    }
P
pbrook 已提交
253 254 255 256 257
    s->last_active[new_irq][cpu] = s->running_irq[cpu];
    /* Clear pending flags for both level and edge triggered interrupts.
       Level triggered IRQs will be reasserted once they become inactive.  */
    GIC_CLEAR_PENDING(new_irq, GIC_TEST_MODEL(new_irq) ? ALL_CPU_MASK : cm);
    gic_set_running_irq(s, cpu, new_irq);
P
pbrook 已提交
258 259 260 261
    DPRINTF("ACK %d\n", new_irq);
    return new_irq;
}

P
pbrook 已提交
262
static void gic_complete_irq(gic_state * s, int cpu, int irq)
P
pbrook 已提交
263 264
{
    int update = 0;
P
pbrook 已提交
265
    int cm = 1 << cpu;
P
pbrook 已提交
266
    DPRINTF("EOI %d\n", irq);
267
    if (irq >= s->num_irq) {
268 269 270 271 272 273 274 275 276 277
        /* This handles two cases:
         * 1. If software writes the ID of a spurious interrupt [ie 1023]
         * to the GICC_EOIR, the GIC ignores that write.
         * 2. If software writes the number of a non-existent interrupt
         * this must be a subcase of "value written does not match the last
         * valid interrupt value read from the Interrupt Acknowledge
         * register" and so this is UNPREDICTABLE. We choose to ignore it.
         */
        return;
    }
P
pbrook 已提交
278
    if (s->running_irq[cpu] == 1023)
P
pbrook 已提交
279
        return; /* No active IRQ.  */
280 281 282 283 284 285 286
    /* Mark level triggered interrupts as pending if they are still
       raised.  */
    if (!GIC_TEST_TRIGGER(irq) && GIC_TEST_ENABLED(irq, cm)
        && GIC_TEST_LEVEL(irq, cm) && (GIC_TARGET(irq) & cm) != 0) {
        DPRINTF("Set %d pending mask %x\n", irq, cm);
        GIC_SET_PENDING(irq, cm);
        update = 1;
P
pbrook 已提交
287
    }
P
pbrook 已提交
288
    if (irq != s->running_irq[cpu]) {
P
pbrook 已提交
289
        /* Complete an IRQ that is not currently running.  */
P
pbrook 已提交
290 291 292 293
        int tmp = s->running_irq[cpu];
        while (s->last_active[tmp][cpu] != 1023) {
            if (s->last_active[tmp][cpu] == irq) {
                s->last_active[tmp][cpu] = s->last_active[irq][cpu];
P
pbrook 已提交
294 295
                break;
            }
P
pbrook 已提交
296
            tmp = s->last_active[tmp][cpu];
P
pbrook 已提交
297 298 299 300 301 302
        }
        if (update) {
            gic_update(s);
        }
    } else {
        /* Complete the current running IRQ.  */
P
pbrook 已提交
303
        gic_set_running_irq(s, cpu, s->last_active[s->running_irq[cpu]][cpu]);
P
pbrook 已提交
304 305 306
    }
}

A
Anthony Liguori 已提交
307
static uint32_t gic_dist_readb(void *opaque, target_phys_addr_t offset)
P
pbrook 已提交
308 309 310 311 312
{
    gic_state *s = (gic_state *)opaque;
    uint32_t res;
    int irq;
    int i;
P
pbrook 已提交
313 314 315
    int cpu;
    int cm;
    int mask;
P
pbrook 已提交
316

317
    cpu = gic_get_current_cpu(s);
P
pbrook 已提交
318
    cm = 1 << cpu;
P
pbrook 已提交
319 320 321 322
    if (offset < 0x100) {
        if (offset == 0)
            return s->enabled;
        if (offset == 4)
323
            return ((s->num_irq / 32) - 1) | ((NUM_CPU(s) - 1) << 5);
P
pbrook 已提交
324 325
        if (offset < 0x08)
            return 0;
326 327 328 329
        if (offset >= 0x80) {
            /* Interrupt Security , RAZ/WI */
            return 0;
        }
P
pbrook 已提交
330 331 332 333 334 335 336
        goto bad_reg;
    } else if (offset < 0x200) {
        /* Interrupt Set/Clear Enable.  */
        if (offset < 0x180)
            irq = (offset - 0x100) * 8;
        else
            irq = (offset - 0x180) * 8;
P
pbrook 已提交
337
        irq += GIC_BASE_IRQ;
338
        if (irq >= s->num_irq)
P
pbrook 已提交
339 340 341
            goto bad_reg;
        res = 0;
        for (i = 0; i < 8; i++) {
342
            if (GIC_TEST_ENABLED(irq + i, cm)) {
P
pbrook 已提交
343 344 345 346 347 348 349 350 351
                res |= (1 << i);
            }
        }
    } else if (offset < 0x300) {
        /* Interrupt Set/Clear Pending.  */
        if (offset < 0x280)
            irq = (offset - 0x200) * 8;
        else
            irq = (offset - 0x280) * 8;
P
pbrook 已提交
352
        irq += GIC_BASE_IRQ;
353
        if (irq >= s->num_irq)
P
pbrook 已提交
354 355
            goto bad_reg;
        res = 0;
R
Rusty Russell 已提交
356
        mask = (irq < GIC_INTERNAL) ?  cm : ALL_CPU_MASK;
P
pbrook 已提交
357
        for (i = 0; i < 8; i++) {
P
pbrook 已提交
358
            if (GIC_TEST_PENDING(irq + i, mask)) {
P
pbrook 已提交
359 360 361 362 363
                res |= (1 << i);
            }
        }
    } else if (offset < 0x400) {
        /* Interrupt Active.  */
P
pbrook 已提交
364
        irq = (offset - 0x300) * 8 + GIC_BASE_IRQ;
365
        if (irq >= s->num_irq)
P
pbrook 已提交
366 367
            goto bad_reg;
        res = 0;
R
Rusty Russell 已提交
368
        mask = (irq < GIC_INTERNAL) ?  cm : ALL_CPU_MASK;
P
pbrook 已提交
369
        for (i = 0; i < 8; i++) {
P
pbrook 已提交
370
            if (GIC_TEST_ACTIVE(irq + i, mask)) {
P
pbrook 已提交
371 372 373 374 375
                res |= (1 << i);
            }
        }
    } else if (offset < 0x800) {
        /* Interrupt Priority.  */
P
pbrook 已提交
376
        irq = (offset - 0x400) + GIC_BASE_IRQ;
377
        if (irq >= s->num_irq)
P
pbrook 已提交
378
            goto bad_reg;
P
pbrook 已提交
379 380
        res = GIC_GET_PRIORITY(irq, cpu);
#ifndef NVIC
P
pbrook 已提交
381 382
    } else if (offset < 0xc00) {
        /* Interrupt CPU Target.  */
P
pbrook 已提交
383
        irq = (offset - 0x800) + GIC_BASE_IRQ;
384
        if (irq >= s->num_irq)
P
pbrook 已提交
385
            goto bad_reg;
P
pbrook 已提交
386 387 388 389 390
        if (irq >= 29 && irq <= 31) {
            res = cm;
        } else {
            res = GIC_TARGET(irq);
        }
391
#endif
P
pbrook 已提交
392 393
    } else if (offset < 0xf00) {
        /* Interrupt Configuration.  */
P
pbrook 已提交
394
        irq = (offset - 0xc00) * 2 + GIC_BASE_IRQ;
395
        if (irq >= s->num_irq)
P
pbrook 已提交
396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
            goto bad_reg;
        res = 0;
        for (i = 0; i < 4; i++) {
            if (GIC_TEST_MODEL(irq + i))
                res |= (1 << (i * 2));
            if (GIC_TEST_TRIGGER(irq + i))
                res |= (2 << (i * 2));
        }
    } else if (offset < 0xfe0) {
        goto bad_reg;
    } else /* offset >= 0xfe0 */ {
        if (offset & 3) {
            res = 0;
        } else {
            res = gic_id[(offset - 0xfe0) >> 2];
        }
    }
    return res;
bad_reg:
P
Paul Brook 已提交
415
    hw_error("gic_dist_readb: Bad offset %x\n", (int)offset);
P
pbrook 已提交
416 417 418
    return 0;
}

A
Anthony Liguori 已提交
419
static uint32_t gic_dist_readw(void *opaque, target_phys_addr_t offset)
P
pbrook 已提交
420 421 422 423 424 425 426
{
    uint32_t val;
    val = gic_dist_readb(opaque, offset);
    val |= gic_dist_readb(opaque, offset + 1) << 8;
    return val;
}

A
Anthony Liguori 已提交
427
static uint32_t gic_dist_readl(void *opaque, target_phys_addr_t offset)
P
pbrook 已提交
428 429 430 431 432 433 434
{
    uint32_t val;
    val = gic_dist_readw(opaque, offset);
    val |= gic_dist_readw(opaque, offset + 2) << 16;
    return val;
}

A
Anthony Liguori 已提交
435
static void gic_dist_writeb(void *opaque, target_phys_addr_t offset,
P
pbrook 已提交
436 437 438 439 440
                            uint32_t value)
{
    gic_state *s = (gic_state *)opaque;
    int irq;
    int i;
P
pbrook 已提交
441
    int cpu;
P
pbrook 已提交
442

443
    cpu = gic_get_current_cpu(s);
P
pbrook 已提交
444 445 446 447 448 449
    if (offset < 0x100) {
        if (offset == 0) {
            s->enabled = (value & 1);
            DPRINTF("Distribution %sabled\n", s->enabled ? "En" : "Dis");
        } else if (offset < 4) {
            /* ignored.  */
450 451
        } else if (offset >= 0x80) {
            /* Interrupt Security Registers, RAZ/WI */
P
pbrook 已提交
452 453 454 455 456
        } else {
            goto bad_reg;
        }
    } else if (offset < 0x180) {
        /* Interrupt Set Enable.  */
P
pbrook 已提交
457
        irq = (offset - 0x100) * 8 + GIC_BASE_IRQ;
458
        if (irq >= s->num_irq)
P
pbrook 已提交
459
            goto bad_reg;
P
pbrook 已提交
460 461
        if (irq < 16)
          value = 0xff;
P
pbrook 已提交
462 463
        for (i = 0; i < 8; i++) {
            if (value & (1 << i)) {
R
Rusty Russell 已提交
464 465
                int mask = (irq < GIC_INTERNAL) ? (1 << cpu) : GIC_TARGET(irq);
                int cm = (irq < GIC_INTERNAL) ? (1 << cpu) : ALL_CPU_MASK;
466 467

                if (!GIC_TEST_ENABLED(irq + i, cm)) {
P
pbrook 已提交
468
                    DPRINTF("Enabled IRQ %d\n", irq + i);
469 470
                }
                GIC_SET_ENABLED(irq + i, cm);
P
pbrook 已提交
471 472
                /* If a raised level triggered IRQ enabled then mark
                   is as pending.  */
P
pbrook 已提交
473 474 475 476 477
                if (GIC_TEST_LEVEL(irq + i, mask)
                        && !GIC_TEST_TRIGGER(irq + i)) {
                    DPRINTF("Set %d pending mask %x\n", irq + i, mask);
                    GIC_SET_PENDING(irq + i, mask);
                }
P
pbrook 已提交
478 479 480 481
            }
        }
    } else if (offset < 0x200) {
        /* Interrupt Clear Enable.  */
P
pbrook 已提交
482
        irq = (offset - 0x180) * 8 + GIC_BASE_IRQ;
483
        if (irq >= s->num_irq)
P
pbrook 已提交
484
            goto bad_reg;
P
pbrook 已提交
485 486
        if (irq < 16)
          value = 0;
P
pbrook 已提交
487 488
        for (i = 0; i < 8; i++) {
            if (value & (1 << i)) {
R
Rusty Russell 已提交
489
                int cm = (irq < GIC_INTERNAL) ? (1 << cpu) : ALL_CPU_MASK;
490 491

                if (GIC_TEST_ENABLED(irq + i, cm)) {
P
pbrook 已提交
492
                    DPRINTF("Disabled IRQ %d\n", irq + i);
493 494
                }
                GIC_CLEAR_ENABLED(irq + i, cm);
P
pbrook 已提交
495 496 497 498
            }
        }
    } else if (offset < 0x280) {
        /* Interrupt Set Pending.  */
P
pbrook 已提交
499
        irq = (offset - 0x200) * 8 + GIC_BASE_IRQ;
500
        if (irq >= s->num_irq)
P
pbrook 已提交
501
            goto bad_reg;
P
pbrook 已提交
502 503 504
        if (irq < 16)
          irq = 0;

P
pbrook 已提交
505 506
        for (i = 0; i < 8; i++) {
            if (value & (1 << i)) {
P
pbrook 已提交
507
                GIC_SET_PENDING(irq + i, GIC_TARGET(irq));
P
pbrook 已提交
508 509 510 511
            }
        }
    } else if (offset < 0x300) {
        /* Interrupt Clear Pending.  */
P
pbrook 已提交
512
        irq = (offset - 0x280) * 8 + GIC_BASE_IRQ;
513
        if (irq >= s->num_irq)
P
pbrook 已提交
514 515
            goto bad_reg;
        for (i = 0; i < 8; i++) {
P
pbrook 已提交
516 517 518
            /* ??? This currently clears the pending bit for all CPUs, even
               for per-CPU interrupts.  It's unclear whether this is the
               corect behavior.  */
P
pbrook 已提交
519
            if (value & (1 << i)) {
P
pbrook 已提交
520
                GIC_CLEAR_PENDING(irq + i, ALL_CPU_MASK);
P
pbrook 已提交
521 522 523 524 525 526 527
            }
        }
    } else if (offset < 0x400) {
        /* Interrupt Active.  */
        goto bad_reg;
    } else if (offset < 0x800) {
        /* Interrupt Priority.  */
P
pbrook 已提交
528
        irq = (offset - 0x400) + GIC_BASE_IRQ;
529
        if (irq >= s->num_irq)
P
pbrook 已提交
530
            goto bad_reg;
R
Rusty Russell 已提交
531
        if (irq < GIC_INTERNAL) {
P
pbrook 已提交
532 533
            s->priority1[irq][cpu] = value;
        } else {
R
Rusty Russell 已提交
534
            s->priority2[irq - GIC_INTERNAL] = value;
P
pbrook 已提交
535 536
        }
#ifndef NVIC
P
pbrook 已提交
537 538
    } else if (offset < 0xc00) {
        /* Interrupt CPU Target.  */
P
pbrook 已提交
539
        irq = (offset - 0x800) + GIC_BASE_IRQ;
540
        if (irq >= s->num_irq)
P
pbrook 已提交
541
            goto bad_reg;
P
pbrook 已提交
542 543
        if (irq < 29)
            value = 0;
R
Rusty Russell 已提交
544
        else if (irq < GIC_INTERNAL)
P
pbrook 已提交
545 546
            value = ALL_CPU_MASK;
        s->irq_target[irq] = value & ALL_CPU_MASK;
547
#endif
P
pbrook 已提交
548 549
    } else if (offset < 0xf00) {
        /* Interrupt Configuration.  */
P
pbrook 已提交
550
        irq = (offset - 0xc00) * 4 + GIC_BASE_IRQ;
551
        if (irq >= s->num_irq)
P
pbrook 已提交
552
            goto bad_reg;
R
Rusty Russell 已提交
553
        if (irq < GIC_INTERNAL)
P
pbrook 已提交
554
            value |= 0xaa;
P
pbrook 已提交
555 556 557 558 559 560 561 562 563 564 565 566 567
        for (i = 0; i < 4; i++) {
            if (value & (1 << (i * 2))) {
                GIC_SET_MODEL(irq + i);
            } else {
                GIC_CLEAR_MODEL(irq + i);
            }
            if (value & (2 << (i * 2))) {
                GIC_SET_TRIGGER(irq + i);
            } else {
                GIC_CLEAR_TRIGGER(irq + i);
            }
        }
    } else {
P
pbrook 已提交
568
        /* 0xf00 is only handled for 32-bit writes.  */
P
pbrook 已提交
569 570 571 572 573
        goto bad_reg;
    }
    gic_update(s);
    return;
bad_reg:
P
Paul Brook 已提交
574
    hw_error("gic_dist_writeb: Bad offset %x\n", (int)offset);
P
pbrook 已提交
575 576
}

A
Anthony Liguori 已提交
577
static void gic_dist_writew(void *opaque, target_phys_addr_t offset,
P
pbrook 已提交
578 579 580 581 582 583
                            uint32_t value)
{
    gic_dist_writeb(opaque, offset, value & 0xff);
    gic_dist_writeb(opaque, offset + 1, value >> 8);
}

A
Anthony Liguori 已提交
584
static void gic_dist_writel(void *opaque, target_phys_addr_t offset,
P
pbrook 已提交
585 586
                            uint32_t value)
{
P
pbrook 已提交
587
    gic_state *s = (gic_state *)opaque;
588
    if (offset == 0xf00) {
P
pbrook 已提交
589 590 591 592
        int cpu;
        int irq;
        int mask;

593
        cpu = gic_get_current_cpu(s);
P
pbrook 已提交
594 595 596 597 598 599
        irq = value & 0x3ff;
        switch ((value >> 24) & 3) {
        case 0:
            mask = (value >> 16) & ALL_CPU_MASK;
            break;
        case 1:
600
            mask = ALL_CPU_MASK ^ (1 << cpu);
P
pbrook 已提交
601 602
            break;
        case 2:
603
            mask = 1 << cpu;
P
pbrook 已提交
604 605 606 607 608 609 610 611 612 613
            break;
        default:
            DPRINTF("Bad Soft Int target filter\n");
            mask = ALL_CPU_MASK;
            break;
        }
        GIC_SET_PENDING(irq, mask);
        gic_update(s);
        return;
    }
P
pbrook 已提交
614 615 616 617
    gic_dist_writew(opaque, offset, value & 0xffff);
    gic_dist_writew(opaque, offset + 2, value >> 16);
}

A
Avi Kivity 已提交
618 619 620 621 622 623
static const MemoryRegionOps gic_dist_ops = {
    .old_mmio = {
        .read = { gic_dist_readb, gic_dist_readw, gic_dist_readl, },
        .write = { gic_dist_writeb, gic_dist_writew, gic_dist_writel, },
    },
    .endianness = DEVICE_NATIVE_ENDIAN,
P
pbrook 已提交
624 625
};

P
pbrook 已提交
626 627
#ifndef NVIC
static uint32_t gic_cpu_read(gic_state *s, int cpu, int offset)
P
pbrook 已提交
628 629 630
{
    switch (offset) {
    case 0x00: /* Control */
P
pbrook 已提交
631
        return s->cpu_enabled[cpu];
P
pbrook 已提交
632
    case 0x04: /* Priority mask */
P
pbrook 已提交
633
        return s->priority_mask[cpu];
P
pbrook 已提交
634 635 636 637
    case 0x08: /* Binary Point */
        /* ??? Not implemented.  */
        return 0;
    case 0x0c: /* Acknowledge */
P
pbrook 已提交
638
        return gic_acknowledge_irq(s, cpu);
D
Dong Xu Wang 已提交
639
    case 0x14: /* Running Priority */
P
pbrook 已提交
640
        return s->running_priority[cpu];
P
pbrook 已提交
641
    case 0x18: /* Highest Pending Interrupt */
P
pbrook 已提交
642
        return s->current_pending[cpu];
P
pbrook 已提交
643
    default:
P
Paul Brook 已提交
644
        hw_error("gic_cpu_read: Bad offset %x\n", (int)offset);
P
pbrook 已提交
645 646 647 648
        return 0;
    }
}

P
pbrook 已提交
649
static void gic_cpu_write(gic_state *s, int cpu, int offset, uint32_t value)
P
pbrook 已提交
650 651 652
{
    switch (offset) {
    case 0x00: /* Control */
P
pbrook 已提交
653
        s->cpu_enabled[cpu] = (value & 1);
P
Paul Brook 已提交
654
        DPRINTF("CPU %d %sabled\n", cpu, s->cpu_enabled ? "En" : "Dis");
P
pbrook 已提交
655 656
        break;
    case 0x04: /* Priority mask */
P
pbrook 已提交
657
        s->priority_mask[cpu] = (value & 0xff);
P
pbrook 已提交
658 659 660 661 662
        break;
    case 0x08: /* Binary Point */
        /* ??? Not implemented.  */
        break;
    case 0x10: /* End Of Interrupt */
P
pbrook 已提交
663
        return gic_complete_irq(s, cpu, value & 0x3ff);
P
pbrook 已提交
664
    default:
P
Paul Brook 已提交
665
        hw_error("gic_cpu_write: Bad offset %x\n", (int)offset);
P
pbrook 已提交
666 667 668 669
        return;
    }
    gic_update(s);
}
670 671 672 673 674 675

/* Wrappers to read/write the GIC CPU interface for the current CPU */
static uint64_t gic_thiscpu_read(void *opaque, target_phys_addr_t addr,
                                 unsigned size)
{
    gic_state *s = (gic_state *)opaque;
676
    return gic_cpu_read(s, gic_get_current_cpu(s), addr);
677 678 679 680 681 682
}

static void gic_thiscpu_write(void *opaque, target_phys_addr_t addr,
                              uint64_t value, unsigned size)
{
    gic_state *s = (gic_state *)opaque;
683
    gic_cpu_write(s, gic_get_current_cpu(s), addr, value);
684 685 686 687 688 689 690 691 692 693 694
}

/* Wrappers to read/write the GIC CPU interface for a specific CPU.
 * These just decode the opaque pointer into gic_state* + cpu id.
 */
static uint64_t gic_do_cpu_read(void *opaque, target_phys_addr_t addr,
                                unsigned size)
{
    gic_state **backref = (gic_state **)opaque;
    gic_state *s = *backref;
    int id = (backref - s->backref);
695
    return gic_cpu_read(s, id, addr);
696 697 698 699 700 701 702 703
}

static void gic_do_cpu_write(void *opaque, target_phys_addr_t addr,
                             uint64_t value, unsigned size)
{
    gic_state **backref = (gic_state **)opaque;
    gic_state *s = *backref;
    int id = (backref - s->backref);
704
    gic_cpu_write(s, id, addr, value);
705 706 707 708 709 710 711 712 713 714 715 716 717
}

static const MemoryRegionOps gic_thiscpu_ops = {
    .read = gic_thiscpu_read,
    .write = gic_thiscpu_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
};

static const MemoryRegionOps gic_cpu_ops = {
    .read = gic_do_cpu_read,
    .write = gic_do_cpu_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
};
P
pbrook 已提交
718
#endif
P
pbrook 已提交
719

720
static void gic_reset(DeviceState *dev)
P
pbrook 已提交
721
{
722
    gic_state *s = FROM_SYSBUS(gic_state, sysbus_from_qdev(dev));
P
pbrook 已提交
723
    int i;
724
    memset(s->irq_state, 0, GIC_MAXIRQ * sizeof(gic_irq_state));
P
Paul Brook 已提交
725
    for (i = 0 ; i < NUM_CPU(s); i++) {
P
pbrook 已提交
726 727 728 729 730 731
        s->priority_mask[i] = 0xf0;
        s->current_pending[i] = 1023;
        s->running_irq[i] = 1023;
        s->running_priority[i] = 0x100;
        s->cpu_enabled[i] = 0;
    }
P
pbrook 已提交
732
    for (i = 0; i < 16; i++) {
733
        GIC_SET_ENABLED(i, ALL_CPU_MASK);
P
pbrook 已提交
734 735 736 737 738
        GIC_SET_TRIGGER(i);
    }
    s->enabled = 0;
}

P
pbrook 已提交
739 740 741 742 743 744 745
static void gic_save(QEMUFile *f, void *opaque)
{
    gic_state *s = (gic_state *)opaque;
    int i;
    int j;

    qemu_put_be32(f, s->enabled);
P
Paul Brook 已提交
746
    for (i = 0; i < NUM_CPU(s); i++) {
P
pbrook 已提交
747
        qemu_put_be32(f, s->cpu_enabled[i]);
R
Rusty Russell 已提交
748
        for (j = 0; j < GIC_INTERNAL; j++)
P
pbrook 已提交
749
            qemu_put_be32(f, s->priority1[j][i]);
750
        for (j = 0; j < s->num_irq; j++)
P
pbrook 已提交
751 752 753 754 755 756
            qemu_put_be32(f, s->last_active[j][i]);
        qemu_put_be32(f, s->priority_mask[i]);
        qemu_put_be32(f, s->running_irq[i]);
        qemu_put_be32(f, s->running_priority[i]);
        qemu_put_be32(f, s->current_pending[i]);
    }
R
Rusty Russell 已提交
757
    for (i = 0; i < s->num_irq - GIC_INTERNAL; i++) {
P
pbrook 已提交
758 759
        qemu_put_be32(f, s->priority2[i]);
    }
760
    for (i = 0; i < s->num_irq; i++) {
761
        qemu_put_be32(f, s->irq_target[i]);
P
pbrook 已提交
762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
        qemu_put_byte(f, s->irq_state[i].enabled);
        qemu_put_byte(f, s->irq_state[i].pending);
        qemu_put_byte(f, s->irq_state[i].active);
        qemu_put_byte(f, s->irq_state[i].level);
        qemu_put_byte(f, s->irq_state[i].model);
        qemu_put_byte(f, s->irq_state[i].trigger);
    }
}

static int gic_load(QEMUFile *f, void *opaque, int version_id)
{
    gic_state *s = (gic_state *)opaque;
    int i;
    int j;

777
    if (version_id != 3) {
P
pbrook 已提交
778
        return -EINVAL;
779
    }
P
pbrook 已提交
780 781

    s->enabled = qemu_get_be32(f);
P
Paul Brook 已提交
782
    for (i = 0; i < NUM_CPU(s); i++) {
P
pbrook 已提交
783
        s->cpu_enabled[i] = qemu_get_be32(f);
R
Rusty Russell 已提交
784
        for (j = 0; j < GIC_INTERNAL; j++)
P
pbrook 已提交
785
            s->priority1[j][i] = qemu_get_be32(f);
786
        for (j = 0; j < s->num_irq; j++)
P
pbrook 已提交
787 788 789 790 791 792
            s->last_active[j][i] = qemu_get_be32(f);
        s->priority_mask[i] = qemu_get_be32(f);
        s->running_irq[i] = qemu_get_be32(f);
        s->running_priority[i] = qemu_get_be32(f);
        s->current_pending[i] = qemu_get_be32(f);
    }
R
Rusty Russell 已提交
793
    for (i = 0; i < s->num_irq - GIC_INTERNAL; i++) {
P
pbrook 已提交
794 795
        s->priority2[i] = qemu_get_be32(f);
    }
796
    for (i = 0; i < s->num_irq; i++) {
797
        s->irq_target[i] = qemu_get_be32(f);
P
pbrook 已提交
798 799 800 801 802 803 804 805 806 807 808
        s->irq_state[i].enabled = qemu_get_byte(f);
        s->irq_state[i].pending = qemu_get_byte(f);
        s->irq_state[i].active = qemu_get_byte(f);
        s->irq_state[i].level = qemu_get_byte(f);
        s->irq_state[i].model = qemu_get_byte(f);
        s->irq_state[i].trigger = qemu_get_byte(f);
    }

    return 0;
}

809
static void gic_init(gic_state *s, int num_irq)
P
pbrook 已提交
810
{
P
pbrook 已提交
811
    int i;
P
pbrook 已提交
812

813 814
    if (s->num_cpu > NCPU) {
        hw_error("requested %u CPUs exceeds GIC maximum %d\n",
815
                 s->num_cpu, NCPU);
816
    }
817 818 819 820 821
    s->num_irq = num_irq + GIC_BASE_IRQ;
    if (s->num_irq > GIC_MAXIRQ) {
        hw_error("requested %u interrupt lines exceeds GIC maximum %d\n",
                 num_irq, GIC_MAXIRQ);
    }
822 823 824 825 826 827 828 829 830
    /* ITLinesNumber is represented as (N / 32) - 1 (see
     * gic_dist_readb) so this is an implementation imposed
     * restriction, not an architectural one:
     */
    if (s->num_irq < 32 || (s->num_irq % 32)) {
        hw_error("%d interrupt lines unsupported: not divisible by 32\n",
                 num_irq);
    }

831 832 833 834 835 836 837 838 839
    i = s->num_irq - GIC_INTERNAL;
#ifndef NVIC
    /* For the GIC, also expose incoming GPIO lines for PPIs for each CPU.
     * GPIO array layout is thus:
     *  [0..N-1] SPIs
     *  [N..N+31] PPIs for CPU 0
     *  [N+32..N+63] PPIs for CPU 1
     *   ...
     */
840
    i += (GIC_INTERNAL * s->num_cpu);
841 842
#endif
    qdev_init_gpio_in(&s->busdev.qdev, gic_set_irq, i);
P
Paul Brook 已提交
843
    for (i = 0; i < NUM_CPU(s); i++) {
P
Paul Brook 已提交
844
        sysbus_init_irq(&s->busdev, &s->parent_irq[i]);
P
pbrook 已提交
845
    }
A
Avi Kivity 已提交
846
    memory_region_init_io(&s->iomem, &gic_dist_ops, s, "gic_dist", 0x1000);
847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864
#ifndef NVIC
    /* Memory regions for the CPU interfaces (NVIC doesn't have these):
     * a region for "CPU interface for this core", then a region for
     * "CPU interface for core 0", "for core 1", ...
     * NB that the memory region size of 0x100 applies for the 11MPCore
     * and also cores following the GIC v1 spec (ie A9).
     * GIC v2 defines a larger memory region (0x1000) so this will need
     * to be extended when we implement A15.
     */
    memory_region_init_io(&s->cpuiomem[0], &gic_thiscpu_ops, s,
                          "gic_cpu", 0x100);
    for (i = 0; i < NUM_CPU(s); i++) {
        s->backref[i] = s;
        memory_region_init_io(&s->cpuiomem[i+1], &gic_cpu_ops, &s->backref[i],
                              "gic_cpu", 0x100);
    }
#endif

865
    register_savevm(NULL, "arm_gic", -1, 3, gic_save, gic_load, s);
P
pbrook 已提交
866
}
867

868
#ifndef NVIC
869 870 871 872 873 874

static int arm_gic_init(SysBusDevice *dev)
{
    /* Device instance init function for the GIC sysbus device */
    int i;
    gic_state *s = FROM_SYSBUS(gic_state, dev);
875
    gic_init(s, s->num_irq);
876 877 878 879 880 881 882 883 884 885 886 887
    /* Distributor */
    sysbus_init_mmio(dev, &s->iomem);
    /* cpu interfaces (one for "current cpu" plus one per cpu) */
    for (i = 0; i <= NUM_CPU(s); i++) {
        sysbus_init_mmio(dev, &s->cpuiomem[i]);
    }
    return 0;
}

static Property arm_gic_properties[] = {
    DEFINE_PROP_UINT32("num-cpu", gic_state, num_cpu, 1),
    DEFINE_PROP_UINT32("num-irq", gic_state, num_irq, 32),
888 889 890 891 892
    /* Revision can be 1 or 2 for GIC architecture specification
     * versions 1 or 2, or 0 to indicate the legacy 11MPCore GIC.
     * (Internally, 0xffffffff also indicates "not a GIC but an NVIC".)
     */
    DEFINE_PROP_UINT32("revision", gic_state, revision, 1),
893 894 895 896 897 898 899 900 901
    DEFINE_PROP_END_OF_LIST(),
};

static void arm_gic_class_init(ObjectClass *klass, void *data)
{
    DeviceClass *dc = DEVICE_CLASS(klass);
    SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass);
    sbc->init = arm_gic_init;
    dc->props = arm_gic_properties;
902
    dc->reset = gic_reset;
903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
    dc->no_user = 1;
}

static TypeInfo arm_gic_info = {
    .name = "arm_gic",
    .parent = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(gic_state),
    .class_init = arm_gic_class_init,
};

static void arm_gic_register_types(void)
{
    type_register_static(&arm_gic_info);
}

type_init(arm_gic_register_types)

#endif