cpu.c 82.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

#include "cpu.h"
25
#include "sysemu/kvm.h"
26 27
#include "sysemu/cpus.h"
#include "topology.h"
28

29 30
#include "qemu/option.h"
#include "qemu/config-file.h"
31
#include "qapi/qmp/qerror.h"
32

33 34
#include "qapi-types.h"
#include "qapi-visit.h"
35
#include "qapi/visitor.h"
36
#include "sysemu/arch_init.h"
37

38 39
#include "hyperv.h"

40
#include "hw/hw.h"
S
Stefan Weil 已提交
41
#if defined(CONFIG_KVM)
42
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
43
#endif
44

45
#include "sysemu/sysemu.h"
46
#include "hw/qdev-properties.h"
47
#include "hw/cpu/icc_bus.h"
48
#ifndef CONFIG_USER_ONLY
P
Paolo Bonzini 已提交
49 50
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
51 52
#endif

53 54 55 56 57 58 59 60 61 62 63 64
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
80
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
81
    "ds_cpl", "vmx", "smx", "est",
82
    "tm2", "ssse3", "cid", NULL,
83
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
84
    NULL, "pcid", "dca", "sse4.1|sse4_1",
85
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
86
    "tsc-deadline", "aes", "xsave", "osxsave",
87
    "avx", "f16c", "rdrand", "hypervisor",
88
};
89 90 91 92 93
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
94
static const char *ext2_feature_name[] = {
95 96 97 98 99 100 101
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
102
    NULL, "lm|i64", "3dnowext", "3dnow",
103 104 105 106
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
107
    "3dnowprefetch", "osvw", "ibs", "xop",
108 109 110 111
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
112 113 114
    NULL, NULL, NULL, NULL,
};

115 116 117 118 119 120 121 122 123 124 125
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

126
static const char *kvm_feature_name[] = {
127 128 129 130 131 132 133 134
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
135 136
};

J
Joerg Roedel 已提交
137 138 139 140 141 142 143 144 145 146 147
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
148
static const char *cpuid_7_0_ebx_feature_name[] = {
149 150
    "fsgsbase", NULL, NULL, "bmi1", "hle", "avx2", NULL, "smep",
    "bmi2", "erms", "invpcid", "rtm", NULL, NULL, NULL, NULL,
151
    NULL, NULL, "rdseed", "adx", "smap", NULL, NULL, NULL,
H
H. Peter Anvin 已提交
152 153 154
    NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
};

155 156
typedef struct FeatureWordInfo {
    const char **feat_names;
157 158 159 160
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
161 162 163
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
    },
180 181 182 183
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
    },
184 185 186 187 188 189 190 191 192 193
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
    },
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
194 195 196
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
197
    },
198 199
};

200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
    [R_##reg] = { .name = #reg, .qapi_enum = X86_C_P_U_REGISTER32_##reg }
X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER


222 223 224 225 226
const char *get_register_name_32(unsigned int reg)
{
    if (reg > CPU_NB_REGS32) {
        return NULL;
    }
227
    return x86_reg_info_32[reg].name;
228 229
}

230 231 232 233 234
/* collects per-function cpuid data
 */
typedef struct model_features_t {
    uint32_t *guest_feat;
    uint32_t *host_feat;
235
    FeatureWord feat_word;
236
} model_features_t;
237 238 239 240

int check_cpuid = 0;
int enforce_cpuid = 0;

241 242 243 244 245
static uint32_t kvm_default_features = (1 << KVM_FEATURE_CLOCKSOURCE) |
        (1 << KVM_FEATURE_NOP_IO_DELAY) |
        (1 << KVM_FEATURE_CLOCKSOURCE2) |
        (1 << KVM_FEATURE_ASYNC_PF) |
        (1 << KVM_FEATURE_STEAL_TIME) |
246
        (1 << KVM_FEATURE_PV_EOI) |
247 248
        (1 << KVM_FEATURE_CLOCKSOURCE_STABLE_BIT);

249
void disable_kvm_pv_eoi(void)
250
{
251
    kvm_default_features &= ~(1UL << KVM_FEATURE_PV_EOI);
252 253
}

254 255
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
256 257
{
#if defined(CONFIG_KVM)
258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
#else
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
#endif

277
    if (eax)
278
        *eax = vec[0];
279
    if (ebx)
280
        *ebx = vec[1];
281
    if (ecx)
282
        *ecx = vec[2];
283
    if (edx)
284
        *edx = vec[3];
285 286
#endif
}
287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
static int sstrcmp(const char *s1, const char *e1, const char *s2,
    const char *e2)
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
333
 * *pval and return true, otherwise return false
334
 */
335 336
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
337 338 339
{
    uint32_t mask;
    const char **ppc;
340
    bool found = false;
341

342
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
343 344
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
345
            found = true;
346
        }
347 348
    }
    return found;
349 350
}

351 352
static void add_flagname_to_bitmaps(const char *flagname,
                                    FeatureWordArray words)
353
{
354 355 356 357 358 359 360 361 362 363 364
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
        fprintf(stderr, "CPU feature %s not found\n", flagname);
    }
365 366 367 368 369
}

typedef struct x86_def_t {
    const char *name;
    uint32_t level;
370 371
    uint32_t xlevel;
    uint32_t xlevel2;
372 373
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
374 375 376
    int family;
    int model;
    int stepping;
377
    FeatureWordArray features;
378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
    char model_id[48];
} x86_def_t;

#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

393 394 395 396 397
#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS)
398 399 400 401 402
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64)
          CPUID_PSE36 (needed for Solaris) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
403 404 405
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
406
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
407
          /* missing:
408 409 410
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
411 412
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_XSAVE,
          CPUID_EXT_OSXSAVE, CPUID_EXT_AVX, CPUID_EXT_F16C,
413
          CPUID_EXT_RDRAND */
414
#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
415 416
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT)
417 418
          /* missing:
          CPUID_EXT2_PDPE1GB */
419 420
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
J
Joerg Roedel 已提交
421
#define TCG_SVM_FEATURES 0
R
Richard Henderson 已提交
422
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP \
423
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX)
R
Richard Henderson 已提交
424
          /* missing:
R
Richard Henderson 已提交
425 426
          CPUID_7_0_EBX_FSGSBASE, CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
          CPUID_7_0_EBX_ERMS, CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
427
          CPUID_7_0_EBX_RDSEED */
428

429
/* built-in CPU model definitions
430 431 432 433 434
 */
static x86_def_t builtin_x86_defs[] = {
    {
        .name = "qemu64",
        .level = 4,
435
        .vendor = CPUID_VENDOR_AMD,
436 437 438
        .family = 6,
        .model = 2,
        .stepping = 3,
439
        .features[FEAT_1_EDX] =
440
            PPRO_FEATURES |
441 442
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
443
        .features[FEAT_1_ECX] =
444
            CPUID_EXT_SSE3 | CPUID_EXT_CX16 | CPUID_EXT_POPCNT,
445
        .features[FEAT_8000_0001_EDX] =
446
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
447
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
448
        .features[FEAT_8000_0001_ECX] =
449
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
450 451 452 453 454 455
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
        .xlevel = 0x8000000A,
    },
    {
        .name = "phenom",
        .level = 5,
456
        .vendor = CPUID_VENDOR_AMD,
457 458 459
        .family = 16,
        .model = 2,
        .stepping = 3,
460
        .features[FEAT_1_EDX] =
461
            PPRO_FEATURES |
462
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
463
            CPUID_PSE36 | CPUID_VME | CPUID_HT,
464
        .features[FEAT_1_ECX] =
465
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
466
            CPUID_EXT_POPCNT,
467
        .features[FEAT_8000_0001_EDX] =
468
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
469 470
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
471
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
472 473 474 475
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
476
        .features[FEAT_8000_0001_ECX] =
477
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
478
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
479
        .features[FEAT_SVM] =
480
            CPUID_SVM_NPT | CPUID_SVM_LBRV,
481 482 483 484 485 486
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
487
        .vendor = CPUID_VENDOR_INTEL,
488 489 490
        .family = 6,
        .model = 15,
        .stepping = 11,
491
        .features[FEAT_1_EDX] =
492
            PPRO_FEATURES |
493
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
494 495
            CPUID_PSE36 | CPUID_VME | CPUID_DTS | CPUID_ACPI | CPUID_SS |
            CPUID_HT | CPUID_TM | CPUID_PBE,
496
        .features[FEAT_1_ECX] =
497
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
498 499
            CPUID_EXT_DTES64 | CPUID_EXT_DSCPL | CPUID_EXT_VMX | CPUID_EXT_EST |
            CPUID_EXT_TM2 | CPUID_EXT_CX16 | CPUID_EXT_XTPR | CPUID_EXT_PDCM,
500
        .features[FEAT_8000_0001_EDX] =
501
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
502
        .features[FEAT_8000_0001_ECX] =
503
            CPUID_EXT3_LAHF_LM,
504 505 506 507 508 509
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
        .level = 5,
510
        .vendor = CPUID_VENDOR_INTEL,
511 512 513 514
        .family = 15,
        .model = 6,
        .stepping = 1,
        /* Missing: CPUID_VME, CPUID_HT */
515
        .features[FEAT_1_EDX] =
516
            PPRO_FEATURES |
517 518 519
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
520
        .features[FEAT_1_ECX] =
521
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
522
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
523
        .features[FEAT_8000_0001_EDX] =
524
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
525 526 527 528 529
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
530
        .features[FEAT_8000_0001_ECX] =
531
            0,
532 533 534 535 536 537
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
538
        .vendor = CPUID_VENDOR_INTEL,
539 540 541
        .family = 6,
        .model = 3,
        .stepping = 3,
542
        .features[FEAT_1_EDX] =
543
            PPRO_FEATURES,
544
        .features[FEAT_1_ECX] =
545
            CPUID_EXT_SSE3 | CPUID_EXT_POPCNT,
A
Andre Przywara 已提交
546
        .xlevel = 0x80000004,
547
    },
548 549 550
    {
        .name = "kvm32",
        .level = 5,
551
        .vendor = CPUID_VENDOR_INTEL,
552 553 554
        .family = 15,
        .model = 6,
        .stepping = 1,
555
        .features[FEAT_1_EDX] =
556
            PPRO_FEATURES |
557
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
558
        .features[FEAT_1_ECX] =
559
            CPUID_EXT_SSE3,
560
        .features[FEAT_8000_0001_EDX] =
561
            PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES,
562
        .features[FEAT_8000_0001_ECX] =
563
            0,
564 565 566
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
567 568 569
    {
        .name = "coreduo",
        .level = 10,
570
        .vendor = CPUID_VENDOR_INTEL,
571 572 573
        .family = 6,
        .model = 14,
        .stepping = 8,
574
        .features[FEAT_1_EDX] =
575
            PPRO_FEATURES | CPUID_VME |
576 577
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_DTS | CPUID_ACPI |
            CPUID_SS | CPUID_HT | CPUID_TM | CPUID_PBE,
578
        .features[FEAT_1_ECX] =
579
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_VMX |
580
            CPUID_EXT_EST | CPUID_EXT_TM2 | CPUID_EXT_XTPR | CPUID_EXT_PDCM,
581
        .features[FEAT_8000_0001_EDX] =
582
            CPUID_EXT2_NX,
583 584 585 586 587
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
588
        .level = 1,
589
        .vendor = CPUID_VENDOR_INTEL,
590 591 592
        .family = 4,
        .model = 0,
        .stepping = 0,
593
        .features[FEAT_1_EDX] =
594
            I486_FEATURES,
595 596 597 598 599
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
600
        .vendor = CPUID_VENDOR_INTEL,
601 602 603
        .family = 5,
        .model = 4,
        .stepping = 3,
604
        .features[FEAT_1_EDX] =
605
            PENTIUM_FEATURES,
606 607 608 609 610
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
611
        .vendor = CPUID_VENDOR_INTEL,
612 613 614
        .family = 6,
        .model = 5,
        .stepping = 2,
615
        .features[FEAT_1_EDX] =
616
            PENTIUM2_FEATURES,
617 618 619 620 621
        .xlevel = 0,
    },
    {
        .name = "pentium3",
        .level = 2,
622
        .vendor = CPUID_VENDOR_INTEL,
623 624 625
        .family = 6,
        .model = 7,
        .stepping = 3,
626
        .features[FEAT_1_EDX] =
627
            PENTIUM3_FEATURES,
628 629 630 631 632
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
633
        .vendor = CPUID_VENDOR_AMD,
634 635 636
        .family = 6,
        .model = 2,
        .stepping = 3,
637
        .features[FEAT_1_EDX] =
638
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
639
            CPUID_MCA,
640
        .features[FEAT_8000_0001_EDX] =
641
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
642
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
643 644 645 646 647 648
        .xlevel = 0x80000008,
    },
    {
        .name = "n270",
        /* original is on level 10 */
        .level = 5,
649
        .vendor = CPUID_VENDOR_INTEL,
650 651 652
        .family = 6,
        .model = 28,
        .stepping = 2,
653
        .features[FEAT_1_EDX] =
654
            PPRO_FEATURES |
655 656
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME | CPUID_DTS |
            CPUID_ACPI | CPUID_SS | CPUID_HT | CPUID_TM | CPUID_PBE,
657
            /* Some CPUs got no CPUID_SEP */
658
        .features[FEAT_1_ECX] =
659
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
660
            CPUID_EXT_DSCPL | CPUID_EXT_EST | CPUID_EXT_TM2 | CPUID_EXT_XTPR,
661
        .features[FEAT_8000_0001_EDX] =
662
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
663
            CPUID_EXT2_NX,
664
        .features[FEAT_8000_0001_ECX] =
665
            CPUID_EXT3_LAHF_LM,
666 667 668
        .xlevel = 0x8000000A,
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
669 670 671
    {
        .name = "Conroe",
        .level = 2,
672
        .vendor = CPUID_VENDOR_INTEL,
673 674 675
        .family = 6,
        .model = 2,
        .stepping = 3,
676
        .features[FEAT_1_EDX] =
677
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
678 679 680 681
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
682
        .features[FEAT_1_ECX] =
683
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
684
        .features[FEAT_8000_0001_EDX] =
685
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
686
        .features[FEAT_8000_0001_ECX] =
687
            CPUID_EXT3_LAHF_LM,
688 689 690 691 692 693
        .xlevel = 0x8000000A,
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
        .level = 2,
694
        .vendor = CPUID_VENDOR_INTEL,
695 696 697
        .family = 6,
        .model = 2,
        .stepping = 3,
698
        .features[FEAT_1_EDX] =
699
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
700 701 702 703
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
704
        .features[FEAT_1_ECX] =
705
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
706
             CPUID_EXT_SSE3,
707
        .features[FEAT_8000_0001_EDX] =
708
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
709
        .features[FEAT_8000_0001_ECX] =
710
            CPUID_EXT3_LAHF_LM,
711 712 713 714 715 716
        .xlevel = 0x8000000A,
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
        .level = 2,
717
        .vendor = CPUID_VENDOR_INTEL,
718 719 720
        .family = 6,
        .model = 2,
        .stepping = 3,
721
        .features[FEAT_1_EDX] =
722
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
723 724 725 726
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
727
        .features[FEAT_1_ECX] =
728
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
729
             CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
730
        .features[FEAT_8000_0001_EDX] =
731
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
732
        .features[FEAT_8000_0001_ECX] =
733
            CPUID_EXT3_LAHF_LM,
734 735 736 737 738 739
        .xlevel = 0x8000000A,
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
740
        .vendor = CPUID_VENDOR_INTEL,
741 742 743
        .family = 6,
        .model = 44,
        .stepping = 1,
744
        .features[FEAT_1_EDX] =
745
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
746 747 748 749
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
750
        .features[FEAT_1_ECX] =
751
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
752
             CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
753
             CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
754
        .features[FEAT_8000_0001_EDX] =
755
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
756
        .features[FEAT_8000_0001_ECX] =
757
            CPUID_EXT3_LAHF_LM,
758 759 760 761 762 763
        .xlevel = 0x8000000A,
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
764
        .vendor = CPUID_VENDOR_INTEL,
765 766 767
        .family = 6,
        .model = 42,
        .stepping = 1,
768
        .features[FEAT_1_EDX] =
769
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
770 771 772 773
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
774
        .features[FEAT_1_ECX] =
775
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
776 777 778 779
             CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
             CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
             CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
             CPUID_EXT_SSE3,
780
        .features[FEAT_8000_0001_EDX] =
781
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
782
             CPUID_EXT2_SYSCALL,
783
        .features[FEAT_8000_0001_ECX] =
784
            CPUID_EXT3_LAHF_LM,
785 786 787
        .xlevel = 0x8000000A,
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
788 789 790
    {
        .name = "Haswell",
        .level = 0xd,
791
        .vendor = CPUID_VENDOR_INTEL,
792 793 794
        .family = 6,
        .model = 60,
        .stepping = 1,
795
        .features[FEAT_1_EDX] =
796
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
797
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
798
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
799 800
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
801
        .features[FEAT_1_ECX] =
802
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
803 804 805 806 807
             CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
             CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
             CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
             CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
             CPUID_EXT_PCID,
808
        .features[FEAT_8000_0001_EDX] =
809
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
810
             CPUID_EXT2_SYSCALL,
811
        .features[FEAT_8000_0001_ECX] =
812
            CPUID_EXT3_LAHF_LM,
813
        .features[FEAT_7_0_EBX] =
814
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
815 816 817 818 819 820
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Haswell)",
    },
821 822 823
    {
        .name = "Opteron_G1",
        .level = 5,
824
        .vendor = CPUID_VENDOR_AMD,
825 826 827
        .family = 15,
        .model = 6,
        .stepping = 1,
828
        .features[FEAT_1_EDX] =
829
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
830 831 832 833
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
834
        .features[FEAT_1_ECX] =
835
            CPUID_EXT_SSE3,
836
        .features[FEAT_8000_0001_EDX] =
837
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
838 839 840 841 842 843 844 845 846 847 848
             CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
             CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
             CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
             CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
             CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
849
        .vendor = CPUID_VENDOR_AMD,
850 851 852
        .family = 15,
        .model = 6,
        .stepping = 1,
853
        .features[FEAT_1_EDX] =
854
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
855 856 857 858
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
859
        .features[FEAT_1_ECX] =
860
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
861
        .features[FEAT_8000_0001_EDX] =
862
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
863 864 865 866 867 868
             CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
             CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
             CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
             CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
             CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
             CPUID_EXT2_DE | CPUID_EXT2_FPU,
869
        .features[FEAT_8000_0001_ECX] =
870
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
871 872 873 874 875 876
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
877
        .vendor = CPUID_VENDOR_AMD,
878 879 880
        .family = 15,
        .model = 6,
        .stepping = 1,
881
        .features[FEAT_1_EDX] =
882
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
883 884 885 886
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
887
        .features[FEAT_1_ECX] =
888
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
889
             CPUID_EXT_SSE3,
890
        .features[FEAT_8000_0001_EDX] =
891
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
892 893 894 895 896 897
             CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
             CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
             CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
             CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
             CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
             CPUID_EXT2_DE | CPUID_EXT2_FPU,
898
        .features[FEAT_8000_0001_ECX] =
899
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
900 901 902 903 904 905 906
             CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
907
        .vendor = CPUID_VENDOR_AMD,
908 909 910
        .family = 21,
        .model = 1,
        .stepping = 2,
911
        .features[FEAT_1_EDX] =
912
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
913 914 915 916
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
917
        .features[FEAT_1_ECX] =
918
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
919 920 921
             CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
             CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
             CPUID_EXT_SSE3,
922
        .features[FEAT_8000_0001_EDX] =
923
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
924 925 926 927 928 929
             CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
             CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
             CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
             CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
             CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
             CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
930
        .features[FEAT_8000_0001_ECX] =
931
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
932 933 934 935 936 937
             CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
             CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
             CPUID_EXT3_LAHF_LM,
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
938 939 940
    {
        .name = "Opteron_G5",
        .level = 0xd,
941
        .vendor = CPUID_VENDOR_AMD,
942 943 944
        .family = 21,
        .model = 2,
        .stepping = 0,
945
        .features[FEAT_1_EDX] =
946
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
947 948 949 950
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
951
        .features[FEAT_1_ECX] =
952
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
953 954 955
             CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
             CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
             CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
956
        .features[FEAT_8000_0001_EDX] =
957
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
958 959 960 961 962 963
             CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
             CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
             CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
             CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
             CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
             CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
964
        .features[FEAT_8000_0001_ECX] =
965
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
966 967 968 969 970 971
             CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
             CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
             CPUID_EXT3_LAHF_LM,
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
972 973
};

974
#ifdef CONFIG_KVM
975 976 977 978 979 980 981 982 983 984 985 986 987 988
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}
989
#endif
990

991 992 993 994 995 996
/* Fill a x86_def_t struct with information about the host CPU, and
 * the CPU features supported by the host hardware + host kernel
 *
 * This function may be called only if KVM is enabled.
 */
static void kvm_cpu_fill_host(x86_def_t *x86_cpu_def)
997
{
998
#ifdef CONFIG_KVM
999
    KVMState *s = kvm_state;
1000 1001
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1002 1003
    assert(kvm_enabled());

1004 1005
    x86_cpu_def->name = "host";
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1006
    x86_cpu_vendor_words2str(x86_cpu_def->vendor, ebx, edx, ecx);
1007 1008 1009 1010 1011 1012

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
    x86_cpu_def->family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    x86_cpu_def->model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    x86_cpu_def->stepping = eax & 0x0F;

1013
    x86_cpu_def->level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
1014
    x86_cpu_def->features[FEAT_1_EDX] =
1015
        kvm_arch_get_supported_cpuid(s, 0x1, 0, R_EDX);
1016
    x86_cpu_def->features[FEAT_1_ECX] =
1017
        kvm_arch_get_supported_cpuid(s, 0x1, 0, R_ECX);
1018

1019
    if (x86_cpu_def->level >= 7) {
1020
        x86_cpu_def->features[FEAT_7_0_EBX] =
1021
                    kvm_arch_get_supported_cpuid(s, 0x7, 0, R_EBX);
1022
    } else {
1023
        x86_cpu_def->features[FEAT_7_0_EBX] = 0;
1024 1025
    }

1026
    x86_cpu_def->xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
1027
    x86_cpu_def->features[FEAT_8000_0001_EDX] =
1028
                kvm_arch_get_supported_cpuid(s, 0x80000001, 0, R_EDX);
1029
    x86_cpu_def->features[FEAT_8000_0001_ECX] =
1030
                kvm_arch_get_supported_cpuid(s, 0x80000001, 0, R_ECX);
1031 1032 1033

    cpu_x86_fill_model_id(x86_cpu_def->model_id);

1034
    /* Call Centaur's CPUID instruction. */
1035
    if (!strcmp(x86_cpu_def->vendor, CPUID_VENDOR_VIA)) {
1036
        host_cpuid(0xC0000000, 0, &eax, &ebx, &ecx, &edx);
1037
        eax = kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1038 1039 1040 1041
        if (eax >= 0xC0000001) {
            /* Support VIA max extended level */
            x86_cpu_def->xlevel2 = eax;
            host_cpuid(0xC0000001, 0, &eax, &ebx, &ecx, &edx);
1042
            x86_cpu_def->features[FEAT_C000_0001_EDX] =
1043
                    kvm_arch_get_supported_cpuid(s, 0xC0000001, 0, R_EDX);
1044 1045
        }
    }
J
Joerg Roedel 已提交
1046

1047
    /* Other KVM-specific feature fields: */
1048
    x86_cpu_def->features[FEAT_SVM] =
1049
        kvm_arch_get_supported_cpuid(s, 0x8000000A, 0, R_EDX);
1050
    x86_cpu_def->features[FEAT_KVM] =
1051
        kvm_arch_get_supported_cpuid(s, KVM_CPUID_FEATURES, 0, R_EAX);
1052

1053
#endif /* CONFIG_KVM */
1054 1055
}

1056
static int unavailable_host_feature(FeatureWordInfo *f, uint32_t mask)
1057 1058 1059 1060 1061
{
    int i;

    for (i = 0; i < 32; ++i)
        if (1 << i & mask) {
1062
            const char *reg = get_register_name_32(f->cpuid_reg);
1063 1064 1065
            assert(reg);
            fprintf(stderr, "warning: host doesn't support requested feature: "
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1066 1067 1068
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1069 1070 1071 1072 1073
            break;
        }
    return 0;
}

1074 1075 1076
/* Check if all requested cpu flags are making their way to the guest
 *
 * Returns 0 if all flags are supported by the host, non-zero otherwise.
1077 1078
 *
 * This function may be called only if KVM is enabled.
1079
 */
1080
static int kvm_check_features_against_host(X86CPU *cpu)
1081
{
1082
    CPUX86State *env = &cpu->env;
1083 1084 1085 1086
    x86_def_t host_def;
    uint32_t mask;
    int rv, i;
    struct model_features_t ft[] = {
1087 1088
        {&env->features[FEAT_1_EDX],
            &host_def.features[FEAT_1_EDX],
1089
            FEAT_1_EDX },
1090 1091
        {&env->features[FEAT_1_ECX],
            &host_def.features[FEAT_1_ECX],
1092
            FEAT_1_ECX },
1093 1094
        {&env->features[FEAT_8000_0001_EDX],
            &host_def.features[FEAT_8000_0001_EDX],
1095
            FEAT_8000_0001_EDX },
1096 1097
        {&env->features[FEAT_8000_0001_ECX],
            &host_def.features[FEAT_8000_0001_ECX],
1098
            FEAT_8000_0001_ECX },
1099 1100
        {&env->features[FEAT_C000_0001_EDX],
            &host_def.features[FEAT_C000_0001_EDX],
1101
            FEAT_C000_0001_EDX },
1102 1103
        {&env->features[FEAT_7_0_EBX],
            &host_def.features[FEAT_7_0_EBX],
1104
            FEAT_7_0_EBX },
1105 1106
        {&env->features[FEAT_SVM],
            &host_def.features[FEAT_SVM],
1107
            FEAT_SVM },
1108 1109
        {&env->features[FEAT_KVM],
            &host_def.features[FEAT_KVM],
1110
            FEAT_KVM },
1111
    };
1112

1113 1114 1115
    assert(kvm_enabled());

    kvm_cpu_fill_host(&host_def);
1116 1117 1118 1119
    for (rv = 0, i = 0; i < ARRAY_SIZE(ft); ++i) {
        FeatureWord w = ft[i].feat_word;
        FeatureWordInfo *wi = &feature_word_info[w];
        for (mask = 1; mask; mask <<= 1) {
1120
            if (*ft[i].guest_feat & mask &&
1121
                !(*ft[i].host_feat & mask)) {
1122 1123 1124 1125 1126
                unavailable_host_feature(wi, mask);
                rv = 1;
            }
        }
    }
1127 1128 1129
    return rv;
}

1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
static void x86_cpuid_version_get_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
    visit_type_int(v, &value, name, errp);
}

1144 1145
static void x86_cpuid_version_set_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
1146
{
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
    int64_t value;

    visit_type_int(v, &value, name, errp);
    if (error_is_set(errp)) {
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1163
    env->cpuid_version &= ~0xff00f00;
1164 1165
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1166
    } else {
1167
        env->cpuid_version |= value << 8;
1168 1169 1170
    }
}

1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
static void x86_cpuid_version_get_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
    visit_type_int(v, &value, name, errp);
}

1183 1184
static void x86_cpuid_version_set_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
1185
{
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
    int64_t value;

    visit_type_int(v, &value, name, errp);
    if (error_is_set(errp)) {
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1202
    env->cpuid_version &= ~0xf00f0;
1203
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1204 1205
}

1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
    visit_type_int(v, &value, name, errp);
}

1218 1219 1220
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
1221
{
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
    int64_t value;

    visit_type_int(v, &value, name, errp);
    if (error_is_set(errp)) {
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1238
    env->cpuid_version &= ~0xf;
1239
    env->cpuid_version |= value & 0xf;
1240 1241
}

1242 1243 1244 1245 1246
static void x86_cpuid_get_level(Object *obj, Visitor *v, void *opaque,
                                const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1247
    visit_type_uint32(v, &cpu->env.cpuid_level, name, errp);
1248 1249 1250 1251 1252 1253 1254
}

static void x86_cpuid_set_level(Object *obj, Visitor *v, void *opaque,
                                const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1255
    visit_type_uint32(v, &cpu->env.cpuid_level, name, errp);
1256 1257
}

1258 1259 1260 1261 1262
static void x86_cpuid_get_xlevel(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1263
    visit_type_uint32(v, &cpu->env.cpuid_xlevel, name, errp);
1264 1265 1266 1267 1268 1269 1270
}

static void x86_cpuid_set_xlevel(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1271
    visit_type_uint32(v, &cpu->env.cpuid_xlevel, name, errp);
1272 1273
}

1274 1275 1276 1277 1278 1279
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1280
    value = (char *)g_malloc(CPUID_VENDOR_SZ + 1);
1281 1282
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1293
    if (strlen(value) != CPUID_VENDOR_SZ) {
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
        error_set(errp, QERR_PROPERTY_VALUE_BAD, "",
                  "vendor", value);
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1324 1325
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1326
{
1327 1328
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1329 1330 1331 1332 1333 1334
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1335
    memset(env->cpuid_model, 0, 48);
1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1361
    const int64_t max = INT64_MAX;
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
    int64_t value;

    visit_type_int(v, &value, name, errp);
    if (error_is_set(errp)) {
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

    cpu->env.tsc_khz = value / 1000;
}

1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
static void x86_cpuid_get_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->env.cpuid_apic_id;

    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
1390
    DeviceState *dev = DEVICE(obj);
1391 1392 1393 1394 1395
    const int64_t min = 0;
    const int64_t max = UINT32_MAX;
    Error *error = NULL;
    int64_t value;

1396 1397 1398 1399 1400 1401
    if (dev->realized) {
        error_setg(errp, "Attempt to set property '%s' on '%s' after "
                   "it was realized", name, object_get_typename(obj));
        return;
    }

1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
    visit_type_int(v, &value, name, &error);
    if (error) {
        error_propagate(errp, error);
        return;
    }
    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")" ,
                   object_get_typename(obj), name, value, min, max);
        return;
    }

    if ((value != cpu->env.cpuid_apic_id) && cpu_exists(value)) {
        error_setg(errp, "CPU with APIC ID %" PRIi64 " exists", value);
        return;
    }
    cpu->env.cpuid_apic_id = value;
}

1421
/* Generic getter for "feature-words" and "filtered-features" properties */
1422 1423 1424
static void x86_cpu_get_feature_words(Object *obj, Visitor *v, void *opaque,
                                      const char *name, Error **errp)
{
1425
    uint32_t *array = (uint32_t *)opaque;
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
    FeatureWord w;
    Error *err = NULL;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1439
        qwi->features = array[w];
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

    visit_type_X86CPUFeatureWordInfoList(v, &list, "feature-words", &err);
    error_propagate(errp, err);
}

1451
static int cpu_x86_find_by_name(x86_def_t *x86_cpu_def, const char *name)
1452 1453
{
    x86_def_t *def;
1454
    int i;
1455

1456 1457
    if (name == NULL) {
        return -1;
1458
    }
1459
    if (kvm_enabled() && strcmp(name, "host") == 0) {
1460
        kvm_cpu_fill_host(x86_cpu_def);
1461
        return 0;
1462 1463
    }

1464 1465
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
1466 1467
        if (strcmp(name, def->name) == 0) {
            memcpy(x86_cpu_def, def, sizeof(*def));
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
            /* sysenter isn't supported in compatibility mode on AMD,
             * syscall isn't supported in compatibility mode on Intel.
             * Normally we advertise the actual CPU vendor, but you can
             * override this using the 'vendor' property if you want to use
             * KVM's sysenter/syscall emulation in compatibility mode and
             * when doing cross vendor migration
             */
            if (kvm_enabled()) {
                uint32_t  ebx = 0, ecx = 0, edx = 0;
                host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
                x86_cpu_vendor_words2str(x86_cpu_def->vendor, ebx, edx, ecx);
            }
1480 1481 1482 1483 1484
            return 0;
        }
    }

    return -1;
1485 1486
}

1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1497 1498
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1499
static void cpu_x86_parse_featurestr(X86CPU *cpu, char *features, Error **errp)
1500 1501 1502
{
    char *featurestr; /* Single 'key=value" string being parsed */
    /* Features to be added */
1503
    FeatureWordArray plus_features = { 0 };
1504
    /* Features to be removed */
1505
    FeatureWordArray minus_features = { 0 };
1506
    uint32_t numvalue;
1507
    CPUX86State *env = &cpu->env;
1508 1509

    featurestr = features ? strtok(features, ",") : NULL;
1510 1511 1512 1513

    while (featurestr) {
        char *val;
        if (featurestr[0] == '+') {
1514
            add_flagname_to_bitmaps(featurestr + 1, plus_features);
1515
        } else if (featurestr[0] == '-') {
1516
            add_flagname_to_bitmaps(featurestr + 1, minus_features);
1517 1518
        } else if ((val = strchr(featurestr, '='))) {
            *val = 0; val++;
1519
            feat2prop(featurestr);
1520
            if (!strcmp(featurestr, "family")) {
1521
                object_property_parse(OBJECT(cpu), val, featurestr, errp);
1522
            } else if (!strcmp(featurestr, "model")) {
1523
                object_property_parse(OBJECT(cpu), val, featurestr, errp);
1524
            } else if (!strcmp(featurestr, "stepping")) {
1525
                object_property_parse(OBJECT(cpu), val, featurestr, errp);
1526
            } else if (!strcmp(featurestr, "level")) {
1527
                object_property_parse(OBJECT(cpu), val, featurestr, errp);
1528 1529
            } else if (!strcmp(featurestr, "xlevel")) {
                char *err;
1530 1531
                char num[32];

1532 1533
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1534
                    error_setg(errp, "bad numerical value %s", val);
1535
                    goto out;
1536 1537
                }
                if (numvalue < 0x80000000) {
1538 1539
                    fprintf(stderr, "xlevel value shall always be >= 0x80000000"
                            ", fixup will be removed in future versions\n");
A
Aurelien Jarno 已提交
1540
                    numvalue += 0x80000000;
1541
                }
1542 1543
                snprintf(num, sizeof(num), "%" PRIu32, numvalue);
                object_property_parse(OBJECT(cpu), num, featurestr, errp);
1544
            } else if (!strcmp(featurestr, "vendor")) {
1545
                object_property_parse(OBJECT(cpu), val, featurestr, errp);
1546 1547 1548
            } else if (!strcmp(featurestr, "model-id")) {
                object_property_parse(OBJECT(cpu), val, featurestr, errp);
            } else if (!strcmp(featurestr, "tsc-freq")) {
1549 1550
                int64_t tsc_freq;
                char *err;
1551
                char num[32];
1552 1553 1554

                tsc_freq = strtosz_suffix_unit(val, &err,
                                               STRTOSZ_DEFSUFFIX_B, 1000);
1555
                if (tsc_freq < 0 || *err) {
1556
                    error_setg(errp, "bad numerical value %s", val);
1557
                    goto out;
1558
                }
1559 1560
                snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
                object_property_parse(OBJECT(cpu), num, "tsc-frequency", errp);
1561
            } else if (!strcmp(featurestr, "hv-spinlocks")) {
1562 1563 1564
                char *err;
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1565
                    error_setg(errp, "bad numerical value %s", val);
1566
                    goto out;
1567 1568
                }
                hyperv_set_spinlock_retries(numvalue);
1569
            } else {
1570
                error_setg(errp, "unrecognized feature %s", featurestr);
1571
                goto out;
1572 1573 1574 1575 1576
            }
        } else if (!strcmp(featurestr, "check")) {
            check_cpuid = 1;
        } else if (!strcmp(featurestr, "enforce")) {
            check_cpuid = enforce_cpuid = 1;
1577 1578 1579 1580
        } else if (!strcmp(featurestr, "hv_relaxed")) {
            hyperv_enable_relaxed_timing(true);
        } else if (!strcmp(featurestr, "hv_vapic")) {
            hyperv_enable_vapic_recommended(true);
1581
        } else {
1582
            error_setg(errp, "feature string `%s' not in format (+feature|"
1583
                       "-feature|feature=xyz)", featurestr);
1584 1585 1586 1587
            goto out;
        }
        if (error_is_set(errp)) {
            goto out;
1588 1589 1590
        }
        featurestr = strtok(NULL, ",");
    }
1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
    env->features[FEAT_1_EDX] |= plus_features[FEAT_1_EDX];
    env->features[FEAT_1_ECX] |= plus_features[FEAT_1_ECX];
    env->features[FEAT_8000_0001_EDX] |= plus_features[FEAT_8000_0001_EDX];
    env->features[FEAT_8000_0001_ECX] |= plus_features[FEAT_8000_0001_ECX];
    env->features[FEAT_C000_0001_EDX] |= plus_features[FEAT_C000_0001_EDX];
    env->features[FEAT_KVM] |= plus_features[FEAT_KVM];
    env->features[FEAT_SVM] |= plus_features[FEAT_SVM];
    env->features[FEAT_7_0_EBX] |= plus_features[FEAT_7_0_EBX];
    env->features[FEAT_1_EDX] &= ~minus_features[FEAT_1_EDX];
    env->features[FEAT_1_ECX] &= ~minus_features[FEAT_1_ECX];
    env->features[FEAT_8000_0001_EDX] &= ~minus_features[FEAT_8000_0001_EDX];
    env->features[FEAT_8000_0001_ECX] &= ~minus_features[FEAT_8000_0001_ECX];
    env->features[FEAT_C000_0001_EDX] &= ~minus_features[FEAT_C000_0001_EDX];
    env->features[FEAT_KVM] &= ~minus_features[FEAT_KVM];
    env->features[FEAT_SVM] &= ~minus_features[FEAT_SVM];
    env->features[FEAT_7_0_EBX] &= ~minus_features[FEAT_7_0_EBX];
1607

1608 1609
out:
    return;
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
}

/* generate a composite string into buf of all cpuid names in featureset
 * selected by fbits.  indicate truncation at bufsize in the event of overflow.
 * if flags, suppress names undefined in featureset.
 */
static void listflags(char *buf, int bufsize, uint32_t fbits,
    const char **featureset, uint32_t flags)
{
    const char **p = &featureset[31];
    char *q, *b, bit;
    int nc;

    b = 4 <= bufsize ? buf + (bufsize -= 3) - 1 : NULL;
    *buf = '\0';
    for (q = buf, bit = 31; fbits && bufsize; --p, fbits &= ~(1 << bit), --bit)
        if (fbits & 1 << bit && (*p || !flags)) {
            if (*p)
                nc = snprintf(q, bufsize, "%s%s", q == buf ? "" : " ", *p);
            else
                nc = snprintf(q, bufsize, "%s[%d]", q == buf ? "" : " ", bit);
            if (bufsize <= nc) {
                if (b) {
                    memcpy(b, "...", sizeof("..."));
                }
                return;
            }
            q += nc;
            bufsize -= nc;
        }
}

P
Peter Maydell 已提交
1642 1643
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
1644 1645 1646
{
    x86_def_t *def;
    char buf[256];
1647
    int i;
1648

1649 1650
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
1651
        snprintf(buf, sizeof(buf), "%s", def->name);
1652
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
1653
    }
1654 1655 1656 1657 1658 1659
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

1660
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
1661 1662 1663 1664 1665 1666
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

        listflags(buf, sizeof(buf), (uint32_t)~0, fw->feat_names, 1);
        (*cpu_fprintf)(f, "  %s\n", buf);
    }
1667 1668
}

1669
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
1670 1671 1672
{
    CpuDefinitionInfoList *cpu_list = NULL;
    x86_def_t *def;
1673
    int i;
1674

1675
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
1676 1677 1678
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

1679
        def = &builtin_x86_defs[i];
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

1692 1693 1694 1695 1696
#ifdef CONFIG_KVM
static void filter_features_for_kvm(X86CPU *cpu)
{
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;
1697
    FeatureWord w;
1698

1699 1700
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
1701 1702 1703 1704 1705 1706
        uint32_t host_feat = kvm_arch_get_supported_cpuid(s, wi->cpuid_eax,
                                                             wi->cpuid_ecx,
                                                             wi->cpuid_reg);
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
1707
    }
1708 1709 1710
}
#endif

1711
static void cpu_x86_register(X86CPU *cpu, const char *name, Error **errp)
1712
{
1713
    CPUX86State *env = &cpu->env;
1714 1715
    x86_def_t def1, *def = &def1;

1716 1717
    memset(def, 0, sizeof(*def));

1718
    if (cpu_x86_find_by_name(def, name) < 0) {
1719 1720
        error_setg(errp, "Unable to find CPU definition: %s", name);
        return;
1721 1722
    }

1723
    if (kvm_enabled()) {
1724
        def->features[FEAT_KVM] |= kvm_default_features;
1725
    }
1726
    def->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
1727

1728 1729 1730 1731 1732
    object_property_set_str(OBJECT(cpu), def->vendor, "vendor", errp);
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
1733 1734 1735 1736
    env->features[FEAT_1_EDX] = def->features[FEAT_1_EDX];
    env->features[FEAT_1_ECX] = def->features[FEAT_1_ECX];
    env->features[FEAT_8000_0001_EDX] = def->features[FEAT_8000_0001_EDX];
    env->features[FEAT_8000_0001_ECX] = def->features[FEAT_8000_0001_ECX];
1737
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
1738 1739 1740 1741
    env->features[FEAT_KVM] = def->features[FEAT_KVM];
    env->features[FEAT_SVM] = def->features[FEAT_SVM];
    env->features[FEAT_C000_0001_EDX] = def->features[FEAT_C000_0001_EDX];
    env->features[FEAT_7_0_EBX] = def->features[FEAT_7_0_EBX];
1742
    env->cpuid_xlevel2 = def->xlevel2;
1743

1744
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
1745 1746
}

1747 1748
X86CPU *cpu_x86_create(const char *cpu_model, DeviceState *icc_bridge,
                       Error **errp)
1749
{
1750
    X86CPU *cpu = NULL;
1751
    CPUX86State *env;
1752 1753
    gchar **model_pieces;
    char *name, *features;
1754 1755
    Error *error = NULL;

1756 1757 1758 1759 1760 1761 1762 1763
    model_pieces = g_strsplit(cpu_model, ",", 2);
    if (!model_pieces[0]) {
        error_setg(&error, "Invalid/empty CPU model name");
        goto out;
    }
    name = model_pieces[0];
    features = model_pieces[1];

1764
    cpu = X86_CPU(object_new(TYPE_X86_CPU));
1765 1766 1767 1768 1769 1770 1771 1772
#ifndef CONFIG_USER_ONLY
    if (icc_bridge == NULL) {
        error_setg(&error, "Invalid icc-bridge value");
        goto out;
    }
    qdev_set_parent_bus(DEVICE(cpu), qdev_get_child_bus(icc_bridge, "icc"));
    object_unref(OBJECT(cpu));
#endif
1773 1774 1775
    env = &cpu->env;
    env->cpu_model_str = cpu_model;

1776 1777 1778 1779 1780 1781 1782 1783
    cpu_x86_register(cpu, name, &error);
    if (error) {
        goto out;
    }

    cpu_x86_parse_featurestr(cpu, features, &error);
    if (error) {
        goto out;
1784 1785
    }

1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
out:
    error_propagate(errp, error);
    g_strfreev(model_pieces);
    return cpu;
}

X86CPU *cpu_x86_init(const char *cpu_model)
{
    Error *error = NULL;
    X86CPU *cpu;

1797
    cpu = cpu_x86_create(cpu_model, NULL, &error);
1798
    if (error) {
1799 1800 1801
        goto out;
    }

1802 1803
    object_property_set_bool(OBJECT(cpu), true, "realized", &error);

1804 1805 1806
out:
    if (error) {
        fprintf(stderr, "%s\n", error_get_pretty(error));
1807
        error_free(error);
1808 1809 1810 1811
        if (cpu != NULL) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
1812 1813 1814 1815
    }
    return cpu;
}

1816 1817
#if !defined(CONFIG_USER_ONLY)

1818 1819
void cpu_clear_apic_feature(CPUX86State *env)
{
1820
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
1821 1822
}

1823 1824
#endif /* !CONFIG_USER_ONLY */

1825
/* Initialize list of CPU models, filling some non-static fields if necessary
1826 1827 1828
 */
void x86_cpudef_setup(void)
{
1829 1830
    int i, j;
    static const char *model_with_versions[] = { "qemu32", "qemu64", "athlon" };
1831 1832

    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); ++i) {
1833
        x86_def_t *def = &builtin_x86_defs[i];
1834 1835

        /* Look for specific "cpudef" models that */
1836
        /* have the QEMU version in .model_id */
1837
        for (j = 0; j < ARRAY_SIZE(model_with_versions); j++) {
1838 1839 1840 1841 1842
            if (strcmp(model_with_versions[j], def->name) == 0) {
                pstrcpy(def->model_id, sizeof(def->model_id),
                        "QEMU Virtual CPU version ");
                pstrcat(def->model_id, sizeof(def->model_id),
                        qemu_get_version());
1843 1844 1845
                break;
            }
        }
1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
    }
}

static void get_cpuid_vendor(CPUX86State *env, uint32_t *ebx,
                             uint32_t *ecx, uint32_t *edx)
{
    *ebx = env->cpuid_vendor1;
    *edx = env->cpuid_vendor2;
    *ecx = env->cpuid_vendor3;
}

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
1861 1862 1863
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);

1864 1865
    /* test if maximum index reached */
    if (index & 0x80000000) {
1866 1867 1868 1869 1870 1871 1872 1873 1874
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
1875 1876 1877 1878 1879
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
1880 1881
            }
        }
1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
        get_cpuid_vendor(env, ebx, ecx, edx);
        break;
    case 1:
        *eax = env->cpuid_version;
        *ebx = (env->cpuid_apic_id << 24) | 8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
1895 1896
        *ecx = env->features[FEAT_1_ECX];
        *edx = env->features[FEAT_1_EDX];
1897 1898
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
            *edx |= 1 << 28;    /* HTT bit */
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
        *eax = 1;
        *ebx = 0;
        *ecx = 0;
        *edx = 0x2c307d;
        break;
    case 4:
        /* cache info: needed for Core compatibility */
1911 1912
        if (cs->nr_cores > 1) {
            *eax = (cs->nr_cores - 1) << 26;
1913
        } else {
A
Aurelien Jarno 已提交
1914
            *eax = 0;
1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
        }
        switch (count) {
            case 0: /* L1 dcache info */
                *eax |= 0x0000121;
                *ebx = 0x1c0003f;
                *ecx = 0x000003f;
                *edx = 0x0000001;
                break;
            case 1: /* L1 icache info */
                *eax |= 0x0000122;
                *ebx = 0x1c0003f;
                *ecx = 0x000003f;
                *edx = 0x0000001;
                break;
            case 2: /* L2 cache info */
                *eax |= 0x0000143;
1931 1932
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
                }
                *ebx = 0x3c0003f;
                *ecx = 0x0000fff;
                *edx = 0x0000001;
                break;
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
1960
    case 7:
1961 1962 1963
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
1964
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
1965 1966
            *ecx = 0; /* Reserved */
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
1967 1968 1969 1970 1971 1972 1973
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
1974 1975 1976 1977 1978 1979 1980 1981 1982
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
1983
        if (kvm_enabled()) {
1984
            KVMState *s = cs->kvm_state;
1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
1996
        break;
S
Sheng Yang 已提交
1997 1998
    case 0xD:
        /* Processor Extended State */
1999
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE)) {
S
Sheng Yang 已提交
2000 2001 2002 2003 2004 2005 2006
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
            break;
        }
        if (kvm_enabled()) {
2007
            KVMState *s = cs->kvm_state;
2008 2009 2010 2011 2012

            *eax = kvm_arch_get_supported_cpuid(s, 0xd, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xd, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xd, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xd, count, R_EDX);
S
Sheng Yang 已提交
2013 2014 2015 2016 2017 2018 2019
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2020 2021 2022 2023 2024 2025 2026 2027 2028
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2029 2030
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2031 2032 2033 2034 2035

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
         * So dont set it here for Intel to make Linux guests happy.
         */
2036
        if (cs->nr_cores * cs->nr_threads > 1) {
2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070
            uint32_t tebx, tecx, tedx;
            get_cpuid_vendor(env, &tebx, &tecx, &tedx);
            if (tebx != CPUID_VENDOR_INTEL_1 ||
                tedx != CPUID_VENDOR_INTEL_2 ||
                tecx != CPUID_VENDOR_INTEL_3) {
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
        *eax = 0x01ff01ff;
        *ebx = 0x01ff01ff;
        *ecx = 0x40020140;
        *edx = 0x40020140;
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
        *eax = 0;
        *ebx = 0x42004200;
        *ecx = 0x02008140;
        *edx = 0;
        break;
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
/* XXX: This value must match the one used in the MMU code. */
2071
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2072 2073
            /* 64 bit processor */
/* XXX: The physical address space is limited to 42 bits in exec.c. */
2074
            *eax = 0x00003028; /* 48 bits virtual, 40 bits physical */
2075
        } else {
2076
            if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
2077
                *eax = 0x00000024; /* 36 bits physical */
2078
            } else {
2079
                *eax = 0x00000020; /* 32 bits physical */
2080
            }
2081 2082 2083 2084
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2085 2086
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2087 2088 2089
        }
        break;
    case 0x8000000A:
2090
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2091 2092 2093
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2094
            *edx = env->features[FEAT_SVM]; /* optional features */
2095 2096 2097 2098 2099 2100
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2101
        break;
2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2113
        *edx = env->features[FEAT_C000_0001_EDX];
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2124 2125 2126 2127 2128 2129 2130 2131 2132
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2133 2134 2135 2136 2137 2138 2139

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
A
Andreas Färber 已提交
2140 2141 2142
    int i;

    if (qemu_loglevel_mask(CPU_LOG_RESET)) {
2143
        qemu_log("CPU Reset (CPU %d)\n", s->cpu_index);
2144
        log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
A
Andreas Färber 已提交
2145
    }
A
Andreas Färber 已提交
2146 2147 2148

    xcc->parent_reset(s);

A
Andreas Färber 已提交
2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213

    memset(env, 0, offsetof(CPUX86State, breakpoints));

    tlb_flush(env, 1);

    env->old_exception = -1;

    /* init to reset state */

#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
    env->fpuc = 0x37f;

    env->mxcsr = 0x1f80;

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
    cpu_breakpoint_remove_all(env, BP_CPU);
    cpu_watchpoint_remove_all(env, BP_CPU);
2214 2215 2216

#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2217
    if (s->cpu_index == 0) {
2218 2219 2220
        apic_designate_bsp(env->apic_state);
    }

2221
    s->halted = !cpu_is_bsp(cpu);
2222
#endif
A
Andreas Färber 已提交
2223 2224
}

2225 2226 2227 2228 2229
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
    return cpu_get_apic_base(cpu->env.apic_state) & MSR_IA32_APICBASE_BSP;
}
2230 2231 2232 2233 2234 2235 2236

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2237 2238
#endif

A
Andreas Färber 已提交
2239 2240 2241 2242 2243 2244
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2245
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2246 2247 2248 2249 2250 2251 2252 2253 2254
            (CPUID_MCE | CPUID_MCA)) {
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF;
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2255
#ifndef CONFIG_USER_ONLY
2256
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2257 2258
{
    CPUX86State *env = &cpu->env;
2259
    DeviceState *dev = DEVICE(cpu);
2260
    APICCommonState *apic;
2261 2262 2263 2264 2265 2266 2267 2268
    const char *apic_type = "apic";

    if (kvm_irqchip_in_kernel()) {
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

2269
    env->apic_state = qdev_try_create(qdev_get_parent_bus(dev), apic_type);
2270 2271 2272 2273 2274 2275 2276 2277 2278
    if (env->apic_state == NULL) {
        error_setg(errp, "APIC device '%s' could not be created", apic_type);
        return;
    }

    object_property_add_child(OBJECT(cpu), "apic",
                              OBJECT(env->apic_state), NULL);
    qdev_prop_set_uint8(env->apic_state, "id", env->cpuid_apic_id);
    /* TODO: convert to link<> */
2279
    apic = APIC_COMMON(env->apic_state);
2280
    apic->cpu = cpu;
2281 2282 2283 2284 2285 2286 2287 2288 2289
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
    CPUX86State *env = &cpu->env;

    if (env->apic_state == NULL) {
        return;
    }
2290 2291 2292 2293 2294 2295 2296

    if (qdev_init(env->apic_state)) {
        error_setg(errp, "APIC device '%s' could not be initialized",
                   object_get_typename(OBJECT(env->apic_state)));
        return;
    }
}
2297 2298 2299 2300
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2301 2302
#endif

2303
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2304
{
2305 2306
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2307
    CPUX86State *env = &cpu->env;
2308
    Error *local_err = NULL;
2309

2310
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
2311 2312
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
2313

2314 2315 2316 2317 2318 2319
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
    if (env->cpuid_vendor1 == CPUID_VENDOR_AMD_1 &&
        env->cpuid_vendor2 == CPUID_VENDOR_AMD_2 &&
        env->cpuid_vendor3 == CPUID_VENDOR_AMD_3) {
2320 2321
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
2322 2323 2324
           & CPUID_EXT2_AMD_ALIASES);
    }

2325
    if (!kvm_enabled()) {
2326 2327 2328
        env->features[FEAT_1_EDX] &= TCG_FEATURES;
        env->features[FEAT_1_ECX] &= TCG_EXT_FEATURES;
        env->features[FEAT_8000_0001_EDX] &= (TCG_EXT2_FEATURES
2329 2330 2331 2332
#ifdef TARGET_X86_64
            | CPUID_EXT2_SYSCALL | CPUID_EXT2_LM
#endif
            );
2333 2334
        env->features[FEAT_8000_0001_ECX] &= TCG_EXT3_FEATURES;
        env->features[FEAT_SVM] &= TCG_SVM_FEATURES;
2335
    } else {
2336 2337
        if (check_cpuid && kvm_check_features_against_host(cpu)
            && enforce_cpuid) {
2338 2339 2340
            error_setg(&local_err,
                       "Host's CPU doesn't support requested features");
            goto out;
2341
        }
2342 2343 2344
#ifdef CONFIG_KVM
        filter_features_for_kvm(cpu);
#endif
2345 2346
    }

2347 2348
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
2349

2350
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
2351
        x86_cpu_apic_create(cpu, &local_err);
2352
        if (local_err != NULL) {
2353
            goto out;
2354 2355
        }
    }
2356 2357
#endif

A
Andreas Färber 已提交
2358 2359
    mce_init(cpu);
    qemu_init_vcpu(&cpu->env);
2360 2361 2362 2363 2364

    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
2365
    cpu_reset(CPU(cpu));
2366

2367 2368 2369 2370 2371 2372
    xcc->parent_realize(dev, &local_err);
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
2373 2374
}

2375 2376 2377 2378 2379 2380 2381 2382
/* Enables contiguous-apic-ID mode, for compatibility */
static bool compat_apic_id_mode;

void enable_compat_apic_id_mode(void)
{
    compat_apic_id_mode = true;
}

2383 2384 2385 2386 2387 2388 2389 2390 2391
/* Calculates initial APIC ID for a specific CPU index
 *
 * Currently we need to be able to calculate the APIC ID from the CPU index
 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
 * all CPUs up to max_cpus.
 */
uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
{
2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405
    uint32_t correct_id;
    static bool warned;

    correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
    if (compat_apic_id_mode) {
        if (cpu_index != correct_id && !warned) {
            error_report("APIC IDs set in compatibility mode, "
                         "CPU topology won't match the configuration");
            warned = true;
        }
        return cpu_index;
    } else {
        return correct_id;
    }
2406 2407
}

A
Andreas Färber 已提交
2408 2409
static void x86_cpu_initfn(Object *obj)
{
2410
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
2411 2412
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
2413
    static int inited;
A
Andreas Färber 已提交
2414

2415
    cs->env_ptr = env;
A
Andreas Färber 已提交
2416
    cpu_exec_init(env);
2417 2418

    object_property_add(obj, "family", "int",
2419
                        x86_cpuid_version_get_family,
2420
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
2421
    object_property_add(obj, "model", "int",
2422
                        x86_cpuid_version_get_model,
2423
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
2424
    object_property_add(obj, "stepping", "int",
2425
                        x86_cpuid_version_get_stepping,
2426
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
2427 2428 2429
    object_property_add(obj, "level", "int",
                        x86_cpuid_get_level,
                        x86_cpuid_set_level, NULL, NULL, NULL);
2430 2431 2432
    object_property_add(obj, "xlevel", "int",
                        x86_cpuid_get_xlevel,
                        x86_cpuid_set_xlevel, NULL, NULL, NULL);
2433 2434 2435
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
2436
    object_property_add_str(obj, "model-id",
2437
                            x86_cpuid_get_model_id,
2438
                            x86_cpuid_set_model_id, NULL);
2439 2440 2441
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
2442 2443 2444
    object_property_add(obj, "apic-id", "int",
                        x86_cpuid_get_apic_id,
                        x86_cpuid_set_apic_id, NULL, NULL, NULL);
2445 2446
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
2447 2448 2449 2450
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
2451

2452
    env->cpuid_apic_id = x86_cpu_apic_id_from_index(cs->cpu_index);
2453 2454 2455 2456 2457 2458 2459 2460 2461

    /* init various static tables used in TCG mode */
    if (tcg_enabled() && !inited) {
        inited = 1;
        optimize_flags_init();
#ifndef CONFIG_USER_ONLY
        cpu_set_debug_excp_handler(breakpoint_handler);
#endif
    }
A
Andreas Färber 已提交
2462 2463
}

2464 2465 2466 2467 2468 2469 2470 2471
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

    return env->cpuid_apic_id;
}

A
Andreas Färber 已提交
2472 2473 2474 2475
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
2476 2477 2478 2479
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
2480
    dc->bus_type = TYPE_ICC_BUS;
A
Andreas Färber 已提交
2481 2482 2483

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
2484

2485
    cc->do_interrupt = x86_cpu_do_interrupt;
2486 2487 2488 2489 2490 2491
#ifndef CONFIG_USER_ONLY
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
#endif
2492
    cpu_class_set_vmsd(cc, &vmstate_x86_cpu);
2493 2494

    cc->get_arch_id = x86_cpu_get_arch_id;
A
Andreas Färber 已提交
2495 2496 2497 2498 2499 2500
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
2501
    .instance_init = x86_cpu_initfn,
A
Andreas Färber 已提交
2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
    .abstract = false,
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
    type_register_static(&x86_cpu_type_info);
}

type_init(x86_cpu_register_types)