translate.c 204.9 KB
Newer Older
1 2 3 4
/*
   SPARC translation

   Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
B
bellard 已提交
5
   Copyright (C) 2003-2005 Fabrice Bellard
6 7 8 9 10 11 12 13 14 15 16 17

   This library is free software; you can redistribute it and/or
   modify it under the terms of the GNU Lesser General Public
   License as published by the Free Software Foundation; either
   version 2 of the License, or (at your option) any later version.

   This library is distributed in the hope that it will be useful,
   but WITHOUT ANY WARRANTY; without even the implied warranty of
   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
   Lesser General Public License for more details.

   You should have received a copy of the GNU Lesser General Public
18
   License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 20
 */

P
Peter Maydell 已提交
21
#include "qemu/osdep.h"
22 23

#include "cpu.h"
24
#include "disas/disas.h"
25
#include "exec/helper-proto.h"
26
#include "exec/exec-all.h"
B
bellard 已提交
27
#include "tcg-op.h"
P
Paolo Bonzini 已提交
28
#include "exec/cpu_ldst.h"
29

30
#include "exec/helper-gen.h"
P
pbrook 已提交
31

32
#include "trace-tcg.h"
33
#include "exec/log.h"
34
#include "asi.h"
35 36


37 38
#define DEBUG_DISAS

B
bellard 已提交
39 40 41 42
#define DYNAMIC_PC  1 /* dynamic pc value */
#define JUMP_PC     2 /* dynamic pc value which takes only two values
                         according to jump_pc[T2] */

B
blueswir1 已提交
43
/* global register indexes */
44 45
static TCGv_env cpu_env;
static TCGv_ptr cpu_regwptr;
46 47
static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst;
static TCGv_i32 cpu_cc_op;
P
pbrook 已提交
48
static TCGv_i32 cpu_psr;
49 50
static TCGv cpu_fsr, cpu_pc, cpu_npc;
static TCGv cpu_regs[32];
51 52 53 54
static TCGv cpu_y;
#ifndef CONFIG_USER_ONLY
static TCGv cpu_tbr;
#endif
55
static TCGv cpu_cond;
56
#ifdef TARGET_SPARC64
57
static TCGv_i32 cpu_xcc, cpu_fprs;
P
pbrook 已提交
58
static TCGv cpu_gsr;
59
static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr;
P
pbrook 已提交
60
static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver;
61 62
#else
static TCGv cpu_wim;
63
#endif
B
blueswir1 已提交
64
/* Floating point registers */
65
static TCGv_i64 cpu_fpr[TARGET_DPREGS];
B
blueswir1 已提交
66

67
#include "exec/gen-icount.h"
P
pbrook 已提交
68

69
typedef struct DisasContext {
B
blueswir1 已提交
70 71
    target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
    target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
B
bellard 已提交
72
    target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
73
    int is_br;
74
    int mem_idx;
75 76 77 78 79 80 81 82 83 84
    bool fpu_enabled;
    bool address_mask_32bit;
    bool singlestep;
#ifndef CONFIG_USER_ONLY
    bool supervisor;
#ifdef TARGET_SPARC64
    bool hypervisor;
#endif
#endif

85
    uint32_t cc_op;  /* current CC operation */
86
    struct TranslationBlock *tb;
87
    sparc_def_t *def;
88
    TCGv_i32 t32[3];
89
    TCGv ttl[5];
90
    int n_t32;
91
    int n_ttl;
92
#ifdef TARGET_SPARC64
93
    int fprs_dirty;
94 95
    int asi;
#endif
96 97
} DisasContext;

98 99 100 101 102 103 104
typedef struct {
    TCGCond cond;
    bool is_bool;
    bool g1, g2;
    TCGv c1, c2;
} DisasCompare;

B
bellard 已提交
105
// This function uses non-native bit order
B
Blue Swirl 已提交
106 107
#define GET_FIELD(X, FROM, TO)                                  \
    ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
108

B
bellard 已提交
109
// This function uses the order in the manuals, i.e. bit 0 is 2^0
B
Blue Swirl 已提交
110
#define GET_FIELD_SP(X, FROM, TO)               \
B
bellard 已提交
111 112 113
    GET_FIELD(X, 31 - (TO), 31 - (FROM))

#define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
B
blueswir1 已提交
114
#define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
B
bellard 已提交
115 116

#ifdef TARGET_SPARC64
117
#define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
B
blueswir1 已提交
118
#define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
B
bellard 已提交
119
#else
120
#define DFPREG(r) (r & 0x1e)
B
blueswir1 已提交
121
#define QFPREG(r) (r & 0x1c)
B
bellard 已提交
122 123
#endif

B
blueswir1 已提交
124 125 126
#define UA2005_HTRAP_MASK 0xff
#define V8_TRAP_MASK 0x7f

B
bellard 已提交
127 128 129 130 131 132
static int sign_extend(int x, int len)
{
    len = 32 - len;
    return (x << len) >> len;
}

133 134
#define IS_IMM (insn & (1<<13))

135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
static inline TCGv_i32 get_temp_i32(DisasContext *dc)
{
    TCGv_i32 t;
    assert(dc->n_t32 < ARRAY_SIZE(dc->t32));
    dc->t32[dc->n_t32++] = t = tcg_temp_new_i32();
    return t;
}

static inline TCGv get_temp_tl(DisasContext *dc)
{
    TCGv t;
    assert(dc->n_ttl < ARRAY_SIZE(dc->ttl));
    dc->ttl[dc->n_ttl++] = t = tcg_temp_new();
    return t;
}

151
static inline void gen_update_fprs_dirty(DisasContext *dc, int rd)
152 153
{
#if defined(TARGET_SPARC64)
154 155 156 157 158 159 160
    int bit = (rd < 32) ? 1 : 2;
    /* If we know we've already set this bit within the TB,
       we can avoid setting it again.  */
    if (!(dc->fprs_dirty & bit)) {
        dc->fprs_dirty |= bit;
        tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit);
    }
161 162 163
#endif
}

B
blueswir1 已提交
164
/* floating point registers moves */
165 166
static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src)
{
167 168 169 170 171 172 173 174 175 176
#if TCG_TARGET_REG_BITS == 32
    if (src & 1) {
        return TCGV_LOW(cpu_fpr[src / 2]);
    } else {
        return TCGV_HIGH(cpu_fpr[src / 2]);
    }
#else
    if (src & 1) {
        return MAKE_TCGV_I32(GET_TCGV_I64(cpu_fpr[src / 2]));
    } else {
177
        TCGv_i32 ret = get_temp_i32(dc);
178 179 180
        TCGv_i64 t = tcg_temp_new_i64();

        tcg_gen_shri_i64(t, cpu_fpr[src / 2], 32);
181
        tcg_gen_extrl_i64_i32(ret, t);
182 183 184 185 186
        tcg_temp_free_i64(t);

        return ret;
    }
#endif
187 188 189 190
}

static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v)
{
191 192 193 194 195 196 197 198 199 200 201
#if TCG_TARGET_REG_BITS == 32
    if (dst & 1) {
        tcg_gen_mov_i32(TCGV_LOW(cpu_fpr[dst / 2]), v);
    } else {
        tcg_gen_mov_i32(TCGV_HIGH(cpu_fpr[dst / 2]), v);
    }
#else
    TCGv_i64 t = MAKE_TCGV_I64(GET_TCGV_I32(v));
    tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t,
                        (dst & 1 ? 0 : 32), 32);
#endif
202
    gen_update_fprs_dirty(dc, dst);
203 204
}

205
static TCGv_i32 gen_dest_fpr_F(DisasContext *dc)
206
{
207
    return get_temp_i32(dc);
208 209
}

210 211 212
static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src)
{
    src = DFPREG(src);
213
    return cpu_fpr[src / 2];
214 215 216 217 218
}

static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v)
{
    dst = DFPREG(dst);
219
    tcg_gen_mov_i64(cpu_fpr[dst / 2], v);
220
    gen_update_fprs_dirty(dc, dst);
221 222
}

223
static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst)
224
{
225
    return cpu_fpr[DFPREG(dst) / 2];
226 227
}

B
blueswir1 已提交
228 229
static void gen_op_load_fpr_QT0(unsigned int src)
{
230 231 232 233
    tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt0) +
                   offsetof(CPU_QuadU, ll.upper));
    tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) +
                   offsetof(CPU_QuadU, ll.lower));
B
blueswir1 已提交
234 235 236 237
}

static void gen_op_load_fpr_QT1(unsigned int src)
{
238 239 240 241
    tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt1) +
                   offsetof(CPU_QuadU, ll.upper));
    tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt1) +
                   offsetof(CPU_QuadU, ll.lower));
B
blueswir1 已提交
242 243 244 245
}

static void gen_op_store_QT0_fpr(unsigned int dst)
{
246 247 248 249
    tcg_gen_ld_i64(cpu_fpr[dst / 2], cpu_env, offsetof(CPUSPARCState, qt0) +
                   offsetof(CPU_QuadU, ll.upper));
    tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) +
                   offsetof(CPU_QuadU, ll.lower));
B
blueswir1 已提交
250
}
B
blueswir1 已提交
251

252 253 254 255 256 257 258 259 260 261
static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst,
                            TCGv_i64 v1, TCGv_i64 v2)
{
    dst = QFPREG(dst);

    tcg_gen_mov_i64(cpu_fpr[dst / 2], v1);
    tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2);
    gen_update_fprs_dirty(dc, dst);
}

262
#ifdef TARGET_SPARC64
263 264 265 266 267 268 269 270 271 272 273 274
static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src)
{
    src = QFPREG(src);
    return cpu_fpr[src / 2];
}

static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src)
{
    src = QFPREG(src);
    return cpu_fpr[src / 2 + 1];
}

275
static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs)
276 277 278 279
{
    rd = QFPREG(rd);
    rs = QFPREG(rs);

280 281
    tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]);
    tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]);
282
    gen_update_fprs_dirty(dc, rd);
283 284 285
}
#endif

286 287
/* moves */
#ifdef CONFIG_USER_ONLY
B
bellard 已提交
288
#define supervisor(dc) 0
289
#ifdef TARGET_SPARC64
B
blueswir1 已提交
290
#define hypervisor(dc) 0
291
#endif
B
bellard 已提交
292
#else
293
#ifdef TARGET_SPARC64
294 295
#define hypervisor(dc) (dc->hypervisor)
#define supervisor(dc) (dc->supervisor | dc->hypervisor)
B
blueswir1 已提交
296
#else
297
#define supervisor(dc) (dc->supervisor)
B
bellard 已提交
298
#endif
299 300
#endif

B
blueswir1 已提交
301 302 303
#ifdef TARGET_SPARC64
#ifndef TARGET_ABI32
#define AM_CHECK(dc) ((dc)->address_mask_32bit)
B
blueswir1 已提交
304
#else
B
blueswir1 已提交
305 306
#define AM_CHECK(dc) (1)
#endif
B
blueswir1 已提交
307
#endif
308

B
blueswir1 已提交
309 310 311 312 313 314 315 316
static inline void gen_address_mask(DisasContext *dc, TCGv addr)
{
#ifdef TARGET_SPARC64
    if (AM_CHECK(dc))
        tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
#endif
}

317 318
static inline TCGv gen_load_gpr(DisasContext *dc, int reg)
{
319 320 321 322
    if (reg > 0) {
        assert(reg < 32);
        return cpu_regs[reg];
    } else {
323
        TCGv t = get_temp_tl(dc);
324
        tcg_gen_movi_tl(t, 0);
325 326 327 328 329 330 331
        return t;
    }
}

static inline void gen_store_gpr(DisasContext *dc, int reg, TCGv v)
{
    if (reg > 0) {
332 333
        assert(reg < 32);
        tcg_gen_mov_tl(cpu_regs[reg], v);
334 335 336 337 338
    }
}

static inline TCGv gen_dest_gpr(DisasContext *dc, int reg)
{
339 340 341
    if (reg > 0) {
        assert(reg < 32);
        return cpu_regs[reg];
342
    } else {
343
        return get_temp_tl(dc);
344 345 346
    }
}

347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
static inline bool use_goto_tb(DisasContext *s, target_ulong pc,
                               target_ulong npc)
{
    if (unlikely(s->singlestep)) {
        return false;
    }

#ifndef CONFIG_USER_ONLY
    return (pc & TARGET_PAGE_MASK) == (s->tb->pc & TARGET_PAGE_MASK) &&
           (npc & TARGET_PAGE_MASK) == (s->tb->pc & TARGET_PAGE_MASK);
#else
    return true;
#endif
}

362
static inline void gen_goto_tb(DisasContext *s, int tb_num,
363 364
                               target_ulong pc, target_ulong npc)
{
365
    if (use_goto_tb(s, pc, npc))  {
366
        /* jump to same page: we can use a direct jump */
B
bellard 已提交
367
        tcg_gen_goto_tb(tb_num);
B
blueswir1 已提交
368 369
        tcg_gen_movi_tl(cpu_pc, pc);
        tcg_gen_movi_tl(cpu_npc, npc);
370
        tcg_gen_exit_tb((uintptr_t)s->tb + tb_num);
371 372
    } else {
        /* jump to another page: currently not optimized */
B
blueswir1 已提交
373 374
        tcg_gen_movi_tl(cpu_pc, pc);
        tcg_gen_movi_tl(cpu_npc, npc);
B
bellard 已提交
375
        tcg_gen_exit_tb(0);
376 377 378
    }
}

379
// XXX suboptimal
P
pbrook 已提交
380
static inline void gen_mov_reg_N(TCGv reg, TCGv_i32 src)
381
{
B
blueswir1 已提交
382
    tcg_gen_extu_i32_tl(reg, src);
B
blueswir1 已提交
383
    tcg_gen_shri_tl(reg, reg, PSR_NEG_SHIFT);
384 385 386
    tcg_gen_andi_tl(reg, reg, 0x1);
}

P
pbrook 已提交
387
static inline void gen_mov_reg_Z(TCGv reg, TCGv_i32 src)
388
{
B
blueswir1 已提交
389
    tcg_gen_extu_i32_tl(reg, src);
B
blueswir1 已提交
390
    tcg_gen_shri_tl(reg, reg, PSR_ZERO_SHIFT);
391 392 393
    tcg_gen_andi_tl(reg, reg, 0x1);
}

P
pbrook 已提交
394
static inline void gen_mov_reg_V(TCGv reg, TCGv_i32 src)
395
{
B
blueswir1 已提交
396
    tcg_gen_extu_i32_tl(reg, src);
B
blueswir1 已提交
397
    tcg_gen_shri_tl(reg, reg, PSR_OVF_SHIFT);
398 399 400
    tcg_gen_andi_tl(reg, reg, 0x1);
}

P
pbrook 已提交
401
static inline void gen_mov_reg_C(TCGv reg, TCGv_i32 src)
402
{
B
blueswir1 已提交
403
    tcg_gen_extu_i32_tl(reg, src);
B
blueswir1 已提交
404
    tcg_gen_shri_tl(reg, reg, PSR_CARRY_SHIFT);
405 406 407
    tcg_gen_andi_tl(reg, reg, 0x1);
}

408
static inline void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2)
409
{
410
    tcg_gen_mov_tl(cpu_cc_src, src1);
411
    tcg_gen_mov_tl(cpu_cc_src2, src2);
412
    tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
B
Blue Swirl 已提交
413
    tcg_gen_mov_tl(dst, cpu_cc_dst);
414 415
}

416
static TCGv_i32 gen_add32_carry32(void)
417
{
418 419 420 421 422 423
    TCGv_i32 carry_32, cc_src1_32, cc_src2_32;

    /* Carry is computed from a previous add: (dst < src)  */
#if TARGET_LONG_BITS == 64
    cc_src1_32 = tcg_temp_new_i32();
    cc_src2_32 = tcg_temp_new_i32();
424 425
    tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst);
    tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src);
426 427 428 429 430 431 432 433 434 435 436 437 438 439
#else
    cc_src1_32 = cpu_cc_dst;
    cc_src2_32 = cpu_cc_src;
#endif

    carry_32 = tcg_temp_new_i32();
    tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);

#if TARGET_LONG_BITS == 64
    tcg_temp_free_i32(cc_src1_32);
    tcg_temp_free_i32(cc_src2_32);
#endif

    return carry_32;
440 441
}

442
static TCGv_i32 gen_sub32_carry32(void)
443
{
444 445 446 447 448 449
    TCGv_i32 carry_32, cc_src1_32, cc_src2_32;

    /* Carry is computed from a previous borrow: (src1 < src2)  */
#if TARGET_LONG_BITS == 64
    cc_src1_32 = tcg_temp_new_i32();
    cc_src2_32 = tcg_temp_new_i32();
450 451
    tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src);
    tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2);
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
#else
    cc_src1_32 = cpu_cc_src;
    cc_src2_32 = cpu_cc_src2;
#endif

    carry_32 = tcg_temp_new_i32();
    tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);

#if TARGET_LONG_BITS == 64
    tcg_temp_free_i32(cc_src1_32);
    tcg_temp_free_i32(cc_src2_32);
#endif

    return carry_32;
}

static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1,
                            TCGv src2, int update_cc)
{
    TCGv_i32 carry_32;
    TCGv carry;

    switch (dc->cc_op) {
    case CC_OP_DIV:
    case CC_OP_LOGIC:
        /* Carry is known to be zero.  Fall back to plain ADD.  */
        if (update_cc) {
            gen_op_add_cc(dst, src1, src2);
        } else {
            tcg_gen_add_tl(dst, src1, src2);
        }
        return;

    case CC_OP_ADD:
    case CC_OP_TADD:
    case CC_OP_TADDTV:
488 489 490 491 492 493 494 495
        if (TARGET_LONG_BITS == 32) {
            /* We can re-use the host's hardware carry generation by using
               an ADD2 opcode.  We discard the low part of the output.
               Ideally we'd combine this operation with the add that
               generated the carry in the first place.  */
            carry = tcg_temp_new();
            tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
            tcg_temp_free(carry);
496 497 498 499 500 501 502 503 504 505 506 507 508 509
            goto add_done;
        }
        carry_32 = gen_add32_carry32();
        break;

    case CC_OP_SUB:
    case CC_OP_TSUB:
    case CC_OP_TSUBTV:
        carry_32 = gen_sub32_carry32();
        break;

    default:
        /* We need external help to produce the carry.  */
        carry_32 = tcg_temp_new_i32();
510
        gen_helper_compute_C_icc(carry_32, cpu_env);
511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
        break;
    }

#if TARGET_LONG_BITS == 64
    carry = tcg_temp_new();
    tcg_gen_extu_i32_i64(carry, carry_32);
#else
    carry = carry_32;
#endif

    tcg_gen_add_tl(dst, src1, src2);
    tcg_gen_add_tl(dst, dst, carry);

    tcg_temp_free_i32(carry_32);
#if TARGET_LONG_BITS == 64
    tcg_temp_free(carry);
#endif

 add_done:
    if (update_cc) {
        tcg_gen_mov_tl(cpu_cc_src, src1);
        tcg_gen_mov_tl(cpu_cc_src2, src2);
        tcg_gen_mov_tl(cpu_cc_dst, dst);
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX);
        dc->cc_op = CC_OP_ADDX;
    }
537 538
}

539
static inline void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2)
540
{
541
    tcg_gen_mov_tl(cpu_cc_src, src1);
542
    tcg_gen_mov_tl(cpu_cc_src2, src2);
543
    tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
B
Blue Swirl 已提交
544
    tcg_gen_mov_tl(dst, cpu_cc_dst);
545 546
}

547 548
static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1,
                            TCGv src2, int update_cc)
549
{
550 551
    TCGv_i32 carry_32;
    TCGv carry;
552

553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
    switch (dc->cc_op) {
    case CC_OP_DIV:
    case CC_OP_LOGIC:
        /* Carry is known to be zero.  Fall back to plain SUB.  */
        if (update_cc) {
            gen_op_sub_cc(dst, src1, src2);
        } else {
            tcg_gen_sub_tl(dst, src1, src2);
        }
        return;

    case CC_OP_ADD:
    case CC_OP_TADD:
    case CC_OP_TADDTV:
        carry_32 = gen_add32_carry32();
        break;

    case CC_OP_SUB:
    case CC_OP_TSUB:
    case CC_OP_TSUBTV:
573 574 575 576 577 578 579 580
        if (TARGET_LONG_BITS == 32) {
            /* We can re-use the host's hardware carry generation by using
               a SUB2 opcode.  We discard the low part of the output.
               Ideally we'd combine this operation with the add that
               generated the carry in the first place.  */
            carry = tcg_temp_new();
            tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
            tcg_temp_free(carry);
581 582 583 584 585 586 587 588
            goto sub_done;
        }
        carry_32 = gen_sub32_carry32();
        break;

    default:
        /* We need external help to produce the carry.  */
        carry_32 = tcg_temp_new_i32();
589
        gen_helper_compute_C_icc(carry_32, cpu_env);
590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
        break;
    }

#if TARGET_LONG_BITS == 64
    carry = tcg_temp_new();
    tcg_gen_extu_i32_i64(carry, carry_32);
#else
    carry = carry_32;
#endif

    tcg_gen_sub_tl(dst, src1, src2);
    tcg_gen_sub_tl(dst, dst, carry);

    tcg_temp_free_i32(carry_32);
#if TARGET_LONG_BITS == 64
    tcg_temp_free(carry);
#endif

 sub_done:
    if (update_cc) {
        tcg_gen_mov_tl(cpu_cc_src, src1);
        tcg_gen_mov_tl(cpu_cc_src2, src2);
        tcg_gen_mov_tl(cpu_cc_dst, dst);
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX);
        dc->cc_op = CC_OP_SUBX;
    }
616 617
}

618
static inline void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
B
blueswir1 已提交
619
{
620
    TCGv r_temp, zero, t0;
B
blueswir1 已提交
621

P
pbrook 已提交
622
    r_temp = tcg_temp_new();
623
    t0 = tcg_temp_new();
B
blueswir1 已提交
624 625 626 627 628

    /* old op:
    if (!(env->y & 1))
        T1 = 0;
    */
629
    zero = tcg_const_tl(0);
630
    tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff);
631
    tcg_gen_andi_tl(r_temp, cpu_y, 0x1);
632
    tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff);
633 634 635
    tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero,
                       zero, cpu_cc_src2);
    tcg_temp_free(zero);
B
blueswir1 已提交
636 637 638

    // b2 = T0 & 1;
    // env->y = (b2 << 31) | (env->y >> 1);
B
blueswir1 已提交
639 640
    tcg_gen_andi_tl(r_temp, cpu_cc_src, 0x1);
    tcg_gen_shli_tl(r_temp, r_temp, 31);
641 642 643 644
    tcg_gen_shri_tl(t0, cpu_y, 1);
    tcg_gen_andi_tl(t0, t0, 0x7fffffff);
    tcg_gen_or_tl(t0, t0, r_temp);
    tcg_gen_andi_tl(cpu_y, t0, 0xffffffff);
B
blueswir1 已提交
645 646

    // b1 = N ^ V;
647
    gen_mov_reg_N(t0, cpu_psr);
B
blueswir1 已提交
648
    gen_mov_reg_V(r_temp, cpu_psr);
649
    tcg_gen_xor_tl(t0, t0, r_temp);
B
blueswir1 已提交
650
    tcg_temp_free(r_temp);
B
blueswir1 已提交
651 652 653

    // T0 = (b1 << 31) | (T0 >> 1);
    // src1 = T0;
654
    tcg_gen_shli_tl(t0, t0, 31);
655
    tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1);
656 657
    tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
    tcg_temp_free(t0);
B
blueswir1 已提交
658

659
    tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
B
blueswir1 已提交
660

661
    tcg_gen_mov_tl(dst, cpu_cc_dst);
B
blueswir1 已提交
662 663
}

664
static inline void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
B
blueswir1 已提交
665
{
666
#if TARGET_LONG_BITS == 32
667
    if (sign_ext) {
668
        tcg_gen_muls2_tl(dst, cpu_y, src1, src2);
669
    } else {
670
        tcg_gen_mulu2_tl(dst, cpu_y, src1, src2);
671
    }
672 673 674
#else
    TCGv t0 = tcg_temp_new_i64();
    TCGv t1 = tcg_temp_new_i64();
675

676 677 678 679 680 681 682
    if (sign_ext) {
        tcg_gen_ext32s_i64(t0, src1);
        tcg_gen_ext32s_i64(t1, src2);
    } else {
        tcg_gen_ext32u_i64(t0, src1);
        tcg_gen_ext32u_i64(t1, src2);
    }
683

684 685 686
    tcg_gen_mul_i64(dst, t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
687

688 689
    tcg_gen_shri_i64(cpu_y, dst, 32);
#endif
B
blueswir1 已提交
690 691
}

692
static inline void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
B
blueswir1 已提交
693
{
694 695 696
    /* zero-extend truncated operands before multiplication */
    gen_op_multiply(dst, src1, src2, 0);
}
B
blueswir1 已提交
697

698 699 700 701
static inline void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
{
    /* sign-extend truncated operands before multiplication */
    gen_op_multiply(dst, src1, src2, 1);
B
blueswir1 已提交
702 703
}

704 705 706 707 708 709 710
// 1
static inline void gen_op_eval_ba(TCGv dst)
{
    tcg_gen_movi_tl(dst, 1);
}

// Z
P
pbrook 已提交
711
static inline void gen_op_eval_be(TCGv dst, TCGv_i32 src)
712 713 714 715 716
{
    gen_mov_reg_Z(dst, src);
}

// Z | (N ^ V)
P
pbrook 已提交
717
static inline void gen_op_eval_ble(TCGv dst, TCGv_i32 src)
718
{
719 720
    TCGv t0 = tcg_temp_new();
    gen_mov_reg_N(t0, src);
721
    gen_mov_reg_V(dst, src);
722 723 724 725
    tcg_gen_xor_tl(dst, dst, t0);
    gen_mov_reg_Z(t0, src);
    tcg_gen_or_tl(dst, dst, t0);
    tcg_temp_free(t0);
726 727 728
}

// N ^ V
P
pbrook 已提交
729
static inline void gen_op_eval_bl(TCGv dst, TCGv_i32 src)
730
{
731 732
    TCGv t0 = tcg_temp_new();
    gen_mov_reg_V(t0, src);
733
    gen_mov_reg_N(dst, src);
734 735
    tcg_gen_xor_tl(dst, dst, t0);
    tcg_temp_free(t0);
736 737 738
}

// C | Z
P
pbrook 已提交
739
static inline void gen_op_eval_bleu(TCGv dst, TCGv_i32 src)
740
{
741 742
    TCGv t0 = tcg_temp_new();
    gen_mov_reg_Z(t0, src);
743
    gen_mov_reg_C(dst, src);
744 745
    tcg_gen_or_tl(dst, dst, t0);
    tcg_temp_free(t0);
746 747 748
}

// C
P
pbrook 已提交
749
static inline void gen_op_eval_bcs(TCGv dst, TCGv_i32 src)
750 751 752 753 754
{
    gen_mov_reg_C(dst, src);
}

// V
P
pbrook 已提交
755
static inline void gen_op_eval_bvs(TCGv dst, TCGv_i32 src)
756 757 758 759 760 761 762 763 764 765 766
{
    gen_mov_reg_V(dst, src);
}

// 0
static inline void gen_op_eval_bn(TCGv dst)
{
    tcg_gen_movi_tl(dst, 0);
}

// N
P
pbrook 已提交
767
static inline void gen_op_eval_bneg(TCGv dst, TCGv_i32 src)
768 769 770 771 772
{
    gen_mov_reg_N(dst, src);
}

// !Z
P
pbrook 已提交
773
static inline void gen_op_eval_bne(TCGv dst, TCGv_i32 src)
774 775 776 777 778 779
{
    gen_mov_reg_Z(dst, src);
    tcg_gen_xori_tl(dst, dst, 0x1);
}

// !(Z | (N ^ V))
P
pbrook 已提交
780
static inline void gen_op_eval_bg(TCGv dst, TCGv_i32 src)
781
{
782
    gen_op_eval_ble(dst, src);
783 784 785 786
    tcg_gen_xori_tl(dst, dst, 0x1);
}

// !(N ^ V)
P
pbrook 已提交
787
static inline void gen_op_eval_bge(TCGv dst, TCGv_i32 src)
788
{
789
    gen_op_eval_bl(dst, src);
790 791 792 793
    tcg_gen_xori_tl(dst, dst, 0x1);
}

// !(C | Z)
P
pbrook 已提交
794
static inline void gen_op_eval_bgu(TCGv dst, TCGv_i32 src)
795
{
796
    gen_op_eval_bleu(dst, src);
797 798 799 800
    tcg_gen_xori_tl(dst, dst, 0x1);
}

// !C
P
pbrook 已提交
801
static inline void gen_op_eval_bcc(TCGv dst, TCGv_i32 src)
802 803 804 805 806 807
{
    gen_mov_reg_C(dst, src);
    tcg_gen_xori_tl(dst, dst, 0x1);
}

// !N
P
pbrook 已提交
808
static inline void gen_op_eval_bpos(TCGv dst, TCGv_i32 src)
809 810 811 812 813 814
{
    gen_mov_reg_N(dst, src);
    tcg_gen_xori_tl(dst, dst, 0x1);
}

// !V
P
pbrook 已提交
815
static inline void gen_op_eval_bvc(TCGv dst, TCGv_i32 src)
816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
{
    gen_mov_reg_V(dst, src);
    tcg_gen_xori_tl(dst, dst, 0x1);
}

/*
  FPSR bit field FCC1 | FCC0:
   0 =
   1 <
   2 >
   3 unordered
*/
static inline void gen_mov_reg_FCC0(TCGv reg, TCGv src,
                                    unsigned int fcc_offset)
{
831
    tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
832 833 834 835 836 837
    tcg_gen_andi_tl(reg, reg, 0x1);
}

static inline void gen_mov_reg_FCC1(TCGv reg, TCGv src,
                                    unsigned int fcc_offset)
{
838
    tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
839 840 841 842 843 844 845
    tcg_gen_andi_tl(reg, reg, 0x1);
}

// !0: FCC0 | FCC1
static inline void gen_op_eval_fbne(TCGv dst, TCGv src,
                                    unsigned int fcc_offset)
{
846
    TCGv t0 = tcg_temp_new();
847
    gen_mov_reg_FCC0(dst, src, fcc_offset);
848 849 850
    gen_mov_reg_FCC1(t0, src, fcc_offset);
    tcg_gen_or_tl(dst, dst, t0);
    tcg_temp_free(t0);
851 852 853 854 855 856
}

// 1 or 2: FCC0 ^ FCC1
static inline void gen_op_eval_fblg(TCGv dst, TCGv src,
                                    unsigned int fcc_offset)
{
857
    TCGv t0 = tcg_temp_new();
858
    gen_mov_reg_FCC0(dst, src, fcc_offset);
859 860 861
    gen_mov_reg_FCC1(t0, src, fcc_offset);
    tcg_gen_xor_tl(dst, dst, t0);
    tcg_temp_free(t0);
862 863 864 865 866 867 868 869 870 871 872 873 874
}

// 1 or 3: FCC0
static inline void gen_op_eval_fbul(TCGv dst, TCGv src,
                                    unsigned int fcc_offset)
{
    gen_mov_reg_FCC0(dst, src, fcc_offset);
}

// 1: FCC0 & !FCC1
static inline void gen_op_eval_fbl(TCGv dst, TCGv src,
                                    unsigned int fcc_offset)
{
875
    TCGv t0 = tcg_temp_new();
876
    gen_mov_reg_FCC0(dst, src, fcc_offset);
877 878 879
    gen_mov_reg_FCC1(t0, src, fcc_offset);
    tcg_gen_andc_tl(dst, dst, t0);
    tcg_temp_free(t0);
880 881 882 883 884 885 886 887 888 889 890 891 892
}

// 2 or 3: FCC1
static inline void gen_op_eval_fbug(TCGv dst, TCGv src,
                                    unsigned int fcc_offset)
{
    gen_mov_reg_FCC1(dst, src, fcc_offset);
}

// 2: !FCC0 & FCC1
static inline void gen_op_eval_fbg(TCGv dst, TCGv src,
                                    unsigned int fcc_offset)
{
893
    TCGv t0 = tcg_temp_new();
894
    gen_mov_reg_FCC0(dst, src, fcc_offset);
895 896 897
    gen_mov_reg_FCC1(t0, src, fcc_offset);
    tcg_gen_andc_tl(dst, t0, dst);
    tcg_temp_free(t0);
898 899 900 901 902 903
}

// 3: FCC0 & FCC1
static inline void gen_op_eval_fbu(TCGv dst, TCGv src,
                                    unsigned int fcc_offset)
{
904
    TCGv t0 = tcg_temp_new();
905
    gen_mov_reg_FCC0(dst, src, fcc_offset);
906 907 908
    gen_mov_reg_FCC1(t0, src, fcc_offset);
    tcg_gen_and_tl(dst, dst, t0);
    tcg_temp_free(t0);
909 910 911 912 913 914
}

// 0: !(FCC0 | FCC1)
static inline void gen_op_eval_fbe(TCGv dst, TCGv src,
                                    unsigned int fcc_offset)
{
915
    TCGv t0 = tcg_temp_new();
916
    gen_mov_reg_FCC0(dst, src, fcc_offset);
917 918
    gen_mov_reg_FCC1(t0, src, fcc_offset);
    tcg_gen_or_tl(dst, dst, t0);
919
    tcg_gen_xori_tl(dst, dst, 0x1);
920
    tcg_temp_free(t0);
921 922 923 924 925 926
}

// 0 or 3: !(FCC0 ^ FCC1)
static inline void gen_op_eval_fbue(TCGv dst, TCGv src,
                                    unsigned int fcc_offset)
{
927
    TCGv t0 = tcg_temp_new();
928
    gen_mov_reg_FCC0(dst, src, fcc_offset);
929 930
    gen_mov_reg_FCC1(t0, src, fcc_offset);
    tcg_gen_xor_tl(dst, dst, t0);
931
    tcg_gen_xori_tl(dst, dst, 0x1);
932
    tcg_temp_free(t0);
933 934 935 936 937 938 939 940 941 942 943 944 945 946
}

// 0 or 2: !FCC0
static inline void gen_op_eval_fbge(TCGv dst, TCGv src,
                                    unsigned int fcc_offset)
{
    gen_mov_reg_FCC0(dst, src, fcc_offset);
    tcg_gen_xori_tl(dst, dst, 0x1);
}

// !1: !(FCC0 & !FCC1)
static inline void gen_op_eval_fbuge(TCGv dst, TCGv src,
                                    unsigned int fcc_offset)
{
947
    TCGv t0 = tcg_temp_new();
948
    gen_mov_reg_FCC0(dst, src, fcc_offset);
949 950
    gen_mov_reg_FCC1(t0, src, fcc_offset);
    tcg_gen_andc_tl(dst, dst, t0);
951
    tcg_gen_xori_tl(dst, dst, 0x1);
952
    tcg_temp_free(t0);
953 954 955 956 957 958 959 960 961 962 963 964 965 966
}

// 0 or 1: !FCC1
static inline void gen_op_eval_fble(TCGv dst, TCGv src,
                                    unsigned int fcc_offset)
{
    gen_mov_reg_FCC1(dst, src, fcc_offset);
    tcg_gen_xori_tl(dst, dst, 0x1);
}

// !2: !(!FCC0 & FCC1)
static inline void gen_op_eval_fbule(TCGv dst, TCGv src,
                                    unsigned int fcc_offset)
{
967
    TCGv t0 = tcg_temp_new();
968
    gen_mov_reg_FCC0(dst, src, fcc_offset);
969 970
    gen_mov_reg_FCC1(t0, src, fcc_offset);
    tcg_gen_andc_tl(dst, t0, dst);
971
    tcg_gen_xori_tl(dst, dst, 0x1);
972
    tcg_temp_free(t0);
973 974 975 976 977 978
}

// !3: !(FCC0 & FCC1)
static inline void gen_op_eval_fbo(TCGv dst, TCGv src,
                                    unsigned int fcc_offset)
{
979
    TCGv t0 = tcg_temp_new();
980
    gen_mov_reg_FCC0(dst, src, fcc_offset);
981 982
    gen_mov_reg_FCC1(t0, src, fcc_offset);
    tcg_gen_and_tl(dst, dst, t0);
983
    tcg_gen_xori_tl(dst, dst, 0x1);
984
    tcg_temp_free(t0);
985 986
}

B
blueswir1 已提交
987
static inline void gen_branch2(DisasContext *dc, target_ulong pc1,
988
                               target_ulong pc2, TCGv r_cond)
B
bellard 已提交
989
{
990
    TCGLabel *l1 = gen_new_label();
B
bellard 已提交
991

P
pbrook 已提交
992
    tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
B
bellard 已提交
993

994
    gen_goto_tb(dc, 0, pc1, pc1 + 4);
B
bellard 已提交
995 996

    gen_set_label(l1);
997
    gen_goto_tb(dc, 1, pc2, pc2 + 4);
B
bellard 已提交
998 999
}

1000
static void gen_branch_a(DisasContext *dc, target_ulong pc1)
B
bellard 已提交
1001
{
1002
    TCGLabel *l1 = gen_new_label();
1003
    target_ulong npc = dc->npc;
B
bellard 已提交
1004

1005
    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cond, 0, l1);
B
bellard 已提交
1006

1007
    gen_goto_tb(dc, 0, npc, pc1);
B
bellard 已提交
1008 1009

    gen_set_label(l1);
1010 1011 1012
    gen_goto_tb(dc, 1, npc + 4, npc + 8);

    dc->is_br = 1;
B
bellard 已提交
1013 1014
}

1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
static void gen_branch_n(DisasContext *dc, target_ulong pc1)
{
    target_ulong npc = dc->npc;

    if (likely(npc != DYNAMIC_PC)) {
        dc->pc = npc;
        dc->jump_pc[0] = pc1;
        dc->jump_pc[1] = npc + 4;
        dc->npc = JUMP_PC;
    } else {
        TCGv t, z;

        tcg_gen_mov_tl(cpu_pc, cpu_npc);

        tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
        t = tcg_const_tl(pc1);
        z = tcg_const_tl(0);
        tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, z, t, cpu_npc);
        tcg_temp_free(t);
        tcg_temp_free(z);

        dc->pc = DYNAMIC_PC;
    }
}

1040
static inline void gen_generic_branch(DisasContext *dc)
B
bellard 已提交
1041
{
1042 1043 1044
    TCGv npc0 = tcg_const_tl(dc->jump_pc[0]);
    TCGv npc1 = tcg_const_tl(dc->jump_pc[1]);
    TCGv zero = tcg_const_tl(0);
1045

1046
    tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1);
B
bellard 已提交
1047

1048 1049 1050
    tcg_temp_free(npc0);
    tcg_temp_free(npc1);
    tcg_temp_free(zero);
B
bellard 已提交
1051 1052
}

1053 1054
/* call this function before using the condition register as it may
   have been set for a jump */
1055
static inline void flush_cond(DisasContext *dc)
B
bellard 已提交
1056 1057
{
    if (dc->npc == JUMP_PC) {
1058
        gen_generic_branch(dc);
B
bellard 已提交
1059 1060 1061 1062
        dc->npc = DYNAMIC_PC;
    }
}

1063
static inline void save_npc(DisasContext *dc)
B
bellard 已提交
1064 1065
{
    if (dc->npc == JUMP_PC) {
1066
        gen_generic_branch(dc);
B
bellard 已提交
1067 1068
        dc->npc = DYNAMIC_PC;
    } else if (dc->npc != DYNAMIC_PC) {
B
blueswir1 已提交
1069
        tcg_gen_movi_tl(cpu_npc, dc->npc);
B
bellard 已提交
1070 1071 1072
    }
}

1073
static inline void update_psr(DisasContext *dc)
B
bellard 已提交
1074
{
1075 1076
    if (dc->cc_op != CC_OP_FLAGS) {
        dc->cc_op = CC_OP_FLAGS;
1077
        gen_helper_compute_psr(cpu_env);
1078
    }
1079 1080 1081 1082 1083
}

static inline void save_state(DisasContext *dc)
{
    tcg_gen_movi_tl(cpu_pc, dc->pc);
1084
    save_npc(dc);
B
bellard 已提交
1085 1086
}

1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
static void gen_exception(DisasContext *dc, int which)
{
    TCGv_i32 t;

    save_state(dc);
    t = tcg_const_i32(which);
    gen_helper_raise_exception(cpu_env, t);
    tcg_temp_free_i32(t);
    dc->is_br = 1;
}

1098 1099 1100 1101 1102 1103 1104
static void gen_check_align(TCGv addr, int mask)
{
    TCGv_i32 r_mask = tcg_const_i32(mask);
    gen_helper_check_align(cpu_env, addr, r_mask);
    tcg_temp_free_i32(r_mask);
}

1105
static inline void gen_mov_pc_npc(DisasContext *dc)
B
bellard 已提交
1106 1107
{
    if (dc->npc == JUMP_PC) {
1108
        gen_generic_branch(dc);
B
blueswir1 已提交
1109
        tcg_gen_mov_tl(cpu_pc, cpu_npc);
B
bellard 已提交
1110 1111
        dc->pc = DYNAMIC_PC;
    } else if (dc->npc == DYNAMIC_PC) {
B
blueswir1 已提交
1112
        tcg_gen_mov_tl(cpu_pc, cpu_npc);
B
bellard 已提交
1113 1114 1115 1116 1117 1118
        dc->pc = DYNAMIC_PC;
    } else {
        dc->pc = dc->npc;
    }
}

1119 1120
static inline void gen_op_next_insn(void)
{
B
blueswir1 已提交
1121 1122
    tcg_gen_mov_tl(cpu_pc, cpu_npc);
    tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
1123 1124
}

1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
static void free_compare(DisasCompare *cmp)
{
    if (!cmp->g1) {
        tcg_temp_free(cmp->c1);
    }
    if (!cmp->g2) {
        tcg_temp_free(cmp->c2);
    }
}

1135
static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond,
1136
                        DisasContext *dc)
1137
{
1138
    static int subcc_cond[16] = {
1139
        TCG_COND_NEVER,
1140 1141 1142 1143 1144 1145 1146
        TCG_COND_EQ,
        TCG_COND_LE,
        TCG_COND_LT,
        TCG_COND_LEU,
        TCG_COND_LTU,
        -1, /* neg */
        -1, /* overflow */
1147
        TCG_COND_ALWAYS,
1148 1149 1150 1151 1152 1153 1154 1155 1156
        TCG_COND_NE,
        TCG_COND_GT,
        TCG_COND_GE,
        TCG_COND_GTU,
        TCG_COND_GEU,
        -1, /* pos */
        -1, /* no overflow */
    };

1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
    static int logic_cond[16] = {
        TCG_COND_NEVER,
        TCG_COND_EQ,     /* eq:  Z */
        TCG_COND_LE,     /* le:  Z | (N ^ V) -> Z | N */
        TCG_COND_LT,     /* lt:  N ^ V -> N */
        TCG_COND_EQ,     /* leu: C | Z -> Z */
        TCG_COND_NEVER,  /* ltu: C -> 0 */
        TCG_COND_LT,     /* neg: N */
        TCG_COND_NEVER,  /* vs:  V -> 0 */
        TCG_COND_ALWAYS,
        TCG_COND_NE,     /* ne:  !Z */
        TCG_COND_GT,     /* gt:  !(Z | (N ^ V)) -> !(Z | N) */
        TCG_COND_GE,     /* ge:  !(N ^ V) -> !N */
        TCG_COND_NE,     /* gtu: !(C | Z) -> !Z */
        TCG_COND_ALWAYS, /* geu: !C -> 1 */
        TCG_COND_GE,     /* pos: !N */
        TCG_COND_ALWAYS, /* vc:  !V -> 1 */
    };

P
pbrook 已提交
1176
    TCGv_i32 r_src;
1177 1178
    TCGv r_dst;

B
bellard 已提交
1179
#ifdef TARGET_SPARC64
1180
    if (xcc) {
1181
        r_src = cpu_xcc;
1182
    } else {
1183
        r_src = cpu_psr;
1184
    }
B
bellard 已提交
1185
#else
1186
    r_src = cpu_psr;
B
bellard 已提交
1187
#endif
1188

1189
    switch (dc->cc_op) {
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
    case CC_OP_LOGIC:
        cmp->cond = logic_cond[cond];
    do_compare_dst_0:
        cmp->is_bool = false;
        cmp->g2 = false;
        cmp->c2 = tcg_const_tl(0);
#ifdef TARGET_SPARC64
        if (!xcc) {
            cmp->g1 = false;
            cmp->c1 = tcg_temp_new();
            tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst);
            break;
        }
#endif
        cmp->g1 = true;
        cmp->c1 = cpu_cc_dst;
        break;

1208 1209 1210 1211 1212
    case CC_OP_SUB:
        switch (cond) {
        case 6:  /* neg */
        case 14: /* pos */
            cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE);
1213
            goto do_compare_dst_0;
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230

        case 7: /* overflow */
        case 15: /* !overflow */
            goto do_dynamic;

        default:
            cmp->cond = subcc_cond[cond];
            cmp->is_bool = false;
#ifdef TARGET_SPARC64
            if (!xcc) {
                /* Note that sign-extension works for unsigned compares as
                   long as both operands are sign-extended.  */
                cmp->g1 = cmp->g2 = false;
                cmp->c1 = tcg_temp_new();
                cmp->c2 = tcg_temp_new();
                tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src);
                tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2);
1231
                break;
1232 1233 1234 1235 1236 1237 1238
            }
#endif
            cmp->g1 = cmp->g2 = true;
            cmp->c1 = cpu_cc_src;
            cmp->c2 = cpu_cc_src2;
            break;
        }
1239
        break;
1240

1241
    default:
1242
    do_dynamic:
1243
        gen_helper_compute_psr(cpu_env);
1244
        dc->cc_op = CC_OP_FLAGS;
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
        /* FALLTHRU */

    case CC_OP_FLAGS:
        /* We're going to generate a boolean result.  */
        cmp->cond = TCG_COND_NE;
        cmp->is_bool = true;
        cmp->g1 = cmp->g2 = false;
        cmp->c1 = r_dst = tcg_temp_new();
        cmp->c2 = tcg_const_tl(0);

        switch (cond) {
        case 0x0:
            gen_op_eval_bn(r_dst);
            break;
        case 0x1:
            gen_op_eval_be(r_dst, r_src);
            break;
        case 0x2:
            gen_op_eval_ble(r_dst, r_src);
            break;
        case 0x3:
            gen_op_eval_bl(r_dst, r_src);
            break;
        case 0x4:
            gen_op_eval_bleu(r_dst, r_src);
            break;
        case 0x5:
            gen_op_eval_bcs(r_dst, r_src);
            break;
        case 0x6:
            gen_op_eval_bneg(r_dst, r_src);
            break;
        case 0x7:
            gen_op_eval_bvs(r_dst, r_src);
            break;
        case 0x8:
            gen_op_eval_ba(r_dst);
            break;
        case 0x9:
            gen_op_eval_bne(r_dst, r_src);
            break;
        case 0xa:
            gen_op_eval_bg(r_dst, r_src);
            break;
        case 0xb:
            gen_op_eval_bge(r_dst, r_src);
            break;
        case 0xc:
            gen_op_eval_bgu(r_dst, r_src);
            break;
        case 0xd:
            gen_op_eval_bcc(r_dst, r_src);
            break;
        case 0xe:
            gen_op_eval_bpos(r_dst, r_src);
            break;
        case 0xf:
            gen_op_eval_bvc(r_dst, r_src);
            break;
        }
1305 1306 1307
        break;
    }
}
1308

1309
static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond)
1310
{
1311
    unsigned int offset;
1312 1313 1314 1315 1316 1317 1318 1319
    TCGv r_dst;

    /* For now we still generate a straight boolean result.  */
    cmp->cond = TCG_COND_NE;
    cmp->is_bool = true;
    cmp->g1 = cmp->g2 = false;
    cmp->c1 = r_dst = tcg_temp_new();
    cmp->c2 = tcg_const_tl(0);
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341

    switch (cc) {
    default:
    case 0x0:
        offset = 0;
        break;
    case 0x1:
        offset = 32 - 10;
        break;
    case 0x2:
        offset = 34 - 10;
        break;
    case 0x3:
        offset = 36 - 10;
        break;
    }

    switch (cond) {
    case 0x0:
        gen_op_eval_bn(r_dst);
        break;
    case 0x1:
B
blueswir1 已提交
1342
        gen_op_eval_fbne(r_dst, cpu_fsr, offset);
1343 1344
        break;
    case 0x2:
B
blueswir1 已提交
1345
        gen_op_eval_fblg(r_dst, cpu_fsr, offset);
1346 1347
        break;
    case 0x3:
B
blueswir1 已提交
1348
        gen_op_eval_fbul(r_dst, cpu_fsr, offset);
1349 1350
        break;
    case 0x4:
B
blueswir1 已提交
1351
        gen_op_eval_fbl(r_dst, cpu_fsr, offset);
1352 1353
        break;
    case 0x5:
B
blueswir1 已提交
1354
        gen_op_eval_fbug(r_dst, cpu_fsr, offset);
1355 1356
        break;
    case 0x6:
B
blueswir1 已提交
1357
        gen_op_eval_fbg(r_dst, cpu_fsr, offset);
1358 1359
        break;
    case 0x7:
B
blueswir1 已提交
1360
        gen_op_eval_fbu(r_dst, cpu_fsr, offset);
1361 1362 1363 1364 1365
        break;
    case 0x8:
        gen_op_eval_ba(r_dst);
        break;
    case 0x9:
B
blueswir1 已提交
1366
        gen_op_eval_fbe(r_dst, cpu_fsr, offset);
1367 1368
        break;
    case 0xa:
B
blueswir1 已提交
1369
        gen_op_eval_fbue(r_dst, cpu_fsr, offset);
1370 1371
        break;
    case 0xb:
B
blueswir1 已提交
1372
        gen_op_eval_fbge(r_dst, cpu_fsr, offset);
1373 1374
        break;
    case 0xc:
B
blueswir1 已提交
1375
        gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
1376 1377
        break;
    case 0xd:
B
blueswir1 已提交
1378
        gen_op_eval_fble(r_dst, cpu_fsr, offset);
1379 1380
        break;
    case 0xe:
B
blueswir1 已提交
1381
        gen_op_eval_fbule(r_dst, cpu_fsr, offset);
1382 1383
        break;
    case 0xf:
B
blueswir1 已提交
1384
        gen_op_eval_fbo(r_dst, cpu_fsr, offset);
1385 1386
        break;
    }
1387
}
1388

1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
static void gen_cond(TCGv r_dst, unsigned int cc, unsigned int cond,
                     DisasContext *dc)
{
    DisasCompare cmp;
    gen_compare(&cmp, cc, cond, dc);

    /* The interface is to return a boolean in r_dst.  */
    if (cmp.is_bool) {
        tcg_gen_mov_tl(r_dst, cmp.c1);
    } else {
        tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2);
    }

    free_compare(&cmp);
}

static void gen_fcond(TCGv r_dst, unsigned int cc, unsigned int cond)
{
    DisasCompare cmp;
    gen_fcompare(&cmp, cc, cond);

    /* The interface is to return a boolean in r_dst.  */
    if (cmp.is_bool) {
        tcg_gen_mov_tl(r_dst, cmp.c1);
    } else {
        tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2);
    }

    free_compare(&cmp);
}

1420
#ifdef TARGET_SPARC64
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
// Inverted logic
static const int gen_tcg_cond_reg[8] = {
    -1,
    TCG_COND_NE,
    TCG_COND_GT,
    TCG_COND_GE,
    -1,
    TCG_COND_EQ,
    TCG_COND_LE,
    TCG_COND_LT,
};
1432

1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src)
{
    cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]);
    cmp->is_bool = false;
    cmp->g1 = true;
    cmp->g2 = false;
    cmp->c1 = r_src;
    cmp->c2 = tcg_const_tl(0);
}

1443
static inline void gen_cond_reg(TCGv r_dst, int cond, TCGv r_src)
1444
{
1445 1446
    DisasCompare cmp;
    gen_compare_reg(&cmp, cond, r_src);
1447

1448 1449 1450 1451
    /* The interface is to return a boolean in r_dst.  */
    tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2);

    free_compare(&cmp);
1452
}
B
bellard 已提交
1453
#endif
1454

1455
static void do_branch(DisasContext *dc, int32_t offset, uint32_t insn, int cc)
1456
{
1457
    unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29));
1458
    target_ulong target = dc->pc + offset;
1459

1460 1461 1462 1463 1464
#ifdef TARGET_SPARC64
    if (unlikely(AM_CHECK(dc))) {
        target &= 0xffffffffULL;
    }
#endif
1465
    if (cond == 0x0) {
B
blueswir1 已提交
1466 1467 1468 1469 1470 1471 1472 1473
        /* unconditional not taken */
        if (a) {
            dc->pc = dc->npc + 4;
            dc->npc = dc->pc + 4;
        } else {
            dc->pc = dc->npc;
            dc->npc = dc->pc + 4;
        }
1474
    } else if (cond == 0x8) {
B
blueswir1 已提交
1475 1476 1477 1478 1479 1480 1481
        /* unconditional taken */
        if (a) {
            dc->pc = target;
            dc->npc = dc->pc + 4;
        } else {
            dc->pc = dc->npc;
            dc->npc = target;
1482
            tcg_gen_mov_tl(cpu_pc, cpu_npc);
B
blueswir1 已提交
1483
        }
1484
    } else {
1485
        flush_cond(dc);
1486
        gen_cond(cpu_cond, cc, cond, dc);
B
blueswir1 已提交
1487
        if (a) {
1488
            gen_branch_a(dc, target);
B
blueswir1 已提交
1489
        } else {
1490
            gen_branch_n(dc, target);
B
blueswir1 已提交
1491
        }
1492
    }
1493 1494
}

1495
static void do_fbranch(DisasContext *dc, int32_t offset, uint32_t insn, int cc)
1496 1497
{
    unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29));
1498 1499
    target_ulong target = dc->pc + offset;

1500 1501 1502 1503 1504
#ifdef TARGET_SPARC64
    if (unlikely(AM_CHECK(dc))) {
        target &= 0xffffffffULL;
    }
#endif
1505
    if (cond == 0x0) {
B
blueswir1 已提交
1506 1507 1508 1509 1510 1511 1512 1513
        /* unconditional not taken */
        if (a) {
            dc->pc = dc->npc + 4;
            dc->npc = dc->pc + 4;
        } else {
            dc->pc = dc->npc;
            dc->npc = dc->pc + 4;
        }
1514
    } else if (cond == 0x8) {
B
blueswir1 已提交
1515 1516 1517 1518 1519 1520 1521
        /* unconditional taken */
        if (a) {
            dc->pc = target;
            dc->npc = dc->pc + 4;
        } else {
            dc->pc = dc->npc;
            dc->npc = target;
1522
            tcg_gen_mov_tl(cpu_pc, cpu_npc);
B
blueswir1 已提交
1523
        }
1524
    } else {
1525
        flush_cond(dc);
1526
        gen_fcond(cpu_cond, cc, cond);
B
blueswir1 已提交
1527
        if (a) {
1528
            gen_branch_a(dc, target);
B
blueswir1 已提交
1529
        } else {
1530
            gen_branch_n(dc, target);
B
blueswir1 已提交
1531
        }
1532 1533 1534
    }
}

B
bellard 已提交
1535
#ifdef TARGET_SPARC64
1536
static void do_branch_reg(DisasContext *dc, int32_t offset, uint32_t insn,
1537
                          TCGv r_reg)
1538
{
B
bellard 已提交
1539 1540 1541
    unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29));
    target_ulong target = dc->pc + offset;

1542 1543 1544
    if (unlikely(AM_CHECK(dc))) {
        target &= 0xffffffffULL;
    }
1545
    flush_cond(dc);
1546
    gen_cond_reg(cpu_cond, cond, r_reg);
B
bellard 已提交
1547
    if (a) {
1548
        gen_branch_a(dc, target);
B
bellard 已提交
1549
    } else {
1550
        gen_branch_n(dc, target);
B
bellard 已提交
1551
    }
1552 1553
}

P
pbrook 已提交
1554
static inline void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1555
{
B
blueswir1 已提交
1556 1557
    switch (fccno) {
    case 0:
1558
        gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2);
B
blueswir1 已提交
1559 1560
        break;
    case 1:
1561
        gen_helper_fcmps_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2);
B
blueswir1 已提交
1562 1563
        break;
    case 2:
1564
        gen_helper_fcmps_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2);
B
blueswir1 已提交
1565 1566
        break;
    case 3:
1567
        gen_helper_fcmps_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2);
B
blueswir1 已提交
1568 1569
        break;
    }
1570 1571
}

1572
static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1573
{
P
pbrook 已提交
1574 1575
    switch (fccno) {
    case 0:
1576
        gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2);
P
pbrook 已提交
1577 1578
        break;
    case 1:
1579
        gen_helper_fcmpd_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2);
P
pbrook 已提交
1580 1581
        break;
    case 2:
1582
        gen_helper_fcmpd_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2);
P
pbrook 已提交
1583 1584
        break;
    case 3:
1585
        gen_helper_fcmpd_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2);
P
pbrook 已提交
1586 1587
        break;
    }
1588 1589 1590 1591
}

static inline void gen_op_fcmpq(int fccno)
{
P
pbrook 已提交
1592 1593
    switch (fccno) {
    case 0:
1594
        gen_helper_fcmpq(cpu_fsr, cpu_env);
P
pbrook 已提交
1595 1596
        break;
    case 1:
1597
        gen_helper_fcmpq_fcc1(cpu_fsr, cpu_env);
P
pbrook 已提交
1598 1599
        break;
    case 2:
1600
        gen_helper_fcmpq_fcc2(cpu_fsr, cpu_env);
P
pbrook 已提交
1601 1602
        break;
    case 3:
1603
        gen_helper_fcmpq_fcc3(cpu_fsr, cpu_env);
P
pbrook 已提交
1604 1605
        break;
    }
1606 1607
}

P
pbrook 已提交
1608
static inline void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1609
{
B
blueswir1 已提交
1610 1611
    switch (fccno) {
    case 0:
1612
        gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2);
B
blueswir1 已提交
1613 1614
        break;
    case 1:
1615
        gen_helper_fcmpes_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2);
B
blueswir1 已提交
1616 1617
        break;
    case 2:
1618
        gen_helper_fcmpes_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2);
B
blueswir1 已提交
1619 1620
        break;
    case 3:
1621
        gen_helper_fcmpes_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2);
B
blueswir1 已提交
1622 1623
        break;
    }
1624 1625
}

1626
static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1627
{
P
pbrook 已提交
1628 1629
    switch (fccno) {
    case 0:
1630
        gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2);
P
pbrook 已提交
1631 1632
        break;
    case 1:
1633
        gen_helper_fcmped_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2);
P
pbrook 已提交
1634 1635
        break;
    case 2:
1636
        gen_helper_fcmped_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2);
P
pbrook 已提交
1637 1638
        break;
    case 3:
1639
        gen_helper_fcmped_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2);
P
pbrook 已提交
1640 1641
        break;
    }
1642 1643 1644 1645
}

static inline void gen_op_fcmpeq(int fccno)
{
P
pbrook 已提交
1646 1647
    switch (fccno) {
    case 0:
1648
        gen_helper_fcmpeq(cpu_fsr, cpu_env);
P
pbrook 已提交
1649 1650
        break;
    case 1:
1651
        gen_helper_fcmpeq_fcc1(cpu_fsr, cpu_env);
P
pbrook 已提交
1652 1653
        break;
    case 2:
1654
        gen_helper_fcmpeq_fcc2(cpu_fsr, cpu_env);
P
pbrook 已提交
1655 1656
        break;
    case 3:
1657
        gen_helper_fcmpeq_fcc3(cpu_fsr, cpu_env);
P
pbrook 已提交
1658 1659
        break;
    }
1660 1661 1662 1663
}

#else

B
blueswir1 已提交
1664
static inline void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
1665
{
1666
    gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2);
1667 1668
}

1669
static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1670
{
1671
    gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2);
1672 1673 1674 1675
}

static inline void gen_op_fcmpq(int fccno)
{
1676
    gen_helper_fcmpq(cpu_fsr, cpu_env);
1677 1678
}

B
blueswir1 已提交
1679
static inline void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
1680
{
1681
    gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2);
1682 1683
}

1684
static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1685
{
1686
    gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2);
1687 1688 1689 1690
}

static inline void gen_op_fcmpeq(int fccno)
{
1691
    gen_helper_fcmpeq(cpu_fsr, cpu_env);
1692 1693 1694
}
#endif

1695
static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags)
B
blueswir1 已提交
1696
{
1697
    tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
B
blueswir1 已提交
1698
    tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
1699
    gen_exception(dc, TT_FP_EXCP);
B
blueswir1 已提交
1700 1701
}

1702
static int gen_trap_ifnofpu(DisasContext *dc)
B
bellard 已提交
1703 1704 1705
{
#if !defined(CONFIG_USER_ONLY)
    if (!dc->fpu_enabled) {
1706
        gen_exception(dc, TT_NFPU_INSN);
B
bellard 已提交
1707 1708 1709 1710 1711 1712
        return 1;
    }
#endif
    return 0;
}

1713 1714
static inline void gen_op_clear_ieee_excp_and_FTT(void)
{
1715
    tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
1716 1717
}

1718 1719 1720 1721 1722 1723
static inline void gen_fop_FF(DisasContext *dc, int rd, int rs,
                              void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32))
{
    TCGv_i32 dst, src;

    src = gen_load_fpr_F(dc, rs);
1724
    dst = gen_dest_fpr_F(dc);
1725 1726

    gen(dst, cpu_env, src);
1727
    gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1728 1729 1730 1731 1732 1733 1734 1735 1736 1737

    gen_store_fpr_F(dc, rd, dst);
}

static inline void gen_ne_fop_FF(DisasContext *dc, int rd, int rs,
                                 void (*gen)(TCGv_i32, TCGv_i32))
{
    TCGv_i32 dst, src;

    src = gen_load_fpr_F(dc, rs);
1738
    dst = gen_dest_fpr_F(dc);
1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751

    gen(dst, src);

    gen_store_fpr_F(dc, rd, dst);
}

static inline void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
                        void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32))
{
    TCGv_i32 dst, src1, src2;

    src1 = gen_load_fpr_F(dc, rs1);
    src2 = gen_load_fpr_F(dc, rs2);
1752
    dst = gen_dest_fpr_F(dc);
1753 1754

    gen(dst, cpu_env, src1, src2);
1755
    gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767

    gen_store_fpr_F(dc, rd, dst);
}

#ifdef TARGET_SPARC64
static inline void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
                                  void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32))
{
    TCGv_i32 dst, src1, src2;

    src1 = gen_load_fpr_F(dc, rs1);
    src2 = gen_load_fpr_F(dc, rs2);
1768
    dst = gen_dest_fpr_F(dc);
1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781

    gen(dst, src1, src2);

    gen_store_fpr_F(dc, rd, dst);
}
#endif

static inline void gen_fop_DD(DisasContext *dc, int rd, int rs,
                              void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64))
{
    TCGv_i64 dst, src;

    src = gen_load_fpr_D(dc, rs);
1782
    dst = gen_dest_fpr_D(dc, rd);
1783 1784

    gen(dst, cpu_env, src);
1785
    gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796

    gen_store_fpr_D(dc, rd, dst);
}

#ifdef TARGET_SPARC64
static inline void gen_ne_fop_DD(DisasContext *dc, int rd, int rs,
                                 void (*gen)(TCGv_i64, TCGv_i64))
{
    TCGv_i64 dst, src;

    src = gen_load_fpr_D(dc, rs);
1797
    dst = gen_dest_fpr_D(dc, rd);
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811

    gen(dst, src);

    gen_store_fpr_D(dc, rd, dst);
}
#endif

static inline void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64))
{
    TCGv_i64 dst, src1, src2;

    src1 = gen_load_fpr_D(dc, rs1);
    src2 = gen_load_fpr_D(dc, rs2);
1812
    dst = gen_dest_fpr_D(dc, rd);
1813 1814

    gen(dst, cpu_env, src1, src2);
1815
    gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827

    gen_store_fpr_D(dc, rd, dst);
}

#ifdef TARGET_SPARC64
static inline void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
                                  void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64))
{
    TCGv_i64 dst, src1, src2;

    src1 = gen_load_fpr_D(dc, rs1);
    src2 = gen_load_fpr_D(dc, rs2);
1828
    dst = gen_dest_fpr_D(dc, rd);
1829 1830 1831 1832 1833

    gen(dst, src1, src2);

    gen_store_fpr_D(dc, rd, dst);
}
R
Richard Henderson 已提交
1834

1835 1836 1837 1838 1839 1840 1841
static inline void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
                           void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
{
    TCGv_i64 dst, src1, src2;

    src1 = gen_load_fpr_D(dc, rs1);
    src2 = gen_load_fpr_D(dc, rs2);
1842
    dst = gen_dest_fpr_D(dc, rd);
1843 1844 1845 1846 1847 1848

    gen(dst, cpu_gsr, src1, src2);

    gen_store_fpr_D(dc, rd, dst);
}

R
Richard Henderson 已提交
1849 1850 1851 1852 1853 1854 1855 1856
static inline void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2,
                           void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
{
    TCGv_i64 dst, src0, src1, src2;

    src1 = gen_load_fpr_D(dc, rs1);
    src2 = gen_load_fpr_D(dc, rs2);
    src0 = gen_load_fpr_D(dc, rd);
1857
    dst = gen_dest_fpr_D(dc, rd);
R
Richard Henderson 已提交
1858 1859 1860 1861 1862

    gen(dst, src0, src1, src2);

    gen_store_fpr_D(dc, rd, dst);
}
1863 1864 1865 1866 1867 1868 1869 1870
#endif

static inline void gen_fop_QQ(DisasContext *dc, int rd, int rs,
                              void (*gen)(TCGv_ptr))
{
    gen_op_load_fpr_QT1(QFPREG(rs));

    gen(cpu_env);
1871
    gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1872 1873

    gen_op_store_QT0_fpr(QFPREG(rd));
1874
    gen_update_fprs_dirty(dc, QFPREG(rd));
1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
}

#ifdef TARGET_SPARC64
static inline void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs,
                                 void (*gen)(TCGv_ptr))
{
    gen_op_load_fpr_QT1(QFPREG(rs));

    gen(cpu_env);

    gen_op_store_QT0_fpr(QFPREG(rd));
1886
    gen_update_fprs_dirty(dc, QFPREG(rd));
1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
}
#endif

static inline void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2,
                               void (*gen)(TCGv_ptr))
{
    gen_op_load_fpr_QT0(QFPREG(rs1));
    gen_op_load_fpr_QT1(QFPREG(rs2));

    gen(cpu_env);
1897
    gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1898 1899

    gen_op_store_QT0_fpr(QFPREG(rd));
1900
    gen_update_fprs_dirty(dc, QFPREG(rd));
1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
}

static inline void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2,
                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32))
{
    TCGv_i64 dst;
    TCGv_i32 src1, src2;

    src1 = gen_load_fpr_F(dc, rs1);
    src2 = gen_load_fpr_F(dc, rs2);
1911
    dst = gen_dest_fpr_D(dc, rd);
1912 1913

    gen(dst, cpu_env, src1, src2);
1914
    gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927

    gen_store_fpr_D(dc, rd, dst);
}

static inline void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2,
                               void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64))
{
    TCGv_i64 src1, src2;

    src1 = gen_load_fpr_D(dc, rs1);
    src2 = gen_load_fpr_D(dc, rs2);

    gen(cpu_env, src1, src2);
1928
    gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1929 1930

    gen_op_store_QT0_fpr(QFPREG(rd));
1931
    gen_update_fprs_dirty(dc, QFPREG(rd));
1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
}

#ifdef TARGET_SPARC64
static inline void gen_fop_DF(DisasContext *dc, int rd, int rs,
                              void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
{
    TCGv_i64 dst;
    TCGv_i32 src;

    src = gen_load_fpr_F(dc, rs);
1942
    dst = gen_dest_fpr_D(dc, rd);
1943 1944

    gen(dst, cpu_env, src);
1945
    gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957

    gen_store_fpr_D(dc, rd, dst);
}
#endif

static inline void gen_ne_fop_DF(DisasContext *dc, int rd, int rs,
                                 void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
{
    TCGv_i64 dst;
    TCGv_i32 src;

    src = gen_load_fpr_F(dc, rs);
1958
    dst = gen_dest_fpr_D(dc, rd);
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971

    gen(dst, cpu_env, src);

    gen_store_fpr_D(dc, rd, dst);
}

static inline void gen_fop_FD(DisasContext *dc, int rd, int rs,
                              void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64))
{
    TCGv_i32 dst;
    TCGv_i64 src;

    src = gen_load_fpr_D(dc, rs);
1972
    dst = gen_dest_fpr_F(dc);
1973 1974

    gen(dst, cpu_env, src);
1975
    gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1976 1977 1978 1979 1980 1981 1982 1983 1984 1985

    gen_store_fpr_F(dc, rd, dst);
}

static inline void gen_fop_FQ(DisasContext *dc, int rd, int rs,
                              void (*gen)(TCGv_i32, TCGv_ptr))
{
    TCGv_i32 dst;

    gen_op_load_fpr_QT1(QFPREG(rs));
1986
    dst = gen_dest_fpr_F(dc);
1987 1988

    gen(dst, cpu_env);
1989
    gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1990 1991 1992 1993 1994 1995 1996 1997 1998 1999

    gen_store_fpr_F(dc, rd, dst);
}

static inline void gen_fop_DQ(DisasContext *dc, int rd, int rs,
                              void (*gen)(TCGv_i64, TCGv_ptr))
{
    TCGv_i64 dst;

    gen_op_load_fpr_QT1(QFPREG(rs));
2000
    dst = gen_dest_fpr_D(dc, rd);
2001 2002

    gen(dst, cpu_env);
2003
    gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017

    gen_store_fpr_D(dc, rd, dst);
}

static inline void gen_ne_fop_QF(DisasContext *dc, int rd, int rs,
                                 void (*gen)(TCGv_ptr, TCGv_i32))
{
    TCGv_i32 src;

    src = gen_load_fpr_F(dc, rs);

    gen(cpu_env, src);

    gen_op_store_QT0_fpr(QFPREG(rd));
2018
    gen_update_fprs_dirty(dc, QFPREG(rd));
2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030
}

static inline void gen_ne_fop_QD(DisasContext *dc, int rd, int rs,
                                 void (*gen)(TCGv_ptr, TCGv_i64))
{
    TCGv_i64 src;

    src = gen_load_fpr_D(dc, rs);

    gen(cpu_env, src);

    gen_op_store_QT0_fpr(QFPREG(rd));
2031
    gen_update_fprs_dirty(dc, QFPREG(rd));
2032 2033
}

2034 2035 2036 2037
static void gen_swap(DisasContext *dc, TCGv dst, TCGv src,
                     TCGv addr, int mmu_idx, TCGMemOp memop)
{
    gen_address_mask(dc, addr);
2038
    tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop);
2039 2040
}

2041 2042
static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx)
{
2043
    TCGv m1 = tcg_const_tl(0xff);
2044
    gen_address_mask(dc, addr);
2045 2046
    tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB);
    tcg_temp_free(m1);
2047 2048
}

B
blueswir1 已提交
2049
/* asi moves */
2050
#if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
2051 2052 2053
typedef enum {
    GET_ASI_HELPER,
    GET_ASI_EXCP,
2054
    GET_ASI_DIRECT,
2055
    GET_ASI_DTWINX,
2056 2057
    GET_ASI_BLOCK,
    GET_ASI_SHORT,
2058 2059
    GET_ASI_BCOPY,
    GET_ASI_BFILL,
2060 2061 2062 2063
} ASIType;

typedef struct {
    ASIType type;
2064
    int asi;
2065 2066
    int mem_idx;
    TCGMemOp memop;
2067
} DisasASI;
B
blueswir1 已提交
2068

2069
static DisasASI get_asi(DisasContext *dc, int insn, TCGMemOp memop)
2070 2071 2072
{
    int asi = GET_FIELD(insn, 19, 26);
    ASIType type = GET_ASI_HELPER;
2073
    int mem_idx = dc->mem_idx;
2074 2075 2076

#ifndef TARGET_SPARC64
    /* Before v9, all asis are immediate and privileged.  */
B
blueswir1 已提交
2077
    if (IS_IMM) {
2078
        gen_exception(dc, TT_ILL_INSN);
2079 2080 2081 2082
        type = GET_ASI_EXCP;
    } else if (supervisor(dc)
               /* Note that LEON accepts ASI_USERDATA in user mode, for
                  use with CASA.  Also note that previous versions of
2083 2084 2085
                  QEMU allowed (and old versions of gcc emitted) ASI_P
                  for LEON, which is incorrect.  */
               || (asi == ASI_USERDATA
2086
                   && (dc->def->features & CPU_FEATURE_CASA))) {
2087 2088 2089 2090 2091 2092 2093 2094 2095
        switch (asi) {
        case ASI_USERDATA:   /* User data access */
            mem_idx = MMU_USER_IDX;
            type = GET_ASI_DIRECT;
            break;
        case ASI_KERNELDATA: /* Supervisor data access */
            mem_idx = MMU_KERNEL_IDX;
            type = GET_ASI_DIRECT;
            break;
2096 2097 2098 2099 2100
        case ASI_M_BYPASS:    /* MMU passthrough */
        case ASI_LEON_BYPASS: /* LEON MMU passthrough */
            mem_idx = MMU_PHYS_IDX;
            type = GET_ASI_DIRECT;
            break;
2101 2102 2103 2104 2105 2106 2107 2108
        case ASI_M_BCOPY: /* Block copy, sta access */
            mem_idx = MMU_KERNEL_IDX;
            type = GET_ASI_BCOPY;
            break;
        case ASI_M_BFILL: /* Block fill, stda access */
            mem_idx = MMU_KERNEL_IDX;
            type = GET_ASI_BFILL;
            break;
2109
        }
B
blueswir1 已提交
2110
    } else {
2111 2112 2113 2114 2115 2116
        gen_exception(dc, TT_PRIV_INSN);
        type = GET_ASI_EXCP;
    }
#else
    if (IS_IMM) {
        asi = dc->asi;
B
blueswir1 已提交
2117
    }
2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
    /* With v9, all asis below 0x80 are privileged.  */
    /* ??? We ought to check cpu_has_hypervisor, but we didn't copy
       down that bit into DisasContext.  For the moment that's ok,
       since the direct implementations below doesn't have any ASIs
       in the restricted [0x30, 0x7f] range, and the check will be
       done properly in the helper.  */
    if (!supervisor(dc) && asi < 0x80) {
        gen_exception(dc, TT_PRIV_ACT);
        type = GET_ASI_EXCP;
    } else {
        switch (asi) {
2129 2130 2131 2132 2133 2134
        case ASI_REAL:      /* Bypass */
        case ASI_REAL_IO:   /* Bypass, non-cacheable */
        case ASI_REAL_L:    /* Bypass LE */
        case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
        case ASI_TWINX_REAL:   /* Real address, twinx */
        case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
2135 2136
        case ASI_QUAD_LDD_PHYS:
        case ASI_QUAD_LDD_PHYS_L:
2137 2138
            mem_idx = MMU_PHYS_IDX;
            break;
2139 2140
        case ASI_N:  /* Nucleus */
        case ASI_NL: /* Nucleus LE */
2141 2142
        case ASI_TWINX_N:
        case ASI_TWINX_NL:
2143 2144
        case ASI_NUCLEUS_QUAD_LDD:
        case ASI_NUCLEUS_QUAD_LDD_L:
2145
            if (hypervisor(dc)) {
2146
                mem_idx = MMU_PHYS_IDX;
2147 2148 2149
            } else {
                mem_idx = MMU_NUCLEUS_IDX;
            }
2150 2151 2152
            break;
        case ASI_AIUP:  /* As if user primary */
        case ASI_AIUPL: /* As if user primary LE */
2153 2154
        case ASI_TWINX_AIUP:
        case ASI_TWINX_AIUP_L:
2155 2156 2157 2158
        case ASI_BLK_AIUP_4V:
        case ASI_BLK_AIUP_L_4V:
        case ASI_BLK_AIUP:
        case ASI_BLK_AIUPL:
2159 2160 2161 2162
            mem_idx = MMU_USER_IDX;
            break;
        case ASI_AIUS:  /* As if user secondary */
        case ASI_AIUSL: /* As if user secondary LE */
2163 2164
        case ASI_TWINX_AIUS:
        case ASI_TWINX_AIUS_L:
2165 2166 2167 2168
        case ASI_BLK_AIUS_4V:
        case ASI_BLK_AIUS_L_4V:
        case ASI_BLK_AIUS:
        case ASI_BLK_AIUSL:
2169 2170 2171 2172
            mem_idx = MMU_USER_SECONDARY_IDX;
            break;
        case ASI_S:  /* Secondary */
        case ASI_SL: /* Secondary LE */
2173 2174
        case ASI_TWINX_S:
        case ASI_TWINX_SL:
2175 2176 2177 2178 2179 2180 2181
        case ASI_BLK_COMMIT_S:
        case ASI_BLK_S:
        case ASI_BLK_SL:
        case ASI_FL8_S:
        case ASI_FL8_SL:
        case ASI_FL16_S:
        case ASI_FL16_SL:
2182 2183 2184 2185 2186 2187 2188 2189
            if (mem_idx == MMU_USER_IDX) {
                mem_idx = MMU_USER_SECONDARY_IDX;
            } else if (mem_idx == MMU_KERNEL_IDX) {
                mem_idx = MMU_KERNEL_SECONDARY_IDX;
            }
            break;
        case ASI_P:  /* Primary */
        case ASI_PL: /* Primary LE */
2190 2191
        case ASI_TWINX_P:
        case ASI_TWINX_PL:
2192 2193 2194 2195 2196 2197 2198
        case ASI_BLK_COMMIT_P:
        case ASI_BLK_P:
        case ASI_BLK_PL:
        case ASI_FL8_P:
        case ASI_FL8_PL:
        case ASI_FL16_P:
        case ASI_FL16_PL:
2199 2200 2201
            break;
        }
        switch (asi) {
2202 2203 2204 2205
        case ASI_REAL:
        case ASI_REAL_IO:
        case ASI_REAL_L:
        case ASI_REAL_IO_L:
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217
        case ASI_N:
        case ASI_NL:
        case ASI_AIUP:
        case ASI_AIUPL:
        case ASI_AIUS:
        case ASI_AIUSL:
        case ASI_S:
        case ASI_SL:
        case ASI_P:
        case ASI_PL:
            type = GET_ASI_DIRECT;
            break;
2218 2219
        case ASI_TWINX_REAL:
        case ASI_TWINX_REAL_L:
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
        case ASI_TWINX_N:
        case ASI_TWINX_NL:
        case ASI_TWINX_AIUP:
        case ASI_TWINX_AIUP_L:
        case ASI_TWINX_AIUS:
        case ASI_TWINX_AIUS_L:
        case ASI_TWINX_P:
        case ASI_TWINX_PL:
        case ASI_TWINX_S:
        case ASI_TWINX_SL:
2230 2231 2232 2233
        case ASI_QUAD_LDD_PHYS:
        case ASI_QUAD_LDD_PHYS_L:
        case ASI_NUCLEUS_QUAD_LDD:
        case ASI_NUCLEUS_QUAD_LDD_L:
2234 2235
            type = GET_ASI_DTWINX;
            break;
2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
        case ASI_BLK_COMMIT_P:
        case ASI_BLK_COMMIT_S:
        case ASI_BLK_AIUP_4V:
        case ASI_BLK_AIUP_L_4V:
        case ASI_BLK_AIUP:
        case ASI_BLK_AIUPL:
        case ASI_BLK_AIUS_4V:
        case ASI_BLK_AIUS_L_4V:
        case ASI_BLK_AIUS:
        case ASI_BLK_AIUSL:
        case ASI_BLK_S:
        case ASI_BLK_SL:
        case ASI_BLK_P:
        case ASI_BLK_PL:
            type = GET_ASI_BLOCK;
            break;
        case ASI_FL8_S:
        case ASI_FL8_SL:
        case ASI_FL8_P:
        case ASI_FL8_PL:
            memop = MO_UB;
            type = GET_ASI_SHORT;
            break;
        case ASI_FL16_S:
        case ASI_FL16_SL:
        case ASI_FL16_P:
        case ASI_FL16_PL:
            memop = MO_TEUW;
            type = GET_ASI_SHORT;
            break;
2266 2267 2268 2269 2270 2271
        }
        /* The little-endian asis all have bit 3 set.  */
        if (asi & 8) {
            memop ^= MO_BSWAP;
        }
    }
2272 2273
#endif

2274
    return (DisasASI){ type, asi, mem_idx, memop };
2275 2276
}

2277
static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr,
2278
                       int insn, TCGMemOp memop)
2279
{
2280
    DisasASI da = get_asi(dc, insn, memop);
2281

2282 2283 2284
    switch (da.type) {
    case GET_ASI_EXCP:
        break;
2285 2286 2287
    case GET_ASI_DTWINX: /* Reserved for ldda.  */
        gen_exception(dc, TT_ILL_INSN);
        break;
2288 2289 2290 2291
    case GET_ASI_DIRECT:
        gen_address_mask(dc, addr);
        tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop);
        break;
2292 2293 2294
    default:
        {
            TCGv_i32 r_asi = tcg_const_i32(da.asi);
2295
            TCGv_i32 r_mop = tcg_const_i32(memop);
2296 2297

            save_state(dc);
2298
#ifdef TARGET_SPARC64
2299
            gen_helper_ld_asi(dst, cpu_env, addr, r_asi, r_mop);
2300
#else
2301 2302
            {
                TCGv_i64 t64 = tcg_temp_new_i64();
2303
                gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop);
2304 2305 2306
                tcg_gen_trunc_i64_tl(dst, t64);
                tcg_temp_free_i64(t64);
            }
2307
#endif
2308
            tcg_temp_free_i32(r_mop);
2309 2310 2311 2312
            tcg_temp_free_i32(r_asi);
        }
        break;
    }
B
blueswir1 已提交
2313 2314
}

2315
static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr,
2316
                       int insn, TCGMemOp memop)
B
blueswir1 已提交
2317
{
2318
    DisasASI da = get_asi(dc, insn, memop);
B
blueswir1 已提交
2319

2320 2321 2322
    switch (da.type) {
    case GET_ASI_EXCP:
        break;
2323
    case GET_ASI_DTWINX: /* Reserved for stda.  */
2324
#ifndef TARGET_SPARC64
2325 2326
        gen_exception(dc, TT_ILL_INSN);
        break;
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
#else
        if (!(dc->def->features & CPU_FEATURE_HYPV)) {
            /* Pre OpenSPARC CPUs don't have these */
            gen_exception(dc, TT_ILL_INSN);
            return;
        }
        /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions
         * are ST_BLKINIT_ ASIs */
        /* fall through */
#endif
2337 2338 2339 2340
    case GET_ASI_DIRECT:
        gen_address_mask(dc, addr);
        tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop);
        break;
2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
    case GET_ASI_BCOPY:
        /* Copy 32 bytes from the address in SRC to ADDR.  */
        /* ??? The original qemu code suggests 4-byte alignment, dropping
           the low bits, but the only place I can see this used is in the
           Linux kernel with 32 byte alignment, which would make more sense
           as a cacheline-style operation.  */
        {
            TCGv saddr = tcg_temp_new();
            TCGv daddr = tcg_temp_new();
            TCGv four = tcg_const_tl(4);
            TCGv_i32 tmp = tcg_temp_new_i32();
            int i;

            tcg_gen_andi_tl(saddr, src, -4);
            tcg_gen_andi_tl(daddr, addr, -4);
            for (i = 0; i < 32; i += 4) {
                /* Since the loads and stores are paired, allow the
                   copy to happen in the host endianness.  */
                tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL);
                tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL);
                tcg_gen_add_tl(saddr, saddr, four);
                tcg_gen_add_tl(daddr, daddr, four);
            }

            tcg_temp_free(saddr);
            tcg_temp_free(daddr);
            tcg_temp_free(four);
            tcg_temp_free_i32(tmp);
        }
        break;
#endif
2373 2374 2375
    default:
        {
            TCGv_i32 r_asi = tcg_const_i32(da.asi);
2376
            TCGv_i32 r_mop = tcg_const_i32(memop & MO_SIZE);
2377 2378

            save_state(dc);
2379
#ifdef TARGET_SPARC64
2380
            gen_helper_st_asi(cpu_env, addr, src, r_asi, r_mop);
2381
#else
2382 2383 2384
            {
                TCGv_i64 t64 = tcg_temp_new_i64();
                tcg_gen_extu_tl_i64(t64, src);
2385
                gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop);
2386 2387
                tcg_temp_free_i64(t64);
            }
2388
#endif
2389
            tcg_temp_free_i32(r_mop);
2390 2391 2392 2393 2394 2395 2396
            tcg_temp_free_i32(r_asi);

            /* A write to a TLB register may alter page maps.  End the TB. */
            dc->npc = DYNAMIC_PC;
        }
        break;
    }
B
blueswir1 已提交
2397 2398
}

2399 2400
static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src,
                         TCGv addr, int insn)
B
blueswir1 已提交
2401
{
2402
    DisasASI da = get_asi(dc, insn, MO_TEUL);
2403

2404 2405 2406
    switch (da.type) {
    case GET_ASI_EXCP:
        break;
2407 2408 2409
    case GET_ASI_DIRECT:
        gen_swap(dc, dst, src, addr, da.mem_idx, da.memop);
        break;
2410
    default:
2411 2412
        /* ??? Should be DAE_invalid_asi.  */
        gen_exception(dc, TT_DATA_ACCESS);
2413 2414
        break;
    }
B
blueswir1 已提交
2415 2416
}

2417
static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2418 2419
                        int insn, int rd)
{
2420
    DisasASI da = get_asi(dc, insn, MO_TEUL);
2421
    TCGv oldv;
2422

2423 2424
    switch (da.type) {
    case GET_ASI_EXCP:
2425
        return;
2426 2427
    case GET_ASI_DIRECT:
        oldv = tcg_temp_new();
2428 2429
        tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
                                  da.mem_idx, da.memop);
2430 2431 2432 2433 2434 2435 2436
        gen_store_gpr(dc, rd, oldv);
        tcg_temp_free(oldv);
        break;
    default:
        /* ??? Should be DAE_invalid_asi.  */
        gen_exception(dc, TT_DATA_ACCESS);
        break;
2437
    }
2438 2439 2440 2441
}

static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn)
{
2442
    DisasASI da = get_asi(dc, insn, MO_UB);
2443

2444 2445 2446
    switch (da.type) {
    case GET_ASI_EXCP:
        break;
2447 2448 2449
    case GET_ASI_DIRECT:
        gen_ldstub(dc, dst, addr, da.mem_idx);
        break;
2450
    default:
2451 2452
        /* ??? Should be DAE_invalid_asi.  */
        gen_exception(dc, TT_DATA_ACCESS);
2453 2454
        break;
    }
2455 2456 2457 2458 2459 2460
}
#endif

#ifdef TARGET_SPARC64
static void gen_ldf_asi(DisasContext *dc, TCGv addr,
                        int insn, int size, int rd)
B
blueswir1 已提交
2461
{
2462
    DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEQ));
2463
    TCGv_i32 d32;
2464
    TCGv_i64 d64;
B
blueswir1 已提交
2465

2466 2467 2468
    switch (da.type) {
    case GET_ASI_EXCP:
        break;
2469 2470 2471 2472 2473 2474 2475 2476 2477 2478

    case GET_ASI_DIRECT:
        gen_address_mask(dc, addr);
        switch (size) {
        case 4:
            d32 = gen_dest_fpr_F(dc);
            tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop);
            gen_store_fpr_F(dc, rd, d32);
            break;
        case 8:
2479 2480
            tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
                                da.memop | MO_ALIGN_4);
2481 2482
            break;
        case 16:
2483 2484
            d64 = tcg_temp_new_i64();
            tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4);
2485
            tcg_gen_addi_tl(addr, addr, 8);
2486 2487 2488 2489
            tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx,
                                da.memop | MO_ALIGN_4);
            tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
            tcg_temp_free_i64(d64);
2490 2491 2492 2493 2494 2495
            break;
        default:
            g_assert_not_reached();
        }
        break;

2496 2497 2498
    case GET_ASI_BLOCK:
        /* Valid for lddfa on aligned registers only.  */
        if (size == 8 && (rd & 7) == 0) {
2499
            TCGMemOp memop;
2500 2501 2502 2503 2504
            TCGv eight;
            int i;

            gen_address_mask(dc, addr);

2505 2506
            /* The first operation checks required alignment.  */
            memop = da.memop | MO_ALIGN_64;
2507 2508 2509
            eight = tcg_const_tl(8);
            for (i = 0; ; ++i) {
                tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr,
2510
                                    da.mem_idx, memop);
2511 2512 2513 2514
                if (i == 7) {
                    break;
                }
                tcg_gen_add_tl(addr, addr, eight);
2515
                memop = da.memop;
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
            }
            tcg_temp_free(eight);
        } else {
            gen_exception(dc, TT_ILL_INSN);
        }
        break;

    case GET_ASI_SHORT:
        /* Valid for lddfa only.  */
        if (size == 8) {
            gen_address_mask(dc, addr);
            tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, da.memop);
        } else {
            gen_exception(dc, TT_ILL_INSN);
        }
        break;

2533 2534 2535
    default:
        {
            TCGv_i32 r_asi = tcg_const_i32(da.asi);
2536
            TCGv_i32 r_mop = tcg_const_i32(da.memop);
2537 2538

            save_state(dc);
2539 2540 2541 2542 2543 2544
            /* According to the table in the UA2011 manual, the only
               other asis that are valid for ldfa/lddfa/ldqfa are
               the NO_FAULT asis.  We still need a helper for these,
               but we can just use the integer asi helper for them.  */
            switch (size) {
            case 4:
2545 2546 2547 2548 2549 2550
                d64 = tcg_temp_new_i64();
                gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop);
                d32 = gen_dest_fpr_F(dc);
                tcg_gen_extrl_i64_i32(d32, d64);
                tcg_temp_free_i64(d64);
                gen_store_fpr_F(dc, rd, d32);
2551 2552 2553 2554 2555
                break;
            case 8:
                gen_helper_ld_asi(cpu_fpr[rd / 2], cpu_env, addr, r_asi, r_mop);
                break;
            case 16:
2556 2557
                d64 = tcg_temp_new_i64();
                gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop);
2558 2559
                tcg_gen_addi_tl(addr, addr, 8);
                gen_helper_ld_asi(cpu_fpr[rd/2+1], cpu_env, addr, r_asi, r_mop);
2560 2561
                tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
                tcg_temp_free_i64(d64);
2562 2563 2564 2565 2566
                break;
            default:
                g_assert_not_reached();
            }
            tcg_temp_free_i32(r_mop);
2567 2568 2569 2570
            tcg_temp_free_i32(r_asi);
        }
        break;
    }
B
blueswir1 已提交
2571 2572
}

2573 2574
static void gen_stf_asi(DisasContext *dc, TCGv addr,
                        int insn, int size, int rd)
B
blueswir1 已提交
2575
{
2576
    DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEQ));
2577
    TCGv_i32 d32;
B
blueswir1 已提交
2578

2579 2580 2581
    switch (da.type) {
    case GET_ASI_EXCP:
        break;
2582 2583 2584 2585 2586 2587 2588 2589 2590

    case GET_ASI_DIRECT:
        gen_address_mask(dc, addr);
        switch (size) {
        case 4:
            d32 = gen_load_fpr_F(dc, rd);
            tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop);
            break;
        case 8:
2591 2592
            tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
                                da.memop | MO_ALIGN_4);
2593 2594
            break;
        case 16:
2595 2596 2597 2598 2599
            /* Only 4-byte alignment required.  However, it is legal for the
               cpu to signal the alignment fault, and the OS trap handler is
               required to fix it up.  Requiring 16-byte alignment here avoids
               having to probe the second page before performing the first
               write.  */
2600 2601
            tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
                                da.memop | MO_ALIGN_16);
2602 2603 2604 2605 2606 2607 2608 2609
            tcg_gen_addi_tl(addr, addr, 8);
            tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop);
            break;
        default:
            g_assert_not_reached();
        }
        break;

2610 2611 2612
    case GET_ASI_BLOCK:
        /* Valid for stdfa on aligned registers only.  */
        if (size == 8 && (rd & 7) == 0) {
2613
            TCGMemOp memop;
2614 2615 2616 2617 2618
            TCGv eight;
            int i;

            gen_address_mask(dc, addr);

2619 2620
            /* The first operation checks required alignment.  */
            memop = da.memop | MO_ALIGN_64;
2621 2622 2623
            eight = tcg_const_tl(8);
            for (i = 0; ; ++i) {
                tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr,
2624
                                    da.mem_idx, memop);
2625 2626 2627 2628
                if (i == 7) {
                    break;
                }
                tcg_gen_add_tl(addr, addr, eight);
2629
                memop = da.memop;
2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646
            }
            tcg_temp_free(eight);
        } else {
            gen_exception(dc, TT_ILL_INSN);
        }
        break;

    case GET_ASI_SHORT:
        /* Valid for stdfa only.  */
        if (size == 8) {
            gen_address_mask(dc, addr);
            tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, da.memop);
        } else {
            gen_exception(dc, TT_ILL_INSN);
        }
        break;

2647
    default:
2648 2649 2650 2651
        /* According to the table in the UA2011 manual, the only
           other asis that are valid for ldfa/lddfa/ldqfa are
           the PST* asis, which aren't currently handled.  */
        gen_exception(dc, TT_ILL_INSN);
2652 2653
        break;
    }
B
blueswir1 已提交
2654 2655
}

2656
static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
B
blueswir1 已提交
2657
{
2658
    DisasASI da = get_asi(dc, insn, MO_TEQ);
2659 2660
    TCGv_i64 hi = gen_dest_gpr(dc, rd);
    TCGv_i64 lo = gen_dest_gpr(dc, rd + 1);
B
blueswir1 已提交
2661

2662 2663
    switch (da.type) {
    case GET_ASI_EXCP:
2664 2665 2666 2667
        return;

    case GET_ASI_DTWINX:
        gen_address_mask(dc, addr);
2668
        tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2669 2670
        tcg_gen_addi_tl(addr, addr, 8);
        tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop);
2671
        break;
2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691

    case GET_ASI_DIRECT:
        {
            TCGv_i64 tmp = tcg_temp_new_i64();

            gen_address_mask(dc, addr);
            tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop);

            /* Note that LE ldda acts as if each 32-bit register
               result is byte swapped.  Having just performed one
               64-bit bswap, we need now to swap the writebacks.  */
            if ((da.memop & MO_BSWAP) == MO_TE) {
                tcg_gen_extr32_i64(lo, hi, tmp);
            } else {
                tcg_gen_extr32_i64(hi, lo, tmp);
            }
            tcg_temp_free_i64(tmp);
        }
        break;

2692
    default:
2693 2694 2695 2696
        /* ??? In theory we've handled all of the ASIs that are valid
           for ldda, and this should raise DAE_invalid_asi.  However,
           real hardware allows others.  This can be seen with e.g.
           FreeBSD 10.3 wrt ASI_IC_TAG.  */
2697 2698
        {
            TCGv_i32 r_asi = tcg_const_i32(da.asi);
2699 2700
            TCGv_i32 r_mop = tcg_const_i32(da.memop);
            TCGv_i64 tmp = tcg_temp_new_i64();
2701 2702

            save_state(dc);
2703
            gen_helper_ld_asi(tmp, cpu_env, addr, r_asi, r_mop);
2704
            tcg_temp_free_i32(r_asi);
2705
            tcg_temp_free_i32(r_mop);
2706

2707 2708 2709 2710 2711 2712 2713
            /* See above.  */
            if ((da.memop & MO_BSWAP) == MO_TE) {
                tcg_gen_extr32_i64(lo, hi, tmp);
            } else {
                tcg_gen_extr32_i64(hi, lo, tmp);
            }
            tcg_temp_free_i64(tmp);
2714 2715 2716
        }
        break;
    }
2717 2718 2719

    gen_store_gpr(dc, rd, hi);
    gen_store_gpr(dc, rd + 1, lo);
2720 2721
}

2722 2723
static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
                         int insn, int rd)
2724
{
2725
    DisasASI da = get_asi(dc, insn, MO_TEQ);
2726
    TCGv lo = gen_load_gpr(dc, rd + 1);
2727

2728 2729 2730
    switch (da.type) {
    case GET_ASI_EXCP:
        break;
2731 2732 2733

    case GET_ASI_DTWINX:
        gen_address_mask(dc, addr);
2734
        tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756
        tcg_gen_addi_tl(addr, addr, 8);
        tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop);
        break;

    case GET_ASI_DIRECT:
        {
            TCGv_i64 t64 = tcg_temp_new_i64();

            /* Note that LE stda acts as if each 32-bit register result is
               byte swapped.  We will perform one 64-bit LE store, so now
               we must swap the order of the construction.  */
            if ((da.memop & MO_BSWAP) == MO_TE) {
                tcg_gen_concat32_i64(t64, lo, hi);
            } else {
                tcg_gen_concat32_i64(t64, hi, lo);
            }
            gen_address_mask(dc, addr);
            tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop);
            tcg_temp_free_i64(t64);
        }
        break;

2757
    default:
2758 2759
        /* ??? In theory we've handled all of the ASIs that are valid
           for stda, and this should raise DAE_invalid_asi.  */
2760 2761
        {
            TCGv_i32 r_asi = tcg_const_i32(da.asi);
2762 2763
            TCGv_i32 r_mop = tcg_const_i32(da.memop);
            TCGv_i64 t64 = tcg_temp_new_i64();
2764

2765 2766 2767 2768 2769 2770
            /* See above.  */
            if ((da.memop & MO_BSWAP) == MO_TE) {
                tcg_gen_concat32_i64(t64, lo, hi);
            } else {
                tcg_gen_concat32_i64(t64, hi, lo);
            }
2771

2772
            save_state(dc);
2773 2774
            gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop);
            tcg_temp_free_i32(r_mop);
2775 2776 2777 2778 2779
            tcg_temp_free_i32(r_asi);
            tcg_temp_free_i64(t64);
        }
        break;
    }
B
blueswir1 已提交
2780 2781
}

2782
static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2783
                         int insn, int rd)
B
blueswir1 已提交
2784
{
2785
    DisasASI da = get_asi(dc, insn, MO_TEQ);
2786
    TCGv oldv;
B
blueswir1 已提交
2787

2788 2789
    switch (da.type) {
    case GET_ASI_EXCP:
2790
        return;
2791 2792
    case GET_ASI_DIRECT:
        oldv = tcg_temp_new();
2793 2794
        tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
                                  da.mem_idx, da.memop);
2795 2796 2797 2798 2799 2800 2801 2802
        gen_store_gpr(dc, rd, oldv);
        tcg_temp_free(oldv);
        break;
    default:
        /* ??? Should be DAE_invalid_asi.  */
        gen_exception(dc, TT_DATA_ACCESS);
        break;
    }
B
blueswir1 已提交
2803 2804 2805
}

#elif !defined(CONFIG_USER_ONLY)
2806
static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
B
blueswir1 已提交
2807
{
2808 2809 2810 2811
    /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12,
       whereby "rd + 1" elicits "error: array subscript is above array".
       Since we have already asserted that rd is even, the semantics
       are unchanged.  */
2812
    TCGv lo = gen_dest_gpr(dc, rd | 1);
2813
    TCGv hi = gen_dest_gpr(dc, rd);
2814
    TCGv_i64 t64 = tcg_temp_new_i64();
2815
    DisasASI da = get_asi(dc, insn, MO_TEQ);
2816 2817 2818 2819 2820

    switch (da.type) {
    case GET_ASI_EXCP:
        tcg_temp_free_i64(t64);
        return;
2821 2822 2823 2824
    case GET_ASI_DIRECT:
        gen_address_mask(dc, addr);
        tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop);
        break;
2825 2826 2827
    default:
        {
            TCGv_i32 r_asi = tcg_const_i32(da.asi);
2828
            TCGv_i32 r_mop = tcg_const_i32(MO_Q);
2829 2830

            save_state(dc);
2831 2832
            gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop);
            tcg_temp_free_i32(r_mop);
2833 2834 2835 2836
            tcg_temp_free_i32(r_asi);
        }
        break;
    }
2837

2838
    tcg_gen_extr_i64_i32(lo, hi, t64);
2839
    tcg_temp_free_i64(t64);
2840
    gen_store_gpr(dc, rd | 1, lo);
2841
    gen_store_gpr(dc, rd, hi);
2842 2843
}

2844 2845
static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
                         int insn, int rd)
2846
{
2847
    DisasASI da = get_asi(dc, insn, MO_TEQ);
2848
    TCGv lo = gen_load_gpr(dc, rd + 1);
2849
    TCGv_i64 t64 = tcg_temp_new_i64();
2850

2851
    tcg_gen_concat_tl_i64(t64, lo, hi);
2852 2853 2854 2855

    switch (da.type) {
    case GET_ASI_EXCP:
        break;
2856 2857 2858 2859
    case GET_ASI_DIRECT:
        gen_address_mask(dc, addr);
        tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop);
        break;
2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
    case GET_ASI_BFILL:
        /* Store 32 bytes of T64 to ADDR.  */
        /* ??? The original qemu code suggests 8-byte alignment, dropping
           the low bits, but the only place I can see this used is in the
           Linux kernel with 32 byte alignment, which would make more sense
           as a cacheline-style operation.  */
        {
            TCGv d_addr = tcg_temp_new();
            TCGv eight = tcg_const_tl(8);
            int i;

            tcg_gen_andi_tl(d_addr, addr, -8);
            for (i = 0; i < 32; i += 8) {
                tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop);
                tcg_gen_add_tl(d_addr, d_addr, eight);
            }

            tcg_temp_free(d_addr);
            tcg_temp_free(eight);
        }
        break;
2881 2882 2883
    default:
        {
            TCGv_i32 r_asi = tcg_const_i32(da.asi);
2884
            TCGv_i32 r_mop = tcg_const_i32(MO_Q);
2885 2886

            save_state(dc);
2887 2888
            gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop);
            tcg_temp_free_i32(r_mop);
2889 2890 2891 2892 2893
            tcg_temp_free_i32(r_asi);
        }
        break;
    }

2894
    tcg_temp_free_i64(t64);
B
blueswir1 已提交
2895 2896 2897
}
#endif

2898
static TCGv get_src1(DisasContext *dc, unsigned int insn)
2899
{
2900 2901
    unsigned int rs1 = GET_FIELD(insn, 13, 17);
    return gen_load_gpr(dc, rs1);
2902 2903
}

2904
static TCGv get_src2(DisasContext *dc, unsigned int insn)
B
blueswir1 已提交
2905 2906
{
    if (IS_IMM) { /* immediate */
2907
        target_long simm = GET_FIELDs(insn, 19, 31);
2908 2909 2910 2911
        TCGv t = get_temp_tl(dc);
        tcg_gen_movi_tl(t, simm);
        return t;
    } else {      /* register */
2912
        unsigned int rs2 = GET_FIELD(insn, 27, 31);
2913
        return gen_load_gpr(dc, rs2);
B
blueswir1 已提交
2914 2915 2916
    }
}

2917
#ifdef TARGET_SPARC64
2918 2919 2920 2921 2922 2923 2924 2925 2926
static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
{
    TCGv_i32 c32, zero, dst, s1, s2;

    /* We have two choices here: extend the 32 bit data and use movcond_i64,
       or fold the comparison down to 32 bits and use movcond_i32.  Choose
       the later.  */
    c32 = tcg_temp_new_i32();
    if (cmp->is_bool) {
2927
        tcg_gen_extrl_i64_i32(c32, cmp->c1);
2928 2929 2930
    } else {
        TCGv_i64 c64 = tcg_temp_new_i64();
        tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2);
2931
        tcg_gen_extrl_i64_i32(c32, c64);
2932 2933 2934 2935 2936
        tcg_temp_free_i64(c64);
    }

    s1 = gen_load_fpr_F(dc, rs);
    s2 = gen_load_fpr_F(dc, rd);
2937
    dst = gen_dest_fpr_F(dc);
2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948
    zero = tcg_const_i32(0);

    tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2);

    tcg_temp_free_i32(c32);
    tcg_temp_free_i32(zero);
    gen_store_fpr_F(dc, rd, dst);
}

static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
{
2949
    TCGv_i64 dst = gen_dest_fpr_D(dc, rd);
2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
    tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2,
                        gen_load_fpr_D(dc, rs),
                        gen_load_fpr_D(dc, rd));
    gen_store_fpr_D(dc, rd, dst);
}

static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
{
    int qd = QFPREG(rd);
    int qs = QFPREG(rs);

    tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2,
                        cpu_fpr[qs / 2], cpu_fpr[qd / 2]);
    tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2,
                        cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]);

2966
    gen_update_fprs_dirty(dc, qd);
2967 2968
}

2969
#ifndef CONFIG_USER_ONLY
2970
static inline void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env cpu_env)
2971
{
2972
    TCGv_i32 r_tl = tcg_temp_new_i32();
2973 2974

    /* load env->tl into r_tl */
2975
    tcg_gen_ld_i32(r_tl, cpu_env, offsetof(CPUSPARCState, tl));
2976 2977

    /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
2978
    tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
2979 2980

    /* calculate offset to current trap state from env->ts, reuse r_tl */
2981
    tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
2982
    tcg_gen_addi_ptr(r_tsptr, cpu_env, offsetof(CPUSPARCState, ts));
2983 2984

    /* tsptr = env->ts[env->tl & MAXTL_MASK] */
2985 2986 2987 2988
    {
        TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
        tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
        tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
2989
        tcg_temp_free_ptr(r_tl_tmp);
2990
    }
2991

2992
    tcg_temp_free_i32(r_tl);
2993
}
2994
#endif
2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097

static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2,
                     int width, bool cc, bool left)
{
    TCGv lo1, lo2, t1, t2;
    uint64_t amask, tabl, tabr;
    int shift, imask, omask;

    if (cc) {
        tcg_gen_mov_tl(cpu_cc_src, s1);
        tcg_gen_mov_tl(cpu_cc_src2, s2);
        tcg_gen_sub_tl(cpu_cc_dst, s1, s2);
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
        dc->cc_op = CC_OP_SUB;
    }

    /* Theory of operation: there are two tables, left and right (not to
       be confused with the left and right versions of the opcode).  These
       are indexed by the low 3 bits of the inputs.  To make things "easy",
       these tables are loaded into two constants, TABL and TABR below.
       The operation index = (input & imask) << shift calculates the index
       into the constant, while val = (table >> index) & omask calculates
       the value we're looking for.  */
    switch (width) {
    case 8:
        imask = 0x7;
        shift = 3;
        omask = 0xff;
        if (left) {
            tabl = 0x80c0e0f0f8fcfeffULL;
            tabr = 0xff7f3f1f0f070301ULL;
        } else {
            tabl = 0x0103070f1f3f7fffULL;
            tabr = 0xfffefcf8f0e0c080ULL;
        }
        break;
    case 16:
        imask = 0x6;
        shift = 1;
        omask = 0xf;
        if (left) {
            tabl = 0x8cef;
            tabr = 0xf731;
        } else {
            tabl = 0x137f;
            tabr = 0xfec8;
        }
        break;
    case 32:
        imask = 0x4;
        shift = 0;
        omask = 0x3;
        if (left) {
            tabl = (2 << 2) | 3;
            tabr = (3 << 2) | 1;
        } else {
            tabl = (1 << 2) | 3;
            tabr = (3 << 2) | 2;
        }
        break;
    default:
        abort();
    }

    lo1 = tcg_temp_new();
    lo2 = tcg_temp_new();
    tcg_gen_andi_tl(lo1, s1, imask);
    tcg_gen_andi_tl(lo2, s2, imask);
    tcg_gen_shli_tl(lo1, lo1, shift);
    tcg_gen_shli_tl(lo2, lo2, shift);

    t1 = tcg_const_tl(tabl);
    t2 = tcg_const_tl(tabr);
    tcg_gen_shr_tl(lo1, t1, lo1);
    tcg_gen_shr_tl(lo2, t2, lo2);
    tcg_gen_andi_tl(dst, lo1, omask);
    tcg_gen_andi_tl(lo2, lo2, omask);

    amask = -8;
    if (AM_CHECK(dc)) {
        amask &= 0xffffffffULL;
    }
    tcg_gen_andi_tl(s1, s1, amask);
    tcg_gen_andi_tl(s2, s2, amask);

    /* We want to compute
        dst = (s1 == s2 ? lo1 : lo1 & lo2).
       We've already done dst = lo1, so this reduces to
        dst &= (s1 == s2 ? -1 : lo2)
       Which we perform by
        lo2 |= -(s1 == s2)
        dst &= lo2
    */
    tcg_gen_setcond_tl(TCG_COND_EQ, t1, s1, s2);
    tcg_gen_neg_tl(t1, t1);
    tcg_gen_or_tl(lo2, lo2, t1);
    tcg_gen_and_tl(dst, dst, lo2);

    tcg_temp_free(lo1);
    tcg_temp_free(lo2);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
}
3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111

static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left)
{
    TCGv tmp = tcg_temp_new();

    tcg_gen_add_tl(tmp, s1, s2);
    tcg_gen_andi_tl(dst, tmp, -8);
    if (left) {
        tcg_gen_neg_tl(tmp, tmp);
    }
    tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);

    tcg_temp_free(tmp);
}
3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136

static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2)
{
    TCGv t1, t2, shift;

    t1 = tcg_temp_new();
    t2 = tcg_temp_new();
    shift = tcg_temp_new();

    tcg_gen_andi_tl(shift, gsr, 7);
    tcg_gen_shli_tl(shift, shift, 3);
    tcg_gen_shl_tl(t1, s1, shift);

    /* A shift of 64 does not produce 0 in TCG.  Divide this into a
       shift of (up to 63) followed by a constant shift of 1.  */
    tcg_gen_xori_tl(shift, shift, 63);
    tcg_gen_shr_tl(t2, s2, shift);
    tcg_gen_shri_tl(t2, t2, 1);

    tcg_gen_or_tl(dst, t1, t2);

    tcg_temp_free(t1);
    tcg_temp_free(t2);
    tcg_temp_free(shift);
}
3137 3138
#endif

B
blueswir1 已提交
3139
#define CHECK_IU_FEATURE(dc, FEATURE)                      \
3140
    if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
B
blueswir1 已提交
3141 3142
        goto illegal_insn;
#define CHECK_FPU_FEATURE(dc, FEATURE)                     \
3143
    if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
B
blueswir1 已提交
3144 3145
        goto nfpu_insn;

B
bellard 已提交
3146
/* before an instruction, dc->pc must be static */
3147
static void disas_sparc_insn(DisasContext * dc, unsigned int insn)
3148
{
3149
    unsigned int opc, rs1, rs2, rd;
3150
    TCGv cpu_src1, cpu_src2;
3151
    TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32;
3152
    TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64;
B
Blue Swirl 已提交
3153
    target_long simm;
3154

3155 3156
    opc = GET_FIELD(insn, 0, 1);
    rd = GET_FIELD(insn, 2, 6);
3157

3158
    switch (opc) {
B
blueswir1 已提交
3159 3160 3161 3162 3163
    case 0:                     /* branches/sethi */
        {
            unsigned int xop = GET_FIELD(insn, 7, 9);
            int32_t target;
            switch (xop) {
B
bellard 已提交
3164
#ifdef TARGET_SPARC64
B
blueswir1 已提交
3165 3166 3167 3168 3169
            case 0x1:           /* V9 BPcc */
                {
                    int cc;

                    target = GET_FIELD_SP(insn, 0, 18);
3170
                    target = sign_extend(target, 19);
B
blueswir1 已提交
3171 3172 3173
                    target <<= 2;
                    cc = GET_FIELD_SP(insn, 20, 21);
                    if (cc == 0)
3174
                        do_branch(dc, target, insn, 0);
B
blueswir1 已提交
3175
                    else if (cc == 2)
3176
                        do_branch(dc, target, insn, 1);
B
blueswir1 已提交
3177 3178 3179 3180 3181 3182 3183
                    else
                        goto illegal_insn;
                    goto jmp_insn;
                }
            case 0x3:           /* V9 BPr */
                {
                    target = GET_FIELD_SP(insn, 0, 13) |
3184
                        (GET_FIELD_SP(insn, 20, 21) << 14);
B
blueswir1 已提交
3185 3186
                    target = sign_extend(target, 16);
                    target <<= 2;
3187
                    cpu_src1 = get_src1(dc, insn);
3188
                    do_branch_reg(dc, target, insn, cpu_src1);
B
blueswir1 已提交
3189 3190 3191 3192 3193
                    goto jmp_insn;
                }
            case 0x5:           /* V9 FBPcc */
                {
                    int cc = GET_FIELD_SP(insn, 20, 21);
3194
                    if (gen_trap_ifnofpu(dc)) {
B
bellard 已提交
3195
                        goto jmp_insn;
3196
                    }
B
blueswir1 已提交
3197 3198 3199
                    target = GET_FIELD_SP(insn, 0, 18);
                    target = sign_extend(target, 19);
                    target <<= 2;
3200
                    do_fbranch(dc, target, insn, cc);
B
blueswir1 已提交
3201 3202
                    goto jmp_insn;
                }
3203
#else
B
blueswir1 已提交
3204 3205 3206 3207 3208 3209 3210 3211 3212 3213
            case 0x7:           /* CBN+x */
                {
                    goto ncp_insn;
                }
#endif
            case 0x2:           /* BN+x */
                {
                    target = GET_FIELD(insn, 10, 31);
                    target = sign_extend(target, 22);
                    target <<= 2;
3214
                    do_branch(dc, target, insn, 0);
B
blueswir1 已提交
3215 3216 3217 3218
                    goto jmp_insn;
                }
            case 0x6:           /* FBN+x */
                {
3219
                    if (gen_trap_ifnofpu(dc)) {
B
bellard 已提交
3220
                        goto jmp_insn;
3221
                    }
B
blueswir1 已提交
3222 3223 3224
                    target = GET_FIELD(insn, 10, 31);
                    target = sign_extend(target, 22);
                    target <<= 2;
3225
                    do_fbranch(dc, target, insn, 0);
B
blueswir1 已提交
3226 3227 3228
                    goto jmp_insn;
                }
            case 0x4:           /* SETHI */
3229 3230
                /* Special-case %g0 because that's the canonical nop.  */
                if (rd) {
B
blueswir1 已提交
3231
                    uint32_t value = GET_FIELD(insn, 10, 31);
3232 3233 3234
                    TCGv t = gen_dest_gpr(dc, rd);
                    tcg_gen_movi_tl(t, value << 10);
                    gen_store_gpr(dc, rd, t);
B
blueswir1 已提交
3235 3236 3237 3238
                }
                break;
            case 0x0:           /* UNIMPL */
            default:
B
bellard 已提交
3239
                goto illegal_insn;
B
blueswir1 已提交
3240 3241 3242 3243
            }
            break;
        }
        break;
B
Blue Swirl 已提交
3244 3245
    case 1:                     /*CALL*/
        {
B
blueswir1 已提交
3246
            target_long target = GET_FIELDs(insn, 2, 31) << 2;
3247
            TCGv o7 = gen_dest_gpr(dc, 15);
3248

3249 3250
            tcg_gen_movi_tl(o7, dc->pc);
            gen_store_gpr(dc, 15, o7);
B
blueswir1 已提交
3251
            target += dc->pc;
3252
            gen_mov_pc_npc(dc);
3253 3254 3255 3256 3257
#ifdef TARGET_SPARC64
            if (unlikely(AM_CHECK(dc))) {
                target &= 0xffffffffULL;
            }
#endif
B
blueswir1 已提交
3258 3259 3260 3261 3262 3263
            dc->npc = target;
        }
        goto jmp_insn;
    case 2:                     /* FPU & Logical Operations */
        {
            unsigned int xop = GET_FIELD(insn, 7, 12);
3264
            TCGv cpu_dst = get_temp_tl(dc);
3265
            TCGv cpu_tmp0;
3266

B
blueswir1 已提交
3267
            if (xop == 0x3a) {  /* generate trap */
R
Richard Henderson 已提交
3268 3269
                int cond = GET_FIELD(insn, 3, 6);
                TCGv_i32 trap;
3270 3271
                TCGLabel *l1 = NULL;
                int mask;
B
bellard 已提交
3272

R
Richard Henderson 已提交
3273 3274 3275
                if (cond == 0) {
                    /* Trap never.  */
                    break;
3276
                }
F
Fabien Chouteau 已提交
3277

R
Richard Henderson 已提交
3278
                save_state(dc);
F
Fabien Chouteau 已提交
3279

R
Richard Henderson 已提交
3280 3281
                if (cond != 8) {
                    /* Conditional trap.  */
3282
                    DisasCompare cmp;
B
bellard 已提交
3283
#ifdef TARGET_SPARC64
B
blueswir1 已提交
3284 3285
                    /* V9 icc/xcc */
                    int cc = GET_FIELD_SP(insn, 11, 12);
3286 3287 3288 3289 3290
                    if (cc == 0) {
                        gen_compare(&cmp, 0, cond, dc);
                    } else if (cc == 2) {
                        gen_compare(&cmp, 1, cond, dc);
                    } else {
B
blueswir1 已提交
3291
                        goto illegal_insn;
3292
                    }
B
bellard 已提交
3293
#else
3294
                    gen_compare(&cmp, 0, cond, dc);
B
bellard 已提交
3295
#endif
B
blueswir1 已提交
3296
                    l1 = gen_new_label();
3297 3298 3299
                    tcg_gen_brcond_tl(tcg_invert_cond(cmp.cond),
                                      cmp.c1, cmp.c2, l1);
                    free_compare(&cmp);
R
Richard Henderson 已提交
3300
                }
B
blueswir1 已提交
3301

R
Richard Henderson 已提交
3302 3303 3304 3305 3306 3307 3308 3309 3310 3311
                mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc)
                        ? UA2005_HTRAP_MASK : V8_TRAP_MASK);

                /* Don't use the normal temporaries, as they may well have
                   gone out of scope with the branch above.  While we're
                   doing that we might as well pre-truncate to 32-bit.  */
                trap = tcg_temp_new_i32();

                rs1 = GET_FIELD_SP(insn, 14, 18);
                if (IS_IMM) {
3312
                    rs2 = GET_FIELD_SP(insn, 0, 7);
R
Richard Henderson 已提交
3313 3314 3315 3316 3317
                    if (rs1 == 0) {
                        tcg_gen_movi_i32(trap, (rs2 & mask) + TT_TRAP);
                        /* Signal that the trap value is fully constant.  */
                        mask = 0;
                    } else {
3318
                        TCGv t1 = gen_load_gpr(dc, rs1);
R
Richard Henderson 已提交
3319 3320 3321 3322
                        tcg_gen_trunc_tl_i32(trap, t1);
                        tcg_gen_addi_i32(trap, trap, rs2);
                    }
                } else {
3323
                    TCGv t1, t2;
R
Richard Henderson 已提交
3324
                    rs2 = GET_FIELD_SP(insn, 0, 4);
3325 3326
                    t1 = gen_load_gpr(dc, rs1);
                    t2 = gen_load_gpr(dc, rs2);
R
Richard Henderson 已提交
3327 3328 3329 3330 3331 3332 3333 3334 3335 3336
                    tcg_gen_add_tl(t1, t1, t2);
                    tcg_gen_trunc_tl_i32(trap, t1);
                }
                if (mask != 0) {
                    tcg_gen_andi_i32(trap, trap, mask);
                    tcg_gen_addi_i32(trap, trap, TT_TRAP);
                }

                gen_helper_raise_exception(cpu_env, trap);
                tcg_temp_free_i32(trap);
B
blueswir1 已提交
3337

3338 3339 3340 3341 3342 3343
                if (cond == 8) {
                    /* An unconditional trap ends the TB.  */
                    dc->is_br = 1;
                    goto jmp_insn;
                } else {
                    /* A conditional trap falls through to the next insn.  */
B
blueswir1 已提交
3344
                    gen_set_label(l1);
3345
                    break;
3346 3347 3348 3349 3350
                }
            } else if (xop == 0x28) {
                rs1 = GET_FIELD(insn, 13, 17);
                switch(rs1) {
                case 0: /* rdy */
3351 3352 3353 3354 3355 3356 3357 3358 3359
#ifndef TARGET_SPARC64
                case 0x01 ... 0x0e: /* undefined in the SPARCv8
                                       manual, rdy on the microSPARC
                                       II */
                case 0x0f:          /* stbar in the SPARCv8 manual,
                                       rdy on the microSPARC II */
                case 0x10 ... 0x1f: /* implementation-dependent in the
                                       SPARCv8 manual, rdy on the
                                       microSPARC II */
3360 3361
                    /* Read Asr17 */
                    if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) {
3362
                        TCGv t = gen_dest_gpr(dc, rd);
3363
                        /* Read Asr17 for a Leon3 monoprocessor */
3364 3365
                        tcg_gen_movi_tl(t, (1 << 8) | (dc->def->nwindows - 1));
                        gen_store_gpr(dc, rd, t);
3366 3367
                        break;
                    }
3368
#endif
3369
                    gen_store_gpr(dc, rd, cpu_y);
3370
                    break;
B
bellard 已提交
3371
#ifdef TARGET_SPARC64
B
blueswir1 已提交
3372
                case 0x2: /* V9 rdccr */
3373
                    update_psr(dc);
3374
                    gen_helper_rdccr(cpu_dst, cpu_env);
3375
                    gen_store_gpr(dc, rd, cpu_dst);
B
bellard 已提交
3376
                    break;
B
blueswir1 已提交
3377
                case 0x3: /* V9 rdasi */
3378
                    tcg_gen_movi_tl(cpu_dst, dc->asi);
3379
                    gen_store_gpr(dc, rd, cpu_dst);
B
bellard 已提交
3380
                    break;
B
blueswir1 已提交
3381
                case 0x4: /* V9 rdtick */
B
blueswir1 已提交
3382
                    {
P
pbrook 已提交
3383
                        TCGv_ptr r_tickptr;
3384
                        TCGv_i32 r_const;
B
blueswir1 已提交
3385

P
pbrook 已提交
3386
                        r_tickptr = tcg_temp_new_ptr();
3387
                        r_const = tcg_const_i32(dc->mem_idx);
B
blueswir1 已提交
3388
                        tcg_gen_ld_ptr(r_tickptr, cpu_env,
3389
                                       offsetof(CPUSPARCState, tick));
3390 3391
                        gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr,
                                                  r_const);
P
pbrook 已提交
3392
                        tcg_temp_free_ptr(r_tickptr);
3393
                        tcg_temp_free_i32(r_const);
3394
                        gen_store_gpr(dc, rd, cpu_dst);
B
blueswir1 已提交
3395
                    }
B
bellard 已提交
3396
                    break;
B
blueswir1 已提交
3397
                case 0x5: /* V9 rdpc */
B
blueswir1 已提交
3398
                    {
3399
                        TCGv t = gen_dest_gpr(dc, rd);
3400
                        if (unlikely(AM_CHECK(dc))) {
3401
                            tcg_gen_movi_tl(t, dc->pc & 0xffffffffULL);
3402
                        } else {
3403
                            tcg_gen_movi_tl(t, dc->pc);
3404
                        }
3405
                        gen_store_gpr(dc, rd, t);
B
blueswir1 已提交
3406
                    }
B
blueswir1 已提交
3407 3408
                    break;
                case 0x6: /* V9 rdfprs */
3409
                    tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs);
3410
                    gen_store_gpr(dc, rd, cpu_dst);
B
bellard 已提交
3411
                    break;
3412 3413
                case 0xf: /* V9 membar */
                    break; /* no effect */
B
blueswir1 已提交
3414
                case 0x13: /* Graphics Status */
3415
                    if (gen_trap_ifnofpu(dc)) {
B
bellard 已提交
3416
                        goto jmp_insn;
3417
                    }
3418
                    gen_store_gpr(dc, rd, cpu_gsr);
B
bellard 已提交
3419
                    break;
3420
                case 0x16: /* Softint */
3421 3422
                    tcg_gen_ld32s_tl(cpu_dst, cpu_env,
                                     offsetof(CPUSPARCState, softint));
3423
                    gen_store_gpr(dc, rd, cpu_dst);
3424
                    break;
B
blueswir1 已提交
3425
                case 0x17: /* Tick compare */
3426
                    gen_store_gpr(dc, rd, cpu_tick_cmpr);
B
bellard 已提交
3427
                    break;
B
blueswir1 已提交
3428
                case 0x18: /* System tick */
B
blueswir1 已提交
3429
                    {
P
pbrook 已提交
3430
                        TCGv_ptr r_tickptr;
3431
                        TCGv_i32 r_const;
B
blueswir1 已提交
3432

P
pbrook 已提交
3433
                        r_tickptr = tcg_temp_new_ptr();
3434
                        r_const = tcg_const_i32(dc->mem_idx);
B
blueswir1 已提交
3435
                        tcg_gen_ld_ptr(r_tickptr, cpu_env,
3436
                                       offsetof(CPUSPARCState, stick));
3437 3438
                        gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr,
                                                  r_const);
P
pbrook 已提交
3439
                        tcg_temp_free_ptr(r_tickptr);
3440
                        tcg_temp_free_i32(r_const);
3441
                        gen_store_gpr(dc, rd, cpu_dst);
B
blueswir1 已提交
3442
                    }
B
bellard 已提交
3443
                    break;
B
blueswir1 已提交
3444
                case 0x19: /* System tick compare */
3445
                    gen_store_gpr(dc, rd, cpu_stick_cmpr);
B
bellard 已提交
3446
                    break;
3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457
                case 0x1a: /* UltraSPARC-T1 Strand status */
                    /* XXX HYPV check maybe not enough, UA2005 & UA2007 describe
                     * this ASR as impl. dep
                     */
                    CHECK_IU_FEATURE(dc, HYPV);
                    {
                        TCGv t = gen_dest_gpr(dc, rd);
                        tcg_gen_movi_tl(t, 1UL);
                        gen_store_gpr(dc, rd, t);
                    }
                    break;
B
blueswir1 已提交
3458 3459 3460 3461 3462
                case 0x10: /* Performance Control */
                case 0x11: /* Performance Instrumentation Counter */
                case 0x12: /* Dispatch Control */
                case 0x14: /* Softint set, WO */
                case 0x15: /* Softint clear, WO */
B
bellard 已提交
3463 3464
#endif
                default:
3465 3466
                    goto illegal_insn;
                }
3467
#if !defined(CONFIG_USER_ONLY)
B
blueswir1 已提交
3468
            } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */
B
bellard 已提交
3469
#ifndef TARGET_SPARC64
3470
                if (!supervisor(dc)) {
B
blueswir1 已提交
3471
                    goto priv_insn;
3472 3473
                }
                update_psr(dc);
3474
                gen_helper_rdpsr(cpu_dst, cpu_env);
B
blueswir1 已提交
3475
#else
3476
                CHECK_IU_FEATURE(dc, HYPV);
B
blueswir1 已提交
3477 3478 3479 3480 3481
                if (!hypervisor(dc))
                    goto priv_insn;
                rs1 = GET_FIELD(insn, 13, 17);
                switch (rs1) {
                case 0: // hpstate
3482 3483
                    tcg_gen_ld_i64(cpu_dst, cpu_env,
                                   offsetof(CPUSPARCState, hpstate));
B
blueswir1 已提交
3484 3485 3486 3487 3488
                    break;
                case 1: // htstate
                    // gen_op_rdhtstate();
                    break;
                case 3: // hintp
3489
                    tcg_gen_mov_tl(cpu_dst, cpu_hintp);
B
blueswir1 已提交
3490 3491
                    break;
                case 5: // htba
3492
                    tcg_gen_mov_tl(cpu_dst, cpu_htba);
B
blueswir1 已提交
3493 3494
                    break;
                case 6: // hver
3495
                    tcg_gen_mov_tl(cpu_dst, cpu_hver);
B
blueswir1 已提交
3496 3497
                    break;
                case 31: // hstick_cmpr
3498
                    tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr);
B
blueswir1 已提交
3499 3500 3501 3502 3503
                    break;
                default:
                    goto illegal_insn;
                }
#endif
3504
                gen_store_gpr(dc, rd, cpu_dst);
3505
                break;
B
bellard 已提交
3506
            } else if (xop == 0x2a) { /* rdwim / V9 rdpr */
3507
                if (!supervisor(dc)) {
B
blueswir1 已提交
3508
                    goto priv_insn;
3509 3510
                }
                cpu_tmp0 = get_temp_tl(dc);
B
bellard 已提交
3511 3512
#ifdef TARGET_SPARC64
                rs1 = GET_FIELD(insn, 13, 17);
B
blueswir1 已提交
3513 3514
                switch (rs1) {
                case 0: // tpc
3515
                    {
P
pbrook 已提交
3516
                        TCGv_ptr r_tsptr;
3517

P
pbrook 已提交
3518
                        r_tsptr = tcg_temp_new_ptr();
3519
                        gen_load_trap_state_at_tl(r_tsptr, cpu_env);
P
pbrook 已提交
3520
                        tcg_gen_ld_tl(cpu_tmp0, r_tsptr,
3521
                                      offsetof(trap_state, tpc));
P
pbrook 已提交
3522
                        tcg_temp_free_ptr(r_tsptr);
3523
                    }
B
blueswir1 已提交
3524 3525
                    break;
                case 1: // tnpc
3526
                    {
P
pbrook 已提交
3527
                        TCGv_ptr r_tsptr;
3528

P
pbrook 已提交
3529
                        r_tsptr = tcg_temp_new_ptr();
3530
                        gen_load_trap_state_at_tl(r_tsptr, cpu_env);
3531
                        tcg_gen_ld_tl(cpu_tmp0, r_tsptr,
3532
                                      offsetof(trap_state, tnpc));
P
pbrook 已提交
3533
                        tcg_temp_free_ptr(r_tsptr);
3534
                    }
B
blueswir1 已提交
3535 3536
                    break;
                case 2: // tstate
3537
                    {
P
pbrook 已提交
3538
                        TCGv_ptr r_tsptr;
3539

P
pbrook 已提交
3540
                        r_tsptr = tcg_temp_new_ptr();
3541
                        gen_load_trap_state_at_tl(r_tsptr, cpu_env);
3542
                        tcg_gen_ld_tl(cpu_tmp0, r_tsptr,
3543
                                      offsetof(trap_state, tstate));
P
pbrook 已提交
3544
                        tcg_temp_free_ptr(r_tsptr);
3545
                    }
B
blueswir1 已提交
3546 3547
                    break;
                case 3: // tt
3548
                    {
3549
                        TCGv_ptr r_tsptr = tcg_temp_new_ptr();
3550

3551
                        gen_load_trap_state_at_tl(r_tsptr, cpu_env);
3552 3553
                        tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr,
                                         offsetof(trap_state, tt));
P
pbrook 已提交
3554
                        tcg_temp_free_ptr(r_tsptr);
3555
                    }
B
blueswir1 已提交
3556 3557
                    break;
                case 4: // tick
B
blueswir1 已提交
3558
                    {
P
pbrook 已提交
3559
                        TCGv_ptr r_tickptr;
3560
                        TCGv_i32 r_const;
B
blueswir1 已提交
3561

P
pbrook 已提交
3562
                        r_tickptr = tcg_temp_new_ptr();
3563
                        r_const = tcg_const_i32(dc->mem_idx);
B
blueswir1 已提交
3564
                        tcg_gen_ld_ptr(r_tickptr, cpu_env,
3565
                                       offsetof(CPUSPARCState, tick));
3566 3567
                        gen_helper_tick_get_count(cpu_tmp0, cpu_env,
                                                  r_tickptr, r_const);
P
pbrook 已提交
3568
                        tcg_temp_free_ptr(r_tickptr);
3569
                        tcg_temp_free_i32(r_const);
B
blueswir1 已提交
3570
                    }
B
blueswir1 已提交
3571 3572
                    break;
                case 5: // tba
3573
                    tcg_gen_mov_tl(cpu_tmp0, cpu_tbr);
B
blueswir1 已提交
3574 3575
                    break;
                case 6: // pstate
3576 3577
                    tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
                                     offsetof(CPUSPARCState, pstate));
B
blueswir1 已提交
3578 3579
                    break;
                case 7: // tl
3580 3581
                    tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
                                     offsetof(CPUSPARCState, tl));
B
blueswir1 已提交
3582 3583
                    break;
                case 8: // pil
3584 3585
                    tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
                                     offsetof(CPUSPARCState, psrpil));
B
blueswir1 已提交
3586 3587
                    break;
                case 9: // cwp
3588
                    gen_helper_rdcwp(cpu_tmp0, cpu_env);
B
blueswir1 已提交
3589 3590
                    break;
                case 10: // cansave
3591 3592
                    tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
                                     offsetof(CPUSPARCState, cansave));
B
blueswir1 已提交
3593 3594
                    break;
                case 11: // canrestore
3595 3596
                    tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
                                     offsetof(CPUSPARCState, canrestore));
B
blueswir1 已提交
3597 3598
                    break;
                case 12: // cleanwin
3599 3600
                    tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
                                     offsetof(CPUSPARCState, cleanwin));
B
blueswir1 已提交
3601 3602
                    break;
                case 13: // otherwin
3603 3604
                    tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
                                     offsetof(CPUSPARCState, otherwin));
B
blueswir1 已提交
3605 3606
                    break;
                case 14: // wstate
3607 3608
                    tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
                                     offsetof(CPUSPARCState, wstate));
B
blueswir1 已提交
3609
                    break;
B
blueswir1 已提交
3610
                case 16: // UA2005 gl
3611
                    CHECK_IU_FEATURE(dc, GL);
3612 3613
                    tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
                                     offsetof(CPUSPARCState, gl));
B
blueswir1 已提交
3614 3615
                    break;
                case 26: // UA2005 strand status
3616
                    CHECK_IU_FEATURE(dc, HYPV);
B
blueswir1 已提交
3617 3618
                    if (!hypervisor(dc))
                        goto priv_insn;
B
blueswir1 已提交
3619
                    tcg_gen_mov_tl(cpu_tmp0, cpu_ssr);
B
blueswir1 已提交
3620
                    break;
B
blueswir1 已提交
3621
                case 31: // ver
3622
                    tcg_gen_mov_tl(cpu_tmp0, cpu_ver);
B
blueswir1 已提交
3623 3624 3625 3626 3627
                    break;
                case 15: // fq
                default:
                    goto illegal_insn;
                }
B
bellard 已提交
3628
#else
3629
                tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim);
B
bellard 已提交
3630
#endif
3631
                gen_store_gpr(dc, rd, cpu_tmp0);
3632
                break;
B
bellard 已提交
3633 3634
            } else if (xop == 0x2b) { /* rdtbr / V9 flushw */
#ifdef TARGET_SPARC64
3635
                gen_helper_flushw(cpu_env);
B
bellard 已提交
3636
#else
B
blueswir1 已提交
3637 3638
                if (!supervisor(dc))
                    goto priv_insn;
3639
                gen_store_gpr(dc, rd, cpu_tbr);
B
bellard 已提交
3640
#endif
3641 3642
                break;
#endif
B
blueswir1 已提交
3643
            } else if (xop == 0x34) {   /* FPU Operations */
3644
                if (gen_trap_ifnofpu(dc)) {
B
bellard 已提交
3645
                    goto jmp_insn;
3646
                }
B
blueswir1 已提交
3647
                gen_op_clear_ieee_excp_and_FTT();
3648
                rs1 = GET_FIELD(insn, 13, 17);
B
blueswir1 已提交
3649 3650
                rs2 = GET_FIELD(insn, 27, 31);
                xop = GET_FIELD(insn, 18, 26);
3651

B
blueswir1 已提交
3652
                switch (xop) {
B
Blue Swirl 已提交
3653
                case 0x1: /* fmovs */
3654 3655
                    cpu_src1_32 = gen_load_fpr_F(dc, rs2);
                    gen_store_fpr_F(dc, rd, cpu_src1_32);
B
Blue Swirl 已提交
3656 3657
                    break;
                case 0x5: /* fnegs */
3658
                    gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs);
B
Blue Swirl 已提交
3659 3660
                    break;
                case 0x9: /* fabss */
3661
                    gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss);
B
Blue Swirl 已提交
3662 3663 3664
                    break;
                case 0x29: /* fsqrts */
                    CHECK_FPU_FEATURE(dc, FSQRT);
3665
                    gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts);
B
Blue Swirl 已提交
3666 3667 3668
                    break;
                case 0x2a: /* fsqrtd */
                    CHECK_FPU_FEATURE(dc, FSQRT);
3669
                    gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd);
B
Blue Swirl 已提交
3670 3671 3672
                    break;
                case 0x2b: /* fsqrtq */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3673
                    gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq);
B
Blue Swirl 已提交
3674 3675
                    break;
                case 0x41: /* fadds */
3676
                    gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds);
B
Blue Swirl 已提交
3677 3678
                    break;
                case 0x42: /* faddd */
3679
                    gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd);
B
Blue Swirl 已提交
3680 3681 3682
                    break;
                case 0x43: /* faddq */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3683
                    gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq);
B
Blue Swirl 已提交
3684 3685
                    break;
                case 0x45: /* fsubs */
3686
                    gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs);
B
Blue Swirl 已提交
3687 3688
                    break;
                case 0x46: /* fsubd */
3689
                    gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd);
B
Blue Swirl 已提交
3690 3691 3692
                    break;
                case 0x47: /* fsubq */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3693
                    gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq);
B
Blue Swirl 已提交
3694 3695 3696
                    break;
                case 0x49: /* fmuls */
                    CHECK_FPU_FEATURE(dc, FMUL);
3697
                    gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls);
B
Blue Swirl 已提交
3698 3699 3700
                    break;
                case 0x4a: /* fmuld */
                    CHECK_FPU_FEATURE(dc, FMUL);
3701
                    gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld);
B
Blue Swirl 已提交
3702 3703 3704 3705
                    break;
                case 0x4b: /* fmulq */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
                    CHECK_FPU_FEATURE(dc, FMUL);
3706
                    gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq);
B
Blue Swirl 已提交
3707 3708
                    break;
                case 0x4d: /* fdivs */
3709
                    gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs);
B
Blue Swirl 已提交
3710 3711
                    break;
                case 0x4e: /* fdivd */
3712
                    gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd);
B
Blue Swirl 已提交
3713 3714 3715
                    break;
                case 0x4f: /* fdivq */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3716
                    gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq);
B
Blue Swirl 已提交
3717 3718 3719
                    break;
                case 0x69: /* fsmuld */
                    CHECK_FPU_FEATURE(dc, FSMULD);
3720
                    gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld);
B
Blue Swirl 已提交
3721 3722 3723
                    break;
                case 0x6e: /* fdmulq */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3724
                    gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq);
B
Blue Swirl 已提交
3725 3726
                    break;
                case 0xc4: /* fitos */
3727
                    gen_fop_FF(dc, rd, rs2, gen_helper_fitos);
B
Blue Swirl 已提交
3728 3729
                    break;
                case 0xc6: /* fdtos */
3730
                    gen_fop_FD(dc, rd, rs2, gen_helper_fdtos);
B
Blue Swirl 已提交
3731 3732 3733
                    break;
                case 0xc7: /* fqtos */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3734
                    gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos);
B
Blue Swirl 已提交
3735 3736
                    break;
                case 0xc8: /* fitod */
3737
                    gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod);
B
Blue Swirl 已提交
3738 3739
                    break;
                case 0xc9: /* fstod */
3740
                    gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod);
B
Blue Swirl 已提交
3741 3742 3743
                    break;
                case 0xcb: /* fqtod */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3744
                    gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod);
B
Blue Swirl 已提交
3745 3746 3747
                    break;
                case 0xcc: /* fitoq */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3748
                    gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq);
B
Blue Swirl 已提交
3749 3750 3751
                    break;
                case 0xcd: /* fstoq */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3752
                    gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq);
B
Blue Swirl 已提交
3753 3754 3755
                    break;
                case 0xce: /* fdtoq */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3756
                    gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq);
B
Blue Swirl 已提交
3757 3758
                    break;
                case 0xd1: /* fstoi */
3759
                    gen_fop_FF(dc, rd, rs2, gen_helper_fstoi);
B
Blue Swirl 已提交
3760 3761
                    break;
                case 0xd2: /* fdtoi */
3762
                    gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi);
B
Blue Swirl 已提交
3763 3764 3765
                    break;
                case 0xd3: /* fqtoi */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3766
                    gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi);
B
Blue Swirl 已提交
3767
                    break;
B
bellard 已提交
3768
#ifdef TARGET_SPARC64
B
Blue Swirl 已提交
3769
                case 0x2: /* V9 fmovd */
3770 3771
                    cpu_src1_64 = gen_load_fpr_D(dc, rs2);
                    gen_store_fpr_D(dc, rd, cpu_src1_64);
B
Blue Swirl 已提交
3772 3773 3774
                    break;
                case 0x3: /* V9 fmovq */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3775
                    gen_move_Q(dc, rd, rs2);
B
Blue Swirl 已提交
3776 3777
                    break;
                case 0x6: /* V9 fnegd */
3778
                    gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd);
B
Blue Swirl 已提交
3779 3780 3781
                    break;
                case 0x7: /* V9 fnegq */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3782
                    gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq);
B
Blue Swirl 已提交
3783 3784
                    break;
                case 0xa: /* V9 fabsd */
3785
                    gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd);
B
Blue Swirl 已提交
3786 3787 3788
                    break;
                case 0xb: /* V9 fabsq */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3789
                    gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq);
B
Blue Swirl 已提交
3790 3791
                    break;
                case 0x81: /* V9 fstox */
3792
                    gen_fop_DF(dc, rd, rs2, gen_helper_fstox);
B
Blue Swirl 已提交
3793 3794
                    break;
                case 0x82: /* V9 fdtox */
3795
                    gen_fop_DD(dc, rd, rs2, gen_helper_fdtox);
B
Blue Swirl 已提交
3796 3797 3798
                    break;
                case 0x83: /* V9 fqtox */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3799
                    gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox);
B
Blue Swirl 已提交
3800 3801
                    break;
                case 0x84: /* V9 fxtos */
3802
                    gen_fop_FD(dc, rd, rs2, gen_helper_fxtos);
B
Blue Swirl 已提交
3803 3804
                    break;
                case 0x88: /* V9 fxtod */
3805
                    gen_fop_DD(dc, rd, rs2, gen_helper_fxtod);
B
Blue Swirl 已提交
3806 3807 3808
                    break;
                case 0x8c: /* V9 fxtoq */
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3809
                    gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq);
B
Blue Swirl 已提交
3810
                    break;
B
blueswir1 已提交
3811
#endif
B
Blue Swirl 已提交
3812 3813
                default:
                    goto illegal_insn;
B
blueswir1 已提交
3814 3815
                }
            } else if (xop == 0x35) {   /* FPU Operations */
B
bellard 已提交
3816
#ifdef TARGET_SPARC64
B
blueswir1 已提交
3817
                int cond;
B
bellard 已提交
3818
#endif
3819
                if (gen_trap_ifnofpu(dc)) {
B
bellard 已提交
3820
                    goto jmp_insn;
3821
                }
B
blueswir1 已提交
3822
                gen_op_clear_ieee_excp_and_FTT();
3823
                rs1 = GET_FIELD(insn, 13, 17);
B
blueswir1 已提交
3824 3825
                rs2 = GET_FIELD(insn, 27, 31);
                xop = GET_FIELD(insn, 18, 26);
B
blueswir1 已提交
3826

3827 3828 3829 3830
#ifdef TARGET_SPARC64
#define FMOVR(sz)                                                  \
                do {                                               \
                    DisasCompare cmp;                              \
3831
                    cond = GET_FIELD_SP(insn, 10, 12);             \
3832
                    cpu_src1 = get_src1(dc, insn);                 \
3833 3834 3835 3836 3837 3838 3839
                    gen_compare_reg(&cmp, cond, cpu_src1);         \
                    gen_fmov##sz(dc, &cmp, rd, rs2);               \
                    free_compare(&cmp);                            \
                } while (0)

                if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */
                    FMOVR(s);
B
blueswir1 已提交
3840 3841
                    break;
                } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
3842
                    FMOVR(d);
B
blueswir1 已提交
3843 3844
                    break;
                } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
B
blueswir1 已提交
3845
                    CHECK_FPU_FEATURE(dc, FLOAT128);
3846
                    FMOVR(q);
B
blueswir1 已提交
3847
                    break;
B
blueswir1 已提交
3848
                }
3849
#undef FMOVR
B
blueswir1 已提交
3850 3851
#endif
                switch (xop) {
B
bellard 已提交
3852
#ifdef TARGET_SPARC64
3853 3854 3855
#define FMOVCC(fcc, sz)                                                 \
                    do {                                                \
                        DisasCompare cmp;                               \
B
blueswir1 已提交
3856
                        cond = GET_FIELD_SP(insn, 14, 17);              \
3857 3858 3859 3860 3861
                        gen_fcompare(&cmp, fcc, cond);                  \
                        gen_fmov##sz(dc, &cmp, rd, rs2);                \
                        free_compare(&cmp);                             \
                    } while (0)

B
blueswir1 已提交
3862
                    case 0x001: /* V9 fmovscc %fcc0 */
3863
                        FMOVCC(0, s);
B
blueswir1 已提交
3864 3865
                        break;
                    case 0x002: /* V9 fmovdcc %fcc0 */
3866
                        FMOVCC(0, d);
B
blueswir1 已提交
3867 3868
                        break;
                    case 0x003: /* V9 fmovqcc %fcc0 */
B
blueswir1 已提交
3869
                        CHECK_FPU_FEATURE(dc, FLOAT128);
3870
                        FMOVCC(0, q);
B
blueswir1 已提交
3871
                        break;
B
blueswir1 已提交
3872
                    case 0x041: /* V9 fmovscc %fcc1 */
3873
                        FMOVCC(1, s);
B
blueswir1 已提交
3874 3875
                        break;
                    case 0x042: /* V9 fmovdcc %fcc1 */
3876
                        FMOVCC(1, d);
B
blueswir1 已提交
3877 3878
                        break;
                    case 0x043: /* V9 fmovqcc %fcc1 */
B
blueswir1 已提交
3879
                        CHECK_FPU_FEATURE(dc, FLOAT128);
3880
                        FMOVCC(1, q);
B
blueswir1 已提交
3881
                        break;
B
blueswir1 已提交
3882
                    case 0x081: /* V9 fmovscc %fcc2 */
3883
                        FMOVCC(2, s);
B
blueswir1 已提交
3884 3885
                        break;
                    case 0x082: /* V9 fmovdcc %fcc2 */
3886
                        FMOVCC(2, d);
B
blueswir1 已提交
3887 3888
                        break;
                    case 0x083: /* V9 fmovqcc %fcc2 */
B
blueswir1 已提交
3889
                        CHECK_FPU_FEATURE(dc, FLOAT128);
3890
                        FMOVCC(2, q);
B
blueswir1 已提交
3891
                        break;
B
blueswir1 已提交
3892
                    case 0x0c1: /* V9 fmovscc %fcc3 */
3893
                        FMOVCC(3, s);
B
blueswir1 已提交
3894 3895
                        break;
                    case 0x0c2: /* V9 fmovdcc %fcc3 */
3896
                        FMOVCC(3, d);
B
blueswir1 已提交
3897 3898
                        break;
                    case 0x0c3: /* V9 fmovqcc %fcc3 */
B
blueswir1 已提交
3899
                        CHECK_FPU_FEATURE(dc, FLOAT128);
3900
                        FMOVCC(3, q);
B
blueswir1 已提交
3901
                        break;
3902 3903 3904 3905
#undef FMOVCC
#define FMOVCC(xcc, sz)                                                 \
                    do {                                                \
                        DisasCompare cmp;                               \
B
blueswir1 已提交
3906
                        cond = GET_FIELD_SP(insn, 14, 17);              \
3907 3908 3909 3910
                        gen_compare(&cmp, xcc, cond, dc);               \
                        gen_fmov##sz(dc, &cmp, rd, rs2);                \
                        free_compare(&cmp);                             \
                    } while (0)
3911

B
blueswir1 已提交
3912
                    case 0x101: /* V9 fmovscc %icc */
3913
                        FMOVCC(0, s);
B
blueswir1 已提交
3914 3915
                        break;
                    case 0x102: /* V9 fmovdcc %icc */
3916
                        FMOVCC(0, d);
3917
                        break;
B
blueswir1 已提交
3918
                    case 0x103: /* V9 fmovqcc %icc */
B
blueswir1 已提交
3919
                        CHECK_FPU_FEATURE(dc, FLOAT128);
3920
                        FMOVCC(0, q);
B
blueswir1 已提交
3921
                        break;
B
blueswir1 已提交
3922
                    case 0x181: /* V9 fmovscc %xcc */
3923
                        FMOVCC(1, s);
B
blueswir1 已提交
3924 3925
                        break;
                    case 0x182: /* V9 fmovdcc %xcc */
3926
                        FMOVCC(1, d);
B
blueswir1 已提交
3927 3928
                        break;
                    case 0x183: /* V9 fmovqcc %xcc */
B
blueswir1 已提交
3929
                        CHECK_FPU_FEATURE(dc, FLOAT128);
3930
                        FMOVCC(1, q);
B
blueswir1 已提交
3931
                        break;
3932
#undef FMOVCC
B
blueswir1 已提交
3933 3934
#endif
                    case 0x51: /* fcmps, V9 %fcc */
3935 3936 3937
                        cpu_src1_32 = gen_load_fpr_F(dc, rs1);
                        cpu_src2_32 = gen_load_fpr_F(dc, rs2);
                        gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32);
B
blueswir1 已提交
3938
                        break;
B
blueswir1 已提交
3939
                    case 0x52: /* fcmpd, V9 %fcc */
3940 3941 3942
                        cpu_src1_64 = gen_load_fpr_D(dc, rs1);
                        cpu_src2_64 = gen_load_fpr_D(dc, rs2);
                        gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64);
B
blueswir1 已提交
3943
                        break;
B
blueswir1 已提交
3944
                    case 0x53: /* fcmpq, V9 %fcc */
B
blueswir1 已提交
3945
                        CHECK_FPU_FEATURE(dc, FLOAT128);
B
blueswir1 已提交
3946 3947
                        gen_op_load_fpr_QT0(QFPREG(rs1));
                        gen_op_load_fpr_QT1(QFPREG(rs2));
3948
                        gen_op_fcmpq(rd & 3);
B
blueswir1 已提交
3949
                        break;
B
blueswir1 已提交
3950
                    case 0x55: /* fcmpes, V9 %fcc */
3951 3952 3953
                        cpu_src1_32 = gen_load_fpr_F(dc, rs1);
                        cpu_src2_32 = gen_load_fpr_F(dc, rs2);
                        gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32);
B
blueswir1 已提交
3954 3955
                        break;
                    case 0x56: /* fcmped, V9 %fcc */
3956 3957 3958
                        cpu_src1_64 = gen_load_fpr_D(dc, rs1);
                        cpu_src2_64 = gen_load_fpr_D(dc, rs2);
                        gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64);
B
blueswir1 已提交
3959
                        break;
B
blueswir1 已提交
3960
                    case 0x57: /* fcmpeq, V9 %fcc */
B
blueswir1 已提交
3961
                        CHECK_FPU_FEATURE(dc, FLOAT128);
B
blueswir1 已提交
3962 3963
                        gen_op_load_fpr_QT0(QFPREG(rs1));
                        gen_op_load_fpr_QT1(QFPREG(rs2));
3964
                        gen_op_fcmpeq(rd & 3);
B
blueswir1 已提交
3965
                        break;
B
blueswir1 已提交
3966 3967 3968 3969
                    default:
                        goto illegal_insn;
                }
            } else if (xop == 0x2) {
3970
                TCGv dst = gen_dest_gpr(dc, rd);
B
bellard 已提交
3971
                rs1 = GET_FIELD(insn, 13, 17);
B
blueswir1 已提交
3972
                if (rs1 == 0) {
3973
                    /* clr/mov shortcut : or %g0, x, y -> mov x, y */
B
blueswir1 已提交
3974
                    if (IS_IMM) {       /* immediate */
B
Blue Swirl 已提交
3975
                        simm = GET_FIELDs(insn, 19, 31);
3976 3977
                        tcg_gen_movi_tl(dst, simm);
                        gen_store_gpr(dc, rd, dst);
B
blueswir1 已提交
3978 3979
                    } else {            /* register */
                        rs2 = GET_FIELD(insn, 27, 31);
3980 3981 3982 3983 3984 3985 3986
                        if (rs2 == 0) {
                            tcg_gen_movi_tl(dst, 0);
                            gen_store_gpr(dc, rd, dst);
                        } else {
                            cpu_src2 = gen_load_gpr(dc, rs2);
                            gen_store_gpr(dc, rd, cpu_src2);
                        }
B
blueswir1 已提交
3987 3988
                    }
                } else {
3989
                    cpu_src1 = get_src1(dc, insn);
B
blueswir1 已提交
3990
                    if (IS_IMM) {       /* immediate */
B
Blue Swirl 已提交
3991
                        simm = GET_FIELDs(insn, 19, 31);
3992 3993
                        tcg_gen_ori_tl(dst, cpu_src1, simm);
                        gen_store_gpr(dc, rd, dst);
B
blueswir1 已提交
3994 3995
                    } else {            /* register */
                        rs2 = GET_FIELD(insn, 27, 31);
3996 3997 3998 3999 4000 4001 4002 4003
                        if (rs2 == 0) {
                            /* mov shortcut:  or x, %g0, y -> mov x, y */
                            gen_store_gpr(dc, rd, cpu_src1);
                        } else {
                            cpu_src2 = gen_load_gpr(dc, rs2);
                            tcg_gen_or_tl(dst, cpu_src1, cpu_src2);
                            gen_store_gpr(dc, rd, dst);
                        }
B
blueswir1 已提交
4004 4005
                    }
                }
B
bellard 已提交
4006
#ifdef TARGET_SPARC64
B
blueswir1 已提交
4007
            } else if (xop == 0x25) { /* sll, V9 sllx */
4008
                cpu_src1 = get_src1(dc, insn);
B
blueswir1 已提交
4009
                if (IS_IMM) {   /* immediate */
B
Blue Swirl 已提交
4010
                    simm = GET_FIELDs(insn, 20, 31);
B
blueswir1 已提交
4011
                    if (insn & (1 << 12)) {
B
Blue Swirl 已提交
4012
                        tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f);
B
blueswir1 已提交
4013
                    } else {
B
Blue Swirl 已提交
4014
                        tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f);
B
blueswir1 已提交
4015
                    }
B
blueswir1 已提交
4016
                } else {                /* register */
B
bellard 已提交
4017
                    rs2 = GET_FIELD(insn, 27, 31);
4018
                    cpu_src2 = gen_load_gpr(dc, rs2);
4019
                    cpu_tmp0 = get_temp_tl(dc);
B
blueswir1 已提交
4020
                    if (insn & (1 << 12)) {
4021
                        tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
B
blueswir1 已提交
4022
                    } else {
4023
                        tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
B
blueswir1 已提交
4024
                    }
B
blueswir1 已提交
4025
                    tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0);
B
bellard 已提交
4026
                }
4027
                gen_store_gpr(dc, rd, cpu_dst);
B
blueswir1 已提交
4028
            } else if (xop == 0x26) { /* srl, V9 srlx */
4029
                cpu_src1 = get_src1(dc, insn);
B
blueswir1 已提交
4030
                if (IS_IMM) {   /* immediate */
B
Blue Swirl 已提交
4031
                    simm = GET_FIELDs(insn, 20, 31);
B
blueswir1 已提交
4032
                    if (insn & (1 << 12)) {
B
Blue Swirl 已提交
4033
                        tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f);
B
blueswir1 已提交
4034
                    } else {
4035
                        tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
B
Blue Swirl 已提交
4036
                        tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f);
B
blueswir1 已提交
4037
                    }
B
blueswir1 已提交
4038
                } else {                /* register */
B
bellard 已提交
4039
                    rs2 = GET_FIELD(insn, 27, 31);
4040
                    cpu_src2 = gen_load_gpr(dc, rs2);
4041
                    cpu_tmp0 = get_temp_tl(dc);
B
blueswir1 已提交
4042
                    if (insn & (1 << 12)) {
4043 4044
                        tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
                        tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0);
B
blueswir1 已提交
4045
                    } else {
4046 4047 4048
                        tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
                        tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
                        tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0);
B
blueswir1 已提交
4049
                    }
B
bellard 已提交
4050
                }
4051
                gen_store_gpr(dc, rd, cpu_dst);
B
blueswir1 已提交
4052
            } else if (xop == 0x27) { /* sra, V9 srax */
4053
                cpu_src1 = get_src1(dc, insn);
B
blueswir1 已提交
4054
                if (IS_IMM) {   /* immediate */
B
Blue Swirl 已提交
4055
                    simm = GET_FIELDs(insn, 20, 31);
B
blueswir1 已提交
4056
                    if (insn & (1 << 12)) {
B
Blue Swirl 已提交
4057
                        tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f);
B
blueswir1 已提交
4058
                    } else {
4059
                        tcg_gen_ext32s_i64(cpu_dst, cpu_src1);
B
Blue Swirl 已提交
4060
                        tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f);
B
blueswir1 已提交
4061
                    }
B
blueswir1 已提交
4062
                } else {                /* register */
B
bellard 已提交
4063
                    rs2 = GET_FIELD(insn, 27, 31);
4064
                    cpu_src2 = gen_load_gpr(dc, rs2);
4065
                    cpu_tmp0 = get_temp_tl(dc);
B
blueswir1 已提交
4066
                    if (insn & (1 << 12)) {
4067 4068
                        tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
                        tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0);
B
blueswir1 已提交
4069
                    } else {
4070
                        tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
4071
                        tcg_gen_ext32s_i64(cpu_dst, cpu_src1);
4072
                        tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0);
B
blueswir1 已提交
4073
                    }
B
bellard 已提交
4074
                }
4075
                gen_store_gpr(dc, rd, cpu_dst);
B
bellard 已提交
4076
#endif
4077
            } else if (xop < 0x36) {
4078
                if (xop < 0x20) {
4079 4080
                    cpu_src1 = get_src1(dc, insn);
                    cpu_src2 = get_src2(dc, insn);
4081
                    switch (xop & ~0x10) {
4082
                    case 0x0: /* add */
4083 4084 4085 4086
                        if (xop & 0x10) {
                            gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2);
                            tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
                            dc->cc_op = CC_OP_ADD;
4087
                        } else {
4088
                            tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
4089
                        }
4090
                        break;
4091
                    case 0x1: /* and */
4092
                        tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2);
4093
                        if (xop & 0x10) {
4094 4095 4096
                            tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
                            tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
                            dc->cc_op = CC_OP_LOGIC;
4097
                        }
4098
                        break;
4099
                    case 0x2: /* or */
4100
                        tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2);
4101
                        if (xop & 0x10) {
4102 4103 4104
                            tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
                            tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
                            dc->cc_op = CC_OP_LOGIC;
4105
                        }
B
blueswir1 已提交
4106
                        break;
4107
                    case 0x3: /* xor */
4108
                        tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2);
4109
                        if (xop & 0x10) {
4110 4111 4112
                            tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
                            tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
                            dc->cc_op = CC_OP_LOGIC;
4113
                        }
4114
                        break;
4115
                    case 0x4: /* sub */
4116 4117 4118 4119
                        if (xop & 0x10) {
                            gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2);
                            tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
                            dc->cc_op = CC_OP_SUB;
4120
                        } else {
4121
                            tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2);
4122
                        }
4123
                        break;
4124
                    case 0x5: /* andn */
4125
                        tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2);
4126
                        if (xop & 0x10) {
4127 4128 4129
                            tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
                            tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
                            dc->cc_op = CC_OP_LOGIC;
4130
                        }
4131
                        break;
4132
                    case 0x6: /* orn */
4133
                        tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2);
4134
                        if (xop & 0x10) {
4135 4136 4137
                            tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
                            tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
                            dc->cc_op = CC_OP_LOGIC;
4138
                        }
4139
                        break;
4140
                    case 0x7: /* xorn */
4141
                        tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2);
4142
                        if (xop & 0x10) {
4143 4144 4145
                            tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
                            tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
                            dc->cc_op = CC_OP_LOGIC;
4146
                        }
4147
                        break;
4148
                    case 0x8: /* addx, V9 addc */
4149 4150
                        gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2,
                                        (xop & 0x10));
4151
                        break;
P
pbrook 已提交
4152
#ifdef TARGET_SPARC64
B
blueswir1 已提交
4153
                    case 0x9: /* V9 mulx */
4154
                        tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2);
P
pbrook 已提交
4155 4156
                        break;
#endif
4157
                    case 0xa: /* umul */
B
blueswir1 已提交
4158
                        CHECK_IU_FEATURE(dc, MUL);
4159
                        gen_op_umul(cpu_dst, cpu_src1, cpu_src2);
4160
                        if (xop & 0x10) {
4161 4162 4163
                            tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
                            tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
                            dc->cc_op = CC_OP_LOGIC;
4164
                        }
4165
                        break;
4166
                    case 0xb: /* smul */
B
blueswir1 已提交
4167
                        CHECK_IU_FEATURE(dc, MUL);
4168
                        gen_op_smul(cpu_dst, cpu_src1, cpu_src2);
4169
                        if (xop & 0x10) {
4170 4171 4172
                            tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
                            tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
                            dc->cc_op = CC_OP_LOGIC;
4173
                        }
4174
                        break;
4175
                    case 0xc: /* subx, V9 subc */
4176 4177
                        gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2,
                                        (xop & 0x10));
4178
                        break;
P
pbrook 已提交
4179
#ifdef TARGET_SPARC64
B
blueswir1 已提交
4180
                    case 0xd: /* V9 udivx */
4181
                        gen_helper_udivx(cpu_dst, cpu_env, cpu_src1, cpu_src2);
P
pbrook 已提交
4182 4183
                        break;
#endif
4184
                    case 0xe: /* udiv */
B
blueswir1 已提交
4185
                        CHECK_IU_FEATURE(dc, DIV);
4186
                        if (xop & 0x10) {
4187 4188
                            gen_helper_udiv_cc(cpu_dst, cpu_env, cpu_src1,
                                               cpu_src2);
B
Blue Swirl 已提交
4189
                            dc->cc_op = CC_OP_DIV;
4190
                        } else {
4191 4192
                            gen_helper_udiv(cpu_dst, cpu_env, cpu_src1,
                                            cpu_src2);
4193
                        }
4194
                        break;
4195
                    case 0xf: /* sdiv */
B
blueswir1 已提交
4196
                        CHECK_IU_FEATURE(dc, DIV);
4197
                        if (xop & 0x10) {
4198 4199
                            gen_helper_sdiv_cc(cpu_dst, cpu_env, cpu_src1,
                                               cpu_src2);
B
Blue Swirl 已提交
4200
                            dc->cc_op = CC_OP_DIV;
4201
                        } else {
4202 4203
                            gen_helper_sdiv(cpu_dst, cpu_env, cpu_src1,
                                            cpu_src2);
4204
                        }
4205 4206 4207 4208
                        break;
                    default:
                        goto illegal_insn;
                    }
4209
                    gen_store_gpr(dc, rd, cpu_dst);
4210
                } else {
4211 4212
                    cpu_src1 = get_src1(dc, insn);
                    cpu_src2 = get_src2(dc, insn);
4213
                    switch (xop) {
B
blueswir1 已提交
4214
                    case 0x20: /* taddcc */
4215
                        gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2);
4216
                        gen_store_gpr(dc, rd, cpu_dst);
B
Blue Swirl 已提交
4217 4218
                        tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD);
                        dc->cc_op = CC_OP_TADD;
B
blueswir1 已提交
4219 4220
                        break;
                    case 0x21: /* tsubcc */
4221
                        gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2);
4222
                        gen_store_gpr(dc, rd, cpu_dst);
B
Blue Swirl 已提交
4223 4224
                        tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB);
                        dc->cc_op = CC_OP_TSUB;
B
blueswir1 已提交
4225 4226
                        break;
                    case 0x22: /* taddcctv */
4227 4228
                        gen_helper_taddcctv(cpu_dst, cpu_env,
                                            cpu_src1, cpu_src2);
4229
                        gen_store_gpr(dc, rd, cpu_dst);
B
Blue Swirl 已提交
4230
                        dc->cc_op = CC_OP_TADDTV;
B
blueswir1 已提交
4231 4232
                        break;
                    case 0x23: /* tsubcctv */
4233 4234
                        gen_helper_tsubcctv(cpu_dst, cpu_env,
                                            cpu_src1, cpu_src2);
4235
                        gen_store_gpr(dc, rd, cpu_dst);
B
Blue Swirl 已提交
4236
                        dc->cc_op = CC_OP_TSUBTV;
B
blueswir1 已提交
4237
                        break;
4238
                    case 0x24: /* mulscc */
4239
                        update_psr(dc);
4240
                        gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2);
4241
                        gen_store_gpr(dc, rd, cpu_dst);
B
Blue Swirl 已提交
4242 4243
                        tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
                        dc->cc_op = CC_OP_ADD;
4244
                        break;
B
bellard 已提交
4245
#ifndef TARGET_SPARC64
B
blueswir1 已提交
4246
                    case 0x25:  /* sll */
4247
                        if (IS_IMM) { /* immediate */
B
Blue Swirl 已提交
4248 4249
                            simm = GET_FIELDs(insn, 20, 31);
                            tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f);
4250
                        } else { /* register */
4251
                            cpu_tmp0 = get_temp_tl(dc);
4252 4253 4254
                            tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
                            tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0);
                        }
4255
                        gen_store_gpr(dc, rd, cpu_dst);
4256
                        break;
B
bellard 已提交
4257
                    case 0x26:  /* srl */
4258
                        if (IS_IMM) { /* immediate */
B
Blue Swirl 已提交
4259 4260
                            simm = GET_FIELDs(insn, 20, 31);
                            tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f);
4261
                        } else { /* register */
4262
                            cpu_tmp0 = get_temp_tl(dc);
4263 4264 4265
                            tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
                            tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0);
                        }
4266
                        gen_store_gpr(dc, rd, cpu_dst);
4267
                        break;
B
bellard 已提交
4268
                    case 0x27:  /* sra */
4269
                        if (IS_IMM) { /* immediate */
B
Blue Swirl 已提交
4270 4271
                            simm = GET_FIELDs(insn, 20, 31);
                            tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f);
4272
                        } else { /* register */
4273
                            cpu_tmp0 = get_temp_tl(dc);
4274 4275 4276
                            tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
                            tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0);
                        }
4277
                        gen_store_gpr(dc, rd, cpu_dst);
4278
                        break;
B
bellard 已提交
4279
#endif
4280 4281
                    case 0x30:
                        {
4282
                            cpu_tmp0 = get_temp_tl(dc);
4283
                            switch(rd) {
B
bellard 已提交
4284
                            case 0: /* wry */
4285 4286
                                tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
                                tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff);
4287
                                break;
4288 4289 4290 4291 4292 4293 4294 4295 4296
#ifndef TARGET_SPARC64
                            case 0x01 ... 0x0f: /* undefined in the
                                                   SPARCv8 manual, nop
                                                   on the microSPARC
                                                   II */
                            case 0x10 ... 0x1f: /* implementation-dependent
                                                   in the SPARCv8
                                                   manual, nop on the
                                                   microSPARC II */
4297 4298 4299
                                if ((rd == 0x13) && (dc->def->features &
                                                     CPU_FEATURE_POWERDOWN)) {
                                    /* LEON3 power-down */
4300
                                    save_state(dc);
4301 4302
                                    gen_helper_power_down(cpu_env);
                                }
4303 4304
                                break;
#else
B
blueswir1 已提交
4305
                            case 0x2: /* V9 wrccr */
4306 4307
                                tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
                                gen_helper_wrccr(cpu_env, cpu_tmp0);
4308 4309
                                tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
                                dc->cc_op = CC_OP_FLAGS;
B
blueswir1 已提交
4310 4311
                                break;
                            case 0x3: /* V9 wrasi */
4312 4313
                                tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
                                tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff);
4314 4315 4316 4317 4318 4319 4320
                                tcg_gen_st32_tl(cpu_tmp0, cpu_env,
                                                offsetof(CPUSPARCState, asi));
                                /* End TB to notice changed ASI.  */
                                save_state(dc);
                                gen_op_next_insn();
                                tcg_gen_exit_tb(0);
                                dc->is_br = 1;
B
blueswir1 已提交
4321 4322
                                break;
                            case 0x6: /* V9 wrfprs */
4323 4324
                                tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
                                tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0);
4325
                                dc->fprs_dirty = 0;
4326
                                save_state(dc);
4327
                                gen_op_next_insn();
B
bellard 已提交
4328
                                tcg_gen_exit_tb(0);
4329
                                dc->is_br = 1;
B
blueswir1 已提交
4330 4331
                                break;
                            case 0xf: /* V9 sir, nop if user */
B
bellard 已提交
4332
#if !defined(CONFIG_USER_ONLY)
4333
                                if (supervisor(dc)) {
B
blueswir1 已提交
4334
                                    ; // XXX
4335
                                }
B
bellard 已提交
4336
#endif
B
blueswir1 已提交
4337 4338
                                break;
                            case 0x13: /* Graphics Status */
4339
                                if (gen_trap_ifnofpu(dc)) {
B
bellard 已提交
4340
                                    goto jmp_insn;
4341
                                }
4342
                                tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2);
B
blueswir1 已提交
4343
                                break;
4344 4345 4346
                            case 0x14: /* Softint set */
                                if (!supervisor(dc))
                                    goto illegal_insn;
4347 4348
                                tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
                                gen_helper_set_softint(cpu_env, cpu_tmp0);
4349 4350 4351 4352
                                break;
                            case 0x15: /* Softint clear */
                                if (!supervisor(dc))
                                    goto illegal_insn;
4353 4354
                                tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
                                gen_helper_clear_softint(cpu_env, cpu_tmp0);
4355 4356 4357 4358
                                break;
                            case 0x16: /* Softint write */
                                if (!supervisor(dc))
                                    goto illegal_insn;
4359 4360
                                tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
                                gen_helper_write_softint(cpu_env, cpu_tmp0);
4361
                                break;
B
blueswir1 已提交
4362
                            case 0x17: /* Tick compare */
B
bellard 已提交
4363
#if !defined(CONFIG_USER_ONLY)
B
blueswir1 已提交
4364 4365
                                if (!supervisor(dc))
                                    goto illegal_insn;
B
bellard 已提交
4366
#endif
B
blueswir1 已提交
4367
                                {
P
pbrook 已提交
4368
                                    TCGv_ptr r_tickptr;
B
blueswir1 已提交
4369

4370
                                    tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1,
4371
                                                   cpu_src2);
P
pbrook 已提交
4372
                                    r_tickptr = tcg_temp_new_ptr();
B
blueswir1 已提交
4373
                                    tcg_gen_ld_ptr(r_tickptr, cpu_env,
4374
                                                   offsetof(CPUSPARCState, tick));
P
pbrook 已提交
4375 4376 4377
                                    gen_helper_tick_set_limit(r_tickptr,
                                                              cpu_tick_cmpr);
                                    tcg_temp_free_ptr(r_tickptr);
B
blueswir1 已提交
4378
                                }
B
blueswir1 已提交
4379 4380
                                break;
                            case 0x18: /* System tick */
B
bellard 已提交
4381
#if !defined(CONFIG_USER_ONLY)
B
blueswir1 已提交
4382 4383
                                if (!supervisor(dc))
                                    goto illegal_insn;
B
bellard 已提交
4384
#endif
B
blueswir1 已提交
4385
                                {
P
pbrook 已提交
4386
                                    TCGv_ptr r_tickptr;
B
blueswir1 已提交
4387

4388
                                    tcg_gen_xor_tl(cpu_tmp0, cpu_src1,
4389
                                                   cpu_src2);
P
pbrook 已提交
4390
                                    r_tickptr = tcg_temp_new_ptr();
B
blueswir1 已提交
4391
                                    tcg_gen_ld_ptr(r_tickptr, cpu_env,
4392
                                                   offsetof(CPUSPARCState, stick));
P
pbrook 已提交
4393
                                    gen_helper_tick_set_count(r_tickptr,
4394
                                                              cpu_tmp0);
P
pbrook 已提交
4395
                                    tcg_temp_free_ptr(r_tickptr);
B
blueswir1 已提交
4396
                                }
B
blueswir1 已提交
4397 4398
                                break;
                            case 0x19: /* System tick compare */
B
bellard 已提交
4399
#if !defined(CONFIG_USER_ONLY)
B
blueswir1 已提交
4400 4401
                                if (!supervisor(dc))
                                    goto illegal_insn;
B
bellard 已提交
4402
#endif
B
blueswir1 已提交
4403
                                {
P
pbrook 已提交
4404
                                    TCGv_ptr r_tickptr;
B
blueswir1 已提交
4405

4406
                                    tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1,
4407
                                                   cpu_src2);
P
pbrook 已提交
4408
                                    r_tickptr = tcg_temp_new_ptr();
B
blueswir1 已提交
4409
                                    tcg_gen_ld_ptr(r_tickptr, cpu_env,
4410
                                                   offsetof(CPUSPARCState, stick));
P
pbrook 已提交
4411 4412 4413
                                    gen_helper_tick_set_limit(r_tickptr,
                                                              cpu_stick_cmpr);
                                    tcg_temp_free_ptr(r_tickptr);
B
blueswir1 已提交
4414
                                }
B
blueswir1 已提交
4415
                                break;
B
bellard 已提交
4416

B
blueswir1 已提交
4417
                            case 0x10: /* Performance Control */
B
blueswir1 已提交
4418 4419
                            case 0x11: /* Performance Instrumentation
                                          Counter */
B
blueswir1 已提交
4420
                            case 0x12: /* Dispatch Control */
B
bellard 已提交
4421
#endif
B
bellard 已提交
4422
                            default:
4423 4424 4425 4426
                                goto illegal_insn;
                            }
                        }
                        break;
4427
#if !defined(CONFIG_USER_ONLY)
4428
                    case 0x31: /* wrpsr, V9 saved, restored */
4429
                        {
B
blueswir1 已提交
4430 4431
                            if (!supervisor(dc))
                                goto priv_insn;
B
bellard 已提交
4432
#ifdef TARGET_SPARC64
B
blueswir1 已提交
4433 4434
                            switch (rd) {
                            case 0:
4435
                                gen_helper_saved(cpu_env);
B
blueswir1 已提交
4436 4437
                                break;
                            case 1:
4438
                                gen_helper_restored(cpu_env);
B
blueswir1 已提交
4439
                                break;
B
blueswir1 已提交
4440 4441 4442 4443 4444
                            case 2: /* UA2005 allclean */
                            case 3: /* UA2005 otherw */
                            case 4: /* UA2005 normalw */
                            case 5: /* UA2005 invalw */
                                // XXX
B
blueswir1 已提交
4445
                            default:
B
bellard 已提交
4446 4447 4448
                                goto illegal_insn;
                            }
#else
4449
                            cpu_tmp0 = get_temp_tl(dc);
4450 4451
                            tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
                            gen_helper_wrpsr(cpu_env, cpu_tmp0);
4452 4453
                            tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
                            dc->cc_op = CC_OP_FLAGS;
4454
                            save_state(dc);
B
bellard 已提交
4455
                            gen_op_next_insn();
B
bellard 已提交
4456
                            tcg_gen_exit_tb(0);
B
blueswir1 已提交
4457
                            dc->is_br = 1;
B
bellard 已提交
4458
#endif
4459 4460
                        }
                        break;
4461
                    case 0x32: /* wrwim, V9 wrpr */
4462
                        {
B
blueswir1 已提交
4463 4464
                            if (!supervisor(dc))
                                goto priv_insn;
4465
                            cpu_tmp0 = get_temp_tl(dc);
4466
                            tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
B
bellard 已提交
4467
#ifdef TARGET_SPARC64
B
blueswir1 已提交
4468 4469
                            switch (rd) {
                            case 0: // tpc
4470
                                {
P
pbrook 已提交
4471
                                    TCGv_ptr r_tsptr;
4472

P
pbrook 已提交
4473
                                    r_tsptr = tcg_temp_new_ptr();
4474
                                    gen_load_trap_state_at_tl(r_tsptr, cpu_env);
4475
                                    tcg_gen_st_tl(cpu_tmp0, r_tsptr,
4476
                                                  offsetof(trap_state, tpc));
P
pbrook 已提交
4477
                                    tcg_temp_free_ptr(r_tsptr);
4478
                                }
B
blueswir1 已提交
4479 4480
                                break;
                            case 1: // tnpc
4481
                                {
P
pbrook 已提交
4482
                                    TCGv_ptr r_tsptr;
4483

P
pbrook 已提交
4484
                                    r_tsptr = tcg_temp_new_ptr();
4485
                                    gen_load_trap_state_at_tl(r_tsptr, cpu_env);
4486
                                    tcg_gen_st_tl(cpu_tmp0, r_tsptr,
4487
                                                  offsetof(trap_state, tnpc));
P
pbrook 已提交
4488
                                    tcg_temp_free_ptr(r_tsptr);
4489
                                }
B
blueswir1 已提交
4490 4491
                                break;
                            case 2: // tstate
4492
                                {
P
pbrook 已提交
4493
                                    TCGv_ptr r_tsptr;
4494

P
pbrook 已提交
4495
                                    r_tsptr = tcg_temp_new_ptr();
4496
                                    gen_load_trap_state_at_tl(r_tsptr, cpu_env);
4497
                                    tcg_gen_st_tl(cpu_tmp0, r_tsptr,
B
blueswir1 已提交
4498 4499
                                                  offsetof(trap_state,
                                                           tstate));
P
pbrook 已提交
4500
                                    tcg_temp_free_ptr(r_tsptr);
4501
                                }
B
blueswir1 已提交
4502 4503
                                break;
                            case 3: // tt
4504
                                {
P
pbrook 已提交
4505
                                    TCGv_ptr r_tsptr;
4506

P
pbrook 已提交
4507
                                    r_tsptr = tcg_temp_new_ptr();
4508
                                    gen_load_trap_state_at_tl(r_tsptr, cpu_env);
4509 4510
                                    tcg_gen_st32_tl(cpu_tmp0, r_tsptr,
                                                    offsetof(trap_state, tt));
P
pbrook 已提交
4511
                                    tcg_temp_free_ptr(r_tsptr);
4512
                                }
B
blueswir1 已提交
4513 4514
                                break;
                            case 4: // tick
B
blueswir1 已提交
4515
                                {
P
pbrook 已提交
4516
                                    TCGv_ptr r_tickptr;
B
blueswir1 已提交
4517

P
pbrook 已提交
4518
                                    r_tickptr = tcg_temp_new_ptr();
B
blueswir1 已提交
4519
                                    tcg_gen_ld_ptr(r_tickptr, cpu_env,
4520
                                                   offsetof(CPUSPARCState, tick));
P
pbrook 已提交
4521 4522 4523
                                    gen_helper_tick_set_count(r_tickptr,
                                                              cpu_tmp0);
                                    tcg_temp_free_ptr(r_tickptr);
B
blueswir1 已提交
4524
                                }
B
blueswir1 已提交
4525 4526
                                break;
                            case 5: // tba
4527
                                tcg_gen_mov_tl(cpu_tbr, cpu_tmp0);
B
blueswir1 已提交
4528 4529
                                break;
                            case 6: // pstate
4530 4531 4532
                                save_state(dc);
                                gen_helper_wrpstate(cpu_env, cpu_tmp0);
                                dc->npc = DYNAMIC_PC;
B
blueswir1 已提交
4533 4534
                                break;
                            case 7: // tl
4535
                                save_state(dc);
4536
                                tcg_gen_st32_tl(cpu_tmp0, cpu_env,
4537 4538
                                               offsetof(CPUSPARCState, tl));
                                dc->npc = DYNAMIC_PC;
B
blueswir1 已提交
4539 4540
                                break;
                            case 8: // pil
4541
                                gen_helper_wrpil(cpu_env, cpu_tmp0);
B
blueswir1 已提交
4542 4543
                                break;
                            case 9: // cwp
4544
                                gen_helper_wrcwp(cpu_env, cpu_tmp0);
B
blueswir1 已提交
4545 4546
                                break;
                            case 10: // cansave
4547 4548 4549
                                tcg_gen_st32_tl(cpu_tmp0, cpu_env,
                                                offsetof(CPUSPARCState,
                                                         cansave));
B
blueswir1 已提交
4550 4551
                                break;
                            case 11: // canrestore
4552 4553 4554
                                tcg_gen_st32_tl(cpu_tmp0, cpu_env,
                                                offsetof(CPUSPARCState,
                                                         canrestore));
B
blueswir1 已提交
4555 4556
                                break;
                            case 12: // cleanwin
4557 4558 4559
                                tcg_gen_st32_tl(cpu_tmp0, cpu_env,
                                                offsetof(CPUSPARCState,
                                                         cleanwin));
B
blueswir1 已提交
4560 4561
                                break;
                            case 13: // otherwin
4562 4563 4564
                                tcg_gen_st32_tl(cpu_tmp0, cpu_env,
                                                offsetof(CPUSPARCState,
                                                         otherwin));
B
blueswir1 已提交
4565 4566
                                break;
                            case 14: // wstate
4567 4568 4569
                                tcg_gen_st32_tl(cpu_tmp0, cpu_env,
                                                offsetof(CPUSPARCState,
                                                         wstate));
B
blueswir1 已提交
4570
                                break;
B
blueswir1 已提交
4571
                            case 16: // UA2005 gl
4572
                                CHECK_IU_FEATURE(dc, GL);
4573
                                gen_helper_wrgl(cpu_env, cpu_tmp0);
B
blueswir1 已提交
4574 4575
                                break;
                            case 26: // UA2005 strand status
4576
                                CHECK_IU_FEATURE(dc, HYPV);
B
blueswir1 已提交
4577 4578
                                if (!hypervisor(dc))
                                    goto priv_insn;
B
blueswir1 已提交
4579
                                tcg_gen_mov_tl(cpu_ssr, cpu_tmp0);
B
blueswir1 已提交
4580
                                break;
B
blueswir1 已提交
4581 4582 4583
                            default:
                                goto illegal_insn;
                            }
B
bellard 已提交
4584
#else
4585 4586 4587
                            tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0);
                            if (dc->def->nwindows != 32) {
                                tcg_gen_andi_tl(cpu_wim, cpu_wim,
B
blueswir1 已提交
4588
                                                (1 << dc->def->nwindows) - 1);
4589
                            }
B
bellard 已提交
4590
#endif
4591 4592
                        }
                        break;
B
blueswir1 已提交
4593
                    case 0x33: /* wrtbr, UA2005 wrhpr */
4594
                        {
B
blueswir1 已提交
4595
#ifndef TARGET_SPARC64
B
blueswir1 已提交
4596 4597
                            if (!supervisor(dc))
                                goto priv_insn;
4598
                            tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2);
B
blueswir1 已提交
4599
#else
4600
                            CHECK_IU_FEATURE(dc, HYPV);
B
blueswir1 已提交
4601 4602
                            if (!hypervisor(dc))
                                goto priv_insn;
4603
                            cpu_tmp0 = get_temp_tl(dc);
4604
                            tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
B
blueswir1 已提交
4605 4606
                            switch (rd) {
                            case 0: // hpstate
4607 4608 4609
                                tcg_gen_st_i64(cpu_tmp0, cpu_env,
                                               offsetof(CPUSPARCState,
                                                        hpstate));
4610
                                save_state(dc);
B
blueswir1 已提交
4611
                                gen_op_next_insn();
B
bellard 已提交
4612
                                tcg_gen_exit_tb(0);
B
blueswir1 已提交
4613 4614 4615 4616 4617 4618
                                dc->is_br = 1;
                                break;
                            case 1: // htstate
                                // XXX gen_op_wrhtstate();
                                break;
                            case 3: // hintp
4619
                                tcg_gen_mov_tl(cpu_hintp, cpu_tmp0);
B
blueswir1 已提交
4620 4621
                                break;
                            case 5: // htba
4622
                                tcg_gen_mov_tl(cpu_htba, cpu_tmp0);
B
blueswir1 已提交
4623 4624
                                break;
                            case 31: // hstick_cmpr
B
blueswir1 已提交
4625
                                {
P
pbrook 已提交
4626
                                    TCGv_ptr r_tickptr;
B
blueswir1 已提交
4627

4628
                                    tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0);
P
pbrook 已提交
4629
                                    r_tickptr = tcg_temp_new_ptr();
B
blueswir1 已提交
4630
                                    tcg_gen_ld_ptr(r_tickptr, cpu_env,
4631
                                                   offsetof(CPUSPARCState, hstick));
P
pbrook 已提交
4632 4633 4634
                                    gen_helper_tick_set_limit(r_tickptr,
                                                              cpu_hstick_cmpr);
                                    tcg_temp_free_ptr(r_tickptr);
B
blueswir1 已提交
4635
                                }
B
blueswir1 已提交
4636 4637 4638 4639 4640 4641
                                break;
                            case 6: // hver readonly
                            default:
                                goto illegal_insn;
                            }
#endif
4642 4643 4644
                        }
                        break;
#endif
B
bellard 已提交
4645
#ifdef TARGET_SPARC64
B
blueswir1 已提交
4646 4647 4648 4649
                    case 0x2c: /* V9 movcc */
                        {
                            int cc = GET_FIELD_SP(insn, 11, 12);
                            int cond = GET_FIELD_SP(insn, 14, 17);
4650
                            DisasCompare cmp;
4651
                            TCGv dst;
4652

B
blueswir1 已提交
4653
                            if (insn & (1 << 18)) {
4654 4655 4656 4657 4658
                                if (cc == 0) {
                                    gen_compare(&cmp, 0, cond, dc);
                                } else if (cc == 2) {
                                    gen_compare(&cmp, 1, cond, dc);
                                } else {
B
blueswir1 已提交
4659
                                    goto illegal_insn;
4660
                                }
B
blueswir1 已提交
4661
                            } else {
4662
                                gen_fcompare(&cmp, cc, cond);
B
blueswir1 已提交
4663
                            }
4664

4665 4666 4667 4668
                            /* The get_src2 above loaded the normal 13-bit
                               immediate field, not the 11-bit field we have
                               in movcc.  But it did handle the reg case.  */
                            if (IS_IMM) {
B
Blue Swirl 已提交
4669
                                simm = GET_FIELD_SPs(insn, 0, 10);
4670
                                tcg_gen_movi_tl(cpu_src2, simm);
4671
                            }
4672

4673 4674
                            dst = gen_load_gpr(dc, rd);
                            tcg_gen_movcond_tl(cmp.cond, dst,
4675
                                               cmp.c1, cmp.c2,
4676
                                               cpu_src2, dst);
4677
                            free_compare(&cmp);
4678
                            gen_store_gpr(dc, rd, dst);
B
blueswir1 已提交
4679 4680 4681
                            break;
                        }
                    case 0x2d: /* V9 sdivx */
4682
                        gen_helper_sdivx(cpu_dst, cpu_env, cpu_src1, cpu_src2);
4683
                        gen_store_gpr(dc, rd, cpu_dst);
B
blueswir1 已提交
4684 4685
                        break;
                    case 0x2e: /* V9 popc */
4686
                        tcg_gen_ctpop_tl(cpu_dst, cpu_src2);
4687 4688
                        gen_store_gpr(dc, rd, cpu_dst);
                        break;
B
blueswir1 已提交
4689 4690 4691
                    case 0x2f: /* V9 movr */
                        {
                            int cond = GET_FIELD_SP(insn, 10, 12);
4692
                            DisasCompare cmp;
4693
                            TCGv dst;
4694

4695
                            gen_compare_reg(&cmp, cond, cpu_src1);
B
blueswir1 已提交
4696

4697 4698 4699 4700
                            /* The get_src2 above loaded the normal 13-bit
                               immediate field, not the 10-bit field we have
                               in movr.  But it did handle the reg case.  */
                            if (IS_IMM) {
B
Blue Swirl 已提交
4701
                                simm = GET_FIELD_SPs(insn, 0, 9);
4702
                                tcg_gen_movi_tl(cpu_src2, simm);
B
blueswir1 已提交
4703
                            }
4704

4705 4706
                            dst = gen_load_gpr(dc, rd);
                            tcg_gen_movcond_tl(cmp.cond, dst,
4707
                                               cmp.c1, cmp.c2,
4708
                                               cpu_src2, dst);
4709
                            free_compare(&cmp);
4710
                            gen_store_gpr(dc, rd, dst);
B
blueswir1 已提交
4711 4712 4713 4714 4715 4716 4717
                            break;
                        }
#endif
                    default:
                        goto illegal_insn;
                    }
                }
4718 4719 4720 4721 4722
            } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */
#ifdef TARGET_SPARC64
                int opf = GET_FIELD_SP(insn, 5, 13);
                rs1 = GET_FIELD(insn, 13, 17);
                rs2 = GET_FIELD(insn, 27, 31);
4723
                if (gen_trap_ifnofpu(dc)) {
B
blueswir1 已提交
4724
                    goto jmp_insn;
4725
                }
4726 4727

                switch (opf) {
B
blueswir1 已提交
4728
                case 0x000: /* VIS I edge8cc */
4729
                    CHECK_FPU_FEATURE(dc, VIS1);
4730 4731
                    cpu_src1 = gen_load_gpr(dc, rs1);
                    cpu_src2 = gen_load_gpr(dc, rs2);
4732
                    gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0);
4733
                    gen_store_gpr(dc, rd, cpu_dst);
4734
                    break;
B
blueswir1 已提交
4735
                case 0x001: /* VIS II edge8n */
4736
                    CHECK_FPU_FEATURE(dc, VIS2);
4737 4738
                    cpu_src1 = gen_load_gpr(dc, rs1);
                    cpu_src2 = gen_load_gpr(dc, rs2);
4739
                    gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0);
4740
                    gen_store_gpr(dc, rd, cpu_dst);
4741
                    break;
B
blueswir1 已提交
4742
                case 0x002: /* VIS I edge8lcc */
4743
                    CHECK_FPU_FEATURE(dc, VIS1);
4744 4745
                    cpu_src1 = gen_load_gpr(dc, rs1);
                    cpu_src2 = gen_load_gpr(dc, rs2);
4746
                    gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1);
4747
                    gen_store_gpr(dc, rd, cpu_dst);
4748
                    break;
B
blueswir1 已提交
4749
                case 0x003: /* VIS II edge8ln */
4750
                    CHECK_FPU_FEATURE(dc, VIS2);
4751 4752
                    cpu_src1 = gen_load_gpr(dc, rs1);
                    cpu_src2 = gen_load_gpr(dc, rs2);
4753
                    gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1);
4754
                    gen_store_gpr(dc, rd, cpu_dst);
4755
                    break;
B
blueswir1 已提交
4756
                case 0x004: /* VIS I edge16cc */
4757
                    CHECK_FPU_FEATURE(dc, VIS1);
4758 4759
                    cpu_src1 = gen_load_gpr(dc, rs1);
                    cpu_src2 = gen_load_gpr(dc, rs2);
4760
                    gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0);
4761
                    gen_store_gpr(dc, rd, cpu_dst);
4762
                    break;
B
blueswir1 已提交
4763
                case 0x005: /* VIS II edge16n */
4764
                    CHECK_FPU_FEATURE(dc, VIS2);
4765 4766
                    cpu_src1 = gen_load_gpr(dc, rs1);
                    cpu_src2 = gen_load_gpr(dc, rs2);
4767
                    gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0);
4768
                    gen_store_gpr(dc, rd, cpu_dst);
4769
                    break;
B
blueswir1 已提交
4770
                case 0x006: /* VIS I edge16lcc */
4771
                    CHECK_FPU_FEATURE(dc, VIS1);
4772 4773
                    cpu_src1 = gen_load_gpr(dc, rs1);
                    cpu_src2 = gen_load_gpr(dc, rs2);
4774
                    gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1);
4775
                    gen_store_gpr(dc, rd, cpu_dst);
4776
                    break;
B
blueswir1 已提交
4777
                case 0x007: /* VIS II edge16ln */
4778
                    CHECK_FPU_FEATURE(dc, VIS2);
4779 4780
                    cpu_src1 = gen_load_gpr(dc, rs1);
                    cpu_src2 = gen_load_gpr(dc, rs2);
4781
                    gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1);
4782
                    gen_store_gpr(dc, rd, cpu_dst);
4783
                    break;
B
blueswir1 已提交
4784
                case 0x008: /* VIS I edge32cc */
4785
                    CHECK_FPU_FEATURE(dc, VIS1);
4786 4787
                    cpu_src1 = gen_load_gpr(dc, rs1);
                    cpu_src2 = gen_load_gpr(dc, rs2);
4788
                    gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0);
4789
                    gen_store_gpr(dc, rd, cpu_dst);
4790
                    break;
B
blueswir1 已提交
4791
                case 0x009: /* VIS II edge32n */
4792
                    CHECK_FPU_FEATURE(dc, VIS2);
4793 4794
                    cpu_src1 = gen_load_gpr(dc, rs1);
                    cpu_src2 = gen_load_gpr(dc, rs2);
4795
                    gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0);
4796
                    gen_store_gpr(dc, rd, cpu_dst);
4797
                    break;
B
blueswir1 已提交
4798
                case 0x00a: /* VIS I edge32lcc */
4799
                    CHECK_FPU_FEATURE(dc, VIS1);
4800 4801
                    cpu_src1 = gen_load_gpr(dc, rs1);
                    cpu_src2 = gen_load_gpr(dc, rs2);
4802
                    gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1);
4803
                    gen_store_gpr(dc, rd, cpu_dst);
4804
                    break;
B
blueswir1 已提交
4805
                case 0x00b: /* VIS II edge32ln */
4806
                    CHECK_FPU_FEATURE(dc, VIS2);
4807 4808
                    cpu_src1 = gen_load_gpr(dc, rs1);
                    cpu_src2 = gen_load_gpr(dc, rs2);
4809
                    gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1);
4810
                    gen_store_gpr(dc, rd, cpu_dst);
4811
                    break;
B
blueswir1 已提交
4812
                case 0x010: /* VIS I array8 */
B
blueswir1 已提交
4813
                    CHECK_FPU_FEATURE(dc, VIS1);
4814
                    cpu_src1 = gen_load_gpr(dc, rs1);
4815
                    cpu_src2 = gen_load_gpr(dc, rs2);
4816
                    gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4817
                    gen_store_gpr(dc, rd, cpu_dst);
B
blueswir1 已提交
4818 4819
                    break;
                case 0x012: /* VIS I array16 */
B
blueswir1 已提交
4820
                    CHECK_FPU_FEATURE(dc, VIS1);
4821
                    cpu_src1 = gen_load_gpr(dc, rs1);
4822
                    cpu_src2 = gen_load_gpr(dc, rs2);
4823
                    gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4824
                    tcg_gen_shli_i64(cpu_dst, cpu_dst, 1);
4825
                    gen_store_gpr(dc, rd, cpu_dst);
B
blueswir1 已提交
4826 4827
                    break;
                case 0x014: /* VIS I array32 */
B
blueswir1 已提交
4828
                    CHECK_FPU_FEATURE(dc, VIS1);
4829
                    cpu_src1 = gen_load_gpr(dc, rs1);
4830
                    cpu_src2 = gen_load_gpr(dc, rs2);
4831
                    gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4832
                    tcg_gen_shli_i64(cpu_dst, cpu_dst, 2);
4833
                    gen_store_gpr(dc, rd, cpu_dst);
B
blueswir1 已提交
4834
                    break;
4835
                case 0x018: /* VIS I alignaddr */
B
blueswir1 已提交
4836
                    CHECK_FPU_FEATURE(dc, VIS1);
4837
                    cpu_src1 = gen_load_gpr(dc, rs1);
4838
                    cpu_src2 = gen_load_gpr(dc, rs2);
4839
                    gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0);
4840
                    gen_store_gpr(dc, rd, cpu_dst);
4841 4842
                    break;
                case 0x01a: /* VIS I alignaddrl */
4843
                    CHECK_FPU_FEATURE(dc, VIS1);
4844
                    cpu_src1 = gen_load_gpr(dc, rs1);
4845
                    cpu_src2 = gen_load_gpr(dc, rs2);
4846
                    gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1);
4847
                    gen_store_gpr(dc, rd, cpu_dst);
4848 4849
                    break;
                case 0x019: /* VIS II bmask */
4850
                    CHECK_FPU_FEATURE(dc, VIS2);
4851 4852
                    cpu_src1 = gen_load_gpr(dc, rs1);
                    cpu_src2 = gen_load_gpr(dc, rs2);
4853 4854
                    tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
                    tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32);
4855
                    gen_store_gpr(dc, rd, cpu_dst);
4856
                    break;
B
blueswir1 已提交
4857
                case 0x020: /* VIS I fcmple16 */
B
blueswir1 已提交
4858
                    CHECK_FPU_FEATURE(dc, VIS1);
4859 4860
                    cpu_src1_64 = gen_load_fpr_D(dc, rs1);
                    cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4861
                    gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64);
4862
                    gen_store_gpr(dc, rd, cpu_dst);
B
blueswir1 已提交
4863 4864
                    break;
                case 0x022: /* VIS I fcmpne16 */
B
blueswir1 已提交
4865
                    CHECK_FPU_FEATURE(dc, VIS1);
4866 4867
                    cpu_src1_64 = gen_load_fpr_D(dc, rs1);
                    cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4868
                    gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64);
4869
                    gen_store_gpr(dc, rd, cpu_dst);
4870
                    break;
B
blueswir1 已提交
4871
                case 0x024: /* VIS I fcmple32 */
B
blueswir1 已提交
4872
                    CHECK_FPU_FEATURE(dc, VIS1);
4873 4874
                    cpu_src1_64 = gen_load_fpr_D(dc, rs1);
                    cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4875
                    gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64);
4876
                    gen_store_gpr(dc, rd, cpu_dst);
B
blueswir1 已提交
4877 4878
                    break;
                case 0x026: /* VIS I fcmpne32 */
B
blueswir1 已提交
4879
                    CHECK_FPU_FEATURE(dc, VIS1);
4880 4881
                    cpu_src1_64 = gen_load_fpr_D(dc, rs1);
                    cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4882
                    gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64);
4883
                    gen_store_gpr(dc, rd, cpu_dst);
B
blueswir1 已提交
4884 4885
                    break;
                case 0x028: /* VIS I fcmpgt16 */
B
blueswir1 已提交
4886
                    CHECK_FPU_FEATURE(dc, VIS1);
4887 4888
                    cpu_src1_64 = gen_load_fpr_D(dc, rs1);
                    cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4889
                    gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64);
4890
                    gen_store_gpr(dc, rd, cpu_dst);
B
blueswir1 已提交
4891 4892
                    break;
                case 0x02a: /* VIS I fcmpeq16 */
B
blueswir1 已提交
4893
                    CHECK_FPU_FEATURE(dc, VIS1);
4894 4895
                    cpu_src1_64 = gen_load_fpr_D(dc, rs1);
                    cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4896
                    gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64);
4897
                    gen_store_gpr(dc, rd, cpu_dst);
B
blueswir1 已提交
4898 4899
                    break;
                case 0x02c: /* VIS I fcmpgt32 */
B
blueswir1 已提交
4900
                    CHECK_FPU_FEATURE(dc, VIS1);
4901 4902
                    cpu_src1_64 = gen_load_fpr_D(dc, rs1);
                    cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4903
                    gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64);
4904
                    gen_store_gpr(dc, rd, cpu_dst);
B
blueswir1 已提交
4905 4906
                    break;
                case 0x02e: /* VIS I fcmpeq32 */
B
blueswir1 已提交
4907
                    CHECK_FPU_FEATURE(dc, VIS1);
4908 4909
                    cpu_src1_64 = gen_load_fpr_D(dc, rs1);
                    cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4910
                    gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64);
4911
                    gen_store_gpr(dc, rd, cpu_dst);
B
blueswir1 已提交
4912 4913
                    break;
                case 0x031: /* VIS I fmul8x16 */
B
blueswir1 已提交
4914
                    CHECK_FPU_FEATURE(dc, VIS1);
4915
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16);
B
blueswir1 已提交
4916 4917
                    break;
                case 0x033: /* VIS I fmul8x16au */
B
blueswir1 已提交
4918
                    CHECK_FPU_FEATURE(dc, VIS1);
4919
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au);
B
blueswir1 已提交
4920 4921
                    break;
                case 0x035: /* VIS I fmul8x16al */
B
blueswir1 已提交
4922
                    CHECK_FPU_FEATURE(dc, VIS1);
4923
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al);
B
blueswir1 已提交
4924 4925
                    break;
                case 0x036: /* VIS I fmul8sux16 */
B
blueswir1 已提交
4926
                    CHECK_FPU_FEATURE(dc, VIS1);
4927
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16);
B
blueswir1 已提交
4928 4929
                    break;
                case 0x037: /* VIS I fmul8ulx16 */
B
blueswir1 已提交
4930
                    CHECK_FPU_FEATURE(dc, VIS1);
4931
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16);
B
blueswir1 已提交
4932 4933
                    break;
                case 0x038: /* VIS I fmuld8sux16 */
B
blueswir1 已提交
4934
                    CHECK_FPU_FEATURE(dc, VIS1);
4935
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16);
B
blueswir1 已提交
4936 4937
                    break;
                case 0x039: /* VIS I fmuld8ulx16 */
B
blueswir1 已提交
4938
                    CHECK_FPU_FEATURE(dc, VIS1);
4939
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16);
B
blueswir1 已提交
4940 4941
                    break;
                case 0x03a: /* VIS I fpack32 */
4942 4943 4944
                    CHECK_FPU_FEATURE(dc, VIS1);
                    gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32);
                    break;
B
blueswir1 已提交
4945
                case 0x03b: /* VIS I fpack16 */
4946 4947
                    CHECK_FPU_FEATURE(dc, VIS1);
                    cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4948
                    cpu_dst_32 = gen_dest_fpr_F(dc);
4949 4950 4951
                    gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64);
                    gen_store_fpr_F(dc, rd, cpu_dst_32);
                    break;
B
blueswir1 已提交
4952
                case 0x03d: /* VIS I fpackfix */
4953 4954
                    CHECK_FPU_FEATURE(dc, VIS1);
                    cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4955
                    cpu_dst_32 = gen_dest_fpr_F(dc);
4956 4957 4958
                    gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64);
                    gen_store_fpr_F(dc, rd, cpu_dst_32);
                    break;
R
Richard Henderson 已提交
4959 4960 4961 4962
                case 0x03e: /* VIS I pdist */
                    CHECK_FPU_FEATURE(dc, VIS1);
                    gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist);
                    break;
4963
                case 0x048: /* VIS I faligndata */
B
blueswir1 已提交
4964
                    CHECK_FPU_FEATURE(dc, VIS1);
4965
                    gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata);
4966
                    break;
B
blueswir1 已提交
4967
                case 0x04b: /* VIS I fpmerge */
B
blueswir1 已提交
4968
                    CHECK_FPU_FEATURE(dc, VIS1);
4969
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge);
B
blueswir1 已提交
4970 4971
                    break;
                case 0x04c: /* VIS II bshuffle */
4972 4973 4974
                    CHECK_FPU_FEATURE(dc, VIS2);
                    gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle);
                    break;
B
blueswir1 已提交
4975
                case 0x04d: /* VIS I fexpand */
B
blueswir1 已提交
4976
                    CHECK_FPU_FEATURE(dc, VIS1);
4977
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand);
B
blueswir1 已提交
4978 4979
                    break;
                case 0x050: /* VIS I fpadd16 */
B
blueswir1 已提交
4980
                    CHECK_FPU_FEATURE(dc, VIS1);
4981
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16);
B
blueswir1 已提交
4982 4983
                    break;
                case 0x051: /* VIS I fpadd16s */
B
blueswir1 已提交
4984
                    CHECK_FPU_FEATURE(dc, VIS1);
4985
                    gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s);
B
blueswir1 已提交
4986 4987
                    break;
                case 0x052: /* VIS I fpadd32 */
B
blueswir1 已提交
4988
                    CHECK_FPU_FEATURE(dc, VIS1);
4989
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32);
B
blueswir1 已提交
4990 4991
                    break;
                case 0x053: /* VIS I fpadd32s */
B
blueswir1 已提交
4992
                    CHECK_FPU_FEATURE(dc, VIS1);
4993
                    gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32);
B
blueswir1 已提交
4994 4995
                    break;
                case 0x054: /* VIS I fpsub16 */
B
blueswir1 已提交
4996
                    CHECK_FPU_FEATURE(dc, VIS1);
4997
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16);
B
blueswir1 已提交
4998 4999
                    break;
                case 0x055: /* VIS I fpsub16s */
B
blueswir1 已提交
5000
                    CHECK_FPU_FEATURE(dc, VIS1);
5001
                    gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s);
B
blueswir1 已提交
5002 5003
                    break;
                case 0x056: /* VIS I fpsub32 */
B
blueswir1 已提交
5004
                    CHECK_FPU_FEATURE(dc, VIS1);
5005
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32);
B
blueswir1 已提交
5006 5007
                    break;
                case 0x057: /* VIS I fpsub32s */
B
blueswir1 已提交
5008
                    CHECK_FPU_FEATURE(dc, VIS1);
5009
                    gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32);
B
blueswir1 已提交
5010
                    break;
5011
                case 0x060: /* VIS I fzero */
B
blueswir1 已提交
5012
                    CHECK_FPU_FEATURE(dc, VIS1);
5013
                    cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5014 5015
                    tcg_gen_movi_i64(cpu_dst_64, 0);
                    gen_store_fpr_D(dc, rd, cpu_dst_64);
5016 5017
                    break;
                case 0x061: /* VIS I fzeros */
B
blueswir1 已提交
5018
                    CHECK_FPU_FEATURE(dc, VIS1);
5019
                    cpu_dst_32 = gen_dest_fpr_F(dc);
5020 5021
                    tcg_gen_movi_i32(cpu_dst_32, 0);
                    gen_store_fpr_F(dc, rd, cpu_dst_32);
5022
                    break;
B
blueswir1 已提交
5023
                case 0x062: /* VIS I fnor */
B
blueswir1 已提交
5024
                    CHECK_FPU_FEATURE(dc, VIS1);
5025
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64);
B
blueswir1 已提交
5026 5027
                    break;
                case 0x063: /* VIS I fnors */
B
blueswir1 已提交
5028
                    CHECK_FPU_FEATURE(dc, VIS1);
5029
                    gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32);
B
blueswir1 已提交
5030 5031
                    break;
                case 0x064: /* VIS I fandnot2 */
B
blueswir1 已提交
5032
                    CHECK_FPU_FEATURE(dc, VIS1);
5033
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64);
B
blueswir1 已提交
5034 5035
                    break;
                case 0x065: /* VIS I fandnot2s */
B
blueswir1 已提交
5036
                    CHECK_FPU_FEATURE(dc, VIS1);
5037
                    gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32);
B
blueswir1 已提交
5038 5039
                    break;
                case 0x066: /* VIS I fnot2 */
B
blueswir1 已提交
5040
                    CHECK_FPU_FEATURE(dc, VIS1);
5041
                    gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64);
B
blueswir1 已提交
5042 5043
                    break;
                case 0x067: /* VIS I fnot2s */
B
blueswir1 已提交
5044
                    CHECK_FPU_FEATURE(dc, VIS1);
5045
                    gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32);
B
blueswir1 已提交
5046 5047
                    break;
                case 0x068: /* VIS I fandnot1 */
B
blueswir1 已提交
5048
                    CHECK_FPU_FEATURE(dc, VIS1);
5049
                    gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64);
B
blueswir1 已提交
5050 5051
                    break;
                case 0x069: /* VIS I fandnot1s */
B
blueswir1 已提交
5052
                    CHECK_FPU_FEATURE(dc, VIS1);
5053
                    gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32);
B
blueswir1 已提交
5054 5055
                    break;
                case 0x06a: /* VIS I fnot1 */
B
blueswir1 已提交
5056
                    CHECK_FPU_FEATURE(dc, VIS1);
5057
                    gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64);
B
blueswir1 已提交
5058 5059
                    break;
                case 0x06b: /* VIS I fnot1s */
B
blueswir1 已提交
5060
                    CHECK_FPU_FEATURE(dc, VIS1);
5061
                    gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32);
B
blueswir1 已提交
5062 5063
                    break;
                case 0x06c: /* VIS I fxor */
B
blueswir1 已提交
5064
                    CHECK_FPU_FEATURE(dc, VIS1);
5065
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64);
B
blueswir1 已提交
5066 5067
                    break;
                case 0x06d: /* VIS I fxors */
B
blueswir1 已提交
5068
                    CHECK_FPU_FEATURE(dc, VIS1);
5069
                    gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32);
B
blueswir1 已提交
5070 5071
                    break;
                case 0x06e: /* VIS I fnand */
B
blueswir1 已提交
5072
                    CHECK_FPU_FEATURE(dc, VIS1);
5073
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64);
B
blueswir1 已提交
5074 5075
                    break;
                case 0x06f: /* VIS I fnands */
B
blueswir1 已提交
5076
                    CHECK_FPU_FEATURE(dc, VIS1);
5077
                    gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32);
B
blueswir1 已提交
5078 5079
                    break;
                case 0x070: /* VIS I fand */
B
blueswir1 已提交
5080
                    CHECK_FPU_FEATURE(dc, VIS1);
5081
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64);
B
blueswir1 已提交
5082 5083
                    break;
                case 0x071: /* VIS I fands */
B
blueswir1 已提交
5084
                    CHECK_FPU_FEATURE(dc, VIS1);
5085
                    gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32);
B
blueswir1 已提交
5086 5087
                    break;
                case 0x072: /* VIS I fxnor */
B
blueswir1 已提交
5088
                    CHECK_FPU_FEATURE(dc, VIS1);
5089
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64);
B
blueswir1 已提交
5090 5091
                    break;
                case 0x073: /* VIS I fxnors */
B
blueswir1 已提交
5092
                    CHECK_FPU_FEATURE(dc, VIS1);
5093
                    gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32);
B
blueswir1 已提交
5094
                    break;
5095
                case 0x074: /* VIS I fsrc1 */
B
blueswir1 已提交
5096
                    CHECK_FPU_FEATURE(dc, VIS1);
5097 5098
                    cpu_src1_64 = gen_load_fpr_D(dc, rs1);
                    gen_store_fpr_D(dc, rd, cpu_src1_64);
5099 5100
                    break;
                case 0x075: /* VIS I fsrc1s */
B
blueswir1 已提交
5101
                    CHECK_FPU_FEATURE(dc, VIS1);
5102 5103
                    cpu_src1_32 = gen_load_fpr_F(dc, rs1);
                    gen_store_fpr_F(dc, rd, cpu_src1_32);
5104
                    break;
B
blueswir1 已提交
5105
                case 0x076: /* VIS I fornot2 */
B
blueswir1 已提交
5106
                    CHECK_FPU_FEATURE(dc, VIS1);
5107
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64);
B
blueswir1 已提交
5108 5109
                    break;
                case 0x077: /* VIS I fornot2s */
B
blueswir1 已提交
5110
                    CHECK_FPU_FEATURE(dc, VIS1);
5111
                    gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32);
B
blueswir1 已提交
5112
                    break;
5113
                case 0x078: /* VIS I fsrc2 */
B
blueswir1 已提交
5114
                    CHECK_FPU_FEATURE(dc, VIS1);
5115 5116
                    cpu_src1_64 = gen_load_fpr_D(dc, rs2);
                    gen_store_fpr_D(dc, rd, cpu_src1_64);
5117 5118
                    break;
                case 0x079: /* VIS I fsrc2s */
B
blueswir1 已提交
5119
                    CHECK_FPU_FEATURE(dc, VIS1);
5120 5121
                    cpu_src1_32 = gen_load_fpr_F(dc, rs2);
                    gen_store_fpr_F(dc, rd, cpu_src1_32);
5122
                    break;
B
blueswir1 已提交
5123
                case 0x07a: /* VIS I fornot1 */
B
blueswir1 已提交
5124
                    CHECK_FPU_FEATURE(dc, VIS1);
5125
                    gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64);
B
blueswir1 已提交
5126 5127
                    break;
                case 0x07b: /* VIS I fornot1s */
B
blueswir1 已提交
5128
                    CHECK_FPU_FEATURE(dc, VIS1);
5129
                    gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32);
B
blueswir1 已提交
5130 5131
                    break;
                case 0x07c: /* VIS I for */
B
blueswir1 已提交
5132
                    CHECK_FPU_FEATURE(dc, VIS1);
5133
                    gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64);
B
blueswir1 已提交
5134 5135
                    break;
                case 0x07d: /* VIS I fors */
B
blueswir1 已提交
5136
                    CHECK_FPU_FEATURE(dc, VIS1);
5137
                    gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32);
B
blueswir1 已提交
5138
                    break;
5139
                case 0x07e: /* VIS I fone */
B
blueswir1 已提交
5140
                    CHECK_FPU_FEATURE(dc, VIS1);
5141
                    cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5142 5143
                    tcg_gen_movi_i64(cpu_dst_64, -1);
                    gen_store_fpr_D(dc, rd, cpu_dst_64);
5144 5145
                    break;
                case 0x07f: /* VIS I fones */
B
blueswir1 已提交
5146
                    CHECK_FPU_FEATURE(dc, VIS1);
5147
                    cpu_dst_32 = gen_dest_fpr_F(dc);
5148 5149
                    tcg_gen_movi_i32(cpu_dst_32, -1);
                    gen_store_fpr_F(dc, rd, cpu_dst_32);
5150
                    break;
B
blueswir1 已提交
5151 5152 5153 5154
                case 0x080: /* VIS I shutdown */
                case 0x081: /* VIS II siam */
                    // XXX
                    goto illegal_insn;
5155 5156 5157 5158
                default:
                    goto illegal_insn;
                }
#else
B
blueswir1 已提交
5159
                goto ncp_insn;
5160 5161
#endif
            } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */
5162
#ifdef TARGET_SPARC64
B
blueswir1 已提交
5163
                goto illegal_insn;
5164
#else
B
blueswir1 已提交
5165
                goto ncp_insn;
5166
#endif
B
bellard 已提交
5167
#ifdef TARGET_SPARC64
B
blueswir1 已提交
5168
            } else if (xop == 0x39) { /* V9 return */
5169
                save_state(dc);
5170
                cpu_src1 = get_src1(dc, insn);
5171
                cpu_tmp0 = get_temp_tl(dc);
B
blueswir1 已提交
5172
                if (IS_IMM) {   /* immediate */
B
Blue Swirl 已提交
5173
                    simm = GET_FIELDs(insn, 19, 31);
5174
                    tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm);
B
blueswir1 已提交
5175
                } else {                /* register */
B
bellard 已提交
5176
                    rs2 = GET_FIELD(insn, 27, 31);
B
blueswir1 已提交
5177
                    if (rs2) {
5178
                        cpu_src2 = gen_load_gpr(dc, rs2);
5179
                        tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2);
5180
                    } else {
5181
                        tcg_gen_mov_tl(cpu_tmp0, cpu_src1);
5182
                    }
B
bellard 已提交
5183
                }
5184
                gen_helper_restore(cpu_env);
5185
                gen_mov_pc_npc(dc);
5186
                gen_check_align(cpu_tmp0, 3);
5187
                tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
B
blueswir1 已提交
5188 5189
                dc->npc = DYNAMIC_PC;
                goto jmp_insn;
B
bellard 已提交
5190
#endif
B
blueswir1 已提交
5191
            } else {
5192
                cpu_src1 = get_src1(dc, insn);
5193
                cpu_tmp0 = get_temp_tl(dc);
B
blueswir1 已提交
5194
                if (IS_IMM) {   /* immediate */
B
Blue Swirl 已提交
5195
                    simm = GET_FIELDs(insn, 19, 31);
5196
                    tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm);
B
blueswir1 已提交
5197
                } else {                /* register */
B
bellard 已提交
5198
                    rs2 = GET_FIELD(insn, 27, 31);
B
blueswir1 已提交
5199
                    if (rs2) {
5200
                        cpu_src2 = gen_load_gpr(dc, rs2);
5201
                        tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2);
5202
                    } else {
5203
                        tcg_gen_mov_tl(cpu_tmp0, cpu_src1);
5204
                    }
5205
                }
B
blueswir1 已提交
5206 5207 5208
                switch (xop) {
                case 0x38:      /* jmpl */
                    {
5209
                        TCGv t = gen_dest_gpr(dc, rd);
5210 5211
                        tcg_gen_movi_tl(t, dc->pc);
                        gen_store_gpr(dc, rd, t);
5212

5213
                        gen_mov_pc_npc(dc);
5214
                        gen_check_align(cpu_tmp0, 3);
5215 5216
                        gen_address_mask(dc, cpu_tmp0);
                        tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
B
blueswir1 已提交
5217 5218 5219
                        dc->npc = DYNAMIC_PC;
                    }
                    goto jmp_insn;
B
bellard 已提交
5220
#if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
B
blueswir1 已提交
5221 5222 5223 5224
                case 0x39:      /* rett, V9 return */
                    {
                        if (!supervisor(dc))
                            goto priv_insn;
5225
                        gen_mov_pc_npc(dc);
5226
                        gen_check_align(cpu_tmp0, 3);
5227
                        tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
B
blueswir1 已提交
5228
                        dc->npc = DYNAMIC_PC;
5229
                        gen_helper_rett(cpu_env);
B
blueswir1 已提交
5230 5231 5232 5233
                    }
                    goto jmp_insn;
#endif
                case 0x3b: /* flush */
5234
                    if (!((dc)->def->features & CPU_FEATURE_FLUSH))
B
blueswir1 已提交
5235
                        goto unimp_flush;
5236
                    /* nop */
B
blueswir1 已提交
5237 5238
                    break;
                case 0x3c:      /* save */
5239
                    gen_helper_save(cpu_env);
5240
                    gen_store_gpr(dc, rd, cpu_tmp0);
B
blueswir1 已提交
5241 5242
                    break;
                case 0x3d:      /* restore */
5243
                    gen_helper_restore(cpu_env);
5244
                    gen_store_gpr(dc, rd, cpu_tmp0);
B
blueswir1 已提交
5245
                    break;
B
bellard 已提交
5246
#if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64)
B
blueswir1 已提交
5247 5248 5249 5250 5251 5252 5253 5254
                case 0x3e:      /* V9 done/retry */
                    {
                        switch (rd) {
                        case 0:
                            if (!supervisor(dc))
                                goto priv_insn;
                            dc->npc = DYNAMIC_PC;
                            dc->pc = DYNAMIC_PC;
5255
                            gen_helper_done(cpu_env);
B
blueswir1 已提交
5256 5257 5258 5259 5260 5261
                            goto jmp_insn;
                        case 1:
                            if (!supervisor(dc))
                                goto priv_insn;
                            dc->npc = DYNAMIC_PC;
                            dc->pc = DYNAMIC_PC;
5262
                            gen_helper_retry(cpu_env);
B
blueswir1 已提交
5263 5264 5265 5266 5267 5268 5269 5270 5271 5272
                            goto jmp_insn;
                        default:
                            goto illegal_insn;
                        }
                    }
                    break;
#endif
                default:
                    goto illegal_insn;
                }
5273
            }
B
blueswir1 已提交
5274 5275 5276 5277 5278 5279
            break;
        }
        break;
    case 3:                     /* load/store instructions */
        {
            unsigned int xop = GET_FIELD(insn, 7, 12);
5280 5281 5282
            /* ??? gen_address_mask prevents us from using a source
               register directly.  Always generate a temporary.  */
            TCGv cpu_addr = get_temp_tl(dc);
5283

5284 5285 5286
            tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn));
            if (xop == 0x3c || xop == 0x3e) {
                /* V9 casa/casxa : no offset */
B
blueswir1 已提交
5287
            } else if (IS_IMM) {     /* immediate */
B
Blue Swirl 已提交
5288
                simm = GET_FIELDs(insn, 19, 31);
5289 5290 5291
                if (simm != 0) {
                    tcg_gen_addi_tl(cpu_addr, cpu_addr, simm);
                }
B
blueswir1 已提交
5292 5293 5294
            } else {            /* register */
                rs2 = GET_FIELD(insn, 27, 31);
                if (rs2 != 0) {
5295
                    tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2));
5296
                }
B
blueswir1 已提交
5297
            }
B
blueswir1 已提交
5298 5299 5300
            if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) ||
                (xop > 0x17 && xop <= 0x1d ) ||
                (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) {
5301 5302
                TCGv cpu_val = gen_dest_gpr(dc, rd);

B
blueswir1 已提交
5303
                switch (xop) {
5304
                case 0x0:       /* ld, V9 lduw, load unsigned word */
B
blueswir1 已提交
5305
                    gen_address_mask(dc, cpu_addr);
5306
                    tcg_gen_qemu_ld32u(cpu_val, cpu_addr, dc->mem_idx);
B
blueswir1 已提交
5307
                    break;
5308
                case 0x1:       /* ldub, load unsigned byte */
B
blueswir1 已提交
5309
                    gen_address_mask(dc, cpu_addr);
5310
                    tcg_gen_qemu_ld8u(cpu_val, cpu_addr, dc->mem_idx);
B
blueswir1 已提交
5311
                    break;
5312
                case 0x2:       /* lduh, load unsigned halfword */
B
blueswir1 已提交
5313
                    gen_address_mask(dc, cpu_addr);
5314
                    tcg_gen_qemu_ld16u(cpu_val, cpu_addr, dc->mem_idx);
B
blueswir1 已提交
5315
                    break;
5316
                case 0x3:       /* ldd, load double word */
B
blueswir1 已提交
5317
                    if (rd & 1)
5318
                        goto illegal_insn;
B
blueswir1 已提交
5319
                    else {
5320
                        TCGv_i64 t64;
B
blueswir1 已提交
5321

B
blueswir1 已提交
5322
                        gen_address_mask(dc, cpu_addr);
5323 5324
                        t64 = tcg_temp_new_i64();
                        tcg_gen_qemu_ld64(t64, cpu_addr, dc->mem_idx);
5325 5326 5327
                        tcg_gen_trunc_i64_tl(cpu_val, t64);
                        tcg_gen_ext32u_tl(cpu_val, cpu_val);
                        gen_store_gpr(dc, rd + 1, cpu_val);
5328 5329 5330
                        tcg_gen_shri_i64(t64, t64, 32);
                        tcg_gen_trunc_i64_tl(cpu_val, t64);
                        tcg_temp_free_i64(t64);
5331
                        tcg_gen_ext32u_tl(cpu_val, cpu_val);
B
blueswir1 已提交
5332
                    }
B
blueswir1 已提交
5333
                    break;
5334
                case 0x9:       /* ldsb, load signed byte */
B
blueswir1 已提交
5335
                    gen_address_mask(dc, cpu_addr);
5336
                    tcg_gen_qemu_ld8s(cpu_val, cpu_addr, dc->mem_idx);
B
blueswir1 已提交
5337
                    break;
5338
                case 0xa:       /* ldsh, load signed halfword */
B
blueswir1 已提交
5339
                    gen_address_mask(dc, cpu_addr);
5340
                    tcg_gen_qemu_ld16s(cpu_val, cpu_addr, dc->mem_idx);
B
blueswir1 已提交
5341
                    break;
5342 5343
                case 0xd:       /* ldstub */
                    gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx);
B
blueswir1 已提交
5344
                    break;
5345 5346
                case 0x0f:
                    /* swap, swap register with memory. Also atomically */
5347 5348 5349 5350
                    CHECK_IU_FEATURE(dc, SWAP);
                    cpu_src1 = gen_load_gpr(dc, rd);
                    gen_swap(dc, cpu_val, cpu_src1, cpu_addr,
                             dc->mem_idx, MO_TEUL);
B
blueswir1 已提交
5351
                    break;
B
bellard 已提交
5352
#if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5353
                case 0x10:      /* lda, V9 lduwa, load word alternate */
5354
                    gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
B
blueswir1 已提交
5355
                    break;
5356
                case 0x11:      /* lduba, load unsigned byte alternate */
5357
                    gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
B
blueswir1 已提交
5358
                    break;
5359
                case 0x12:      /* lduha, load unsigned halfword alternate */
5360
                    gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
B
blueswir1 已提交
5361
                    break;
5362
                case 0x13:      /* ldda, load double word alternate */
5363
                    if (rd & 1) {
5364
                        goto illegal_insn;
5365
                    }
5366
                    gen_ldda_asi(dc, cpu_addr, insn, rd);
B
blueswir1 已提交
5367
                    goto skip_move;
5368
                case 0x19:      /* ldsba, load signed byte alternate */
5369
                    gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB);
B
blueswir1 已提交
5370
                    break;
5371
                case 0x1a:      /* ldsha, load signed halfword alternate */
5372
                    gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW);
B
blueswir1 已提交
5373 5374
                    break;
                case 0x1d:      /* ldstuba -- XXX: should be atomically */
5375
                    gen_ldstub_asi(dc, cpu_val, cpu_addr, insn);
B
blueswir1 已提交
5376
                    break;
5377
                case 0x1f:      /* swapa, swap reg with alt. memory. Also
B
blueswir1 已提交
5378
                                   atomically */
B
blueswir1 已提交
5379
                    CHECK_IU_FEATURE(dc, SWAP);
5380
                    cpu_src1 = gen_load_gpr(dc, rd);
5381
                    gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn);
B
blueswir1 已提交
5382
                    break;
B
bellard 已提交
5383 5384

#ifndef TARGET_SPARC64
B
blueswir1 已提交
5385 5386 5387 5388
                case 0x30: /* ldc */
                case 0x31: /* ldcsr */
                case 0x33: /* lddc */
                    goto ncp_insn;
B
bellard 已提交
5389 5390 5391
#endif
#endif
#ifdef TARGET_SPARC64
B
blueswir1 已提交
5392
                case 0x08: /* V9 ldsw */
B
blueswir1 已提交
5393
                    gen_address_mask(dc, cpu_addr);
5394
                    tcg_gen_qemu_ld32s(cpu_val, cpu_addr, dc->mem_idx);
B
blueswir1 已提交
5395 5396
                    break;
                case 0x0b: /* V9 ldx */
B
blueswir1 已提交
5397
                    gen_address_mask(dc, cpu_addr);
5398
                    tcg_gen_qemu_ld64(cpu_val, cpu_addr, dc->mem_idx);
B
blueswir1 已提交
5399 5400
                    break;
                case 0x18: /* V9 ldswa */
5401
                    gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL);
B
blueswir1 已提交
5402 5403
                    break;
                case 0x1b: /* V9 ldxa */
5404
                    gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEQ);
B
blueswir1 已提交
5405 5406 5407 5408
                    break;
                case 0x2d: /* V9 prefetch, no effect */
                    goto skip_move;
                case 0x30: /* V9 ldfa */
5409
                    if (gen_trap_ifnofpu(dc)) {
5410 5411
                        goto jmp_insn;
                    }
5412
                    gen_ldf_asi(dc, cpu_addr, insn, 4, rd);
5413
                    gen_update_fprs_dirty(dc, rd);
5414
                    goto skip_move;
B
blueswir1 已提交
5415
                case 0x33: /* V9 lddfa */
5416
                    if (gen_trap_ifnofpu(dc)) {
5417 5418
                        goto jmp_insn;
                    }
5419
                    gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
5420
                    gen_update_fprs_dirty(dc, DFPREG(rd));
5421
                    goto skip_move;
B
blueswir1 已提交
5422 5423 5424
                case 0x3d: /* V9 prefetcha, no effect */
                    goto skip_move;
                case 0x32: /* V9 ldqfa */
B
blueswir1 已提交
5425
                    CHECK_FPU_FEATURE(dc, FLOAT128);
5426
                    if (gen_trap_ifnofpu(dc)) {
5427 5428
                        goto jmp_insn;
                    }
5429
                    gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
5430
                    gen_update_fprs_dirty(dc, QFPREG(rd));
B
blueswir1 已提交
5431
                    goto skip_move;
B
blueswir1 已提交
5432 5433 5434 5435
#endif
                default:
                    goto illegal_insn;
                }
5436
                gen_store_gpr(dc, rd, cpu_val);
B
blueswir1 已提交
5437
#if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
B
blueswir1 已提交
5438
            skip_move: ;
B
bellard 已提交
5439
#endif
B
blueswir1 已提交
5440
            } else if (xop >= 0x20 && xop < 0x24) {
5441
                if (gen_trap_ifnofpu(dc)) {
B
bellard 已提交
5442
                    goto jmp_insn;
5443
                }
B
blueswir1 已提交
5444
                switch (xop) {
5445
                case 0x20:      /* ldf, load fpreg */
B
blueswir1 已提交
5446
                    gen_address_mask(dc, cpu_addr);
5447
                    cpu_dst_32 = gen_dest_fpr_F(dc);
5448 5449
                    tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
                                        dc->mem_idx, MO_TEUL);
5450
                    gen_store_fpr_F(dc, rd, cpu_dst_32);
B
blueswir1 已提交
5451
                    break;
5452 5453
                case 0x21:      /* ldfsr, V9 ldxfsr */
#ifdef TARGET_SPARC64
B
blueswir1 已提交
5454
                    gen_address_mask(dc, cpu_addr);
5455
                    if (rd == 1) {
5456
                        TCGv_i64 t64 = tcg_temp_new_i64();
5457 5458
                        tcg_gen_qemu_ld_i64(t64, cpu_addr,
                                            dc->mem_idx, MO_TEQ);
5459
                        gen_helper_ldxfsr(cpu_fsr, cpu_env, cpu_fsr, t64);
5460
                        tcg_temp_free_i64(t64);
5461
                        break;
I
Igor V. Kovalenko 已提交
5462
                    }
5463
#endif
5464
                    cpu_dst_32 = get_temp_i32(dc);
5465 5466
                    tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
                                        dc->mem_idx, MO_TEUL);
5467
                    gen_helper_ldfsr(cpu_fsr, cpu_env, cpu_fsr, cpu_dst_32);
B
blueswir1 已提交
5468
                    break;
5469
                case 0x22:      /* ldqf, load quad fpreg */
5470 5471 5472
                    CHECK_FPU_FEATURE(dc, FLOAT128);
                    gen_address_mask(dc, cpu_addr);
                    cpu_src1_64 = tcg_temp_new_i64();
5473 5474
                    tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
                                        MO_TEQ | MO_ALIGN_4);
5475 5476
                    tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
                    cpu_src2_64 = tcg_temp_new_i64();
5477 5478
                    tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx,
                                        MO_TEQ | MO_ALIGN_4);
5479 5480 5481
                    gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64);
                    tcg_temp_free_i64(cpu_src1_64);
                    tcg_temp_free_i64(cpu_src2_64);
B
blueswir1 已提交
5482
                    break;
5483
                case 0x23:      /* lddf, load double fpreg */
5484
                    gen_address_mask(dc, cpu_addr);
5485
                    cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5486 5487
                    tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx,
                                        MO_TEQ | MO_ALIGN_4);
5488
                    gen_store_fpr_D(dc, rd, cpu_dst_64);
B
blueswir1 已提交
5489 5490 5491 5492
                    break;
                default:
                    goto illegal_insn;
                }
B
Blue Swirl 已提交
5493
            } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) ||
B
blueswir1 已提交
5494
                       xop == 0xe || xop == 0x1e) {
5495 5496
                TCGv cpu_val = gen_load_gpr(dc, rd);

B
blueswir1 已提交
5497
                switch (xop) {
5498
                case 0x4: /* st, store word */
B
blueswir1 已提交
5499
                    gen_address_mask(dc, cpu_addr);
5500
                    tcg_gen_qemu_st32(cpu_val, cpu_addr, dc->mem_idx);
B
blueswir1 已提交
5501
                    break;
5502
                case 0x5: /* stb, store byte */
B
blueswir1 已提交
5503
                    gen_address_mask(dc, cpu_addr);
5504
                    tcg_gen_qemu_st8(cpu_val, cpu_addr, dc->mem_idx);
B
blueswir1 已提交
5505
                    break;
5506
                case 0x6: /* sth, store halfword */
B
blueswir1 已提交
5507
                    gen_address_mask(dc, cpu_addr);
5508
                    tcg_gen_qemu_st16(cpu_val, cpu_addr, dc->mem_idx);
B
blueswir1 已提交
5509
                    break;
5510
                case 0x7: /* std, store double word */
B
blueswir1 已提交
5511
                    if (rd & 1)
5512
                        goto illegal_insn;
B
blueswir1 已提交
5513
                    else {
5514
                        TCGv_i64 t64;
5515
                        TCGv lo;
B
blueswir1 已提交
5516

B
blueswir1 已提交
5517
                        gen_address_mask(dc, cpu_addr);
5518
                        lo = gen_load_gpr(dc, rd + 1);
5519 5520 5521 5522
                        t64 = tcg_temp_new_i64();
                        tcg_gen_concat_tl_i64(t64, lo, cpu_val);
                        tcg_gen_qemu_st64(t64, cpu_addr, dc->mem_idx);
                        tcg_temp_free_i64(t64);
B
blueswir1 已提交
5523
                    }
B
blueswir1 已提交
5524
                    break;
B
bellard 已提交
5525
#if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5526
                case 0x14: /* sta, V9 stwa, store word alternate */
5527
                    gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
B
bellard 已提交
5528
                    break;
5529
                case 0x15: /* stba, store byte alternate */
5530
                    gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
B
bellard 已提交
5531
                    break;
5532
                case 0x16: /* stha, store halfword alternate */
5533
                    gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
B
bellard 已提交
5534
                    break;
5535
                case 0x17: /* stda, store double word alternate */
5536
                    if (rd & 1) {
B
blueswir1 已提交
5537
                        goto illegal_insn;
B
blueswir1 已提交
5538
                    }
5539
                    gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd);
B
bellard 已提交
5540
                    break;
B
bellard 已提交
5541
#endif
B
bellard 已提交
5542
#ifdef TARGET_SPARC64
B
blueswir1 已提交
5543
                case 0x0e: /* V9 stx */
B
blueswir1 已提交
5544
                    gen_address_mask(dc, cpu_addr);
5545
                    tcg_gen_qemu_st64(cpu_val, cpu_addr, dc->mem_idx);
B
blueswir1 已提交
5546 5547
                    break;
                case 0x1e: /* V9 stxa */
5548
                    gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEQ);
B
blueswir1 已提交
5549
                    break;
B
bellard 已提交
5550
#endif
B
blueswir1 已提交
5551 5552 5553 5554
                default:
                    goto illegal_insn;
                }
            } else if (xop > 0x23 && xop < 0x28) {
5555
                if (gen_trap_ifnofpu(dc)) {
B
bellard 已提交
5556
                    goto jmp_insn;
5557
                }
B
blueswir1 已提交
5558
                switch (xop) {
5559
                case 0x24: /* stf, store fpreg */
5560 5561 5562 5563
                    gen_address_mask(dc, cpu_addr);
                    cpu_src1_32 = gen_load_fpr_F(dc, rd);
                    tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr,
                                        dc->mem_idx, MO_TEUL);
B
blueswir1 已提交
5564 5565
                    break;
                case 0x25: /* stfsr, V9 stxfsr */
5566
                    {
5567
#ifdef TARGET_SPARC64
5568 5569
                        gen_address_mask(dc, cpu_addr);
                        if (rd == 1) {
5570
                            tcg_gen_qemu_st64(cpu_fsr, cpu_addr, dc->mem_idx);
5571 5572
                            break;
                        }
5573
#endif
5574
                        tcg_gen_qemu_st32(cpu_fsr, cpu_addr, dc->mem_idx);
5575
                    }
B
blueswir1 已提交
5576
                    break;
B
blueswir1 已提交
5577 5578 5579
                case 0x26:
#ifdef TARGET_SPARC64
                    /* V9 stqf, store quad fpreg */
5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593
                    CHECK_FPU_FEATURE(dc, FLOAT128);
                    gen_address_mask(dc, cpu_addr);
                    /* ??? While stqf only requires 4-byte alignment, it is
                       legal for the cpu to signal the unaligned exception.
                       The OS trap handler is then required to fix it up.
                       For qemu, this avoids having to probe the second page
                       before performing the first write.  */
                    cpu_src1_64 = gen_load_fpr_Q0(dc, rd);
                    tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
                                        dc->mem_idx, MO_TEQ | MO_ALIGN_16);
                    tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
                    cpu_src2_64 = gen_load_fpr_Q1(dc, rd);
                    tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
                                        dc->mem_idx, MO_TEQ);
B
blueswir1 已提交
5594 5595 5596 5597 5598 5599
                    break;
#else /* !TARGET_SPARC64 */
                    /* stdfq, store floating point queue */
#if defined(CONFIG_USER_ONLY)
                    goto illegal_insn;
#else
B
blueswir1 已提交
5600 5601
                    if (!supervisor(dc))
                        goto priv_insn;
5602
                    if (gen_trap_ifnofpu(dc)) {
B
blueswir1 已提交
5603
                        goto jmp_insn;
5604
                    }
B
blueswir1 已提交
5605
                    goto nfq_insn;
B
blueswir1 已提交
5606
#endif
B
blueswir1 已提交
5607
#endif
5608
                case 0x27: /* stdf, store double fpreg */
5609 5610
                    gen_address_mask(dc, cpu_addr);
                    cpu_src1_64 = gen_load_fpr_D(dc, rd);
5611 5612
                    tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
                                        MO_TEQ | MO_ALIGN_4);
B
blueswir1 已提交
5613 5614 5615 5616 5617 5618
                    break;
                default:
                    goto illegal_insn;
                }
            } else if (xop > 0x33 && xop < 0x3f) {
                switch (xop) {
5619
#ifdef TARGET_SPARC64
B
blueswir1 已提交
5620
                case 0x34: /* V9 stfa */
5621
                    if (gen_trap_ifnofpu(dc)) {
5622 5623
                        goto jmp_insn;
                    }
5624
                    gen_stf_asi(dc, cpu_addr, insn, 4, rd);
B
blueswir1 已提交
5625
                    break;
B
blueswir1 已提交
5626
                case 0x36: /* V9 stqfa */
B
blueswir1 已提交
5627 5628
                    {
                        CHECK_FPU_FEATURE(dc, FLOAT128);
5629
                        if (gen_trap_ifnofpu(dc)) {
5630 5631
                            goto jmp_insn;
                        }
5632
                        gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
B
blueswir1 已提交
5633
                    }
B
blueswir1 已提交
5634
                    break;
B
blueswir1 已提交
5635
                case 0x37: /* V9 stdfa */
5636
                    if (gen_trap_ifnofpu(dc)) {
5637 5638
                        goto jmp_insn;
                    }
5639
                    gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
B
blueswir1 已提交
5640 5641
                    break;
                case 0x3e: /* V9 casxa */
5642 5643
                    rs2 = GET_FIELD(insn, 27, 31);
                    cpu_src2 = gen_load_gpr(dc, rs2);
5644
                    gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd);
B
blueswir1 已提交
5645
                    break;
5646
#else
B
blueswir1 已提交
5647 5648 5649 5650 5651
                case 0x34: /* stc */
                case 0x35: /* stcsr */
                case 0x36: /* stdcq */
                case 0x37: /* stdc */
                    goto ncp_insn;
5652 5653 5654 5655 5656 5657 5658 5659 5660 5661
#endif
#if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
                case 0x3c: /* V9 or LEON3 casa */
#ifndef TARGET_SPARC64
                    CHECK_IU_FEATURE(dc, CASA);
#endif
                    rs2 = GET_FIELD(insn, 27, 31);
                    cpu_src2 = gen_load_gpr(dc, rs2);
                    gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd);
                    break;
B
blueswir1 已提交
5662 5663 5664 5665
#endif
                default:
                    goto illegal_insn;
                }
5666
            } else {
B
blueswir1 已提交
5667
                goto illegal_insn;
5668
            }
B
blueswir1 已提交
5669 5670
        }
        break;
5671 5672
    }
    /* default case for non jump instructions */
B
bellard 已提交
5673
    if (dc->npc == DYNAMIC_PC) {
B
blueswir1 已提交
5674 5675
        dc->pc = DYNAMIC_PC;
        gen_op_next_insn();
B
bellard 已提交
5676 5677
    } else if (dc->npc == JUMP_PC) {
        /* we can do a static jump */
5678
        gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond);
B
bellard 已提交
5679 5680
        dc->is_br = 1;
    } else {
B
blueswir1 已提交
5681 5682
        dc->pc = dc->npc;
        dc->npc = dc->npc + 4;
5683
    }
B
bellard 已提交
5684
 jmp_insn:
5685
    goto egress;
5686
 illegal_insn:
5687
    gen_exception(dc, TT_ILL_INSN);
5688
    goto egress;
B
blueswir1 已提交
5689
 unimp_flush:
5690
    gen_exception(dc, TT_UNIMP_FLUSH);
5691
    goto egress;
B
bellard 已提交
5692
#if !defined(CONFIG_USER_ONLY)
5693
 priv_insn:
5694
    gen_exception(dc, TT_PRIV_INSN);
5695
    goto egress;
B
blueswir1 已提交
5696
#endif
B
bellard 已提交
5697
 nfpu_insn:
5698
    gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
5699
    goto egress;
B
blueswir1 已提交
5700
#if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
B
blueswir1 已提交
5701
 nfq_insn:
5702
    gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR);
5703
    goto egress;
B
blueswir1 已提交
5704
#endif
5705 5706
#ifndef TARGET_SPARC64
 ncp_insn:
5707
    gen_exception(dc, TT_NCP_INSN);
5708
    goto egress;
5709
#endif
5710
 egress:
5711 5712 5713 5714 5715 5716 5717
    if (dc->n_t32 != 0) {
        int i;
        for (i = dc->n_t32 - 1; i >= 0; --i) {
            tcg_temp_free_i32(dc->t32[i]);
        }
        dc->n_t32 = 0;
    }
5718 5719 5720 5721 5722 5723 5724
    if (dc->n_ttl != 0) {
        int i;
        for (i = dc->n_ttl - 1; i >= 0; --i) {
            tcg_temp_free(dc->ttl[i]);
        }
        dc->n_ttl = 0;
    }
5725 5726
}

5727
void gen_intermediate_code(CPUSPARCState * env, TranslationBlock * tb)
5728
{
5729
    SPARCCPU *cpu = sparc_env_get_cpu(env);
5730
    CPUState *cs = CPU(cpu);
B
bellard 已提交
5731
    target_ulong pc_start, last_pc;
5732
    DisasContext dc1, *dc = &dc1;
P
pbrook 已提交
5733 5734
    int num_insns;
    int max_insns;
5735
    unsigned int insn;
5736 5737 5738

    memset(dc, 0, sizeof(DisasContext));
    dc->tb = tb;
B
bellard 已提交
5739
    pc_start = tb->pc;
5740
    dc->pc = pc_start;
B
bellard 已提交
5741
    last_pc = dc->pc;
B
bellard 已提交
5742
    dc->npc = (target_ulong) tb->cs_base;
5743
    dc->cc_op = CC_OP_DYNAMIC;
5744
    dc->mem_idx = tb->flags & TB_FLAG_MMU_MASK;
5745
    dc->def = env->def;
5746 5747
    dc->fpu_enabled = tb_fpu_enabled(tb->flags);
    dc->address_mask_32bit = tb_am_enabled(tb->flags);
5748
    dc->singlestep = (cs->singlestep_enabled || singlestep);
5749 5750 5751
#ifndef CONFIG_USER_ONLY
    dc->supervisor = (tb->flags & TB_FLAG_SUPER) != 0;
#endif
5752
#ifdef TARGET_SPARC64
5753
    dc->fprs_dirty = 0;
5754
    dc->asi = (tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff;
5755 5756 5757
#ifndef CONFIG_USER_ONLY
    dc->hypervisor = (tb->flags & TB_FLAG_HYPER) != 0;
#endif
5758
#endif
5759

P
pbrook 已提交
5760 5761
    num_insns = 0;
    max_insns = tb->cflags & CF_COUNT_MASK;
R
Richard Henderson 已提交
5762
    if (max_insns == 0) {
P
pbrook 已提交
5763
        max_insns = CF_COUNT_MASK;
R
Richard Henderson 已提交
5764 5765 5766 5767 5768
    }
    if (max_insns > TCG_MAX_INSNS) {
        max_insns = TCG_MAX_INSNS;
    }

5769
    gen_tb_start(tb);
5770
    do {
5771 5772 5773 5774 5775 5776
        if (dc->npc & JUMP_PC) {
            assert(dc->jump_pc[1] == dc->pc + 4);
            tcg_gen_insn_start(dc->pc, dc->jump_pc[0] | JUMP_PC);
        } else {
            tcg_gen_insn_start(dc->pc, dc->npc);
        }
5777
        num_insns++;
5778
        last_pc = dc->pc;
5779

5780 5781 5782 5783 5784 5785 5786 5787 5788 5789
        if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) {
            if (dc->pc != pc_start) {
                save_state(dc);
            }
            gen_helper_debug(cpu_env);
            tcg_gen_exit_tb(0);
            dc->is_br = 1;
            goto exit_gen_loop;
        }

5790
        if (num_insns == max_insns && (tb->cflags & CF_LAST_IO)) {
P
pbrook 已提交
5791
            gen_io_start();
5792 5793
        }

5794
        insn = cpu_ldl_code(env, dc->pc);
5795

5796
        disas_sparc_insn(dc, insn);
B
blueswir1 已提交
5797 5798 5799 5800 5801 5802

        if (dc->is_br)
            break;
        /* if the next PC is different, we abort now */
        if (dc->pc != (last_pc + 4))
            break;
B
bellard 已提交
5803 5804 5805 5806
        /* if we reach a page boundary, we stop generation so that the
           PC of a TT_TFAULT exception is always in the right page */
        if ((dc->pc & (TARGET_PAGE_SIZE - 1)) == 0)
            break;
B
bellard 已提交
5807 5808
        /* if single step mode, we generate only one instruction and
           generate an exception */
5809
        if (dc->singlestep) {
B
bellard 已提交
5810 5811
            break;
        }
5812
    } while (!tcg_op_buf_full() &&
P
pbrook 已提交
5813 5814
             (dc->pc - pc_start) < (TARGET_PAGE_SIZE - 32) &&
             num_insns < max_insns);
B
bellard 已提交
5815 5816

 exit_gen_loop:
5817
    if (tb->cflags & CF_LAST_IO) {
P
pbrook 已提交
5818
        gen_io_end();
5819
    }
B
bellard 已提交
5820
    if (!dc->is_br) {
5821
        if (dc->pc != DYNAMIC_PC &&
B
bellard 已提交
5822 5823
            (dc->npc != DYNAMIC_PC && dc->npc != JUMP_PC)) {
            /* static PC and NPC: we can use direct chaining */
B
blueswir1 已提交
5824
            gen_goto_tb(dc, 0, dc->pc, dc->npc);
B
bellard 已提交
5825
        } else {
5826
            if (dc->pc != DYNAMIC_PC) {
B
blueswir1 已提交
5827
                tcg_gen_movi_tl(cpu_pc, dc->pc);
5828
            }
5829
            save_npc(dc);
B
bellard 已提交
5830
            tcg_gen_exit_tb(0);
B
bellard 已提交
5831 5832
        }
    }
5833
    gen_tb_end(tb, num_insns);
5834

5835 5836 5837
    tb->size = last_pc + 4 - pc_start;
    tb->icount = num_insns;

5838
#ifdef DEBUG_DISAS
5839 5840
    if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)
        && qemu_log_in_addr_range(pc_start)) {
5841
        qemu_log_lock();
5842 5843
        qemu_log("--------------\n");
        qemu_log("IN: %s\n", lookup_symbol(pc_start));
5844
        log_target_disas(cs, pc_start, last_pc + 4 - pc_start, 0);
5845
        qemu_log("\n");
5846
        qemu_log_unlock();
5847
    }
5848 5849 5850
#endif
}

5851
void gen_intermediate_code_init(CPUSPARCState *env)
B
bellard 已提交
5852
{
5853
    static int inited;
5854
    static const char gregnames[32][4] = {
5855
        "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
5856 5857 5858
        "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7",
        "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
        "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7",
B
blueswir1 已提交
5859
    };
5860
    static const char fregnames[32][4] = {
5861 5862 5863 5864
        "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14",
        "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30",
        "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
        "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
B
blueswir1 已提交
5865
    };
B
bellard 已提交
5866

5867
    static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = {
B
blueswir1 已提交
5868
#ifdef TARGET_SPARC64
5869 5870
        { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" },
        { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" },
5871
#else
5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889
        { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" },
#endif
        { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" },
        { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" },
    };

    static const struct { TCGv *ptr; int off; const char *name; } rtl[] = {
#ifdef TARGET_SPARC64
        { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" },
        { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" },
        { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" },
        { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr),
          "hstick_cmpr" },
        { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" },
        { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" },
        { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" },
        { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" },
        { &cpu_ver, offsetof(CPUSPARCState, version), "ver" },
B
blueswir1 已提交
5890
#endif
5891 5892 5893 5894 5895 5896 5897 5898
        { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" },
        { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" },
        { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" },
        { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" },
        { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" },
        { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" },
        { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" },
        { &cpu_y, offsetof(CPUSPARCState, y), "y" },
5899
#ifndef CONFIG_USER_ONLY
5900
        { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" },
5901
#endif
5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912
    };

    unsigned int i;

    /* init various static tables */
    if (inited) {
        return;
    }
    inited = 1;

    cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
5913
    tcg_ctx.tcg_env = cpu_env;
5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926

    cpu_regwptr = tcg_global_mem_new_ptr(cpu_env,
                                         offsetof(CPUSPARCState, regwptr),
                                         "regwptr");

    for (i = 0; i < ARRAY_SIZE(r32); ++i) {
        *r32[i].ptr = tcg_global_mem_new_i32(cpu_env, r32[i].off, r32[i].name);
    }

    for (i = 0; i < ARRAY_SIZE(rtl); ++i) {
        *rtl[i].ptr = tcg_global_mem_new(cpu_env, rtl[i].off, rtl[i].name);
    }

5927
    TCGV_UNUSED(cpu_regs[0]);
5928
    for (i = 1; i < 8; ++i) {
5929 5930 5931 5932 5933 5934 5935 5936 5937
        cpu_regs[i] = tcg_global_mem_new(cpu_env,
                                         offsetof(CPUSPARCState, gregs[i]),
                                         gregnames[i]);
    }

    for (i = 8; i < 32; ++i) {
        cpu_regs[i] = tcg_global_mem_new(cpu_regwptr,
                                         (i - 8) * sizeof(target_ulong),
                                         gregnames[i]);
5938 5939 5940 5941 5942 5943
    }

    for (i = 0; i < TARGET_DPREGS; i++) {
        cpu_fpr[i] = tcg_global_mem_new_i64(cpu_env,
                                            offsetof(CPUSPARCState, fpr[i]),
                                            fregnames[i]);
B
blueswir1 已提交
5944
    }
B
bellard 已提交
5945
}
A
aurel32 已提交
5946

5947 5948
void restore_state_to_opc(CPUSPARCState *env, TranslationBlock *tb,
                          target_ulong *data)
A
aurel32 已提交
5949
{
5950 5951 5952 5953
    target_ulong pc = data[0];
    target_ulong npc = data[1];

    env->pc = pc;
5954
    if (npc == DYNAMIC_PC) {
A
aurel32 已提交
5955
        /* dynamic NPC: already stored */
5956
    } else if (npc & JUMP_PC) {
B
Blue Swirl 已提交
5957 5958
        /* jump PC: use 'cond' and the jump targets of the translation */
        if (env->cond) {
5959
            env->npc = npc & ~3;
B
Blue Swirl 已提交
5960
        } else {
5961
            env->npc = pc + 4;
B
Blue Swirl 已提交
5962
        }
A
aurel32 已提交
5963 5964 5965 5966
    } else {
        env->npc = npc;
    }
}