cpu.h 26.5 KB
Newer Older
B
bellard 已提交
1 2
/*
 * i386 virtual CPU header
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19 20 21
 */
#ifndef CPU_I386_H
#define CPU_I386_H

B
bellard 已提交
22 23 24 25 26
#include "config.h"

#ifdef TARGET_X86_64
#define TARGET_LONG_BITS 64
#else
B
bellard 已提交
27
#define TARGET_LONG_BITS 32
B
bellard 已提交
28
#endif
B
bellard 已提交
29

B
bellard 已提交
30 31 32 33 34 35
/* target supports implicit self modifying code */
#define TARGET_HAS_SMC
/* support for self modifying code even if the modified instruction is
   close to the modifying instruction */
#define TARGET_HAS_PRECISE_SMC

B
bellard 已提交
36 37
#define TARGET_HAS_ICE 1

38 39 40 41 42 43
#ifdef TARGET_X86_64
#define ELF_MACHINE	EM_X86_64
#else
#define ELF_MACHINE	EM_386
#endif

44 45
#define CPUState struct CPUX86State

B
bellard 已提交
46 47
#include "cpu-defs.h"

B
bellard 已提交
48 49
#include "softfloat.h"

B
bellard 已提交
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78
#define R_EAX 0
#define R_ECX 1
#define R_EDX 2
#define R_EBX 3
#define R_ESP 4
#define R_EBP 5
#define R_ESI 6
#define R_EDI 7

#define R_AL 0
#define R_CL 1
#define R_DL 2
#define R_BL 3
#define R_AH 4
#define R_CH 5
#define R_DH 6
#define R_BH 7

#define R_ES 0
#define R_CS 1
#define R_SS 2
#define R_DS 3
#define R_FS 4
#define R_GS 5

/* segment descriptor fields */
#define DESC_G_MASK     (1 << 23)
#define DESC_B_SHIFT    22
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
B
bellard 已提交
79 80
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
B
bellard 已提交
81 82 83
#define DESC_AVL_MASK   (1 << 20)
#define DESC_P_MASK     (1 << 15)
#define DESC_DPL_SHIFT  13
84
#define DESC_DPL_MASK   (3 << DESC_DPL_SHIFT)
B
bellard 已提交
85 86
#define DESC_S_MASK     (1 << 12)
#define DESC_TYPE_SHIFT 8
87
#define DESC_TYPE_MASK  (15 << DESC_TYPE_SHIFT)
B
bellard 已提交
88 89
#define DESC_A_MASK     (1 << 8)

B
bellard 已提交
90 91 92
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
#define DESC_C_MASK     (1 << 10) /* code: conforming */
#define DESC_R_MASK     (1 << 9)  /* code: readable */
B
bellard 已提交
93

B
bellard 已提交
94 95 96 97
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
#define DESC_W_MASK     (1 << 9)  /* data: writable */

#define DESC_TSS_BUSY_MASK (1 << 9)
B
bellard 已提交
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117

/* eflags masks */
#define CC_C   	0x0001
#define CC_P 	0x0004
#define CC_A	0x0010
#define CC_Z	0x0040
#define CC_S    0x0080
#define CC_O    0x0800

#define TF_SHIFT   8
#define IOPL_SHIFT 12
#define VM_SHIFT   17

#define TF_MASK 		0x00000100
#define IF_MASK 		0x00000200
#define DF_MASK 		0x00000400
#define IOPL_MASK		0x00003000
#define NT_MASK	         	0x00004000
#define RF_MASK			0x00010000
#define VM_MASK			0x00020000
118
#define AC_MASK			0x00040000
B
bellard 已提交
119 120 121 122
#define VIF_MASK                0x00080000
#define VIP_MASK                0x00100000
#define ID_MASK                 0x00200000

T
ths 已提交
123
/* hidden flags - used internally by qemu to represent additional cpu
B
bellard 已提交
124 125 126
   states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
   redundant. We avoid using the IOPL_MASK, TF_MASK and VM_MASK bit
   position to ease oring with eflags. */
B
bellard 已提交
127 128 129 130 131 132 133 134 135
/* current cpl */
#define HF_CPL_SHIFT         0
/* true if soft mmu is being used */
#define HF_SOFTMMU_SHIFT     2
/* true if hardware interrupts must be disabled for next instruction */
#define HF_INHIBIT_IRQ_SHIFT 3
/* 16 or 32 segments */
#define HF_CS32_SHIFT        4
#define HF_SS32_SHIFT        5
B
bellard 已提交
136
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
B
bellard 已提交
137
#define HF_ADDSEG_SHIFT      6
138 139 140
/* copy of CR0.PE (protected mode) */
#define HF_PE_SHIFT          7
#define HF_TF_SHIFT          8 /* must be same as eflags */
B
bellard 已提交
141 142 143
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
#define HF_EM_SHIFT         10
#define HF_TS_SHIFT         11
144
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
B
bellard 已提交
145 146
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
J
Jan Kiszka 已提交
147
#define HF_RF_SHIFT         16 /* must be same as eflags */
148
#define HF_VM_SHIFT         17 /* must be same as eflags */
B
bellard 已提交
149
#define HF_SMM_SHIFT        19 /* CPU in SMM mode */
150 151
#define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
#define HF_SVMI_SHIFT       21 /* SVM intercepts are active */
J
Jan Kiszka 已提交
152
#define HF_OSFXSR_SHIFT     22 /* CR4.OSFXSR */
B
bellard 已提交
153 154 155 156 157 158 159

#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
160
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
B
bellard 已提交
161
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
B
bellard 已提交
162 163 164
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
A
aliguori 已提交
165
#define HF_IOPL_MASK         (3 << HF_IOPL_SHIFT)
B
bellard 已提交
166 167
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
J
Jan Kiszka 已提交
168
#define HF_RF_MASK           (1 << HF_RF_SHIFT)
A
aliguori 已提交
169
#define HF_VM_MASK           (1 << HF_VM_SHIFT)
B
bellard 已提交
170
#define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
B
bellard 已提交
171 172
#define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
#define HF_SVMI_MASK         (1 << HF_SVMI_SHIFT)
J
Jan Kiszka 已提交
173
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
B
bellard 已提交
174

175 176 177 178 179 180 181 182 183 184 185 186
/* hflags2 */

#define HF2_GIF_SHIFT        0 /* if set CPU takes interrupts */
#define HF2_HIF_SHIFT        1 /* value of IF_MASK when entering SVM */
#define HF2_NMI_SHIFT        2 /* CPU serving NMI */
#define HF2_VINTR_SHIFT      3 /* value of V_INTR_MASKING bit */

#define HF2_GIF_MASK          (1 << HF2_GIF_SHIFT)
#define HF2_HIF_MASK          (1 << HF2_HIF_SHIFT) 
#define HF2_NMI_MASK          (1 << HF2_NMI_SHIFT)
#define HF2_VINTR_MASK        (1 << HF2_VINTR_SHIFT)

A
aliguori 已提交
187 188 189
#define CR0_PE_SHIFT 0
#define CR0_MP_SHIFT 1

B
bellard 已提交
190
#define CR0_PE_MASK  (1 << 0)
B
bellard 已提交
191 192
#define CR0_MP_MASK  (1 << 1)
#define CR0_EM_MASK  (1 << 2)
B
bellard 已提交
193
#define CR0_TS_MASK  (1 << 3)
B
bellard 已提交
194
#define CR0_ET_MASK  (1 << 4)
B
bellard 已提交
195
#define CR0_NE_MASK  (1 << 5)
B
bellard 已提交
196 197 198 199 200 201 202 203 204
#define CR0_WP_MASK  (1 << 16)
#define CR0_AM_MASK  (1 << 18)
#define CR0_PG_MASK  (1 << 31)

#define CR4_VME_MASK  (1 << 0)
#define CR4_PVI_MASK  (1 << 1)
#define CR4_TSD_MASK  (1 << 2)
#define CR4_DE_MASK   (1 << 3)
#define CR4_PSE_MASK  (1 << 4)
B
cleanup  
bellard 已提交
205
#define CR4_PAE_MASK  (1 << 5)
206
#define CR4_MCE_MASK  (1 << 6)
B
cleanup  
bellard 已提交
207
#define CR4_PGE_MASK  (1 << 7)
B
bellard 已提交
208
#define CR4_PCE_MASK  (1 << 8)
A
aliguori 已提交
209 210
#define CR4_OSFXSR_SHIFT 9
#define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT)
B
bellard 已提交
211
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
B
bellard 已提交
212

213 214 215 216 217 218 219 220 221 222
#define DR6_BD          (1 << 13)
#define DR6_BS          (1 << 14)
#define DR6_BT          (1 << 15)
#define DR6_FIXED_1     0xffff0ff0

#define DR7_GD          (1 << 13)
#define DR7_TYPE_SHIFT  16
#define DR7_LEN_SHIFT   18
#define DR7_FIXED_1     0x00000400

B
bellard 已提交
223 224 225 226 227 228 229 230 231
#define PG_PRESENT_BIT	0
#define PG_RW_BIT	1
#define PG_USER_BIT	2
#define PG_PWT_BIT	3
#define PG_PCD_BIT	4
#define PG_ACCESSED_BIT	5
#define PG_DIRTY_BIT	6
#define PG_PSE_BIT	7
#define PG_GLOBAL_BIT	8
B
bellard 已提交
232
#define PG_NX_BIT	63
B
bellard 已提交
233 234 235 236 237 238 239 240 241 242

#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
#define PG_RW_MASK	 (1 << PG_RW_BIT)
#define PG_USER_MASK	 (1 << PG_USER_BIT)
#define PG_PWT_MASK	 (1 << PG_PWT_BIT)
#define PG_PCD_MASK	 (1 << PG_PCD_BIT)
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
#define PG_DIRTY_MASK	 (1 << PG_DIRTY_BIT)
#define PG_PSE_MASK	 (1 << PG_PSE_BIT)
#define PG_GLOBAL_MASK	 (1 << PG_GLOBAL_BIT)
B
bellard 已提交
243
#define PG_NX_MASK	 (1LL << PG_NX_BIT)
B
bellard 已提交
244 245 246 247 248 249 250

#define PG_ERROR_W_BIT     1

#define PG_ERROR_P_MASK    0x01
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
#define PG_ERROR_U_MASK    0x04
#define PG_ERROR_RSVD_MASK 0x08
B
bellard 已提交
251
#define PG_ERROR_I_D_MASK  0x10
B
bellard 已提交
252

253 254 255 256 257
#define MCG_CTL_P	(1UL<<8)   /* MCG_CAP register available */

#define MCE_CAP_DEF	MCG_CTL_P
#define MCE_BANKS_DEF	10

258
#define MCG_STATUS_MCIP	(1ULL<<2)   /* machine check in progress */
259

260 261 262
#define MCI_STATUS_VAL	(1ULL<<63)  /* valid error */
#define MCI_STATUS_OVER	(1ULL<<62)  /* previous errors lost */
#define MCI_STATUS_UC	(1ULL<<61)  /* uncorrected error */
263

A
aliguori 已提交
264
#define MSR_IA32_TSC                    0x10
B
bellard 已提交
265 266 267 268 269
#define MSR_IA32_APICBASE               0x1b
#define MSR_IA32_APICBASE_BSP           (1<<8)
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)

270 271 272 273 274
#define MSR_MTRRcap			0xfe
#define MSR_MTRRcap_VCNT		8
#define MSR_MTRRcap_FIXRANGE_SUPPORT	(1 << 8)
#define MSR_MTRRcap_WC_SUPPORTED	(1 << 10)

B
bellard 已提交
275 276 277 278
#define MSR_IA32_SYSENTER_CS            0x174
#define MSR_IA32_SYSENTER_ESP           0x175
#define MSR_IA32_SYSENTER_EIP           0x176

279 280 281 282
#define MSR_MCG_CAP                     0x179
#define MSR_MCG_STATUS                  0x17a
#define MSR_MCG_CTL                     0x17b

283 284
#define MSR_IA32_PERF_STATUS            0x198

285 286 287 288 289 290 291 292 293 294 295 296 297 298 299
#define MSR_MTRRphysBase(reg)		(0x200 + 2 * (reg))
#define MSR_MTRRphysMask(reg)		(0x200 + 2 * (reg) + 1)

#define MSR_MTRRfix64K_00000		0x250
#define MSR_MTRRfix16K_80000		0x258
#define MSR_MTRRfix16K_A0000		0x259
#define MSR_MTRRfix4K_C0000		0x268
#define MSR_MTRRfix4K_C8000		0x269
#define MSR_MTRRfix4K_D0000		0x26a
#define MSR_MTRRfix4K_D8000		0x26b
#define MSR_MTRRfix4K_E0000		0x26c
#define MSR_MTRRfix4K_E8000		0x26d
#define MSR_MTRRfix4K_F0000		0x26e
#define MSR_MTRRfix4K_F8000		0x26f

300 301
#define MSR_PAT                         0x277

302 303
#define MSR_MTRRdefType			0x2ff

304 305 306 307 308
#define MSR_MC0_CTL			0x400
#define MSR_MC0_STATUS			0x401
#define MSR_MC0_ADDR			0x402
#define MSR_MC0_MISC			0x403

B
bellard 已提交
309 310 311 312 313 314
#define MSR_EFER                        0xc0000080

#define MSR_EFER_SCE   (1 << 0)
#define MSR_EFER_LME   (1 << 8)
#define MSR_EFER_LMA   (1 << 10)
#define MSR_EFER_NXE   (1 << 11)
B
bellard 已提交
315
#define MSR_EFER_SVME  (1 << 12)
B
bellard 已提交
316 317 318 319 320 321 322 323 324 325
#define MSR_EFER_FFXSR (1 << 14)

#define MSR_STAR                        0xc0000081
#define MSR_LSTAR                       0xc0000082
#define MSR_CSTAR                       0xc0000083
#define MSR_FMASK                       0xc0000084
#define MSR_FSBASE                      0xc0000100
#define MSR_GSBASE                      0xc0000101
#define MSR_KERNELGSBASE                0xc0000102

T
ths 已提交
326 327
#define MSR_VM_HSAVE_PA                 0xc0010117

B
bellard 已提交
328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
/* cpuid_features bits */
#define CPUID_FP87 (1 << 0)
#define CPUID_VME  (1 << 1)
#define CPUID_DE   (1 << 2)
#define CPUID_PSE  (1 << 3)
#define CPUID_TSC  (1 << 4)
#define CPUID_MSR  (1 << 5)
#define CPUID_PAE  (1 << 6)
#define CPUID_MCE  (1 << 7)
#define CPUID_CX8  (1 << 8)
#define CPUID_APIC (1 << 9)
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
#define CPUID_MTRR (1 << 12)
#define CPUID_PGE  (1 << 13)
#define CPUID_MCA  (1 << 14)
#define CPUID_CMOV (1 << 15)
344
#define CPUID_PAT  (1 << 16)
B
bellard 已提交
345
#define CPUID_PSE36   (1 << 17)
346
#define CPUID_PN   (1 << 18)
347
#define CPUID_CLFLUSH (1 << 19)
348 349
#define CPUID_DTS (1 << 21)
#define CPUID_ACPI (1 << 22)
B
bellard 已提交
350 351 352 353
#define CPUID_MMX  (1 << 23)
#define CPUID_FXSR (1 << 24)
#define CPUID_SSE  (1 << 25)
#define CPUID_SSE2 (1 << 26)
354 355 356 357 358
#define CPUID_SS (1 << 27)
#define CPUID_HT (1 << 28)
#define CPUID_TM (1 << 29)
#define CPUID_IA64 (1 << 30)
#define CPUID_PBE (1 << 31)
B
bellard 已提交
359

B
bellard 已提交
360
#define CPUID_EXT_SSE3     (1 << 0)
361
#define CPUID_EXT_DTES64   (1 << 2)
B
bellard 已提交
362
#define CPUID_EXT_MONITOR  (1 << 3)
363 364 365 366 367 368 369
#define CPUID_EXT_DSCPL    (1 << 4)
#define CPUID_EXT_VMX      (1 << 5)
#define CPUID_EXT_SMX      (1 << 6)
#define CPUID_EXT_EST      (1 << 7)
#define CPUID_EXT_TM2      (1 << 8)
#define CPUID_EXT_SSSE3    (1 << 9)
#define CPUID_EXT_CID      (1 << 10)
B
bellard 已提交
370
#define CPUID_EXT_CX16     (1 << 13)
371
#define CPUID_EXT_XTPR     (1 << 14)
372 373 374 375 376 377 378 379 380
#define CPUID_EXT_PDCM     (1 << 15)
#define CPUID_EXT_DCA      (1 << 18)
#define CPUID_EXT_SSE41    (1 << 19)
#define CPUID_EXT_SSE42    (1 << 20)
#define CPUID_EXT_X2APIC   (1 << 21)
#define CPUID_EXT_MOVBE    (1 << 22)
#define CPUID_EXT_POPCNT   (1 << 23)
#define CPUID_EXT_XSAVE    (1 << 26)
#define CPUID_EXT_OSXSAVE  (1 << 27)
381
#define CPUID_EXT_HYPERVISOR  (1 << 31)
B
bellard 已提交
382 383

#define CPUID_EXT2_SYSCALL (1 << 11)
384
#define CPUID_EXT2_MP      (1 << 19)
B
bellard 已提交
385
#define CPUID_EXT2_NX      (1 << 20)
386
#define CPUID_EXT2_MMXEXT  (1 << 22)
387
#define CPUID_EXT2_FFXSR   (1 << 25)
388 389
#define CPUID_EXT2_PDPE1GB (1 << 26)
#define CPUID_EXT2_RDTSCP  (1 << 27)
B
bellard 已提交
390
#define CPUID_EXT2_LM      (1 << 29)
391 392
#define CPUID_EXT2_3DNOWEXT (1 << 30)
#define CPUID_EXT2_3DNOW   (1 << 31)
B
bellard 已提交
393

394 395
#define CPUID_EXT3_LAHF_LM (1 << 0)
#define CPUID_EXT3_CMP_LEG (1 << 1)
T
ths 已提交
396
#define CPUID_EXT3_SVM     (1 << 2)
397 398 399 400 401 402 403 404
#define CPUID_EXT3_EXTAPIC (1 << 3)
#define CPUID_EXT3_CR8LEG  (1 << 4)
#define CPUID_EXT3_ABM     (1 << 5)
#define CPUID_EXT3_SSE4A   (1 << 6)
#define CPUID_EXT3_MISALIGNSSE (1 << 7)
#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
#define CPUID_EXT3_OSVW    (1 << 9)
#define CPUID_EXT3_IBS     (1 << 10)
B
bellard 已提交
405
#define CPUID_EXT3_SKINIT  (1 << 12)
T
ths 已提交
406

407 408 409 410 411 412 413 414
#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */

#define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
#define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */ 
#define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */

415
#define CPUID_MWAIT_IBE     (1 << 1) /* Interrupts can exit capability */
416
#define CPUID_MWAIT_EMX     (1 << 0) /* enumeration supported */
417

B
bellard 已提交
418
#define EXCP00_DIVZ	0
419
#define EXCP01_DB	1
B
bellard 已提交
420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
#define EXCP02_NMI	2
#define EXCP03_INT3	3
#define EXCP04_INTO	4
#define EXCP05_BOUND	5
#define EXCP06_ILLOP	6
#define EXCP07_PREX	7
#define EXCP08_DBLE	8
#define EXCP09_XERR	9
#define EXCP0A_TSS	10
#define EXCP0B_NOSEG	11
#define EXCP0C_STACK	12
#define EXCP0D_GPF	13
#define EXCP0E_PAGE	14
#define EXCP10_COPR	16
#define EXCP11_ALGN	17
#define EXCP12_MCHK	18

B
bellard 已提交
437 438 439
#define EXCP_SYSCALL    0x100 /* only happens in user only emulation
                                 for syscall instruction */

B
bellard 已提交
440 441
enum {
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
T
ths 已提交
442
    CC_OP_EFLAGS,  /* all cc are explicitly computed, CC_SRC = flags */
B
bellard 已提交
443 444 445 446

    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
    CC_OP_MULW,
    CC_OP_MULL,
B
bellard 已提交
447
    CC_OP_MULQ,
B
bellard 已提交
448 449 450 451

    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_ADDW,
    CC_OP_ADDL,
B
bellard 已提交
452
    CC_OP_ADDQ,
B
bellard 已提交
453 454 455 456

    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_ADCW,
    CC_OP_ADCL,
B
bellard 已提交
457
    CC_OP_ADCQ,
B
bellard 已提交
458 459 460 461

    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_SUBW,
    CC_OP_SUBL,
B
bellard 已提交
462
    CC_OP_SUBQ,
B
bellard 已提交
463 464 465 466

    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_SBBW,
    CC_OP_SBBL,
B
bellard 已提交
467
    CC_OP_SBBQ,
B
bellard 已提交
468 469 470 471

    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
    CC_OP_LOGICW,
    CC_OP_LOGICL,
B
bellard 已提交
472
    CC_OP_LOGICQ,
B
bellard 已提交
473 474 475 476

    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
    CC_OP_INCW,
    CC_OP_INCL,
B
bellard 已提交
477
    CC_OP_INCQ,
B
bellard 已提交
478 479 480 481

    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
    CC_OP_DECW,
    CC_OP_DECL,
B
bellard 已提交
482
    CC_OP_DECQ,
B
bellard 已提交
483

B
comment  
bellard 已提交
484
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
B
bellard 已提交
485 486
    CC_OP_SHLW,
    CC_OP_SHLL,
B
bellard 已提交
487
    CC_OP_SHLQ,
B
bellard 已提交
488 489 490 491

    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
    CC_OP_SARW,
    CC_OP_SARL,
B
bellard 已提交
492
    CC_OP_SARQ,
B
bellard 已提交
493 494 495 496

    CC_OP_NB,
};

B
bellard 已提交
497
#ifdef FLOATX80
B
bellard 已提交
498 499 500 501
#define USE_X86LDOUBLE
#endif

#ifdef USE_X86LDOUBLE
B
bellard 已提交
502
typedef floatx80 CPU86_LDouble;
B
bellard 已提交
503
#else
B
bellard 已提交
504
typedef float64 CPU86_LDouble;
B
bellard 已提交
505 506 507 508
#endif

typedef struct SegmentCache {
    uint32_t selector;
B
bellard 已提交
509
    target_ulong base;
B
bellard 已提交
510 511 512 513
    uint32_t limit;
    uint32_t flags;
} SegmentCache;

B
bellard 已提交
514
typedef union {
B
bellard 已提交
515 516 517 518
    uint8_t _b[16];
    uint16_t _w[8];
    uint32_t _l[4];
    uint64_t _q[2];
B
bellard 已提交
519 520
    float32 _s[4];
    float64 _d[2];
B
bellard 已提交
521 522
} XMMReg;

B
bellard 已提交
523 524
typedef union {
    uint8_t _b[8];
A
aurel32 已提交
525 526 527
    uint16_t _w[4];
    uint32_t _l[2];
    float32 _s[2];
B
bellard 已提交
528 529 530
    uint64_t q;
} MMXReg;

531
#ifdef HOST_WORDS_BIGENDIAN
B
bellard 已提交
532 533 534
#define XMM_B(n) _b[15 - (n)]
#define XMM_W(n) _w[7 - (n)]
#define XMM_L(n) _l[3 - (n)]
B
bellard 已提交
535
#define XMM_S(n) _s[3 - (n)]
B
bellard 已提交
536
#define XMM_Q(n) _q[1 - (n)]
B
bellard 已提交
537
#define XMM_D(n) _d[1 - (n)]
B
bellard 已提交
538 539 540 541

#define MMX_B(n) _b[7 - (n)]
#define MMX_W(n) _w[3 - (n)]
#define MMX_L(n) _l[1 - (n)]
A
aurel32 已提交
542
#define MMX_S(n) _s[1 - (n)]
B
bellard 已提交
543 544 545 546
#else
#define XMM_B(n) _b[n]
#define XMM_W(n) _w[n]
#define XMM_L(n) _l[n]
B
bellard 已提交
547
#define XMM_S(n) _s[n]
B
bellard 已提交
548
#define XMM_Q(n) _q[n]
B
bellard 已提交
549
#define XMM_D(n) _d[n]
B
bellard 已提交
550 551 552 553

#define MMX_B(n) _b[n]
#define MMX_W(n) _w[n]
#define MMX_L(n) _l[n]
A
aurel32 已提交
554
#define MMX_S(n) _s[n]
B
bellard 已提交
555
#endif
B
bellard 已提交
556
#define MMX_Q(n) q
B
bellard 已提交
557

B
bellard 已提交
558 559 560 561 562 563
#ifdef TARGET_X86_64
#define CPU_NB_REGS 16
#else
#define CPU_NB_REGS 8
#endif

564 565
#define NB_MMU_MODES 2

B
bellard 已提交
566 567
typedef struct CPUX86State {
    /* standard registers */
B
bellard 已提交
568 569 570
    target_ulong regs[CPU_NB_REGS];
    target_ulong eip;
    target_ulong eflags; /* eflags register. During CPU emulation, CC
B
bellard 已提交
571 572 573 574
                        flags and DF are set to zero because they are
                        stored elsewhere */

    /* emulator internal eflags handling */
B
bellard 已提交
575 576
    target_ulong cc_src;
    target_ulong cc_dst;
B
bellard 已提交
577 578
    uint32_t cc_op;
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
579 580 581
    uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
                        are known at translation time. */
    uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
B
bellard 已提交
582

B
bellard 已提交
583 584 585 586 587 588 589
    /* segments */
    SegmentCache segs[6]; /* selector values */
    SegmentCache ldt;
    SegmentCache tr;
    SegmentCache gdt; /* only base and limit are used */
    SegmentCache idt; /* only base and limit are used */

590
    target_ulong cr[5]; /* NOTE: cr1 is unused */
A
aurel32 已提交
591
    uint64_t a20_mask;
B
bellard 已提交
592

B
bellard 已提交
593 594 595 596 597
    /* FPU state */
    unsigned int fpstt; /* top of stack index */
    unsigned int fpus;
    unsigned int fpuc;
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
B
bellard 已提交
598 599 600 601 602 603 604 605
    union {
#ifdef USE_X86LDOUBLE
        CPU86_LDouble d __attribute__((aligned(16)));
#else
        CPU86_LDouble d;
#endif
        MMXReg mmx;
    } fpregs[8];
B
bellard 已提交
606 607

    /* emulator internal variables */
B
bellard 已提交
608
    float_status fp_status;
B
bellard 已提交
609
    CPU86_LDouble ft0;
610

A
aurel32 已提交
611
    float_status mmx_status; /* for 3DNow! float ops */
B
bellard 已提交
612
    float_status sse_status;
B
bellard 已提交
613
    uint32_t mxcsr;
B
bellard 已提交
614 615
    XMMReg xmm_regs[CPU_NB_REGS];
    XMMReg xmm_t0;
B
bellard 已提交
616
    MMXReg mmx_t0;
617
    target_ulong cc_tmp; /* temporary for rcr/rcl */
B
bellard 已提交
618

B
bellard 已提交
619 620
    /* sysenter registers */
    uint32_t sysenter_cs;
621 622
    target_ulong sysenter_esp;
    target_ulong sysenter_eip;
623 624
    uint64_t efer;
    uint64_t star;
T
ths 已提交
625

B
bellard 已提交
626 627
    uint64_t vm_hsave;
    uint64_t vm_vmcb;
B
bellard 已提交
628
    uint64_t tsc_offset;
T
ths 已提交
629 630 631 632 633 634
    uint64_t intercept;
    uint16_t intercept_cr_read;
    uint16_t intercept_cr_write;
    uint16_t intercept_dr_read;
    uint16_t intercept_dr_write;
    uint32_t intercept_exceptions;
635
    uint8_t v_tpr;
T
ths 已提交
636

B
bellard 已提交
637 638 639 640 641 642
#ifdef TARGET_X86_64
    target_ulong lstar;
    target_ulong cstar;
    target_ulong fmask;
    target_ulong kernelgsbase;
#endif
B
bellard 已提交
643

A
aliguori 已提交
644 645
    uint64_t tsc;

646 647
    uint64_t pat;

B
bellard 已提交
648 649 650
    /* exception/interrupt handling */
    int error_code;
    int exception_is_int;
B
bellard 已提交
651
    target_ulong exception_next_eip;
B
bellard 已提交
652
    target_ulong dr[8]; /* debug registers */
653 654 655 656
    union {
        CPUBreakpoint *cpu_breakpoint[4];
        CPUWatchpoint *cpu_watchpoint[4];
    }; /* break/watchpoints for dr[0..3] */
B
bellard 已提交
657
    uint32_t smbase;
658
    int old_exception;  /* exception in flight */
B
bellard 已提交
659

660
    CPU_COMMON
B
bellard 已提交
661

B
bellard 已提交
662
    /* processor features (e.g. for CPUID insn) */
663
    uint32_t cpuid_level;
B
bellard 已提交
664 665 666 667 668
    uint32_t cpuid_vendor1;
    uint32_t cpuid_vendor2;
    uint32_t cpuid_vendor3;
    uint32_t cpuid_version;
    uint32_t cpuid_features;
B
bellard 已提交
669
    uint32_t cpuid_ext_features;
670 671 672
    uint32_t cpuid_xlevel;
    uint32_t cpuid_model[12];
    uint32_t cpuid_ext2_features;
T
ths 已提交
673
    uint32_t cpuid_ext3_features;
674
    uint32_t cpuid_apic_id;
A
Andre Przywara 已提交
675
    int cpuid_vendor_override;
676

677 678 679 680 681 682 683 684
    /* MTRRs */
    uint64_t mtrr_fixed[11];
    uint64_t mtrr_deftype;
    struct {
        uint64_t base;
        uint64_t mask;
    } mtrr_var[8];

A
aliguori 已提交
685 686
    /* For KVM */
    uint64_t interrupt_bitmap[256 / 64];
687
    uint32_t mp_state;
A
aliguori 已提交
688

B
bellard 已提交
689 690 691
    /* in order to simplify APIC support, we leave this pointer to the
       user */
    struct APICState *apic_state;
692 693 694 695 696

    uint64 mcg_cap;
    uint64 mcg_status;
    uint64 mcg_ctl;
    uint64 *mce_banks;
B
bellard 已提交
697 698
} CPUX86State;

B
bellard 已提交
699
CPUX86State *cpu_x86_init(const char *cpu_model);
B
bellard 已提交
700 701
int cpu_x86_exec(CPUX86State *s);
void cpu_x86_close(CPUX86State *s);
702 703
void x86_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
                                                 ...));
B
bellard 已提交
704
int cpu_get_pic_interrupt(CPUX86State *s);
B
bellard 已提交
705 706
/* MSDOS compatibility mode FPU exception support */
void cpu_set_ferr(CPUX86State *s);
B
bellard 已提交
707 708 709

/* this function must always be used to load data in the segment
   cache: it synchronizes the hflags with the segment cache values */
710
static inline void cpu_x86_load_seg_cache(CPUX86State *env,
B
bellard 已提交
711
                                          int seg_reg, unsigned int selector,
B
bellard 已提交
712
                                          target_ulong base,
713
                                          unsigned int limit,
B
bellard 已提交
714 715 716 717
                                          unsigned int flags)
{
    SegmentCache *sc;
    unsigned int new_hflags;
718

B
bellard 已提交
719 720 721 722 723 724 725
    sc = &env->segs[seg_reg];
    sc->selector = selector;
    sc->base = base;
    sc->limit = limit;
    sc->flags = flags;

    /* update the hidden flags */
B
bellard 已提交
726 727 728 729 730 731 732
    {
        if (seg_reg == R_CS) {
#ifdef TARGET_X86_64
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
                /* long mode */
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
                env->hflags &= ~(HF_ADDSEG_MASK);
733
            } else
B
bellard 已提交
734 735 736 737 738 739 740 741 742 743 744 745 746
#endif
            {
                /* legacy / compatibility case */
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
                    new_hflags;
            }
        }
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
        if (env->hflags & HF_CS64_MASK) {
            /* zero base assumed for DS, ES and SS in long mode */
747
        } else if (!(env->cr[0] & CR0_PE_MASK) ||
B
bellard 已提交
748 749
                   (env->eflags & VM_MASK) ||
                   !(env->hflags & HF_CS32_MASK)) {
B
bellard 已提交
750 751 752 753 754 755 756
            /* XXX: try to avoid this test. The problem comes from the
               fact that is real mode or vm86 mode we only modify the
               'base' and 'selector' fields of the segment cache to go
               faster. A solution may be to force addseg to one in
               translate-i386.c. */
            new_hflags |= HF_ADDSEG_MASK;
        } else {
757
            new_hflags |= ((env->segs[R_DS].base |
B
bellard 已提交
758
                            env->segs[R_ES].base |
759
                            env->segs[R_SS].base) != 0) <<
B
bellard 已提交
760 761
                HF_ADDSEG_SHIFT;
        }
762
        env->hflags = (env->hflags &
B
bellard 已提交
763
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
B
bellard 已提交
764 765 766
    }
}

767 768 769 770
int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
                            target_ulong *base, unsigned int *limit,
                            unsigned int *flags);

B
bellard 已提交
771 772 773 774 775 776 777 778 779 780
/* wrapper, just in case memory mappings must be changed */
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
{
#if HF_CPL_MASK == 3
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
#else
#error HF_CPL_MASK is hardcoded
#endif
}

B
blueswir1 已提交
781
/* op_helper.c */
782 783 784 785
/* used for debug or cpu save/restore */
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);

B
blueswir1 已提交
786
/* cpu-exec.c */
B
bellard 已提交
787 788 789
/* the following helpers are only usable in user mode simulation as
   they can trigger unexpected exceptions */
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
790 791
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
B
bellard 已提交
792 793 794 795

/* you can call this signal handler from your SIGBUS and SIGSEGV
   signal handlers to inform the virtual CPU of exceptions. non zero
   is returned if the signal was handled by the virtual CPU.  */
796
int cpu_x86_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
797
                           void *puc);
B
blueswir1 已提交
798 799 800 801

/* helper.c */
int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr,
                             int is_write, int mmu_idx, int is_softmmu);
802
#define cpu_handle_mmu_fault cpu_x86_handle_mmu_fault
B
bellard 已提交
803
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
804
void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
B
blueswir1 已提交
805 806
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx);
B
bellard 已提交
807

B
blueswir1 已提交
808 809 810 811
static inline int hw_breakpoint_enabled(unsigned long dr7, int index)
{
    return (dr7 >> (index * 2)) & 3;
}
B
bellard 已提交
812

B
blueswir1 已提交
813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833
static inline int hw_breakpoint_type(unsigned long dr7, int index)
{
    return (dr7 >> (DR7_TYPE_SHIFT + (index * 2))) & 3;
}

static inline int hw_breakpoint_len(unsigned long dr7, int index)
{
    int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 2))) & 3);
    return (len == 2) ? 8 : len + 1;
}

void hw_breakpoint_insert(CPUX86State *env, int index);
void hw_breakpoint_remove(CPUX86State *env, int index);
int check_hw_breakpoints(CPUX86State *env, int force_dr6_update);

/* will be suppressed */
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);

/* hw/apic.c */
B
bellard 已提交
834 835
void cpu_set_apic_base(CPUX86State *env, uint64_t val);
uint64_t cpu_get_apic_base(CPUX86State *env);
B
bellard 已提交
836 837 838 839
void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
#ifndef NO_CPU_IO_DEFS
uint8_t cpu_get_apic_tpr(CPUX86State *env);
#endif
B
bellard 已提交
840

B
blueswir1 已提交
841 842 843
/* hw/pc.c */
void cpu_smm_update(CPUX86State *env);
uint64_t cpu_get_tsc(CPUX86State *env);
A
aliguori 已提交
844

B
bellard 已提交
845 846 847 848 849
/* used to debug */
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */

#define TARGET_PAGE_BITS 12
850 851 852 853 854

#define cpu_init cpu_x86_init
#define cpu_exec cpu_x86_exec
#define cpu_gen_code cpu_x86_gen_code
#define cpu_signal_handler cpu_x86_signal_handler
855
#define cpu_list x86_cpu_list
856

857
#define CPU_SAVE_VERSION 10
858

859 860 861 862 863 864 865 866 867
/* MMU modes definitions */
#define MMU_MODE0_SUFFIX _kernel
#define MMU_MODE1_SUFFIX _user
#define MMU_USER_IDX 1
static inline int cpu_mmu_index (CPUState *env)
{
    return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
}

B
blueswir1 已提交
868
/* translate.c */
869 870
void optimize_flags_init(void);

871 872 873 874 875
typedef struct CCTable {
    int (*compute_all)(void); /* return all the flags */
    int (*compute_c)(void);  /* return the C flag */
} CCTable;

876 877 878
#if defined(CONFIG_USER_ONLY)
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
{
P
pbrook 已提交
879
    if (newsp)
880 881 882 883 884
        env->regs[R_ESP] = newsp;
    env->regs[R_EAX] = 0;
}
#endif

B
bellard 已提交
885
#include "cpu-all.h"
886
#include "exec-all.h"
B
bellard 已提交
887

T
ths 已提交
888 889
#include "svm.h"

890 891 892 893 894
static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
{
    env->eip = tb->pc - tb->cs_base;
}

895 896 897 898 899
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
                                        target_ulong *cs_base, int *flags)
{
    *cs_base = env->segs[R_CS].base;
    *pc = *cs_base + env->eip;
J
Jan Kiszka 已提交
900 901
    *flags = env->hflags |
        (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK));
902 903
}

904 905 906 907
void apic_init_reset(CPUState *env);
void apic_sipi(CPUState *env);
void do_cpu_init(CPUState *env);
void do_cpu_sipi(CPUState *env);
B
bellard 已提交
908
#endif /* CPU_I386_H */