cpu.h 25.5 KB
Newer Older
B
bellard 已提交
1 2
/*
 * i386 virtual CPU header
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
18
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
B
bellard 已提交
19 20 21 22
 */
#ifndef CPU_I386_H
#define CPU_I386_H

B
bellard 已提交
23 24 25 26 27
#include "config.h"

#ifdef TARGET_X86_64
#define TARGET_LONG_BITS 64
#else
B
bellard 已提交
28
#define TARGET_LONG_BITS 32
B
bellard 已提交
29
#endif
B
bellard 已提交
30

B
bellard 已提交
31 32 33 34 35 36
/* target supports implicit self modifying code */
#define TARGET_HAS_SMC
/* support for self modifying code even if the modified instruction is
   close to the modifying instruction */
#define TARGET_HAS_PRECISE_SMC

B
bellard 已提交
37 38
#define TARGET_HAS_ICE 1

39 40 41 42 43 44
#ifdef TARGET_X86_64
#define ELF_MACHINE	EM_X86_64
#else
#define ELF_MACHINE	EM_386
#endif

B
bellard 已提交
45 46
#include "cpu-defs.h"

B
bellard 已提交
47 48
#include "softfloat.h"

B
bellard 已提交
49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
#define R_EAX 0
#define R_ECX 1
#define R_EDX 2
#define R_EBX 3
#define R_ESP 4
#define R_EBP 5
#define R_ESI 6
#define R_EDI 7

#define R_AL 0
#define R_CL 1
#define R_DL 2
#define R_BL 3
#define R_AH 4
#define R_CH 5
#define R_DH 6
#define R_BH 7

#define R_ES 0
#define R_CS 1
#define R_SS 2
#define R_DS 3
#define R_FS 4
#define R_GS 5

/* segment descriptor fields */
#define DESC_G_MASK     (1 << 23)
#define DESC_B_SHIFT    22
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
B
bellard 已提交
78 79
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
B
bellard 已提交
80 81 82
#define DESC_AVL_MASK   (1 << 20)
#define DESC_P_MASK     (1 << 15)
#define DESC_DPL_SHIFT  13
T
ths 已提交
83
#define DESC_DPL_MASK   (1 << DESC_DPL_SHIFT)
B
bellard 已提交
84 85 86 87
#define DESC_S_MASK     (1 << 12)
#define DESC_TYPE_SHIFT 8
#define DESC_A_MASK     (1 << 8)

B
bellard 已提交
88 89 90
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
#define DESC_C_MASK     (1 << 10) /* code: conforming */
#define DESC_R_MASK     (1 << 9)  /* code: readable */
B
bellard 已提交
91

B
bellard 已提交
92 93 94 95
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
#define DESC_W_MASK     (1 << 9)  /* data: writable */

#define DESC_TSS_BUSY_MASK (1 << 9)
B
bellard 已提交
96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115

/* eflags masks */
#define CC_C   	0x0001
#define CC_P 	0x0004
#define CC_A	0x0010
#define CC_Z	0x0040
#define CC_S    0x0080
#define CC_O    0x0800

#define TF_SHIFT   8
#define IOPL_SHIFT 12
#define VM_SHIFT   17

#define TF_MASK 		0x00000100
#define IF_MASK 		0x00000200
#define DF_MASK 		0x00000400
#define IOPL_MASK		0x00003000
#define NT_MASK	         	0x00004000
#define RF_MASK			0x00010000
#define VM_MASK			0x00020000
116
#define AC_MASK			0x00040000
B
bellard 已提交
117 118 119 120
#define VIF_MASK                0x00080000
#define VIP_MASK                0x00100000
#define ID_MASK                 0x00200000

T
ths 已提交
121
/* hidden flags - used internally by qemu to represent additional cpu
B
bellard 已提交
122 123 124
   states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
   redundant. We avoid using the IOPL_MASK, TF_MASK and VM_MASK bit
   position to ease oring with eflags. */
B
bellard 已提交
125 126 127 128 129 130 131 132 133
/* current cpl */
#define HF_CPL_SHIFT         0
/* true if soft mmu is being used */
#define HF_SOFTMMU_SHIFT     2
/* true if hardware interrupts must be disabled for next instruction */
#define HF_INHIBIT_IRQ_SHIFT 3
/* 16 or 32 segments */
#define HF_CS32_SHIFT        4
#define HF_SS32_SHIFT        5
B
bellard 已提交
134
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
B
bellard 已提交
135
#define HF_ADDSEG_SHIFT      6
136 137 138
/* copy of CR0.PE (protected mode) */
#define HF_PE_SHIFT          7
#define HF_TF_SHIFT          8 /* must be same as eflags */
B
bellard 已提交
139 140 141
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
#define HF_EM_SHIFT         10
#define HF_TS_SHIFT         11
142
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
B
bellard 已提交
143 144
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
B
bellard 已提交
145
#define HF_OSFXSR_SHIFT     16 /* CR4.OSFXSR */
146
#define HF_VM_SHIFT         17 /* must be same as eflags */
B
bellard 已提交
147
#define HF_SMM_SHIFT        19 /* CPU in SMM mode */
148 149
#define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
#define HF_SVMI_SHIFT       21 /* SVM intercepts are active */
B
bellard 已提交
150 151 152 153 154 155 156

#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
157
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
B
bellard 已提交
158
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
B
bellard 已提交
159 160 161
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
A
aliguori 已提交
162
#define HF_IOPL_MASK         (3 << HF_IOPL_SHIFT)
B
bellard 已提交
163 164
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
B
bellard 已提交
165
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
A
aliguori 已提交
166
#define HF_VM_MASK           (1 << HF_VM_SHIFT)
B
bellard 已提交
167
#define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
B
bellard 已提交
168 169
#define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
#define HF_SVMI_MASK         (1 << HF_SVMI_SHIFT)
B
bellard 已提交
170

171 172 173 174 175 176 177 178 179 180 181 182
/* hflags2 */

#define HF2_GIF_SHIFT        0 /* if set CPU takes interrupts */
#define HF2_HIF_SHIFT        1 /* value of IF_MASK when entering SVM */
#define HF2_NMI_SHIFT        2 /* CPU serving NMI */
#define HF2_VINTR_SHIFT      3 /* value of V_INTR_MASKING bit */

#define HF2_GIF_MASK          (1 << HF2_GIF_SHIFT)
#define HF2_HIF_MASK          (1 << HF2_HIF_SHIFT) 
#define HF2_NMI_MASK          (1 << HF2_NMI_SHIFT)
#define HF2_VINTR_MASK        (1 << HF2_VINTR_SHIFT)

A
aliguori 已提交
183 184 185
#define CR0_PE_SHIFT 0
#define CR0_MP_SHIFT 1

B
bellard 已提交
186
#define CR0_PE_MASK  (1 << 0)
B
bellard 已提交
187 188
#define CR0_MP_MASK  (1 << 1)
#define CR0_EM_MASK  (1 << 2)
B
bellard 已提交
189
#define CR0_TS_MASK  (1 << 3)
B
bellard 已提交
190
#define CR0_ET_MASK  (1 << 4)
B
bellard 已提交
191
#define CR0_NE_MASK  (1 << 5)
B
bellard 已提交
192 193 194 195 196 197 198 199 200
#define CR0_WP_MASK  (1 << 16)
#define CR0_AM_MASK  (1 << 18)
#define CR0_PG_MASK  (1 << 31)

#define CR4_VME_MASK  (1 << 0)
#define CR4_PVI_MASK  (1 << 1)
#define CR4_TSD_MASK  (1 << 2)
#define CR4_DE_MASK   (1 << 3)
#define CR4_PSE_MASK  (1 << 4)
B
cleanup  
bellard 已提交
201 202
#define CR4_PAE_MASK  (1 << 5)
#define CR4_PGE_MASK  (1 << 7)
B
bellard 已提交
203
#define CR4_PCE_MASK  (1 << 8)
A
aliguori 已提交
204 205
#define CR4_OSFXSR_SHIFT 9
#define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT)
B
bellard 已提交
206
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
B
bellard 已提交
207

208 209 210 211 212 213 214 215 216 217
#define DR6_BD          (1 << 13)
#define DR6_BS          (1 << 14)
#define DR6_BT          (1 << 15)
#define DR6_FIXED_1     0xffff0ff0

#define DR7_GD          (1 << 13)
#define DR7_TYPE_SHIFT  16
#define DR7_LEN_SHIFT   18
#define DR7_FIXED_1     0x00000400

B
bellard 已提交
218 219 220 221 222 223 224 225 226
#define PG_PRESENT_BIT	0
#define PG_RW_BIT	1
#define PG_USER_BIT	2
#define PG_PWT_BIT	3
#define PG_PCD_BIT	4
#define PG_ACCESSED_BIT	5
#define PG_DIRTY_BIT	6
#define PG_PSE_BIT	7
#define PG_GLOBAL_BIT	8
B
bellard 已提交
227
#define PG_NX_BIT	63
B
bellard 已提交
228 229 230 231 232 233 234 235 236 237

#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
#define PG_RW_MASK	 (1 << PG_RW_BIT)
#define PG_USER_MASK	 (1 << PG_USER_BIT)
#define PG_PWT_MASK	 (1 << PG_PWT_BIT)
#define PG_PCD_MASK	 (1 << PG_PCD_BIT)
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
#define PG_DIRTY_MASK	 (1 << PG_DIRTY_BIT)
#define PG_PSE_MASK	 (1 << PG_PSE_BIT)
#define PG_GLOBAL_MASK	 (1 << PG_GLOBAL_BIT)
B
bellard 已提交
238
#define PG_NX_MASK	 (1LL << PG_NX_BIT)
B
bellard 已提交
239 240 241 242 243 244 245

#define PG_ERROR_W_BIT     1

#define PG_ERROR_P_MASK    0x01
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
#define PG_ERROR_U_MASK    0x04
#define PG_ERROR_RSVD_MASK 0x08
B
bellard 已提交
246
#define PG_ERROR_I_D_MASK  0x10
B
bellard 已提交
247

A
aliguori 已提交
248
#define MSR_IA32_TSC                    0x10
B
bellard 已提交
249 250 251 252 253
#define MSR_IA32_APICBASE               0x1b
#define MSR_IA32_APICBASE_BSP           (1<<8)
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)

254 255 256 257 258
#define MSR_MTRRcap			0xfe
#define MSR_MTRRcap_VCNT		8
#define MSR_MTRRcap_FIXRANGE_SUPPORT	(1 << 8)
#define MSR_MTRRcap_WC_SUPPORTED	(1 << 10)

B
bellard 已提交
259 260 261 262
#define MSR_IA32_SYSENTER_CS            0x174
#define MSR_IA32_SYSENTER_ESP           0x175
#define MSR_IA32_SYSENTER_EIP           0x176

263 264 265 266
#define MSR_MCG_CAP                     0x179
#define MSR_MCG_STATUS                  0x17a
#define MSR_MCG_CTL                     0x17b

267 268
#define MSR_IA32_PERF_STATUS            0x198

269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
#define MSR_MTRRphysBase(reg)		(0x200 + 2 * (reg))
#define MSR_MTRRphysMask(reg)		(0x200 + 2 * (reg) + 1)

#define MSR_MTRRfix64K_00000		0x250
#define MSR_MTRRfix16K_80000		0x258
#define MSR_MTRRfix16K_A0000		0x259
#define MSR_MTRRfix4K_C0000		0x268
#define MSR_MTRRfix4K_C8000		0x269
#define MSR_MTRRfix4K_D0000		0x26a
#define MSR_MTRRfix4K_D8000		0x26b
#define MSR_MTRRfix4K_E0000		0x26c
#define MSR_MTRRfix4K_E8000		0x26d
#define MSR_MTRRfix4K_F0000		0x26e
#define MSR_MTRRfix4K_F8000		0x26f

284 285
#define MSR_PAT                         0x277

286 287
#define MSR_MTRRdefType			0x2ff

B
bellard 已提交
288 289 290 291 292 293
#define MSR_EFER                        0xc0000080

#define MSR_EFER_SCE   (1 << 0)
#define MSR_EFER_LME   (1 << 8)
#define MSR_EFER_LMA   (1 << 10)
#define MSR_EFER_NXE   (1 << 11)
B
bellard 已提交
294
#define MSR_EFER_SVME  (1 << 12)
B
bellard 已提交
295 296 297 298 299 300 301 302 303 304
#define MSR_EFER_FFXSR (1 << 14)

#define MSR_STAR                        0xc0000081
#define MSR_LSTAR                       0xc0000082
#define MSR_CSTAR                       0xc0000083
#define MSR_FMASK                       0xc0000084
#define MSR_FSBASE                      0xc0000100
#define MSR_GSBASE                      0xc0000101
#define MSR_KERNELGSBASE                0xc0000102

T
ths 已提交
305 306
#define MSR_VM_HSAVE_PA                 0xc0010117

B
bellard 已提交
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
/* cpuid_features bits */
#define CPUID_FP87 (1 << 0)
#define CPUID_VME  (1 << 1)
#define CPUID_DE   (1 << 2)
#define CPUID_PSE  (1 << 3)
#define CPUID_TSC  (1 << 4)
#define CPUID_MSR  (1 << 5)
#define CPUID_PAE  (1 << 6)
#define CPUID_MCE  (1 << 7)
#define CPUID_CX8  (1 << 8)
#define CPUID_APIC (1 << 9)
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
#define CPUID_MTRR (1 << 12)
#define CPUID_PGE  (1 << 13)
#define CPUID_MCA  (1 << 14)
#define CPUID_CMOV (1 << 15)
323
#define CPUID_PAT  (1 << 16)
B
bellard 已提交
324
#define CPUID_PSE36   (1 << 17)
325
#define CPUID_PN   (1 << 18)
326
#define CPUID_CLFLUSH (1 << 19)
327 328
#define CPUID_DTS (1 << 21)
#define CPUID_ACPI (1 << 22)
B
bellard 已提交
329 330 331 332
#define CPUID_MMX  (1 << 23)
#define CPUID_FXSR (1 << 24)
#define CPUID_SSE  (1 << 25)
#define CPUID_SSE2 (1 << 26)
333 334 335 336 337
#define CPUID_SS (1 << 27)
#define CPUID_HT (1 << 28)
#define CPUID_TM (1 << 29)
#define CPUID_IA64 (1 << 30)
#define CPUID_PBE (1 << 31)
B
bellard 已提交
338

B
bellard 已提交
339
#define CPUID_EXT_SSE3     (1 << 0)
340
#define CPUID_EXT_DTES64   (1 << 2)
B
bellard 已提交
341
#define CPUID_EXT_MONITOR  (1 << 3)
342 343 344 345 346 347 348
#define CPUID_EXT_DSCPL    (1 << 4)
#define CPUID_EXT_VMX      (1 << 5)
#define CPUID_EXT_SMX      (1 << 6)
#define CPUID_EXT_EST      (1 << 7)
#define CPUID_EXT_TM2      (1 << 8)
#define CPUID_EXT_SSSE3    (1 << 9)
#define CPUID_EXT_CID      (1 << 10)
B
bellard 已提交
349
#define CPUID_EXT_CX16     (1 << 13)
350
#define CPUID_EXT_XTPR     (1 << 14)
351 352 353 354 355 356 357 358 359
#define CPUID_EXT_PDCM     (1 << 15)
#define CPUID_EXT_DCA      (1 << 18)
#define CPUID_EXT_SSE41    (1 << 19)
#define CPUID_EXT_SSE42    (1 << 20)
#define CPUID_EXT_X2APIC   (1 << 21)
#define CPUID_EXT_MOVBE    (1 << 22)
#define CPUID_EXT_POPCNT   (1 << 23)
#define CPUID_EXT_XSAVE    (1 << 26)
#define CPUID_EXT_OSXSAVE  (1 << 27)
B
bellard 已提交
360 361

#define CPUID_EXT2_SYSCALL (1 << 11)
362
#define CPUID_EXT2_MP      (1 << 19)
B
bellard 已提交
363
#define CPUID_EXT2_NX      (1 << 20)
364
#define CPUID_EXT2_MMXEXT  (1 << 22)
365
#define CPUID_EXT2_FFXSR   (1 << 25)
366 367
#define CPUID_EXT2_PDPE1GB (1 << 26)
#define CPUID_EXT2_RDTSCP  (1 << 27)
B
bellard 已提交
368
#define CPUID_EXT2_LM      (1 << 29)
369 370
#define CPUID_EXT2_3DNOWEXT (1 << 30)
#define CPUID_EXT2_3DNOW   (1 << 31)
B
bellard 已提交
371

372 373
#define CPUID_EXT3_LAHF_LM (1 << 0)
#define CPUID_EXT3_CMP_LEG (1 << 1)
T
ths 已提交
374
#define CPUID_EXT3_SVM     (1 << 2)
375 376 377 378 379 380 381 382
#define CPUID_EXT3_EXTAPIC (1 << 3)
#define CPUID_EXT3_CR8LEG  (1 << 4)
#define CPUID_EXT3_ABM     (1 << 5)
#define CPUID_EXT3_SSE4A   (1 << 6)
#define CPUID_EXT3_MISALIGNSSE (1 << 7)
#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
#define CPUID_EXT3_OSVW    (1 << 9)
#define CPUID_EXT3_IBS     (1 << 10)
B
bellard 已提交
383
#define CPUID_EXT3_SKINIT  (1 << 12)
T
ths 已提交
384

385 386 387 388 389 390 391 392
#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */

#define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
#define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */ 
#define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */

393
#define CPUID_MWAIT_IBE     (1 << 1) /* Interrupts can exit capability */
394
#define CPUID_MWAIT_EMX     (1 << 0) /* enumeration supported */
395

B
bellard 已提交
396
#define EXCP00_DIVZ	0
397
#define EXCP01_DB	1
B
bellard 已提交
398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
#define EXCP02_NMI	2
#define EXCP03_INT3	3
#define EXCP04_INTO	4
#define EXCP05_BOUND	5
#define EXCP06_ILLOP	6
#define EXCP07_PREX	7
#define EXCP08_DBLE	8
#define EXCP09_XERR	9
#define EXCP0A_TSS	10
#define EXCP0B_NOSEG	11
#define EXCP0C_STACK	12
#define EXCP0D_GPF	13
#define EXCP0E_PAGE	14
#define EXCP10_COPR	16
#define EXCP11_ALGN	17
#define EXCP12_MCHK	18

B
bellard 已提交
415 416 417
#define EXCP_SYSCALL    0x100 /* only happens in user only emulation
                                 for syscall instruction */

B
bellard 已提交
418 419
enum {
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
T
ths 已提交
420
    CC_OP_EFLAGS,  /* all cc are explicitly computed, CC_SRC = flags */
B
bellard 已提交
421 422 423 424

    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
    CC_OP_MULW,
    CC_OP_MULL,
B
bellard 已提交
425
    CC_OP_MULQ,
B
bellard 已提交
426 427 428 429

    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_ADDW,
    CC_OP_ADDL,
B
bellard 已提交
430
    CC_OP_ADDQ,
B
bellard 已提交
431 432 433 434

    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_ADCW,
    CC_OP_ADCL,
B
bellard 已提交
435
    CC_OP_ADCQ,
B
bellard 已提交
436 437 438 439

    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_SUBW,
    CC_OP_SUBL,
B
bellard 已提交
440
    CC_OP_SUBQ,
B
bellard 已提交
441 442 443 444

    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_SBBW,
    CC_OP_SBBL,
B
bellard 已提交
445
    CC_OP_SBBQ,
B
bellard 已提交
446 447 448 449

    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
    CC_OP_LOGICW,
    CC_OP_LOGICL,
B
bellard 已提交
450
    CC_OP_LOGICQ,
B
bellard 已提交
451 452 453 454

    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
    CC_OP_INCW,
    CC_OP_INCL,
B
bellard 已提交
455
    CC_OP_INCQ,
B
bellard 已提交
456 457 458 459

    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
    CC_OP_DECW,
    CC_OP_DECL,
B
bellard 已提交
460
    CC_OP_DECQ,
B
bellard 已提交
461

B
comment  
bellard 已提交
462
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
B
bellard 已提交
463 464
    CC_OP_SHLW,
    CC_OP_SHLL,
B
bellard 已提交
465
    CC_OP_SHLQ,
B
bellard 已提交
466 467 468 469

    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
    CC_OP_SARW,
    CC_OP_SARL,
B
bellard 已提交
470
    CC_OP_SARQ,
B
bellard 已提交
471 472 473 474

    CC_OP_NB,
};

B
bellard 已提交
475
#ifdef FLOATX80
B
bellard 已提交
476 477 478 479
#define USE_X86LDOUBLE
#endif

#ifdef USE_X86LDOUBLE
B
bellard 已提交
480
typedef floatx80 CPU86_LDouble;
B
bellard 已提交
481
#else
B
bellard 已提交
482
typedef float64 CPU86_LDouble;
B
bellard 已提交
483 484 485 486
#endif

typedef struct SegmentCache {
    uint32_t selector;
B
bellard 已提交
487
    target_ulong base;
B
bellard 已提交
488 489 490 491
    uint32_t limit;
    uint32_t flags;
} SegmentCache;

B
bellard 已提交
492
typedef union {
B
bellard 已提交
493 494 495 496
    uint8_t _b[16];
    uint16_t _w[8];
    uint32_t _l[4];
    uint64_t _q[2];
B
bellard 已提交
497 498
    float32 _s[4];
    float64 _d[2];
B
bellard 已提交
499 500
} XMMReg;

B
bellard 已提交
501 502
typedef union {
    uint8_t _b[8];
A
aurel32 已提交
503 504 505
    uint16_t _w[4];
    uint32_t _l[2];
    float32 _s[2];
B
bellard 已提交
506 507 508 509 510 511 512
    uint64_t q;
} MMXReg;

#ifdef WORDS_BIGENDIAN
#define XMM_B(n) _b[15 - (n)]
#define XMM_W(n) _w[7 - (n)]
#define XMM_L(n) _l[3 - (n)]
B
bellard 已提交
513
#define XMM_S(n) _s[3 - (n)]
B
bellard 已提交
514
#define XMM_Q(n) _q[1 - (n)]
B
bellard 已提交
515
#define XMM_D(n) _d[1 - (n)]
B
bellard 已提交
516 517 518 519

#define MMX_B(n) _b[7 - (n)]
#define MMX_W(n) _w[3 - (n)]
#define MMX_L(n) _l[1 - (n)]
A
aurel32 已提交
520
#define MMX_S(n) _s[1 - (n)]
B
bellard 已提交
521 522 523 524
#else
#define XMM_B(n) _b[n]
#define XMM_W(n) _w[n]
#define XMM_L(n) _l[n]
B
bellard 已提交
525
#define XMM_S(n) _s[n]
B
bellard 已提交
526
#define XMM_Q(n) _q[n]
B
bellard 已提交
527
#define XMM_D(n) _d[n]
B
bellard 已提交
528 529 530 531

#define MMX_B(n) _b[n]
#define MMX_W(n) _w[n]
#define MMX_L(n) _l[n]
A
aurel32 已提交
532
#define MMX_S(n) _s[n]
B
bellard 已提交
533
#endif
B
bellard 已提交
534
#define MMX_Q(n) q
B
bellard 已提交
535

B
bellard 已提交
536 537 538 539 540 541
#ifdef TARGET_X86_64
#define CPU_NB_REGS 16
#else
#define CPU_NB_REGS 8
#endif

542 543
#define NB_MMU_MODES 2

B
bellard 已提交
544 545
typedef struct CPUX86State {
    /* standard registers */
B
bellard 已提交
546 547 548
    target_ulong regs[CPU_NB_REGS];
    target_ulong eip;
    target_ulong eflags; /* eflags register. During CPU emulation, CC
B
bellard 已提交
549 550 551 552
                        flags and DF are set to zero because they are
                        stored elsewhere */

    /* emulator internal eflags handling */
B
bellard 已提交
553 554
    target_ulong cc_src;
    target_ulong cc_dst;
B
bellard 已提交
555 556
    uint32_t cc_op;
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
557 558 559
    uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
                        are known at translation time. */
    uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
B
bellard 已提交
560

B
bellard 已提交
561 562 563 564 565 566 567
    /* segments */
    SegmentCache segs[6]; /* selector values */
    SegmentCache ldt;
    SegmentCache tr;
    SegmentCache gdt; /* only base and limit are used */
    SegmentCache idt; /* only base and limit are used */

568
    target_ulong cr[5]; /* NOTE: cr1 is unused */
A
aurel32 已提交
569
    uint64_t a20_mask;
B
bellard 已提交
570

B
bellard 已提交
571 572 573 574 575
    /* FPU state */
    unsigned int fpstt; /* top of stack index */
    unsigned int fpus;
    unsigned int fpuc;
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
B
bellard 已提交
576 577 578 579 580 581 582 583
    union {
#ifdef USE_X86LDOUBLE
        CPU86_LDouble d __attribute__((aligned(16)));
#else
        CPU86_LDouble d;
#endif
        MMXReg mmx;
    } fpregs[8];
B
bellard 已提交
584 585

    /* emulator internal variables */
B
bellard 已提交
586
    float_status fp_status;
B
bellard 已提交
587
    CPU86_LDouble ft0;
588

A
aurel32 已提交
589
    float_status mmx_status; /* for 3DNow! float ops */
B
bellard 已提交
590
    float_status sse_status;
B
bellard 已提交
591
    uint32_t mxcsr;
B
bellard 已提交
592 593
    XMMReg xmm_regs[CPU_NB_REGS];
    XMMReg xmm_t0;
B
bellard 已提交
594
    MMXReg mmx_t0;
595
    target_ulong cc_tmp; /* temporary for rcr/rcl */
B
bellard 已提交
596

B
bellard 已提交
597 598
    /* sysenter registers */
    uint32_t sysenter_cs;
599 600
    target_ulong sysenter_esp;
    target_ulong sysenter_eip;
601 602
    uint64_t efer;
    uint64_t star;
T
ths 已提交
603

B
bellard 已提交
604 605
    uint64_t vm_hsave;
    uint64_t vm_vmcb;
B
bellard 已提交
606
    uint64_t tsc_offset;
T
ths 已提交
607 608 609 610 611 612
    uint64_t intercept;
    uint16_t intercept_cr_read;
    uint16_t intercept_cr_write;
    uint16_t intercept_dr_read;
    uint16_t intercept_dr_write;
    uint32_t intercept_exceptions;
613
    uint8_t v_tpr;
T
ths 已提交
614

B
bellard 已提交
615 616 617 618 619 620
#ifdef TARGET_X86_64
    target_ulong lstar;
    target_ulong cstar;
    target_ulong fmask;
    target_ulong kernelgsbase;
#endif
B
bellard 已提交
621

A
aliguori 已提交
622 623
    uint64_t tsc;

624 625
    uint64_t pat;

B
bellard 已提交
626 627 628
    /* exception/interrupt handling */
    int error_code;
    int exception_is_int;
B
bellard 已提交
629
    target_ulong exception_next_eip;
B
bellard 已提交
630
    target_ulong dr[8]; /* debug registers */
631 632 633 634
    union {
        CPUBreakpoint *cpu_breakpoint[4];
        CPUWatchpoint *cpu_watchpoint[4];
    }; /* break/watchpoints for dr[0..3] */
B
bellard 已提交
635
    uint32_t smbase;
636
    int old_exception;  /* exception in flight */
B
bellard 已提交
637

638
    CPU_COMMON
B
bellard 已提交
639

B
bellard 已提交
640
    /* processor features (e.g. for CPUID insn) */
641
    uint32_t cpuid_level;
B
bellard 已提交
642 643 644 645 646
    uint32_t cpuid_vendor1;
    uint32_t cpuid_vendor2;
    uint32_t cpuid_vendor3;
    uint32_t cpuid_version;
    uint32_t cpuid_features;
B
bellard 已提交
647
    uint32_t cpuid_ext_features;
648 649 650
    uint32_t cpuid_xlevel;
    uint32_t cpuid_model[12];
    uint32_t cpuid_ext2_features;
T
ths 已提交
651
    uint32_t cpuid_ext3_features;
652
    uint32_t cpuid_apic_id;
653

654 655 656 657 658 659 660 661
    /* MTRRs */
    uint64_t mtrr_fixed[11];
    uint64_t mtrr_deftype;
    struct {
        uint64_t base;
        uint64_t mask;
    } mtrr_var[8];

B
bellard 已提交
662 663
#ifdef USE_KQEMU
    int kqemu_enabled;
B
bellard 已提交
664
    int last_io_time;
B
bellard 已提交
665
#endif
A
aliguori 已提交
666 667 668 669

    /* For KVM */
    uint64_t interrupt_bitmap[256 / 64];

B
bellard 已提交
670 671 672
    /* in order to simplify APIC support, we leave this pointer to the
       user */
    struct APICState *apic_state;
B
bellard 已提交
673 674
} CPUX86State;

B
bellard 已提交
675
CPUX86State *cpu_x86_init(const char *cpu_model);
B
bellard 已提交
676 677
int cpu_x86_exec(CPUX86State *s);
void cpu_x86_close(CPUX86State *s);
678 679
void x86_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
                                                 ...));
B
bellard 已提交
680
int cpu_get_pic_interrupt(CPUX86State *s);
B
bellard 已提交
681 682
/* MSDOS compatibility mode FPU exception support */
void cpu_set_ferr(CPUX86State *s);
B
bellard 已提交
683 684 685

/* this function must always be used to load data in the segment
   cache: it synchronizes the hflags with the segment cache values */
686
static inline void cpu_x86_load_seg_cache(CPUX86State *env,
B
bellard 已提交
687
                                          int seg_reg, unsigned int selector,
B
bellard 已提交
688
                                          target_ulong base,
689
                                          unsigned int limit,
B
bellard 已提交
690 691 692 693
                                          unsigned int flags)
{
    SegmentCache *sc;
    unsigned int new_hflags;
694

B
bellard 已提交
695 696 697 698 699 700 701
    sc = &env->segs[seg_reg];
    sc->selector = selector;
    sc->base = base;
    sc->limit = limit;
    sc->flags = flags;

    /* update the hidden flags */
B
bellard 已提交
702 703 704 705 706 707 708
    {
        if (seg_reg == R_CS) {
#ifdef TARGET_X86_64
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
                /* long mode */
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
                env->hflags &= ~(HF_ADDSEG_MASK);
709
            } else
B
bellard 已提交
710 711 712 713 714 715 716 717 718 719 720 721 722
#endif
            {
                /* legacy / compatibility case */
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
                    new_hflags;
            }
        }
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
        if (env->hflags & HF_CS64_MASK) {
            /* zero base assumed for DS, ES and SS in long mode */
723
        } else if (!(env->cr[0] & CR0_PE_MASK) ||
B
bellard 已提交
724 725
                   (env->eflags & VM_MASK) ||
                   !(env->hflags & HF_CS32_MASK)) {
B
bellard 已提交
726 727 728 729 730 731 732
            /* XXX: try to avoid this test. The problem comes from the
               fact that is real mode or vm86 mode we only modify the
               'base' and 'selector' fields of the segment cache to go
               faster. A solution may be to force addseg to one in
               translate-i386.c. */
            new_hflags |= HF_ADDSEG_MASK;
        } else {
733
            new_hflags |= ((env->segs[R_DS].base |
B
bellard 已提交
734
                            env->segs[R_ES].base |
735
                            env->segs[R_SS].base) != 0) <<
B
bellard 已提交
736 737
                HF_ADDSEG_SHIFT;
        }
738
        env->hflags = (env->hflags &
B
bellard 已提交
739
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
B
bellard 已提交
740 741 742 743 744 745 746 747 748 749 750 751 752
    }
}

/* wrapper, just in case memory mappings must be changed */
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
{
#if HF_CPL_MASK == 3
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
#else
#error HF_CPL_MASK is hardcoded
#endif
}

B
blueswir1 已提交
753
/* op_helper.c */
754 755 756 757
/* used for debug or cpu save/restore */
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);

B
blueswir1 已提交
758
/* cpu-exec.c */
B
bellard 已提交
759 760 761
/* the following helpers are only usable in user mode simulation as
   they can trigger unexpected exceptions */
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
762 763
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
B
bellard 已提交
764 765 766 767

/* you can call this signal handler from your SIGBUS and SIGSEGV
   signal handlers to inform the virtual CPU of exceptions. non zero
   is returned if the signal was handled by the virtual CPU.  */
768
int cpu_x86_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
769
                           void *puc);
B
blueswir1 已提交
770 771 772 773

/* helper.c */
int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr,
                             int is_write, int mmu_idx, int is_softmmu);
B
bellard 已提交
774
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
B
blueswir1 已提交
775 776 777
void cpu_x86_cpuid(CPUX86State *env, uint32_t index,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx);
B
bellard 已提交
778

B
blueswir1 已提交
779 780 781 782
static inline int hw_breakpoint_enabled(unsigned long dr7, int index)
{
    return (dr7 >> (index * 2)) & 3;
}
B
bellard 已提交
783

B
blueswir1 已提交
784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804
static inline int hw_breakpoint_type(unsigned long dr7, int index)
{
    return (dr7 >> (DR7_TYPE_SHIFT + (index * 2))) & 3;
}

static inline int hw_breakpoint_len(unsigned long dr7, int index)
{
    int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 2))) & 3);
    return (len == 2) ? 8 : len + 1;
}

void hw_breakpoint_insert(CPUX86State *env, int index);
void hw_breakpoint_remove(CPUX86State *env, int index);
int check_hw_breakpoints(CPUX86State *env, int force_dr6_update);

/* will be suppressed */
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);

/* hw/apic.c */
B
bellard 已提交
805 806
void cpu_set_apic_base(CPUX86State *env, uint64_t val);
uint64_t cpu_get_apic_base(CPUX86State *env);
B
bellard 已提交
807 808 809 810
void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
#ifndef NO_CPU_IO_DEFS
uint8_t cpu_get_apic_tpr(CPUX86State *env);
#endif
B
bellard 已提交
811

B
blueswir1 已提交
812 813 814
/* hw/pc.c */
void cpu_smm_update(CPUX86State *env);
uint64_t cpu_get_tsc(CPUX86State *env);
A
aliguori 已提交
815

B
bellard 已提交
816 817 818 819
/* used to debug */
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */

B
bellard 已提交
820 821 822 823 824 825 826 827 828
#ifdef USE_KQEMU
static inline int cpu_get_time_fast(void)
{
    int low, high;
    asm volatile("rdtsc" : "=a" (low), "=d" (high));
    return low;
}
#endif

B
bellard 已提交
829
#define TARGET_PAGE_BITS 12
830 831 832 833 834 835

#define CPUState CPUX86State
#define cpu_init cpu_x86_init
#define cpu_exec cpu_x86_exec
#define cpu_gen_code cpu_x86_gen_code
#define cpu_signal_handler cpu_x86_signal_handler
836
#define cpu_list x86_cpu_list
837

838
#define CPU_SAVE_VERSION 8
839

840 841 842 843 844 845 846 847 848
/* MMU modes definitions */
#define MMU_MODE0_SUFFIX _kernel
#define MMU_MODE1_SUFFIX _user
#define MMU_USER_IDX 1
static inline int cpu_mmu_index (CPUState *env)
{
    return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
}

B
blueswir1 已提交
849
/* translate.c */
850 851
void optimize_flags_init(void);

852 853 854 855 856
typedef struct CCTable {
    int (*compute_all)(void); /* return all the flags */
    int (*compute_c)(void);  /* return the C flag */
} CCTable;

857 858 859
#if defined(CONFIG_USER_ONLY)
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
{
P
pbrook 已提交
860
    if (newsp)
861 862 863 864 865
        env->regs[R_ESP] = newsp;
    env->regs[R_EAX] = 0;
}
#endif

B
bellard 已提交
866
#include "cpu-all.h"
867
#include "exec-all.h"
B
bellard 已提交
868

T
ths 已提交
869 870
#include "svm.h"

871 872 873 874 875
static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
{
    env->eip = tb->pc - tb->cs_base;
}

876 877 878 879 880 881 882 883
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
                                        target_ulong *cs_base, int *flags)
{
    *cs_base = env->segs[R_CS].base;
    *pc = *cs_base + env->eip;
    *flags = env->hflags | (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
}

B
bellard 已提交
884
#endif /* CPU_I386_H */