- 20 11月, 2014 1 次提交
-
-
由 Radek Dostal 提交于
all other nodes in bcm63138.dtsi use "interrupts", this had to be just a typo which never got noticed, even it may have quite some consequences. Signed-off-by: NRadek Dostal <radek.dostal@streamunlimited.com> Acked-by: NFlorian Fainelli <f.fainelli@gmail.com> Signed-off-by: NJiri Kosina <jkosina@suse.cz>
-
- 18 9月, 2014 1 次提交
-
-
由 Florian Fainelli 提交于
Add a very minimalistic BCM63138 Device Tree include file which describes the BCM63138 SoC with only the basic set of required peripherals: - Cortex A9 CPUs - ARM GIC - ARM SCU - PL310 Level-2 cache controller - ARM TWD & Global timers - ARM TWD watchdog - legacy MIPS bus (UBUS) - BCM6345-style UARTs (disabled by default) Since the PL310 L2 cache controller does not come out of reset with correct default values, we need to override the 'cache-sets' and 'cache-size' properties to get its geometry right. Acked-by: NArnd Bergmann <arnd@arndb.de> Signed-off-by: NFlorian Fainelli <f.fainelli@gmail.com>
-