pm34xx.c 25.7 KB
Newer Older
1 2 3 4 5 6 7
/*
 * OMAP3 Power Management Routines
 *
 * Copyright (C) 2006-2008 Nokia Corporation
 * Tony Lindgren <tony@atomide.com>
 * Jouni Hogander
 *
8 9 10
 * Copyright (C) 2007 Texas Instruments, Inc.
 * Rajendra Nayak <rnayak@ti.com>
 *
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 * Copyright (C) 2005 Texas Instruments, Inc.
 * Richard Woodruff <r-woodruff2@ti.com>
 *
 * Based on pm.c for omap1
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/pm.h>
#include <linux/suspend.h>
#include <linux/interrupt.h>
#include <linux/module.h>
#include <linux/list.h>
#include <linux/err.h>
#include <linux/gpio.h>
28
#include <linux/clk.h>
29
#include <linux/delay.h>
30
#include <linux/slab.h>
31
#include <linux/console.h>
32
#include <trace/events/power.h>
33

34 35
#include <asm/suspend.h>

36
#include <plat/sram.h>
37
#include "clockdomain.h"
38
#include "powerdomain.h"
39
#include <plat/serial.h>
R
Rajendra Nayak 已提交
40
#include <plat/sdrc.h>
41 42
#include <plat/prcm.h>
#include <plat/gpmc.h>
43
#include <plat/dma.h>
44

45
#include "cm2xxx_3xxx.h"
46 47 48
#include "cm-regbits-34xx.h"
#include "prm-regbits-34xx.h"

49
#include "prm2xxx_3xxx.h"
50
#include "pm.h"
51
#include "sdrc.h"
52
#include "control.h"
53

54 55 56 57 58 59 60 61 62 63 64 65 66
#ifdef CONFIG_SUSPEND
static suspend_state_t suspend_state = PM_SUSPEND_ON;
static inline bool is_suspending(void)
{
	return (suspend_state != PM_SUSPEND_ON);
}
#else
static inline bool is_suspending(void)
{
	return false;
}
#endif

67 68 69
/* pm34xx errata defined in pm.h */
u16 pm34xx_errata;

70 71 72
struct power_state {
	struct powerdomain *pwrdm;
	u32 next_state;
73
#ifdef CONFIG_SUSPEND
74
	u32 saved_state;
75
#endif
76 77 78 79 80
	struct list_head node;
};

static LIST_HEAD(pwrst_list);

81
static int (*_omap_save_secure_sram)(u32 *addr);
82
void (*omap3_do_wfi_sram)(void);
83

84 85
static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
static struct powerdomain *core_pwrdm, *per_pwrdm;
86
static struct powerdomain *cam_pwrdm;
87

88 89 90 91 92 93 94 95 96 97
static inline void omap3_per_save_context(void)
{
	omap_gpio_save_context();
}

static inline void omap3_per_restore_context(void)
{
	omap_gpio_restore_context();
}

98 99 100 101 102
static void omap3_enable_io_chain(void)
{
	int timeout = 0;

	if (omap_rev() >= OMAP3430_REV_ES3_1) {
103
		omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
104
				     PM_WKEN);
105
		/* Do a readback to assure write has been done */
106
		omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
107

108
		while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
109
			 OMAP3430_ST_IO_CHAIN_MASK)) {
110 111 112 113 114 115
			timeout++;
			if (timeout > 1000) {
				printk(KERN_ERR "Wake up daisy chain "
				       "activation failed.\n");
				return;
			}
116
			omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
117
					     WKUP_MOD, PM_WKEN);
118 119 120 121 122 123 124
		}
	}
}

static void omap3_disable_io_chain(void)
{
	if (omap_rev() >= OMAP3430_REV_ES3_1)
125
		omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
126
				       PM_WKEN);
127 128
}

129 130
static void omap3_core_save_context(void)
{
131
	omap3_ctrl_save_padconf();
132 133 134

	/*
	 * Force write last pad into memory, as this can fail in some
135
	 * cases according to errata 1.157, 1.185
136 137 138 139
	 */
	omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
		OMAP343X_CONTROL_MEM_WKUP + 0x2a0);

140 141 142 143 144 145
	/* Save the Interrupt controller context */
	omap_intc_save_context();
	/* Save the GPMC context */
	omap3_gpmc_save_context();
	/* Save the system control module context, padconf already save above*/
	omap3_control_save_context();
146
	omap_dma_global_context_save();
147 148 149 150 151 152 153 154 155 156
}

static void omap3_core_restore_context(void)
{
	/* Restore the control module context, padconf restored by h/w */
	omap3_control_restore_context();
	/* Restore the GPMC context */
	omap3_gpmc_restore_context();
	/* Restore the interrupt controller context */
	omap_intc_restore_context();
157
	omap_dma_global_context_restore();
158 159
}

160 161 162 163 164 165
/*
 * FIXME: This function should be called before entering off-mode after
 * OMAP3 secure services have been accessed. Currently it is only called
 * once during boot sequence, but this works as we are not using secure
 * services.
 */
166
static void omap3_save_secure_ram_context(void)
167 168
{
	u32 ret;
169
	int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
170 171 172 173 174 175 176 177 178 179

	if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
		/*
		 * MPU next state must be set to POWER_ON temporarily,
		 * otherwise the WFI executed inside the ROM code
		 * will hang the system.
		 */
		pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
		ret = _omap_save_secure_sram((u32 *)
				__pa(omap3_secure_ram_storage));
180
		pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
181 182 183 184 185 186 187 188 189 190
		/* Following is for error tracking, it should not happen */
		if (ret) {
			printk(KERN_ERR "save_secure_sram() returns %08x\n",
				ret);
			while (1)
				;
		}
	}
}

191 192 193 194 195 196 197 198 199 200
/*
 * PRCM Interrupt Handler Helper Function
 *
 * The purpose of this function is to clear any wake-up events latched
 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
 * may occur whilst attempting to clear a PM_WKST_x register and thus
 * set another bit in this register. A while loop is used to ensure
 * that any peripheral wake-up events occurring while attempting to
 * clear the PM_WKST_x are detected and cleared.
 */
201
static int prcm_clear_mod_irqs(s16 module, u8 regs)
202
{
203
	u32 wkst, fclk, iclk, clken;
204 205 206
	u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
	u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
	u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
207 208
	u16 grpsel_off = (regs == 3) ?
		OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
209
	int c = 0;
210

211 212
	wkst = omap2_prm_read_mod_reg(module, wkst_off);
	wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
213
	if (wkst) {
214 215
		iclk = omap2_cm_read_mod_reg(module, iclk_off);
		fclk = omap2_cm_read_mod_reg(module, fclk_off);
216
		while (wkst) {
217
			clken = wkst;
218
			omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
219 220 221 222 223 224
			/*
			 * For USBHOST, we don't know whether HOST1 or
			 * HOST2 woke us up, so enable both f-clocks
			 */
			if (module == OMAP3430ES2_USBHOST_MOD)
				clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
225 226 227
			omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
			omap2_prm_write_mod_reg(wkst, module, wkst_off);
			wkst = omap2_prm_read_mod_reg(module, wkst_off);
228
			c++;
229
		}
230 231
		omap2_cm_write_mod_reg(iclk, module, iclk_off);
		omap2_cm_write_mod_reg(fclk, module, fclk_off);
232
	}
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249

	return c;
}

static int _prcm_int_handle_wakeup(void)
{
	int c;

	c = prcm_clear_mod_irqs(WKUP_MOD, 1);
	c += prcm_clear_mod_irqs(CORE_MOD, 1);
	c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
	if (omap_rev() > OMAP3430_REV_ES1_0) {
		c += prcm_clear_mod_irqs(CORE_MOD, 3);
		c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
	}

	return c;
250
}
251

252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
/*
 * PRCM Interrupt Handler
 *
 * The PRM_IRQSTATUS_MPU register indicates if there are any pending
 * interrupts from the PRCM for the MPU. These bits must be cleared in
 * order to clear the PRCM interrupt. The PRCM interrupt handler is
 * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
 * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
 * register indicates that a wake-up event is pending for the MPU and
 * this bit can only be cleared if the all the wake-up events latched
 * in the various PM_WKST_x registers have been cleared. The interrupt
 * handler is implemented using a do-while loop so that if a wake-up
 * event occurred during the processing of the prcm interrupt handler
 * (setting a bit in the corresponding PM_WKST_x register and thus
 * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
 * this would be handled.
 */
static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
{
271
	u32 irqenable_mpu, irqstatus_mpu;
272
	int c = 0;
273

274
	irqenable_mpu = omap2_prm_read_mod_reg(OCP_MOD,
275
					 OMAP3_PRM_IRQENABLE_MPU_OFFSET);
276
	irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
277 278
					 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
	irqstatus_mpu &= irqenable_mpu;
279

280
	do {
281 282
		if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
				     OMAP3430_IO_ST_MASK)) {
283 284 285 286 287 288 289 290 291 292 293 294 295 296
			c = _prcm_int_handle_wakeup();

			/*
			 * Is the MPU PRCM interrupt handler racing with the
			 * IVA2 PRCM interrupt handler ?
			 */
			WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
			     "but no wakeup sources are marked\n");
		} else {
			/* XXX we need to expand our PRCM interrupt handler */
			WARN(1, "prcm: WARNING: PRCM interrupt received, but "
			     "no code to handle it (%08x)\n", irqstatus_mpu);
		}

297
		omap2_prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
298
					OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
299

300
		irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
301 302 303 304
					OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
		irqstatus_mpu &= irqenable_mpu;

	} while (irqstatus_mpu);
305 306 307 308

	return IRQ_HANDLED;
}

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
static void omap34xx_save_context(u32 *save)
{
	u32 val;

	/* Read Auxiliary Control Register */
	asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
	*save++ = 1;
	*save++ = val;

	/* Read L2 AUX ctrl register */
	asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
	*save++ = 1;
	*save++ = val;
}

324
static int omap34xx_do_sram_idle(unsigned long save_state)
325
{
326
	omap34xx_cpu_suspend(save_state);
327
	return 0;
328 329
}

330
void omap_sram_idle(void)
331 332 333 334 335 336 337
{
	/* Variable to tell what needs to be saved and restored
	 * in omap_sram_idle*/
	/* save_state = 0 => Nothing to save and restored */
	/* save_state = 1 => Only L1 and logic lost */
	/* save_state = 2 => Only L2 lost */
	/* save_state = 3 => L1, L2 and logic lost */
338 339 340 341
	int save_state = 0;
	int mpu_next_state = PWRDM_POWER_ON;
	int per_next_state = PWRDM_POWER_ON;
	int core_next_state = PWRDM_POWER_ON;
342
	int per_going_off;
343
	int core_prev_state, per_prev_state;
344
	u32 sdrc_pwr = 0;
345

346 347 348 349 350
	pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
	pwrdm_clear_all_prev_pwrst(neon_pwrdm);
	pwrdm_clear_all_prev_pwrst(core_pwrdm);
	pwrdm_clear_all_prev_pwrst(per_pwrdm);

351 352
	mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
	switch (mpu_next_state) {
353
	case PWRDM_POWER_ON:
354 355 356 357
	case PWRDM_POWER_RET:
		/* No need to save context */
		save_state = 0;
		break;
R
Rajendra Nayak 已提交
358 359 360
	case PWRDM_POWER_OFF:
		save_state = 3;
		break;
361 362 363 364 365
	default:
		/* Invalid state */
		printk(KERN_ERR "Invalid mpu state in sram_idle\n");
		return;
	}
366

367 368
	/* NEON control */
	if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
369
		pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
370

371
	/* Enable IO-PAD and IO-CHAIN wakeups */
372
	per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
373
	core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
374 375 376
	if (omap3_has_io_wakeup() &&
	    (per_next_state < PWRDM_POWER_ON ||
	     core_next_state < PWRDM_POWER_ON)) {
377
		omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
378 379 380
		omap3_enable_io_chain();
	}

381
	/* Block console output in case it is on one of the OMAP UARTs */
382 383 384
	if (!is_suspending())
		if (per_next_state < PWRDM_POWER_ON ||
		    core_next_state < PWRDM_POWER_ON)
385
			if (!console_trylock())
386
				goto console_still_active;
387

388 389
	pwrdm_pre_transition();

390
	/* PER */
391
	if (per_next_state < PWRDM_POWER_ON) {
392
		per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
393
		omap_uart_prepare_idle(2);
394
		omap_uart_prepare_idle(3);
395
		omap2_gpio_prepare_for_idle(per_going_off);
396
		if (per_next_state == PWRDM_POWER_OFF)
397
				omap3_per_save_context();
398 399 400
	}

	/* CORE */
401 402 403
	if (core_next_state < PWRDM_POWER_ON) {
		omap_uart_prepare_idle(0);
		omap_uart_prepare_idle(1);
404 405
		if (core_next_state == PWRDM_POWER_OFF) {
			omap3_core_save_context();
406
			omap3_cm_save_context();
407
		}
408
	}
409

410
	omap3_intc_prepare_idle();
411

412
	/*
413 414
	* On EMU/HS devices ROM code restores a SRDC value
	* from scratchpad which has automatic self refresh on timeout
415
	* of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
416 417
	* Hence store/restore the SDRC_POWER register here.
	*/
418 419
	if (omap_rev() >= OMAP3430_REV_ES3_0 &&
	    omap_type() != OMAP2_DEVICE_TYPE_GP &&
420
	    core_next_state == PWRDM_POWER_OFF)
421 422
		sdrc_pwr = sdrc_read_reg(SDRC_POWER);

R
Rajendra Nayak 已提交
423
	/*
424 425 426
	 * omap3_arm_context is the location where some ARM context
	 * get saved. The rest is placed on the stack, and restored
	 * from there before resuming.
R
Rajendra Nayak 已提交
427
	 */
428 429
	if (save_state)
		omap34xx_save_context(omap3_arm_context);
430
	if (save_state == 1 || save_state == 3)
431
		cpu_suspend(save_state, omap34xx_do_sram_idle);
432 433
	else
		omap34xx_do_sram_idle(save_state);
434

435
	/* Restore normal SDRC POWER settings */
436 437 438 439 440
	if (omap_rev() >= OMAP3430_REV_ES3_0 &&
	    omap_type() != OMAP2_DEVICE_TYPE_GP &&
	    core_next_state == PWRDM_POWER_OFF)
		sdrc_write_reg(sdrc_pwr, SDRC_POWER);

441
	/* CORE */
442
	if (core_next_state < PWRDM_POWER_ON) {
443 444 445
		core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
		if (core_prev_state == PWRDM_POWER_OFF) {
			omap3_core_restore_context();
446
			omap3_cm_restore_context();
447
			omap3_sram_restore_context();
448
			omap2_sms_restore_context();
449
		}
450 451 452
		omap_uart_resume_idle(0);
		omap_uart_resume_idle(1);
		if (core_next_state == PWRDM_POWER_OFF)
453
			omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
454 455 456
					       OMAP3430_GR_MOD,
					       OMAP3_PRM_VOLTCTRL_OFFSET);
	}
457
	omap3_intc_resume_idle();
458

459 460
	pwrdm_post_transition();

461 462 463
	/* PER */
	if (per_next_state < PWRDM_POWER_ON) {
		per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
464 465
		omap2_gpio_resume_after_idle();
		if (per_prev_state == PWRDM_POWER_OFF)
466
			omap3_per_restore_context();
467
		omap_uart_resume_idle(2);
468
		omap_uart_resume_idle(3);
469
	}
470

471
	if (!is_suspending())
472
		console_unlock();
473 474

console_still_active:
475
	/* Disable IO-PAD and IO-CHAIN wakeup */
476 477 478
	if (omap3_has_io_wakeup() &&
	    (per_next_state < PWRDM_POWER_ON ||
	     core_next_state < PWRDM_POWER_ON)) {
479 480
		omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
					     PM_WKEN);
481 482
		omap3_disable_io_chain();
	}
483

484
	clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
485 486
}

487
int omap3_can_sleep(void)
488
{
489 490
	if (!omap_uart_can_sleep())
		return 0;
491 492 493 494 495 496 497 498 499 500 501
	return 1;
}

static void omap3_pm_idle(void)
{
	local_irq_disable();
	local_fiq_disable();

	if (!omap3_can_sleep())
		goto out;

502
	if (omap_irq_pending() || need_resched())
503 504
		goto out;

505 506 507
	trace_power_start(POWER_CSTATE, 1, smp_processor_id());
	trace_cpu_idle(1, smp_processor_id());

508 509
	omap_sram_idle();

510 511 512
	trace_power_end(smp_processor_id());
	trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());

513 514 515 516 517
out:
	local_fiq_enable();
	local_irq_enable();
}

518
#ifdef CONFIG_SUSPEND
519 520 521 522 523 524 525 526 527 528
static int omap3_pm_suspend(void)
{
	struct power_state *pwrst;
	int state, ret = 0;

	/* Read current next_pwrsts */
	list_for_each_entry(pwrst, &pwrst_list, node)
		pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
	/* Set ones wanted by suspend */
	list_for_each_entry(pwrst, &pwrst_list, node) {
529
		if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
530 531 532 533 534
			goto restore;
		if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
			goto restore;
	}

535
	omap_uart_prepare_suspend();
536 537
	omap3_intc_suspend();

538 539 540 541 542 543 544 545 546 547 548 549
	omap_sram_idle();

restore:
	/* Restore next_pwrsts */
	list_for_each_entry(pwrst, &pwrst_list, node) {
		state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
		if (state > pwrst->next_state) {
			printk(KERN_INFO "Powerdomain (%s) didn't enter "
			       "target state %d\n",
			       pwrst->pwrdm->name, pwrst->next_state);
			ret = -1;
		}
550
		omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
551 552 553 554 555 556 557 558 559 560
	}
	if (ret)
		printk(KERN_ERR "Could not enter target state in pm_suspend\n");
	else
		printk(KERN_INFO "Successfully put all powerdomains "
		       "to target state\n");

	return ret;
}

561
static int omap3_pm_enter(suspend_state_t unused)
562 563 564
{
	int ret = 0;

565
	switch (suspend_state) {
566 567 568 569 570 571 572 573 574 575 576
	case PM_SUSPEND_STANDBY:
	case PM_SUSPEND_MEM:
		ret = omap3_pm_suspend();
		break;
	default:
		ret = -EINVAL;
	}

	return ret;
}

577 578 579
/* Hooks to enable / disable UART interrupts during suspend */
static int omap3_pm_begin(suspend_state_t state)
{
580
	disable_hlt();
581 582 583 584 585 586 587 588 589
	suspend_state = state;
	omap_uart_enable_irqs(0);
	return 0;
}

static void omap3_pm_end(void)
{
	suspend_state = PM_SUSPEND_ON;
	omap_uart_enable_irqs(1);
590
	enable_hlt();
591 592 593
	return;
}

594
static const struct platform_suspend_ops omap_pm_ops = {
595 596
	.begin		= omap3_pm_begin,
	.end		= omap3_pm_end,
597 598 599
	.enter		= omap3_pm_enter,
	.valid		= suspend_valid_only_mem,
};
600
#endif /* CONFIG_SUSPEND */
601

602 603 604 605 606 607 608 609 610 611 612 613 614 615

/**
 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
 *                   retention
 *
 * In cases where IVA2 is activated by bootcode, it may prevent
 * full-chip retention or off-mode because it is not idle.  This
 * function forces the IVA2 into idle state so it can go
 * into retention/off and thus allow full-chip retention/off.
 *
 **/
static void __init omap3_iva_idle(void)
{
	/* ensure IVA2 clock is disabled */
616
	omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
617 618

	/* if no clock activity, nothing else to do */
619
	if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
620 621 622 623
	      OMAP3430_CLKACTIVITY_IVA2_MASK))
		return;

	/* Reset IVA2 */
624
	omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
625 626
			  OMAP3430_RST2_IVA2_MASK |
			  OMAP3430_RST3_IVA2_MASK,
627
			  OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
628 629

	/* Enable IVA2 clock */
630
	omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
631 632 633 634 635 636 637
			 OMAP3430_IVA2_MOD, CM_FCLKEN);

	/* Set IVA2 boot mode to 'idle' */
	omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
			 OMAP343X_CONTROL_IVA2_BOOTMOD);

	/* Un-reset IVA2 */
638
	omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
639 640

	/* Disable IVA2 clock */
641
	omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
642 643

	/* Reset IVA2 */
644
	omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
645 646
			  OMAP3430_RST2_IVA2_MASK |
			  OMAP3430_RST3_IVA2_MASK,
647
			  OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
648 649
}

650
static void __init omap3_d2d_idle(void)
651
{
652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
	u16 mask, padconf;

	/* In a stand alone OMAP3430 where there is not a stacked
	 * modem for the D2D Idle Ack and D2D MStandby must be pulled
	 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
	 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
	mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
	padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
	padconf |= mask;
	omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);

	padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
	padconf |= mask;
	omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);

667
	/* reset modem */
668
	omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
669
			  OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
670
			  CORE_MOD, OMAP2_RM_RSTCTRL);
671
	omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
672
}
673

674 675
static void __init prcm_setup_regs(void)
{
676 677 678 679 680
	u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
					OMAP3630_EN_UART4_MASK : 0;
	u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
					OMAP3630_GRPSEL_UART4_MASK : 0;

681
	/* XXX This should be handled by hwmod code or SCM init code */
682
	omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
683

684 685 686 687 688
	/*
	 * Enable control of expternal oscillator through
	 * sys_clkreq. In the long run clock framework should
	 * take care of this.
	 */
689
	omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
690 691 692 693 694
			     1 << OMAP_AUTOEXTCLKMODE_SHIFT,
			     OMAP3430_GR_MOD,
			     OMAP3_PRM_CLKSRC_CTRL_OFFSET);

	/* setup wakup source */
695
	omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
696
			  OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
697 698
			  WKUP_MOD, PM_WKEN);
	/* No need to write EN_IO, that is always enabled */
699
	omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
700 701
			  OMAP3430_GRPSEL_GPT1_MASK |
			  OMAP3430_GRPSEL_GPT12_MASK,
702 703 704
			  WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
	/* For some reason IO doesn't generate wakeup event even if
	 * it is selected to mpu wakeup goup */
705
	omap2_prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
706
			  OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
707

708
	/* Enable PM_WKEN to support DSS LPR */
709
	omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
710 711
				OMAP3430_DSS_MOD, PM_WKEN);

712
	/* Enable wakeups in PER */
713
	omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
714
			  OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
715 716 717 718
			  OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
			  OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
			  OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
			  OMAP3430_EN_MCBSP4_MASK,
719
			  OMAP3430_PER_MOD, PM_WKEN);
720
	/* and allow them to wake up MPU */
721
	omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
722
			  OMAP3430_GRPSEL_GPIO2_MASK |
723 724 725 726 727 728 729 730
			  OMAP3430_GRPSEL_GPIO3_MASK |
			  OMAP3430_GRPSEL_GPIO4_MASK |
			  OMAP3430_GRPSEL_GPIO5_MASK |
			  OMAP3430_GRPSEL_GPIO6_MASK |
			  OMAP3430_GRPSEL_UART3_MASK |
			  OMAP3430_GRPSEL_MCBSP2_MASK |
			  OMAP3430_GRPSEL_MCBSP3_MASK |
			  OMAP3430_GRPSEL_MCBSP4_MASK,
731 732
			  OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);

733
	/* Don't attach IVA interrupts */
734 735 736 737
	omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
	omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
	omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
	omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
738

739
	/* Clear any pending 'reset' flags */
740 741 742 743 744 745 746
	omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
747

748
	/* Clear any pending PRCM interrupts */
749
	omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
750

751
	omap3_iva_idle();
752
	omap3_d2d_idle();
753 754
}

755 756 757 758 759 760 761 762 763 764 765
void omap3_pm_off_mode_enable(int enable)
{
	struct power_state *pwrst;
	u32 state;

	if (enable)
		state = PWRDM_POWER_OFF;
	else
		state = PWRDM_POWER_RET;

	list_for_each_entry(pwrst, &pwrst_list, node) {
766 767 768 769
		if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
				pwrst->pwrdm == core_pwrdm &&
				state == PWRDM_POWER_OFF) {
			pwrst->next_state = PWRDM_POWER_RET;
770
			pr_warn("%s: Core OFF disabled due to errata i583\n",
771 772 773 774 775
				__func__);
		} else {
			pwrst->next_state = state;
		}
		omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
776 777 778
	}
}

779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
{
	struct power_state *pwrst;

	list_for_each_entry(pwrst, &pwrst_list, node) {
		if (pwrst->pwrdm == pwrdm)
			return pwrst->next_state;
	}
	return -EINVAL;
}

int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
{
	struct power_state *pwrst;

	list_for_each_entry(pwrst, &pwrst_list, node) {
		if (pwrst->pwrdm == pwrdm) {
			pwrst->next_state = state;
			return 0;
		}
	}
	return -EINVAL;
}

803
static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
804 805 806 807 808 809
{
	struct power_state *pwrst;

	if (!pwrdm->pwrsts)
		return 0;

810
	pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
811 812 813 814 815 816 817 818 819
	if (!pwrst)
		return -ENOMEM;
	pwrst->pwrdm = pwrdm;
	pwrst->next_state = PWRDM_POWER_RET;
	list_add(&pwrst->node, &pwrst_list);

	if (pwrdm_has_hdwr_sar(pwrdm))
		pwrdm_enable_hdwr_sar(pwrdm);

820
	return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
821 822 823 824 825 826 827
}

/*
 * Enable hw supervised mode for all clockdomains if it's
 * supported. Initiate sleep transition for other clockdomains, if
 * they are not used
 */
828
static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
829 830
{
	if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
831
		clkdm_allow_idle(clkdm);
832 833
	else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
		 atomic_read(&clkdm->usecount) == 0)
834
		clkdm_sleep(clkdm);
835 836 837
	return 0;
}

838 839 840 841 842 843 844
/*
 * Push functions to SRAM
 *
 * The minimum set of functions is pushed to SRAM for execution:
 * - omap3_do_wfi for erratum i581 WA,
 * - save_secure_ram_context for security extensions.
 */
845 846
void omap_push_sram_idle(void)
{
847 848
	omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);

849 850 851
	if (omap_type() != OMAP2_DEVICE_TYPE_GP)
		_omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
				save_secure_ram_context_sz);
852 853
}

854 855
static void __init pm_errata_configure(void)
{
856
	if (cpu_is_omap3630()) {
857
		pm34xx_errata |= PM_RTA_ERRATUM_i608;
858 859
		/* Enable the l2 cache toggling in sleep logic */
		enable_omap3630_toggle_l2_on_restore();
860 861
		if (omap_rev() < OMAP3630_REV_ES1_2)
			pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
862
	}
863 864
}

865
static int __init omap3_pm_init(void)
866 867
{
	struct power_state *pwrst, *tmp;
868
	struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
869 870 871 872 873
	int ret;

	if (!cpu_is_omap34xx())
		return -ENODEV;

874 875
	pm_errata_configure();

876 877 878 879 880 881 882 883 884 885 886 887 888
	/* XXX prcm_setup_regs needs to be before enabling hw
	 * supervised mode for powerdomains */
	prcm_setup_regs();

	ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
			  (irq_handler_t)prcm_interrupt_handler,
			  IRQF_DISABLED, "prcm", NULL);
	if (ret) {
		printk(KERN_ERR "request_irq failed to register for 0x%x\n",
		       INT_34XX_PRCM_MPU_IRQ);
		goto err1;
	}

889
	ret = pwrdm_for_each(pwrdms_setup, NULL);
890 891 892 893 894
	if (ret) {
		printk(KERN_ERR "Failed to setup powerdomains\n");
		goto err2;
	}

895
	(void) clkdm_for_each(clkdms_setup, NULL);
896 897 898 899 900 901 902

	mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
	if (mpu_pwrdm == NULL) {
		printk(KERN_ERR "Failed to get mpu_pwrdm\n");
		goto err2;
	}

903 904 905
	neon_pwrdm = pwrdm_lookup("neon_pwrdm");
	per_pwrdm = pwrdm_lookup("per_pwrdm");
	core_pwrdm = pwrdm_lookup("core_pwrdm");
906
	cam_pwrdm = pwrdm_lookup("cam_pwrdm");
907

908 909 910 911 912
	neon_clkdm = clkdm_lookup("neon_clkdm");
	mpu_clkdm = clkdm_lookup("mpu_clkdm");
	per_clkdm = clkdm_lookup("per_clkdm");
	core_clkdm = clkdm_lookup("core_clkdm");

913
#ifdef CONFIG_SUSPEND
914
	suspend_set_ops(&omap_pm_ops);
915
#endif /* CONFIG_SUSPEND */
916 917

	pm_idle = omap3_pm_idle;
918
	omap3_idle_init();
919

920 921 922 923 924 925 926 927
	/*
	 * RTA is disabled during initialization as per erratum i608
	 * it is safer to disable RTA by the bootloader, but we would like
	 * to be doubly sure here and prevent any mishaps.
	 */
	if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
		omap3630_ctrl_disable_rta();

928
	clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
929 930 931 932 933 934
	if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
		omap3_secure_ram_storage =
			kmalloc(0x803F, GFP_KERNEL);
		if (!omap3_secure_ram_storage)
			printk(KERN_ERR "Memory allocation failed when"
					"allocating for secure sram context\n");
935 936 937 938 939

		local_irq_disable();
		local_fiq_disable();

		omap_dma_global_context_save();
940
		omap3_save_secure_ram_context();
941 942 943 944
		omap_dma_global_context_restore();

		local_irq_enable();
		local_fiq_enable();
945 946
	}

947
	omap3_save_scratchpad_contents();
948 949 950 951 952 953 954 955 956 957 958 959
err1:
	return ret;
err2:
	free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
	list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
		list_del(&pwrst->node);
		kfree(pwrst);
	}
	return ret;
}

late_initcall(omap3_pm_init);