i915_gem_gtt.c 92.1 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27
#include <linux/stop_machine.h>
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
31
#include "i915_vgpu.h"
32 33 34
#include "i915_trace.h"
#include "intel_drv.h"

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
71 72 73
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

96 97 98
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

99
const struct i915_ggtt_view i915_ggtt_view_normal;
100 101 102
const struct i915_ggtt_view i915_ggtt_view_rotated = {
        .type = I915_GGTT_VIEW_ROTATED
};
103

104 105
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
106 107
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
108
	bool has_full_48bit_ppgtt;
109 110 111

	has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
	has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
112
	has_full_48bit_ppgtt = IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9;
113

114 115 116
	if (intel_vgpu_active(dev))
		has_full_ppgtt = false; /* emulation is too hard */

117 118 119 120 121 122
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
	if (INTEL_INFO(dev)->gen < 9 &&
	    (enable_ppgtt == 0 || !has_aliasing_ppgtt))
123 124 125 126 127
		return 0;

	if (enable_ppgtt == 1)
		return 1;

128
	if (enable_ppgtt == 2 && has_full_ppgtt)
129 130
		return 2;

131 132 133
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

134 135 136 137
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
138
		return 0;
139 140 141
	}
#endif

142
	/* Early VLV doesn't have this */
143 144
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
	    dev->pdev->revision < 0xb) {
145 146 147 148
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

149
	if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
150
		return has_full_48bit_ppgtt ? 3 : 2;
151 152
	else
		return has_aliasing_ppgtt ? 1 : 0;
153 154
}

155 156 157
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
158 159 160 161 162 163 164 165 166
{
	u32 pte_flags = 0;

	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
				cache_level, pte_flags);
167 168

	return 0;
169 170 171 172 173 174 175 176 177
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
			     vma->obj->base.size,
			     true);
}
178

179 180 181
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid)
B
Ben Widawsky 已提交
182
{
183
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
184
	pte |= addr;
185 186 187

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
188
		pte |= PPAT_UNCACHED_INDEX;
189 190 191 192 193 194 195 196 197
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
198 199 200
	return pte;
}

201 202
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
203
{
204
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
205 206 207 208 209 210 211 212
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

213 214 215
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

216 217 218
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
219
{
220
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
221
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
222 223

	switch (level) {
224 225 226 227 228 229 230 231
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
232
		MISSING_CASE(level);
233 234 235 236 237
	}

	return pte;
}

238 239 240
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
241
{
242
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
243 244 245 246 247
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
248 249 250 251 252
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
253
		pte |= GEN6_PTE_UNCACHED;
254 255
		break;
	default:
256
		MISSING_CASE(level);
257 258
	}

259 260 261
	return pte;
}

262 263 264
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
265
{
266
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
267 268
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

269 270
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
271 272 273 274 275 276 277

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

278 279 280
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
281
{
282
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
283
	pte |= HSW_PTE_ADDR_ENCODE(addr);
284 285

	if (level != I915_CACHE_NONE)
286
		pte |= HSW_WB_LLC_AGE3;
287 288 289 290

	return pte;
}

291 292 293
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
294
{
295
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
296 297
	pte |= HSW_PTE_ADDR_ENCODE(addr);

298 299 300 301
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
302
		pte |= HSW_WT_ELLC_LLC_AGE3;
303 304
		break;
	default:
305
		pte |= HSW_WB_ELLC_LLC_AGE3;
306 307
		break;
	}
308 309 310 311

	return pte;
}

312 313
static int __setup_page_dma(struct drm_device *dev,
			    struct i915_page_dma *p, gfp_t flags)
314 315 316
{
	struct device *device = &dev->pdev->dev;

317
	p->page = alloc_page(flags);
318 319
	if (!p->page)
		return -ENOMEM;
320

321 322
	p->daddr = dma_map_page(device,
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
323

324 325 326 327
	if (dma_mapping_error(device, p->daddr)) {
		__free_page(p->page);
		return -EINVAL;
	}
328 329

	return 0;
330 331
}

332 333 334 335 336
static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
{
	return __setup_page_dma(dev, p, GFP_KERNEL);
}

337
static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
338
{
339
	if (WARN_ON(!p->page))
340
		return;
341

342 343 344 345 346
	dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

347
static void *kmap_page_dma(struct i915_page_dma *p)
348
{
349 350
	return kmap_atomic(p->page);
}
351

352 353 354 355 356
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
{
357 358 359 360 361 362 363 364 365
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

366
#define kmap_px(px) kmap_page_dma(px_base(px))
367 368
#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))

369 370 371 372 373
#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))

374 375 376 377 378 379 380 381 382 383 384 385
static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
			  const uint64_t val)
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

	kunmap_page_dma(dev, vaddr);
}

386 387 388 389 390 391 392 393 394 395
static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
			     const uint32_t val32)
{
	uint64_t v = val32;

	v = v << 32 | val32;

	fill_page_dma(dev, p, v);
}

396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
{
	struct i915_page_scratch *sp;
	int ret;

	sp = kzalloc(sizeof(*sp), GFP_KERNEL);
	if (sp == NULL)
		return ERR_PTR(-ENOMEM);

	ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
	if (ret) {
		kfree(sp);
		return ERR_PTR(ret);
	}

	set_pages_uc(px_page(sp), 1);

	return sp;
}

static void free_scratch_page(struct drm_device *dev,
			      struct i915_page_scratch *sp)
{
	set_pages_wb(px_page(sp), 1);

	cleanup_px(dev, sp);
	kfree(sp);
}

425
static struct i915_page_table *alloc_pt(struct drm_device *dev)
426
{
427
	struct i915_page_table *pt;
428 429 430
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
431 432 433 434 435

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

436 437 438 439 440 441
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

442
	ret = setup_px(dev, pt);
443
	if (ret)
444
		goto fail_page_m;
445 446

	return pt;
447

448
fail_page_m:
449 450 451 452 453
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
454 455
}

456
static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
457
{
458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
	cleanup_px(dev, pt);
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

	scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
				      I915_CACHE_LLC, true);

	fill_px(vm->dev, pt, scratch_pte);
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

	WARN_ON(px_dma(vm->scratch_page) == 0);

	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);

	fill32_px(vm->dev, pt, scratch_pte);
485 486
}

487
static struct i915_page_directory *alloc_pd(struct drm_device *dev)
488
{
489
	struct i915_page_directory *pd;
490
	int ret = -ENOMEM;
491 492 493 494 495

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

496 497 498
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
499
		goto fail_bitmap;
500

501
	ret = setup_px(dev, pd);
502
	if (ret)
503
		goto fail_page_m;
504

505
	return pd;
506

507
fail_page_m:
508
	kfree(pd->used_pdes);
509
fail_bitmap:
510 511 512
	kfree(pd);

	return ERR_PTR(ret);
513 514
}

515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
{
	if (px_page(pd)) {
		cleanup_px(dev, pd);
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

	fill_px(vm->dev, pd, scratch_pde);
}

534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
static int __pdp_init(struct drm_device *dev,
		      struct i915_page_directory_pointer *pdp)
{
	size_t pdpes = I915_PDPES_PER_PDP(dev);

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
static struct
i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

	WARN_ON(!USES_FULL_48BIT_PPGTT(dev));

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

	ret = __pdp_init(dev, pdp);
	if (ret)
		goto fail_bitmap;

	ret = setup_px(dev, pdp);
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

595 596 597 598
static void free_pdp(struct drm_device *dev,
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
599 600 601 602 603 604
	if (USES_FULL_48BIT_PPGTT(dev)) {
		cleanup_px(dev, pdp);
		kfree(pdp);
	}
}

605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

	fill_px(vm->dev, pdp, scratch_pdpe);
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

	fill_px(vm->dev, pml4, scratch_pml4e);
}

626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
static void
gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
			  struct i915_page_directory *pd,
			  int index)
{
	gen8_ppgtt_pdpe_t *page_directorypo;

	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
				  struct i915_pml4 *pml4,
				  struct i915_page_directory_pointer *pdp,
				  int index)
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

	WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
653 654
}

655
/* Broadwell Page Directory Pointer Descriptors */
656
static int gen8_write_pdp(struct drm_i915_gem_request *req,
657 658
			  unsigned entry,
			  dma_addr_t addr)
659
{
660
	struct intel_engine_cs *ring = req->ring;
661 662 663 664
	int ret;

	BUG_ON(entry >= 4);

665
	ret = intel_ring_begin(req, 6);
666 667 668 669
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
670
	intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(ring, entry));
671
	intel_ring_emit(ring, upper_32_bits(addr));
672
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
673
	intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(ring, entry));
674
	intel_ring_emit(ring, lower_32_bits(addr));
675 676 677 678 679
	intel_ring_advance(ring);

	return 0;
}

680 681
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
682
{
683
	int i, ret;
684

685
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
686 687
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

688
		ret = gen8_write_pdp(req, i, pd_daddr);
689 690
		if (ret)
			return ret;
691
	}
B
Ben Widawsky 已提交
692

693
	return 0;
694 695
}

696 697 698 699 700 701
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

702 703 704 705 706
static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
				       struct i915_page_directory_pointer *pdp,
				       uint64_t start,
				       uint64_t length,
				       gen8_pte_t scratch_pte)
707 708 709
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
710
	gen8_pte_t *pt_vaddr;
711 712 713
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
714
	unsigned num_entries = length >> PAGE_SHIFT;
715 716
	unsigned last_pte, i;

717 718
	if (WARN_ON(!pdp))
		return;
719 720

	while (num_entries) {
721 722
		struct i915_page_directory *pd;
		struct i915_page_table *pt;
723

724
		if (WARN_ON(!pdp->page_directory[pdpe]))
725
			break;
726

727
		pd = pdp->page_directory[pdpe];
728 729

		if (WARN_ON(!pd->page_table[pde]))
730
			break;
731 732 733

		pt = pd->page_table[pde];

734
		if (WARN_ON(!px_page(pt)))
735
			break;
736

737
		last_pte = pte + num_entries;
738 739
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
740

741
		pt_vaddr = kmap_px(pt);
742

743
		for (i = pte; i < last_pte; i++) {
744
			pt_vaddr[i] = scratch_pte;
745 746
			num_entries--;
		}
747

748
		kunmap_px(ppgtt, pt);
749

750
		pte = 0;
751
		if (++pde == I915_PDES) {
752 753
			if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
				break;
754 755
			pde = 0;
		}
756 757 758
	}
}

759 760 761 762
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
				   uint64_t start,
				   uint64_t length,
				   bool use_scratch)
763 764 765
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
766 767 768
	gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
						 I915_CACHE_LLC, use_scratch);

769 770 771 772 773 774 775 776 777 778 779 780
	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
					   scratch_pte);
	} else {
		uint64_t templ4, pml4e;
		struct i915_page_directory_pointer *pdp;

		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) {
			gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
						   scratch_pte);
		}
	}
781 782 783 784 785
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
786
			      struct sg_page_iter *sg_iter,
787 788 789 790 791
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
792
	gen8_pte_t *pt_vaddr;
793 794 795
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
796

797
	pt_vaddr = NULL;
798

799
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
800
		if (pt_vaddr == NULL) {
801
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
802
			struct i915_page_table *pt = pd->page_table[pde];
803
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
804
		}
805

806
		pt_vaddr[pte] =
807
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
808
					cache_level, true);
809
		if (++pte == GEN8_PTES) {
810
			kunmap_px(ppgtt, pt_vaddr);
811
			pt_vaddr = NULL;
812
			if (++pde == I915_PDES) {
813 814
				if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
					break;
815 816 817
				pde = 0;
			}
			pte = 0;
818 819
		}
	}
820 821 822

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
823 824
}

825 826 827 828 829 830 831 832
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
833
	struct sg_page_iter sg_iter;
834

835
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
836 837 838 839 840 841 842 843 844 845 846 847 848 849

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
		uint64_t templ4, pml4e;
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) {
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
850 851
}

852 853
static void gen8_free_page_tables(struct drm_device *dev,
				  struct i915_page_directory *pd)
854 855 856
{
	int i;

857
	if (!px_page(pd))
858 859
		return;

860
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
861 862
		if (WARN_ON(!pd->page_table[i]))
			continue;
863

864
		free_pt(dev, pd->page_table[i]);
865 866
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
867 868
}

869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
static int gen8_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	vm->scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(vm->scratch_page))
		return PTR_ERR(vm->scratch_page);

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
		free_scratch_page(dev, vm->scratch_page);
		return PTR_ERR(vm->scratch_pt);
	}

	vm->scratch_pd = alloc_pd(dev);
	if (IS_ERR(vm->scratch_pd)) {
		free_pt(dev, vm->scratch_pt);
		free_scratch_page(dev, vm->scratch_page);
		return PTR_ERR(vm->scratch_pd);
	}

890 891 892 893 894 895 896 897 898 899
	if (USES_FULL_48BIT_PPGTT(dev)) {
		vm->scratch_pdp = alloc_pdp(dev);
		if (IS_ERR(vm->scratch_pdp)) {
			free_pd(dev, vm->scratch_pd);
			free_pt(dev, vm->scratch_pt);
			free_scratch_page(dev, vm->scratch_page);
			return PTR_ERR(vm->scratch_pdp);
		}
	}

900 901
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
902 903
	if (USES_FULL_48BIT_PPGTT(dev))
		gen8_initialize_pdp(vm, vm->scratch_pdp);
904 905 906 907

	return 0;
}

908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned int offset = vgtif_reg(pdp0_lo);
	int i;

	if (USES_FULL_48BIT_PPGTT(dev)) {
		u64 daddr = px_dma(&ppgtt->pml4);

		I915_WRITE(offset, lower_32_bits(daddr));
		I915_WRITE(offset + 4, upper_32_bits(daddr));

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

			I915_WRITE(offset, lower_32_bits(daddr));
			I915_WRITE(offset + 4, upper_32_bits(daddr));

			offset += 8;
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

943 944 945 946
static void gen8_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

947 948
	if (USES_FULL_48BIT_PPGTT(dev))
		free_pdp(dev, vm->scratch_pdp);
949 950 951 952 953
	free_pd(dev, vm->scratch_pd);
	free_pt(dev, vm->scratch_pt);
	free_scratch_page(dev, vm->scratch_page);
}

954 955
static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
				    struct i915_page_directory_pointer *pdp)
956 957 958
{
	int i;

959 960
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
		if (WARN_ON(!pdp->page_directory[i]))
961 962
			continue;

963 964
		gen8_free_page_tables(dev, pdp->page_directory[i]);
		free_pd(dev, pdp->page_directory[i]);
965
	}
966

967
	free_pdp(dev, pdp);
968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
	}

	cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

989 990 991
	if (intel_vgpu_active(vm->dev))
		gen8_ppgtt_notify_vgt(ppgtt, false);

992 993 994 995
	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
996

997
	gen8_free_scratch(vm);
998 999
}

1000 1001
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1002 1003
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1004
 * @start:	Starting virtual address to begin allocations.
1005
 * @length:	Size of the allocations.
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1018
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1019
				     struct i915_page_directory *pd,
1020
				     uint64_t start,
1021 1022
				     uint64_t length,
				     unsigned long *new_pts)
1023
{
1024
	struct drm_device *dev = vm->dev;
1025
	struct i915_page_table *pt;
1026 1027
	uint64_t temp;
	uint32_t pde;
1028

1029 1030
	gen8_for_each_pde(pt, pd, start, length, temp, pde) {
		/* Don't reallocate page tables */
1031
		if (test_bit(pde, pd->used_pdes)) {
1032
			/* Scratch is never allocated this way */
1033
			WARN_ON(pt == vm->scratch_pt);
1034 1035 1036
			continue;
		}

1037
		pt = alloc_pt(dev);
1038
		if (IS_ERR(pt))
1039 1040
			goto unwind_out;

1041
		gen8_initialize_pt(vm, pt);
1042
		pd->page_table[pde] = pt;
1043
		__set_bit(pde, new_pts);
1044
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1045 1046
	}

1047
	return 0;
1048 1049

unwind_out:
1050
	for_each_set_bit(pde, new_pts, I915_PDES)
1051
		free_pt(dev, pd->page_table[pde]);
1052

B
Ben Widawsky 已提交
1053
	return -ENOMEM;
1054 1055
}

1056 1057
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1058
 * @vm:	Master vm structure.
1059 1060
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1061 1062
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1079 1080 1081 1082 1083 1084
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1085
{
1086
	struct drm_device *dev = vm->dev;
1087
	struct i915_page_directory *pd;
1088 1089
	uint64_t temp;
	uint32_t pdpe;
1090
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1091

1092
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1093 1094

	gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1095
		if (test_bit(pdpe, pdp->used_pdpes))
1096
			continue;
1097

1098
		pd = alloc_pd(dev);
1099
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1100
			goto unwind_out;
1101

1102
		gen8_initialize_pd(vm, pd);
1103
		pdp->page_directory[pdpe] = pd;
1104
		__set_bit(pdpe, new_pds);
1105
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1106 1107
	}

1108
	return 0;
B
Ben Widawsky 已提交
1109 1110

unwind_out:
1111
	for_each_set_bit(pdpe, new_pds, pdpes)
1112
		free_pd(dev, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1113 1114

	return -ENOMEM;
1115 1116
}

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
	struct drm_device *dev = vm->dev;
	struct i915_page_directory_pointer *pdp;
	uint64_t temp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

	gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
		if (!test_bit(pml4e, pml4->used_pml4es)) {
			pdp = alloc_pdp(dev);
			if (IS_ERR(pdp))
				goto unwind_out;

1153
			gen8_initialize_pdp(vm, pdp);
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		free_pdp(dev, pml4->pdps[pml4e]);

	return -ENOMEM;
}

1172
static void
1173
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1184
					 unsigned long **new_pts,
1185
					 uint32_t pdpes)
1186 1187
{
	unsigned long *pds;
1188
	unsigned long *pts;
1189

1190
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1191 1192 1193
	if (!pds)
		return -ENOMEM;

1194 1195 1196 1197
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1198 1199 1200 1201 1202 1203 1204

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1205
	free_gen8_temp_bitmaps(pds, pts);
1206 1207 1208
	return -ENOMEM;
}

1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

1219 1220 1221 1222
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1223
{
1224 1225
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1226
	unsigned long *new_page_dirs, *new_page_tables;
1227
	struct drm_device *dev = vm->dev;
1228
	struct i915_page_directory *pd;
1229 1230
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1231 1232
	uint64_t temp;
	uint32_t pdpe;
1233
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1234 1235
	int ret;

1236 1237 1238 1239
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
1240 1241
		return -ENODEV;

1242
	if (WARN_ON(start + length > vm->total))
1243
		return -ENODEV;
1244

1245
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1246 1247 1248
	if (ret)
		return ret;

1249
	/* Do the allocations first so we can easily bail out */
1250 1251
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1252
	if (ret) {
1253
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1254 1255 1256 1257
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1258 1259
	gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1260
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1261 1262 1263 1264
		if (ret)
			goto err_out;
	}

1265 1266 1267
	start = orig_start;
	length = orig_length;

1268 1269
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1270
	gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1271
		gen8_pde_t *const page_directory = kmap_px(pd);
1272
		struct i915_page_table *pt;
1273
		uint64_t pd_len = length;
1274 1275 1276
		uint64_t pd_start = start;
		uint32_t pde;

1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

		gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1292
			__set_bit(pde, pd->used_pdes);
1293 1294

			/* Map the PDE to the page table */
1295 1296
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1297 1298 1299 1300
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1301 1302 1303

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1304
		}
1305

1306
		kunmap_px(ppgtt, page_directory);
1307
		__set_bit(pdpe, pdp->used_pdpes);
1308
		gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
1309 1310
	}

1311
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1312
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1313
	return 0;
1314

B
Ben Widawsky 已提交
1315
err_out:
1316
	while (pdpe--) {
1317 1318
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1319
			free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
1320 1321
	}

1322
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1323
		free_pd(dev, pdp->page_directory[pdpe]);
1324

1325
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1326
	mark_tlbs_dirty(ppgtt);
1327 1328 1329
	return ret;
}

1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
	struct i915_hw_ppgtt *ppgtt =
			container_of(vm, struct i915_hw_ppgtt, base);
	struct i915_page_directory_pointer *pdp;
	uint64_t temp, pml4e;
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

	gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

		gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

	if (USES_FULL_48BIT_PPGTT(vm->dev))
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint64_t temp;
	uint32_t pdpe;

	gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
		gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
	gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
						 I915_CACHE_LLC, true);

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
		uint64_t templ4, pml4e;
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

		gen8_for_each_pml4e(pdp, pml4, start, length, templ4, pml4e) {
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1475 1476
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1477
	unsigned long *new_page_dirs, *new_page_tables;
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1497
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1498 1499 1500 1501

	return ret;
}

1502
/*
1503 1504 1505 1506
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1507
 *
1508
 */
1509
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1510
{
1511
	int ret;
1512

1513 1514 1515
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1516

1517 1518
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1519
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1520
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1521
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1522 1523
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1524
	ppgtt->debug_dump = gen8_dump_ppgtt;
1525

1526 1527 1528 1529
	if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
		ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
		if (ret)
			goto free_scratch;
1530

1531 1532
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1533
		ppgtt->base.total = 1ULL << 48;
1534
		ppgtt->switch_mm = gen8_48b_mm_switch;
1535
	} else {
1536
		ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
1537 1538 1539 1540
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1541
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1542 1543 1544
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1545 1546 1547 1548 1549 1550

		if (intel_vgpu_active(ppgtt->base.dev)) {
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1551
	}
1552

1553 1554 1555
	if (intel_vgpu_active(ppgtt->base.dev))
		gen8_ppgtt_notify_vgt(ppgtt, true);

1556
	return 0;
1557 1558 1559 1560

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1561 1562
}

B
Ben Widawsky 已提交
1563 1564 1565
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1566
	struct i915_page_table *unused;
1567
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1568
	uint32_t pd_entry;
1569 1570
	uint32_t  pte, pde, temp;
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1571

1572 1573
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
1574

1575
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
B
Ben Widawsky 已提交
1576
		u32 expected;
1577
		gen6_pte_t *pt_vaddr;
1578
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1579
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1580 1581 1582 1583 1584 1585 1586 1587 1588
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1589 1590
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1591
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1592
			unsigned long va =
1593
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1612
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1613 1614 1615
	}
}

1616
/* Write pde (index) from the page directory @pd to the page table @pt */
1617 1618
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1619
{
1620 1621 1622 1623
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1624

1625
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1626
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1627

1628 1629
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1630

1631 1632 1633
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1634
				  struct i915_page_directory *pd,
1635 1636
				  uint32_t start, uint32_t length)
{
1637
	struct i915_page_table *pt;
1638 1639 1640 1641 1642 1643 1644 1645
	uint32_t pde, temp;

	gen6_for_each_pde(pt, pd, start, length, temp, pde)
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);
B
Ben Widawsky 已提交
1646 1647
}

1648
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1649
{
1650
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1651

1652
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1653 1654
}

1655
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1656
			 struct drm_i915_gem_request *req)
1657
{
1658
	struct intel_engine_cs *ring = req->ring;
1659 1660 1661
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1662
	ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1663 1664 1665
	if (ret)
		return ret;

1666
	ret = intel_ring_begin(req, 6);
1667 1668 1669 1670
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1671
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(ring));
1672
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
1673
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(ring));
1674 1675 1676 1677 1678 1679 1680
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1681
static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
1682
			  struct drm_i915_gem_request *req)
1683
{
1684
	struct intel_engine_cs *ring = req->ring;
1685 1686 1687 1688 1689 1690 1691
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);

	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
	return 0;
}

1692
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1693
			  struct drm_i915_gem_request *req)
1694
{
1695
	struct intel_engine_cs *ring = req->ring;
1696 1697 1698
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1699
	ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1700 1701 1702
	if (ret)
		return ret;

1703
	ret = intel_ring_begin(req, 6);
1704 1705 1706 1707
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1708
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(ring));
1709
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
1710
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(ring));
1711 1712 1713 1714
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1715 1716
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
1717
		ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1718 1719 1720 1721
		if (ret)
			return ret;
	}

1722 1723 1724
	return 0;
}

1725
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1726
			  struct drm_i915_gem_request *req)
1727
{
1728
	struct intel_engine_cs *ring = req->ring;
1729 1730 1731
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1732

1733 1734 1735 1736 1737 1738 1739 1740
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

1741
static void gen8_ppgtt_enable(struct drm_device *dev)
1742 1743
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1744
	struct intel_engine_cs *ring;
1745
	int j;
B
Ben Widawsky 已提交
1746

1747
	for_each_ring(ring, dev_priv, j) {
1748
		u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
1749
		I915_WRITE(RING_MODE_GEN7(ring),
1750
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1751 1752
	}
}
B
Ben Widawsky 已提交
1753

1754
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1755
{
1756
	struct drm_i915_private *dev_priv = dev->dev_private;
1757
	struct intel_engine_cs *ring;
1758
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
1759
	int i;
B
Ben Widawsky 已提交
1760

1761 1762
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1763

1764 1765 1766 1767 1768 1769 1770 1771
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1772

1773
	for_each_ring(ring, dev_priv, i) {
B
Ben Widawsky 已提交
1774
		/* GFX_MODE is per-ring on gen7+ */
1775 1776
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1777
	}
1778
}
B
Ben Widawsky 已提交
1779

1780
static void gen6_ppgtt_enable(struct drm_device *dev)
1781
{
1782
	struct drm_i915_private *dev_priv = dev->dev_private;
1783
	uint32_t ecochk, gab_ctl, ecobits;
1784

1785 1786 1787
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1788

1789 1790 1791 1792 1793 1794 1795
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1796 1797
}

1798
/* PPGTT support for Sandybdrige/Gen6 and later */
1799
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1800 1801
				   uint64_t start,
				   uint64_t length,
1802
				   bool use_scratch)
1803
{
1804 1805
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1806
	gen6_pte_t *pt_vaddr, scratch_pte;
1807 1808
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1809 1810
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1811
	unsigned last_pte, i;
1812

1813 1814
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);
1815

1816 1817
	while (num_entries) {
		last_pte = first_pte + num_entries;
1818 1819
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1820

1821
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1822

1823 1824
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1825

1826
		kunmap_px(ppgtt, pt_vaddr);
1827

1828 1829
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1830
		act_pt++;
1831
	}
1832 1833
}

1834
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1835
				      struct sg_table *pages,
1836
				      uint64_t start,
1837
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1838
{
1839 1840
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1841
	gen6_pte_t *pt_vaddr;
1842
	unsigned first_entry = start >> PAGE_SHIFT;
1843 1844
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1845 1846
	struct sg_page_iter sg_iter;

1847
	pt_vaddr = NULL;
1848
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
1849
		if (pt_vaddr == NULL)
1850
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1851

1852 1853
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
1854 1855
				       cache_level, true, flags);

1856
		if (++act_pte == GEN6_PTES) {
1857
			kunmap_px(ppgtt, pt_vaddr);
1858
			pt_vaddr = NULL;
1859
			act_pt++;
1860
			act_pte = 0;
D
Daniel Vetter 已提交
1861 1862
		}
	}
1863
	if (pt_vaddr)
1864
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1865 1866
}

1867
static int gen6_alloc_va_range(struct i915_address_space *vm,
1868
			       uint64_t start_in, uint64_t length_in)
1869
{
1870 1871 1872
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1873 1874
	struct i915_hw_ppgtt *ppgtt =
				container_of(vm, struct i915_hw_ppgtt, base);
1875
	struct i915_page_table *pt;
1876
	uint32_t start, length, start_save, length_save;
1877
	uint32_t pde, temp;
1878 1879
	int ret;

1880 1881 1882 1883 1884
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1885 1886 1887 1888 1889 1890 1891 1892 1893

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1894
		if (pt != vm->scratch_pt) {
1895 1896 1897 1898 1899 1900 1901
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1902
		pt = alloc_pt(dev);
1903 1904 1905 1906 1907 1908 1909 1910
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1911
		__set_bit(pde, new_page_tables);
1912
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1913 1914 1915 1916
	}

	start = start_save;
	length = length_save;
1917 1918 1919 1920 1921 1922 1923 1924

	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1925
		if (__test_and_clear_bit(pde, new_page_tables))
1926 1927
			gen6_write_pde(&ppgtt->pd, pde, pt);

1928 1929 1930 1931
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1932
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1933 1934 1935
				GEN6_PTES);
	}

1936 1937 1938 1939 1940 1941
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);

1942
	mark_tlbs_dirty(ppgtt);
1943
	return 0;
1944 1945 1946

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1947
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1948

1949
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
1950
		free_pt(vm->dev, pt);
1951 1952 1953 1954
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1955 1956
}

1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
static int gen6_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	vm->scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(vm->scratch_page))
		return PTR_ERR(vm->scratch_page);

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
		free_scratch_page(dev, vm->scratch_page);
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	free_pt(dev, vm->scratch_pt);
	free_scratch_page(dev, vm->scratch_page);
}

1984
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1985
{
1986 1987
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1988 1989
	struct i915_page_table *pt;
	uint32_t pde;
1990

1991 1992
	drm_mm_remove_node(&ppgtt->node);

1993
	gen6_for_all_pdes(pt, ppgtt, pde) {
1994
		if (pt != vm->scratch_pt)
1995
			free_pt(ppgtt->base.dev, pt);
1996
	}
1997

1998
	gen6_free_scratch(vm);
1999 2000
}

2001
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2002
{
2003
	struct i915_address_space *vm = &ppgtt->base;
2004
	struct drm_device *dev = ppgtt->base.dev;
2005
	struct drm_i915_private *dev_priv = dev->dev_private;
2006
	bool retried = false;
2007
	int ret;
2008

B
Ben Widawsky 已提交
2009 2010 2011 2012 2013
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
2014

2015 2016 2017
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2018

2019
alloc:
B
Ben Widawsky 已提交
2020 2021 2022 2023
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
2024
						  DRM_MM_TOPDOWN);
2025 2026 2027
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
2028 2029 2030
					       I915_CACHE_NONE,
					       0, dev_priv->gtt.base.total,
					       0);
2031
		if (ret)
2032
			goto err_out;
2033 2034 2035 2036

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
2037

2038
	if (ret)
2039 2040
		goto err_out;

2041

B
Ben Widawsky 已提交
2042 2043
	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2044

2045
	return 0;
2046 2047

err_out:
2048
	gen6_free_scratch(vm);
2049
	return ret;
2050 2051 2052 2053
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2054
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2055
}
2056

2057 2058 2059
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2060
	struct i915_page_table *unused;
2061
	uint32_t pde, temp;
2062

2063
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
2064
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2065 2066
}

2067
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

2083 2084 2085
	if (intel_vgpu_active(dev))
		ppgtt->switch_mm = vgpu_mm_switch;

2086 2087 2088 2089
	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2090
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2091 2092
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2093 2094
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2095 2096
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2097
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2098
	ppgtt->debug_dump = gen6_dump_ppgtt;
2099

2100
	ppgtt->pd.base.ggtt_offset =
2101
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2102

2103
	ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
2104
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2105

2106
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2107

2108 2109
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2110
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2111 2112
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2113

2114
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2115
		  ppgtt->pd.base.ggtt_offset << 10);
2116

2117
	return 0;
2118 2119
}

2120
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
2121
{
2122
	ppgtt->base.dev = dev;
2123

B
Ben Widawsky 已提交
2124
	if (INTEL_INFO(dev)->gen < 8)
2125
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2126
	else
2127
		return gen8_ppgtt_init(ppgtt);
2128
}
2129

2130 2131 2132 2133 2134 2135 2136 2137 2138 2139
static void i915_address_space_init(struct i915_address_space *vm,
				    struct drm_i915_private *dev_priv)
{
	drm_mm_init(&vm->mm, vm->start, vm->total);
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2140 2141 2142 2143
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
2144

2145
	ret = __hw_ppgtt_init(dev, ppgtt);
2146
	if (ret == 0) {
B
Ben Widawsky 已提交
2147
		kref_init(&ppgtt->ref);
2148
		i915_address_space_init(&ppgtt->base, dev_priv);
2149
	}
2150 2151 2152 2153

	return ret;
}

2154 2155
int i915_ppgtt_init_hw(struct drm_device *dev)
{
2156 2157 2158 2159 2160 2161
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2162 2163 2164 2165 2166 2167 2168 2169 2170 2171
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
2172
		MISSING_CASE(INTEL_INFO(dev)->gen);
2173

2174 2175
	return 0;
}
2176

2177
int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
2178
{
2179
	struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
2180 2181 2182 2183 2184 2185 2186 2187
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

	if (i915.enable_execlists)
		return 0;

	if (!ppgtt)
		return 0;

2188
	return ppgtt->switch_mm(ppgtt, req);
2189
}
2190

2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

2209 2210
	trace_i915_ppgtt_create(&ppgtt->base);

2211 2212 2213
	return ppgtt;
}

2214 2215 2216 2217 2218
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2219 2220
	trace_i915_ppgtt_release(&ppgtt->base);

2221 2222 2223 2224
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

2225 2226 2227
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

2228 2229 2230
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2231

2232 2233 2234 2235
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2236
static bool needs_idle_maps(struct drm_device *dev)
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
2248 2249 2250 2251
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

2252
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
2253
		dev_priv->mm.interruptible = false;
2254
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
2266
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
2267 2268 2269
		dev_priv->mm.interruptible = interruptible;
}

2270 2271 2272
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2273
	struct intel_engine_cs *ring;
2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2284
					 "\tAddr: 0x%08lx\n"
2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv->dev)->gen < 6) {
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2322 2323
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
2324
				       true);
2325 2326

	i915_ggtt_flush(dev_priv);
2327 2328
}

2329
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
2330
{
2331 2332 2333 2334 2335 2336
	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
2337 2338
}

2339
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2351
				     uint64_t start,
2352
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2353 2354
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2355
	unsigned first_entry = start >> PAGE_SHIFT;
2356 2357
	gen8_pte_t __iomem *gtt_entries =
		(gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
2358 2359
	int i = 0;
	struct sg_page_iter sg_iter;
2360
	dma_addr_t addr = 0; /* shut up gcc */
B
Ben Widawsky 已提交
2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2389 2390 2391 2392 2393 2394
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2395
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2396
				     struct sg_table *st,
2397
				     uint64_t start,
2398
				     enum i915_cache_level level, u32 flags)
2399
{
2400
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2401
	unsigned first_entry = start >> PAGE_SHIFT;
2402 2403
	gen6_pte_t __iomem *gtt_entries =
		(gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
2404 2405
	int i = 0;
	struct sg_page_iter sg_iter;
2406
	dma_addr_t addr = 0;
2407

2408
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2409
		addr = sg_page_iter_dma_address(&sg_iter);
2410
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
2411
		i++;
2412 2413 2414 2415 2416 2417 2418 2419
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2420 2421 2422 2423
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
2424 2425 2426 2427 2428 2429 2430

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2431 2432
}

B
Ben Widawsky 已提交
2433
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2434 2435
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
2436 2437 2438
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2439 2440
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2441 2442
	gen8_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
2443 2444 2445 2446 2447 2448 2449 2450
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2451
	scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
B
Ben Widawsky 已提交
2452 2453 2454 2455 2456 2457 2458
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2459
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2460 2461
				  uint64_t start,
				  uint64_t length,
2462
				  bool use_scratch)
2463
{
2464
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2465 2466
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2467 2468
	gen6_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
2469
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
2470 2471 2472 2473 2474 2475 2476
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2477 2478
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, use_scratch, 0);
2479

2480 2481 2482 2483 2484
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2485 2486 2487 2488
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2489 2490 2491 2492
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2493
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2494

2495 2496
}

2497
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2498 2499
				  uint64_t start,
				  uint64_t length,
2500
				  bool unused)
2501
{
2502 2503
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2504 2505 2506
	intel_gtt_clear_range(first_entry, num_entries);
}

2507 2508 2509
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
{
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

	vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
				vma->node.start,
				cache_level, pte_flags);

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
	vma->bound |= GLOBAL_BIND | LOCAL_BIND;

	return 0;
}

2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
struct ggtt_bind_vma__cb {
	struct i915_vma *vma;
	enum i915_cache_level cache_level;
	u32 flags;
};

static int ggtt_bind_vma__cb(void *_arg)
{
	struct ggtt_bind_vma__cb *arg = _arg;
	return ggtt_bind_vma(arg->vma, arg->cache_level, arg->flags);
}

static int ggtt_bind_vma__BKL(struct i915_vma *vma,
			      enum i915_cache_level cache_level,
			      u32 flags)
{
	struct ggtt_bind_vma__cb arg = { vma, cache_level, flags };
	return stop_machine(ggtt_bind_vma__cb, &arg, NULL);
}

2557 2558 2559
static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2560
{
2561
	struct drm_device *dev = vma->vm->dev;
2562
	struct drm_i915_private *dev_priv = dev->dev_private;
2563
	struct drm_i915_gem_object *obj = vma->obj;
2564
	struct sg_table *pages = obj->pages;
2565
	u32 pte_flags = 0;
2566 2567 2568 2569 2570 2571
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
	pages = vma->ggtt_view.pages;
2572

2573 2574
	/* Currently applicable only to VLV */
	if (obj->gt_ro)
2575
		pte_flags |= PTE_READ_ONLY;
2576

2577

2578
	if (flags & GLOBAL_BIND) {
2579 2580 2581
		vma->vm->insert_entries(vma->vm, pages,
					vma->node.start,
					cache_level, pte_flags);
2582
	}
2583

2584
	if (flags & LOCAL_BIND) {
2585
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2586
		appgtt->base.insert_entries(&appgtt->base, pages,
2587
					    vma->node.start,
2588
					    cache_level, pte_flags);
2589
	}
2590 2591

	return 0;
2592 2593
}

2594
static void ggtt_unbind_vma(struct i915_vma *vma)
2595
{
2596
	struct drm_device *dev = vma->vm->dev;
2597
	struct drm_i915_private *dev_priv = dev->dev_private;
2598
	struct drm_i915_gem_object *obj = vma->obj;
2599 2600 2601
	const uint64_t size = min_t(uint64_t,
				    obj->base.size,
				    vma->node.size);
2602

2603
	if (vma->bound & GLOBAL_BIND) {
2604 2605
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
2606
				     size,
2607 2608
				     true);
	}
2609

2610
	if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
2611
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2612

2613
		appgtt->base.clear_range(&appgtt->base,
2614
					 vma->node.start,
2615
					 size,
2616 2617
					 true);
	}
2618 2619 2620
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2621
{
B
Ben Widawsky 已提交
2622 2623 2624 2625 2626 2627
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

2628 2629
	dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
		     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
2630 2631

	undo_idling(dev_priv, interruptible);
2632
}
2633

2634 2635
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2636 2637
				  u64 *start,
				  u64 *end)
2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
2650

D
Daniel Vetter 已提交
2651
static int i915_gem_setup_global_gtt(struct drm_device *dev,
2652 2653 2654
				     u64 start,
				     u64 mappable_end,
				     u64 end)
2655
{
2656 2657 2658 2659 2660 2661 2662 2663 2664
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2665 2666
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
2667 2668 2669
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
2670
	int ret;
2671

2672 2673
	BUG_ON(mappable_end > end);

2674
	ggtt_vm->start = start;
2675

2676 2677 2678 2679 2680
	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm */
	ggtt_vm->total = end - start - PAGE_SIZE;
	i915_address_space_init(ggtt_vm, dev_priv);
	ggtt_vm->total += PAGE_SIZE;
2681 2682 2683 2684 2685 2686 2687

	if (intel_vgpu_active(dev)) {
		ret = intel_vgt_balloon(dev);
		if (ret)
			return ret;
	}

2688
	if (!HAS_LLC(dev))
2689
		ggtt_vm->mm.color_adjust = i915_gtt_color_adjust;
2690

2691
	/* Mark any preallocated objects as occupied */
2692
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2693
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
2694

2695
		DRM_DEBUG_KMS("reserving preallocated space: %llx + %zx\n",
2696 2697 2698
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
2699
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
2700 2701 2702 2703
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
2704
		vma->bound |= GLOBAL_BIND;
2705
		list_add_tail(&vma->mm_list, &ggtt_vm->inactive_list);
2706 2707 2708
	}

	/* Clear any non-preallocated blocks */
2709
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
2710 2711
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2712 2713
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
2714 2715 2716
	}

	/* And finally clear the reserved guard page */
2717
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
2718

2719 2720 2721 2722 2723 2724 2725
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
		ret = __hw_ppgtt_init(dev, ppgtt);
		if (ret) {
			ppgtt->base.cleanup(&ppgtt->base);
			kfree(ppgtt);
			return ret;
		}

		if (ppgtt->base.allocate_va_range)
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2736
		if (ret) {
2737
			ppgtt->base.cleanup(&ppgtt->base);
2738
			kfree(ppgtt);
2739
			return ret;
2740
		}
2741

2742 2743 2744 2745 2746
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
					ppgtt->base.total,
					true);

2747
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2748 2749
		WARN_ON(dev_priv->gtt.base.bind_vma != ggtt_bind_vma);
		dev_priv->gtt.base.bind_vma = aliasing_gtt_bind_vma;
2750 2751
	}

2752
	return 0;
2753 2754
}

2755 2756 2757
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2758
	u64 gtt_size, mappable_size;
2759

2760
	gtt_size = dev_priv->gtt.base.total;
2761
	mappable_size = dev_priv->gtt.mappable_end;
2762

2763
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
2764 2765
}

2766 2767 2768 2769 2770
void i915_global_gtt_cleanup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;

2771 2772 2773 2774 2775 2776
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

2777
	if (drm_mm_initialized(&vm->mm)) {
2778 2779 2780
		if (intel_vgpu_active(dev))
			intel_vgt_deballoon();

2781 2782 2783 2784 2785 2786
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}

	vm->cleanup(vm);
}
2787

2788
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2789 2790 2791 2792 2793 2794
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2795
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2796 2797 2798 2799 2800
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2801 2802 2803 2804 2805 2806 2807

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2808 2809 2810
	return bdw_gmch_ctl << 20;
}

2811
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2822
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2823 2824 2825 2826 2827 2828
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2829
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2830 2831 2832 2833 2834 2835
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
2866 2867 2868 2869
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2870
	struct i915_page_scratch *scratch_page;
2871
	phys_addr_t gtt_phys_addr;
B
Ben Widawsky 已提交
2872 2873

	/* For Modern GENs the PTEs and register space are split in the BAR */
2874
	gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
B
Ben Widawsky 已提交
2875 2876
		(pci_resource_len(dev->pdev, 0) / 2);

I
Imre Deak 已提交
2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
	if (IS_BROXTON(dev))
		dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
	else
		dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
B
Ben Widawsky 已提交
2888 2889 2890 2891 2892
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

2893 2894
	scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(scratch_page)) {
B
Ben Widawsky 已提交
2895 2896 2897
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
2898
		return PTR_ERR(scratch_page);
B
Ben Widawsky 已提交
2899 2900
	}

2901 2902 2903
	dev_priv->gtt.base.scratch_page = scratch_page;

	return 0;
B
Ben Widawsky 已提交
2904 2905
}

B
Ben Widawsky 已提交
2906 2907 2908
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2909
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937
	if (!USES_PPGTT(dev_priv->dev))
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2938 2939
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2940 2941
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2942 2943
}

2944 2945 2946 2947 2948 2949 2950 2951 2952 2953
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

2975 2976
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
2977 2978
}

B
Ben Widawsky 已提交
2979
static int gen8_gmch_probe(struct drm_device *dev,
2980
			   u64 *gtt_total,
B
Ben Widawsky 已提交
2981 2982
			   size_t *stolen,
			   phys_addr_t *mappable_base,
2983
			   u64 *mappable_end)
B
Ben Widawsky 已提交
2984 2985
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2986
	u64 gtt_size;
B
Ben Widawsky 已提交
2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2999 3000 3001 3002
	if (INTEL_INFO(dev)->gen >= 9) {
		*stolen = gen9_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	} else if (IS_CHERRYVIEW(dev)) {
3003 3004 3005 3006 3007 3008
		*stolen = chv_get_stolen_size(snb_gmch_ctl);
		gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
	} else {
		*stolen = gen8_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	}
B
Ben Widawsky 已提交
3009

3010
	*gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3011

S
Sumit Singh 已提交
3012
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3013 3014 3015
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3016

B
Ben Widawsky 已提交
3017 3018
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
3019 3020
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
3021 3022
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
B
Ben Widawsky 已提交
3023

3024 3025 3026
	if (IS_CHERRYVIEW(dev))
		dev_priv->gtt.base.bind_vma = ggtt_bind_vma__BKL;

B
Ben Widawsky 已提交
3027 3028 3029
	return ret;
}

3030
static int gen6_gmch_probe(struct drm_device *dev,
3031
			   u64 *gtt_total,
3032 3033
			   size_t *stolen,
			   phys_addr_t *mappable_base,
3034
			   u64 *mappable_end)
3035 3036
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3037
	unsigned int gtt_size;
3038 3039 3040
	u16 snb_gmch_ctl;
	int ret;

3041 3042 3043
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

3044 3045
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3046
	 */
3047
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
3048
		DRM_ERROR("Unknown GMADR size (%llx)\n",
3049 3050
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
3051 3052 3053 3054 3055 3056
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

3057
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
3058

B
Ben Widawsky 已提交
3059
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
3060
	*gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3061

B
Ben Widawsky 已提交
3062
	ret = ggtt_probe_common(dev, gtt_size);
3063

3064 3065
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
3066 3067
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
3068

3069 3070 3071
	return ret;
}

3072
static void gen6_gmch_remove(struct i915_address_space *vm)
3073
{
3074 3075

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
3076

3077
	iounmap(gtt->gsm);
3078
	free_scratch_page(vm->dev, vm->scratch_page);
3079
}
3080 3081

static int i915_gmch_probe(struct drm_device *dev,
3082
			   u64 *gtt_total,
3083 3084
			   size_t *stolen,
			   phys_addr_t *mappable_base,
3085
			   u64 *mappable_end)
3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3096
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
3097 3098

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
3099
	dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
3100
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
3101 3102
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
3103

3104 3105 3106
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3107 3108 3109
	return 0;
}

3110
static void i915_gmch_remove(struct i915_address_space *vm)
3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
3122
		gtt->gtt_probe = i915_gmch_probe;
3123
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
3124
	} else if (INTEL_INFO(dev)->gen < 8) {
3125
		gtt->gtt_probe = gen6_gmch_probe;
3126
		gtt->base.cleanup = gen6_gmch_remove;
3127
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
3128
			gtt->base.pte_encode = iris_pte_encode;
3129
		else if (IS_HASWELL(dev))
3130
			gtt->base.pte_encode = hsw_pte_encode;
3131
		else if (IS_VALLEYVIEW(dev))
3132
			gtt->base.pte_encode = byt_pte_encode;
3133 3134
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
3135
		else
3136
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
3137 3138 3139
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
3140 3141
	}

3142 3143
	gtt->base.dev = dev;

3144
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
3145
			     &gtt->mappable_base, &gtt->mappable_end);
3146
	if (ret)
3147 3148 3149
		return ret;

	/* GMADR is the PCI mmio aperture into the global GTT. */
3150
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3151
		 gtt->base.total >> 20);
3152
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
3153
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
3154 3155 3156 3157
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3158 3159 3160 3161 3162 3163 3164 3165
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
3166 3167 3168

	return 0;
}
3169

3170 3171 3172 3173 3174
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct i915_address_space *vm;
3175 3176
	struct i915_vma *vma;
	bool flush;
3177 3178 3179 3180 3181 3182 3183 3184 3185

	i915_check_and_clear_faults(dev);

	/* First fill our portion of the GTT with scratch pages */
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
				       true);

3186 3187
	/* Cache flush objects bound into GGTT and rebind them. */
	vm = &dev_priv->gtt.base;
3188
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
3189 3190 3191 3192
		flush = false;
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			if (vma->vm != vm)
				continue;
3193

3194 3195
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3196

3197 3198 3199 3200 3201 3202
			flush = true;
		}

		if (flush)
			i915_gem_clflush_object(obj, obj->pin_display);
	}
3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231

	if (INTEL_INFO(dev)->gen >= 8) {
		if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

	if (USES_PPGTT(dev)) {
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

			struct i915_hw_ppgtt *ppgtt =
					container_of(vm, struct i915_hw_ppgtt,
						     base);

			if (i915_is_ggtt(vm))
				ppgtt = dev_priv->mm.aliasing_ppgtt;

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3232 3233 3234 3235
static struct i915_vma *
__i915_gem_vma_create(struct drm_i915_gem_object *obj,
		      struct i915_address_space *vm,
		      const struct i915_ggtt_view *ggtt_view)
3236
{
3237
	struct i915_vma *vma;
3238

3239 3240
	if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
		return ERR_PTR(-EINVAL);
3241 3242

	vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
3243 3244
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
3245

3246 3247 3248 3249 3250 3251
	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;

3252
	if (i915_is_ggtt(vm))
3253
		vma->ggtt_view = *ggtt_view;
3254

3255 3256
	list_add_tail(&vma->vma_link, &obj->vma_list);
	if (!i915_is_ggtt(vm))
3257
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
3258 3259 3260 3261 3262

	return vma;
}

struct i915_vma *
3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm,
					    i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3278
				       const struct i915_ggtt_view *view)
3279
{
3280
	struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
3281 3282
	struct i915_vma *vma;

3283 3284 3285 3286 3287 3288 3289 3290
	if (WARN_ON(!view))
		return ERR_PTR(-EINVAL);

	vma = i915_gem_obj_to_ggtt_view(obj, view);

	if (IS_ERR(vma))
		return vma;

3291
	if (!vma)
3292
		vma = __i915_gem_vma_create(obj, ggtt, view);
3293 3294

	return vma;
3295

3296
}
3297

3298 3299 3300 3301
static struct scatterlist *
rotate_pages(dma_addr_t *in, unsigned int offset,
	     unsigned int width, unsigned int height,
	     struct sg_table *st, struct scatterlist *sg)
3302 3303 3304 3305
{
	unsigned int column, row;
	unsigned int src_idx;

3306 3307 3308 3309
	if (!sg) {
		st->nents = 0;
		sg = st->sgl;
	}
3310 3311 3312 3313 3314 3315 3316 3317 3318 3319

	for (column = 0; column < width; column++) {
		src_idx = width * (height - 1) + column;
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3320
			sg_dma_address(sg) = in[offset + src_idx];
3321 3322 3323 3324 3325
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
			src_idx -= width;
		}
	}
3326 3327

	return sg;
3328 3329 3330 3331 3332 3333 3334
}

static struct sg_table *
intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
			  struct drm_i915_gem_object *obj)
{
	struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
3335
	unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
3336
	unsigned int size_pages_uv;
3337 3338 3339 3340
	struct sg_page_iter sg_iter;
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3341 3342
	unsigned int uv_start_page;
	struct scatterlist *sg;
3343
	int ret = -ENOMEM;
3344 3345

	/* Allocate a temporary list of source pages for random access. */
3346 3347
	page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
				       sizeof(dma_addr_t));
3348 3349 3350
	if (!page_addr_list)
		return ERR_PTR(ret);

3351 3352 3353 3354 3355 3356
	/* Account for UV plane with NV12. */
	if (rot_info->pixel_format == DRM_FORMAT_NV12)
		size_pages_uv = rot_info->size_uv >> PAGE_SHIFT;
	else
		size_pages_uv = 0;

3357 3358 3359 3360 3361
	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3362
	ret = sg_alloc_table(st, size_pages + size_pages_uv, GFP_KERNEL);
3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
		page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
		i++;
	}

	/* Rotate the pages. */
3374
	sg = rotate_pages(page_addr_list, 0,
3375
		     rot_info->width_pages, rot_info->height_pages,
3376
		     st, NULL);
3377

3378 3379 3380 3381 3382 3383 3384 3385
	/* Append the UV plane if NV12. */
	if (rot_info->pixel_format == DRM_FORMAT_NV12) {
		uv_start_page = size_pages;

		/* Check for tile-row un-alignment. */
		if (offset_in_page(rot_info->uv_offset))
			uv_start_page--;

3386 3387
		rot_info->uv_start_page = uv_start_page;

3388 3389 3390 3391 3392 3393
		rotate_pages(page_addr_list, uv_start_page,
			     rot_info->width_pages_uv,
			     rot_info->height_pages_uv,
			     st, sg);
	}

3394
	DRM_DEBUG_KMS(
3395
		      "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages (%u plane 0)).\n",
3396
		      obj->base.size, rot_info->pitch, rot_info->height,
3397
		      rot_info->pixel_format, rot_info->width_pages,
3398 3399
		      rot_info->height_pages, size_pages + size_pages_uv,
		      size_pages);
3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

	DRM_DEBUG_KMS(
3411
		      "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages (%u plane 0))\n",
3412
		      obj->base.size, ret, rot_info->pitch, rot_info->height,
3413
		      rot_info->pixel_format, rot_info->width_pages,
3414 3415
		      rot_info->height_pages, size_pages + size_pages_uv,
		      size_pages);
3416 3417
	return ERR_PTR(ret);
}
3418

3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
	struct scatterlist *sg;
	struct sg_page_iter obj_sg_iter;
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	sg = st->sgl;
	st->nents = 0;
	for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
		view->params.partial.offset)
	{
		if (st->nents >= view->params.partial.size)
			break;

		sg_set_page(sg, NULL, PAGE_SIZE, 0);
		sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
		sg_dma_len(sg) = PAGE_SIZE;

		sg = sg_next(sg);
		st->nents++;
	}

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3460
static int
3461
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3462
{
3463 3464
	int ret = 0;

3465 3466 3467 3468 3469
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
3470 3471 3472
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
		vma->ggtt_view.pages =
			intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
3473 3474 3475
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
		vma->ggtt_view.pages =
			intel_partial_pages(&vma->ggtt_view, vma->obj);
3476 3477 3478 3479 3480
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
3481
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3482
			  vma->ggtt_view.type);
3483 3484 3485 3486 3487 3488
		ret = -EINVAL;
	} else if (IS_ERR(vma->ggtt_view.pages)) {
		ret = PTR_ERR(vma->ggtt_view.pages);
		vma->ggtt_view.pages = NULL;
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3489 3490
	}

3491
	return ret;
3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
3507 3508
	int ret;
	u32 bind_flags;
3509

3510 3511
	if (WARN_ON(flags == 0))
		return -EINVAL;
3512

3513
	bind_flags = 0;
3514 3515 3516 3517 3518 3519 3520 3521 3522 3523
	if (flags & PIN_GLOBAL)
		bind_flags |= GLOBAL_BIND;
	if (flags & PIN_USER)
		bind_flags |= LOCAL_BIND;

	if (flags & PIN_UPDATE)
		bind_flags |= vma->bound;
	else
		bind_flags &= ~vma->bound;

3524 3525 3526 3527 3528 3529 3530 3531 3532
	if (bind_flags == 0)
		return 0;

	if (vma->bound == 0 && vma->vm->allocate_va_range) {
		trace_i915_va_alloc(vma->vm,
				    vma->node.start,
				    vma->node.size,
				    VM_TO_TRACE_NAME(vma->vm));

3533 3534
		/* XXX: i915_vma_pin() will fix this +- hack */
		vma->pin_count++;
3535 3536 3537
		ret = vma->vm->allocate_va_range(vma->vm,
						 vma->node.start,
						 vma->node.size);
3538
		vma->pin_count--;
3539 3540 3541 3542 3543
		if (ret)
			return ret;
	}

	ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
3544 3545
	if (ret)
		return ret;
3546 3547

	vma->bound |= bind_flags;
3548 3549 3550

	return 0;
}
3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562

/**
 * i915_ggtt_view_size - Get the size of a GGTT view.
 * @obj: Object the view is of.
 * @view: The view in question.
 *
 * @return The size of the GGTT view in bytes.
 */
size_t
i915_ggtt_view_size(struct drm_i915_gem_object *obj,
		    const struct i915_ggtt_view *view)
{
3563
	if (view->type == I915_GGTT_VIEW_NORMAL) {
3564
		return obj->base.size;
3565 3566
	} else if (view->type == I915_GGTT_VIEW_ROTATED) {
		return view->rotation_info.size;
3567 3568
	} else if (view->type == I915_GGTT_VIEW_PARTIAL) {
		return view->params.partial.size << PAGE_SHIFT;
3569 3570 3571 3572 3573
	} else {
		WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
		return obj->base.size;
	}
}