irq-gic.c 36.4 KB
Newer Older
R
Russell King 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 *  Copyright (C) 2002 ARM Limited, All Rights Reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * Interrupt architecture for the GIC:
 *
 * o There is one Interrupt Distributor, which receives interrupts
 *   from system devices and sends them to the Interrupt Controllers.
 *
 * o There is one CPU Interface per CPU, which sends interrupts sent
 *   by the Distributor, and interrupts generated locally, to the
15 16 17
 *   associated CPU. The base address of the CPU interface is usually
 *   aliased so that the same address points to different chips depending
 *   on the CPU it is accessed from.
R
Russell King 已提交
18 19 20 21 22 23 24
 *
 * Note that IRQs 0-31 are special - they are local to each CPU.
 * As such, the enable set/clear, pending set/clear and active bit
 * registers are banked per-cpu for these sources.
 */
#include <linux/init.h>
#include <linux/kernel.h>
25
#include <linux/err.h>
26
#include <linux/module.h>
R
Russell King 已提交
27 28
#include <linux/list.h>
#include <linux/smp.h>
29
#include <linux/cpu.h>
30
#include <linux/cpu_pm.h>
31
#include <linux/cpumask.h>
32
#include <linux/io.h>
33 34 35
#include <linux/of.h>
#include <linux/of_address.h>
#include <linux/of_irq.h>
36
#include <linux/acpi.h>
R
Rob Herring 已提交
37
#include <linux/irqdomain.h>
M
Marc Zyngier 已提交
38 39 40
#include <linux/interrupt.h>
#include <linux/percpu.h>
#include <linux/slab.h>
41
#include <linux/irqchip.h>
42
#include <linux/irqchip/chained_irq.h>
43
#include <linux/irqchip/arm-gic.h>
R
Russell King 已提交
44

45
#include <asm/cputype.h>
R
Russell King 已提交
46
#include <asm/irq.h>
47
#include <asm/exception.h>
48
#include <asm/smp_plat.h>
49
#include <asm/virt.h>
R
Russell King 已提交
50

51
#include "irq-gic-common.h"
R
Russell King 已提交
52

53 54 55 56 57 58 59 60 61 62 63 64 65
#ifdef CONFIG_ARM64
#include <asm/cpufeature.h>

static void gic_check_cpu_features(void)
{
	WARN_TAINT_ONCE(cpus_have_cap(ARM64_HAS_SYSREG_GIC_CPUIF),
			TAINT_CPU_OUT_OF_SPEC,
			"GICv3 system registers enabled, broken firmware!\n");
}
#else
#define gic_check_cpu_features()	do { } while(0)
#endif

66 67
union gic_base {
	void __iomem *common_base;
68
	void __percpu * __iomem *percpu_base;
69 70 71
};

struct gic_chip_data {
72
	struct irq_chip chip;
73 74
	union gic_base dist_base;
	union gic_base cpu_base;
75 76 77
	void __iomem *raw_dist_base;
	void __iomem *raw_cpu_base;
	u32 percpu_offset;
78 79
#ifdef CONFIG_CPU_PM
	u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
80
	u32 saved_spi_active[DIV_ROUND_UP(1020, 32)];
81 82 83
	u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
	u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
	u32 __percpu *saved_ppi_enable;
84
	u32 __percpu *saved_ppi_active;
85 86
	u32 __percpu *saved_ppi_conf;
#endif
87
	struct irq_domain *domain;
88 89 90 91 92 93
	unsigned int gic_irqs;
#ifdef CONFIG_GIC_NON_BANKED
	void __iomem *(*get_base)(union gic_base *);
#endif
};

94
static DEFINE_RAW_SPINLOCK(irq_controller_lock);
R
Russell King 已提交
95

96 97 98 99 100 101 102 103
/*
 * The GIC mapping of CPU interfaces does not necessarily match
 * the logical CPU numbering.  Let's use a mapping as returned
 * by the GIC itself.
 */
#define NR_GIC_CPU_IF 8
static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;

104 105
static struct static_key supports_deactivate = STATIC_KEY_INIT_TRUE;

106
static struct gic_chip_data gic_data[CONFIG_ARM_GIC_MAX_NR] __read_mostly;
107

108 109 110
#ifdef CONFIG_GIC_NON_BANKED
static void __iomem *gic_get_percpu_base(union gic_base *base)
{
111
	return raw_cpu_read(*base->percpu_base);
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136
}

static void __iomem *gic_get_common_base(union gic_base *base)
{
	return base->common_base;
}

static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
{
	return data->get_base(&data->dist_base);
}

static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
{
	return data->get_base(&data->cpu_base);
}

static inline void gic_set_base_accessor(struct gic_chip_data *data,
					 void __iomem *(*f)(union gic_base *))
{
	data->get_base = f;
}
#else
#define gic_data_dist_base(d)	((d)->dist_base.common_base)
#define gic_data_cpu_base(d)	((d)->cpu_base.common_base)
137
#define gic_set_base_accessor(d, f)
138 139
#endif

140
static inline void __iomem *gic_dist_base(struct irq_data *d)
141
{
142
	struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
143
	return gic_data_dist_base(gic_data);
144 145
}

146
static inline void __iomem *gic_cpu_base(struct irq_data *d)
147
{
148
	struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
149
	return gic_data_cpu_base(gic_data);
150 151
}

152
static inline unsigned int gic_irq(struct irq_data *d)
153
{
R
Rob Herring 已提交
154
	return d->hwirq;
155 156
}

157 158 159 160 161
static inline bool cascading_gic_irq(struct irq_data *d)
{
	void *data = irq_data_get_irq_handler_data(d);

	/*
162 163
	 * If handler_data is set, this is a cascading interrupt, and
	 * it cannot possibly be forwarded.
164
	 */
165
	return data != NULL;
166 167
}

R
Russell King 已提交
168 169 170
/*
 * Routines to acknowledge, disable and enable interrupts
 */
171 172 173 174 175 176 177
static void gic_poke_irq(struct irq_data *d, u32 offset)
{
	u32 mask = 1 << (gic_irq(d) % 32);
	writel_relaxed(mask, gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4);
}

static int gic_peek_irq(struct irq_data *d, u32 offset)
R
Russell King 已提交
178
{
R
Rob Herring 已提交
179
	u32 mask = 1 << (gic_irq(d) % 32);
180 181 182 183 184 185
	return !!(readl_relaxed(gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4) & mask);
}

static void gic_mask_irq(struct irq_data *d)
{
	gic_poke_irq(d, GIC_DIST_ENABLE_CLEAR);
R
Russell King 已提交
186 187
}

188 189 190
static void gic_eoimode1_mask_irq(struct irq_data *d)
{
	gic_mask_irq(d);
191 192 193 194 195 196 197 198
	/*
	 * When masking a forwarded interrupt, make sure it is
	 * deactivated as well.
	 *
	 * This ensures that an interrupt that is getting
	 * disabled/masked will not get "stuck", because there is
	 * noone to deactivate it (guest is being terminated).
	 */
199
	if (irqd_is_forwarded_to_vcpu(d))
200
		gic_poke_irq(d, GIC_DIST_ACTIVE_CLEAR);
201 202
}

203
static void gic_unmask_irq(struct irq_data *d)
R
Russell King 已提交
204
{
205
	gic_poke_irq(d, GIC_DIST_ENABLE_SET);
R
Russell King 已提交
206 207
}

208 209
static void gic_eoi_irq(struct irq_data *d)
{
210
	writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
211 212
}

213 214
static void gic_eoimode1_eoi_irq(struct irq_data *d)
{
215
	/* Do not deactivate an IRQ forwarded to a vcpu. */
216
	if (irqd_is_forwarded_to_vcpu(d))
217 218
		return;

219 220 221
	writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_DEACTIVATE);
}

222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
static int gic_irq_set_irqchip_state(struct irq_data *d,
				     enum irqchip_irq_state which, bool val)
{
	u32 reg;

	switch (which) {
	case IRQCHIP_STATE_PENDING:
		reg = val ? GIC_DIST_PENDING_SET : GIC_DIST_PENDING_CLEAR;
		break;

	case IRQCHIP_STATE_ACTIVE:
		reg = val ? GIC_DIST_ACTIVE_SET : GIC_DIST_ACTIVE_CLEAR;
		break;

	case IRQCHIP_STATE_MASKED:
		reg = val ? GIC_DIST_ENABLE_CLEAR : GIC_DIST_ENABLE_SET;
		break;

	default:
		return -EINVAL;
	}

	gic_poke_irq(d, reg);
	return 0;
}

static int gic_irq_get_irqchip_state(struct irq_data *d,
				      enum irqchip_irq_state which, bool *val)
{
	switch (which) {
	case IRQCHIP_STATE_PENDING:
		*val = gic_peek_irq(d, GIC_DIST_PENDING_SET);
		break;

	case IRQCHIP_STATE_ACTIVE:
		*val = gic_peek_irq(d, GIC_DIST_ACTIVE_SET);
		break;

	case IRQCHIP_STATE_MASKED:
		*val = !gic_peek_irq(d, GIC_DIST_ENABLE_SET);
		break;

	default:
		return -EINVAL;
	}

	return 0;
}

271
static int gic_set_type(struct irq_data *d, unsigned int type)
272
{
273 274
	void __iomem *base = gic_dist_base(d);
	unsigned int gicirq = gic_irq(d);
275 276 277 278 279

	/* Interrupt configuration for SGIs can't be changed */
	if (gicirq < 16)
		return -EINVAL;

280 281 282
	/* SPIs have restrictions on the supported types */
	if (gicirq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
			    type != IRQ_TYPE_EDGE_RISING)
283 284
		return -EINVAL;

285
	return gic_configure_irq(gicirq, type, base, NULL);
286 287
}

288 289 290 291 292 293
static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
{
	/* Only interrupts on the primary GIC can be forwarded to a vcpu. */
	if (cascading_gic_irq(d))
		return -EINVAL;

294 295 296 297
	if (vcpu)
		irqd_set_forwarded_to_vcpu(d);
	else
		irqd_clr_forwarded_to_vcpu(d);
298 299 300
	return 0;
}

301
#ifdef CONFIG_SMP
302 303
static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
			    bool force)
R
Russell King 已提交
304
{
305
	void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
306
	unsigned int cpu, shift = (gic_irq(d) % 4) * 8;
307
	u32 val, mask, bit;
308
	unsigned long flags;
R
Russell King 已提交
309

310 311 312 313 314
	if (!force)
		cpu = cpumask_any_and(mask_val, cpu_online_mask);
	else
		cpu = cpumask_first(mask_val);

315
	if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
C
Chao Xie 已提交
316
		return -EINVAL;
317

318
	raw_spin_lock_irqsave(&irq_controller_lock, flags);
319
	mask = 0xff << shift;
320
	bit = gic_cpu_map[cpu] << shift;
321 322
	val = readl_relaxed(reg) & ~mask;
	writel_relaxed(val | bit, reg);
323
	raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
324

325
	return IRQ_SET_MASK_OK_DONE;
R
Russell King 已提交
326
}
327
#endif
R
Russell King 已提交
328

329
static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
330 331 332 333 334 335 336
{
	u32 irqstat, irqnr;
	struct gic_chip_data *gic = &gic_data[0];
	void __iomem *cpu_base = gic_data_cpu_base(gic);

	do {
		irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
337
		irqnr = irqstat & GICC_IAR_INT_ID_MASK;
338

339
		if (likely(irqnr > 15 && irqnr < 1020)) {
340 341
			if (static_key_true(&supports_deactivate))
				writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
342
			handle_domain_irq(gic->domain, irqnr, regs);
343 344 345 346
			continue;
		}
		if (irqnr < 16) {
			writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
347 348
			if (static_key_true(&supports_deactivate))
				writel_relaxed(irqstat, cpu_base + GIC_CPU_DEACTIVATE);
349
#ifdef CONFIG_SMP
350 351 352 353 354 355 356 357
			/*
			 * Ensure any shared data written by the CPU sending
			 * the IPI is read after we've read the ACK register
			 * on the GIC.
			 *
			 * Pairs with the write barrier in gic_raise_softirq
			 */
			smp_rmb();
358 359 360 361 362 363 364 365
			handle_IPI(irqnr, regs);
#endif
			continue;
		}
		break;
	} while (1);
}

366
static void gic_handle_cascade_irq(struct irq_desc *desc)
367
{
368 369
	struct gic_chip_data *chip_data = irq_desc_get_handler_data(desc);
	struct irq_chip *chip = irq_desc_get_chip(desc);
370
	unsigned int cascade_irq, gic_irq;
371 372
	unsigned long status;

373
	chained_irq_enter(chip, desc);
374

375
	raw_spin_lock(&irq_controller_lock);
376
	status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
377
	raw_spin_unlock(&irq_controller_lock);
378

379 380
	gic_irq = (status & GICC_IAR_INT_ID_MASK);
	if (gic_irq == GICC_INT_SPURIOUS)
381 382
		goto out;

383 384
	cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
	if (unlikely(gic_irq < 32 || gic_irq > 1020))
385
		handle_bad_irq(desc);
386 387
	else
		generic_handle_irq(cascade_irq);
388 389

 out:
390
	chained_irq_exit(chip, desc);
391 392
}

393
static struct irq_chip gic_chip = {
394 395
	.irq_mask		= gic_mask_irq,
	.irq_unmask		= gic_unmask_irq,
396
	.irq_eoi		= gic_eoi_irq,
397
	.irq_set_type		= gic_set_type,
398 399
	.irq_get_irqchip_state	= gic_irq_get_irqchip_state,
	.irq_set_irqchip_state	= gic_irq_set_irqchip_state,
400 401 402
	.flags			= IRQCHIP_SET_TYPE_MASKED |
				  IRQCHIP_SKIP_SET_WAKE |
				  IRQCHIP_MASK_ON_SUSPEND,
R
Russell King 已提交
403 404
};

405 406
void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
{
407
	BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
408 409
	irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq,
					 &gic_data[gic_nr]);
410 411
}

412 413 414 415 416 417 418 419 420 421 422 423 424
static u8 gic_get_cpumask(struct gic_chip_data *gic)
{
	void __iomem *base = gic_data_dist_base(gic);
	u32 mask, i;

	for (i = mask = 0; i < 32; i += 4) {
		mask = readl_relaxed(base + GIC_DIST_TARGET + i);
		mask |= mask >> 16;
		mask |= mask >> 8;
		if (mask)
			break;
	}

425
	if (!mask && num_possible_cpus() > 1)
426 427 428 429 430
		pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");

	return mask;
}

431
static void gic_cpu_if_up(struct gic_chip_data *gic)
432
{
433
	void __iomem *cpu_base = gic_data_cpu_base(gic);
434
	u32 bypass = 0;
435 436
	u32 mode = 0;

437
	if (gic == &gic_data[0] && static_key_true(&supports_deactivate))
438
		mode = GIC_CPU_CTRL_EOImodeNS;
439 440 441 442 443 444 445

	/*
	* Preserve bypass disable bits to be written back later
	*/
	bypass = readl(cpu_base + GIC_CPU_CTRL);
	bypass &= GICC_DIS_BYPASS_MASK;

446
	writel_relaxed(bypass | mode | GICC_ENABLE, cpu_base + GIC_CPU_CTRL);
447 448 449
}


R
Rob Herring 已提交
450
static void __init gic_dist_init(struct gic_chip_data *gic)
R
Russell King 已提交
451
{
452
	unsigned int i;
453
	u32 cpumask;
R
Rob Herring 已提交
454
	unsigned int gic_irqs = gic->gic_irqs;
455
	void __iomem *base = gic_data_dist_base(gic);
R
Russell King 已提交
456

457
	writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL);
R
Russell King 已提交
458 459 460 461

	/*
	 * Set all global interrupts to this CPU only.
	 */
462 463 464
	cpumask = gic_get_cpumask(gic);
	cpumask |= cpumask << 8;
	cpumask |= cpumask << 16;
465
	for (i = 32; i < gic_irqs; i += 4)
466
		writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
R
Russell King 已提交
467

468
	gic_dist_config(base, gic_irqs, NULL);
R
Russell King 已提交
469

470
	writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL);
R
Russell King 已提交
471 472
}

473
static int gic_cpu_init(struct gic_chip_data *gic)
R
Russell King 已提交
474
{
475 476
	void __iomem *dist_base = gic_data_dist_base(gic);
	void __iomem *base = gic_data_cpu_base(gic);
477
	unsigned int cpu_mask, cpu = smp_processor_id();
478 479
	int i;

480
	/*
481 482 483
	 * Setting up the CPU map is only relevant for the primary GIC
	 * because any nested/secondary GICs do not directly interface
	 * with the CPU(s).
484
	 */
485 486 487 488
	if (gic == &gic_data[0]) {
		/*
		 * Get what the GIC says our CPU mask is.
		 */
489 490 491
		if (WARN_ON(cpu >= NR_GIC_CPU_IF))
			return -EINVAL;

492 493
		cpu_mask = gic_get_cpumask(gic);
		gic_cpu_map[cpu] = cpu_mask;
494

495 496 497 498 499 500 501 502
		/*
		 * Clear our mask from the other map entries in case they're
		 * still undefined.
		 */
		for (i = 0; i < NR_GIC_CPU_IF; i++)
			if (i != cpu)
				gic_cpu_map[i] &= ~cpu_mask;
	}
503

504
	gic_cpu_config(dist_base, NULL);
505

506
	writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK);
507
	gic_cpu_if_up(gic);
508 509

	return 0;
R
Russell King 已提交
510 511
}

512
int gic_cpu_if_down(unsigned int gic_nr)
513
{
514
	void __iomem *cpu_base;
515 516
	u32 val = 0;

517
	if (gic_nr >= CONFIG_ARM_GIC_MAX_NR)
518 519 520
		return -EINVAL;

	cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
521 522 523
	val = readl(cpu_base + GIC_CPU_CTRL);
	val &= ~GICC_ENABLE;
	writel_relaxed(val, cpu_base + GIC_CPU_CTRL);
524 525

	return 0;
526 527
}

528 529 530 531 532 533 534
#ifdef CONFIG_CPU_PM
/*
 * Saves the GIC distributor registers during suspend or idle.  Must be called
 * with interrupts disabled but before powering down the GIC.  After calling
 * this function, no interrupts will be delivered by the GIC, and another
 * platform-specific wakeup source must be enabled.
 */
535
static void gic_dist_save(struct gic_chip_data *gic)
536 537 538 539 540
{
	unsigned int gic_irqs;
	void __iomem *dist_base;
	int i;

541 542
	if (WARN_ON(!gic))
		return;
543

544 545
	gic_irqs = gic->gic_irqs;
	dist_base = gic_data_dist_base(gic);
546 547 548 549 550

	if (!dist_base)
		return;

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
551
		gic->saved_spi_conf[i] =
552 553 554
			readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
555
		gic->saved_spi_target[i] =
556 557 558
			readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
559
		gic->saved_spi_enable[i] =
560
			readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
561 562

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
563
		gic->saved_spi_active[i] =
564
			readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);
565 566 567 568 569 570 571 572 573
}

/*
 * Restores the GIC distributor registers during resume or when coming out of
 * idle.  Must be called before enabling interrupts.  If a level interrupt
 * that occured while the GIC was suspended is still present, it will be
 * handled normally, but any edge interrupts that occured will not be seen by
 * the GIC and need to be handled by the platform-specific wakeup source.
 */
574
static void gic_dist_restore(struct gic_chip_data *gic)
575 576 577 578 579
{
	unsigned int gic_irqs;
	unsigned int i;
	void __iomem *dist_base;

580 581
	if (WARN_ON(!gic))
		return;
582

583 584
	gic_irqs = gic->gic_irqs;
	dist_base = gic_data_dist_base(gic);
585 586 587 588

	if (!dist_base)
		return;

589
	writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL);
590 591

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
592
		writel_relaxed(gic->saved_spi_conf[i],
593 594 595
			dist_base + GIC_DIST_CONFIG + i * 4);

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
596
		writel_relaxed(GICD_INT_DEF_PRI_X4,
597 598 599
			dist_base + GIC_DIST_PRI + i * 4);

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
600
		writel_relaxed(gic->saved_spi_target[i],
601 602
			dist_base + GIC_DIST_TARGET + i * 4);

603 604 605
	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
		writel_relaxed(GICD_INT_EN_CLR_X32,
			dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
606
		writel_relaxed(gic->saved_spi_enable[i],
607
			dist_base + GIC_DIST_ENABLE_SET + i * 4);
608
	}
609

610 611 612
	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
		writel_relaxed(GICD_INT_EN_CLR_X32,
			dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
613
		writel_relaxed(gic->saved_spi_active[i],
614 615 616
			dist_base + GIC_DIST_ACTIVE_SET + i * 4);
	}

617
	writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL);
618 619
}

620
static void gic_cpu_save(struct gic_chip_data *gic)
621 622 623 624 625 626
{
	int i;
	u32 *ptr;
	void __iomem *dist_base;
	void __iomem *cpu_base;

627 628
	if (WARN_ON(!gic))
		return;
629

630 631
	dist_base = gic_data_dist_base(gic);
	cpu_base = gic_data_cpu_base(gic);
632 633 634 635

	if (!dist_base || !cpu_base)
		return;

636
	ptr = raw_cpu_ptr(gic->saved_ppi_enable);
637 638 639
	for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
		ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);

640
	ptr = raw_cpu_ptr(gic->saved_ppi_active);
641 642 643
	for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
		ptr[i] = readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);

644
	ptr = raw_cpu_ptr(gic->saved_ppi_conf);
645 646 647 648 649
	for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
		ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);

}

650
static void gic_cpu_restore(struct gic_chip_data *gic)
651 652 653 654 655 656
{
	int i;
	u32 *ptr;
	void __iomem *dist_base;
	void __iomem *cpu_base;

657 658
	if (WARN_ON(!gic))
		return;
659

660 661
	dist_base = gic_data_dist_base(gic);
	cpu_base = gic_data_cpu_base(gic);
662 663 664 665

	if (!dist_base || !cpu_base)
		return;

666
	ptr = raw_cpu_ptr(gic->saved_ppi_enable);
667 668 669
	for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
		writel_relaxed(GICD_INT_EN_CLR_X32,
			       dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
670
		writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
671
	}
672

673
	ptr = raw_cpu_ptr(gic->saved_ppi_active);
674 675 676 677 678 679
	for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
		writel_relaxed(GICD_INT_EN_CLR_X32,
			       dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
		writel_relaxed(ptr[i], dist_base + GIC_DIST_ACTIVE_SET + i * 4);
	}

680
	ptr = raw_cpu_ptr(gic->saved_ppi_conf);
681 682 683 684
	for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
		writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);

	for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
685 686
		writel_relaxed(GICD_INT_DEF_PRI_X4,
					dist_base + GIC_DIST_PRI + i * 4);
687

688
	writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK);
689
	gic_cpu_if_up(gic);
690 691 692 693 694 695
}

static int gic_notifier(struct notifier_block *self, unsigned long cmd,	void *v)
{
	int i;

696
	for (i = 0; i < CONFIG_ARM_GIC_MAX_NR; i++) {
697 698 699 700 701
#ifdef CONFIG_GIC_NON_BANKED
		/* Skip over unused GICs */
		if (!gic_data[i].get_base)
			continue;
#endif
702 703
		switch (cmd) {
		case CPU_PM_ENTER:
704
			gic_cpu_save(&gic_data[i]);
705 706 707
			break;
		case CPU_PM_ENTER_FAILED:
		case CPU_PM_EXIT:
708
			gic_cpu_restore(&gic_data[i]);
709 710
			break;
		case CPU_CLUSTER_PM_ENTER:
711
			gic_dist_save(&gic_data[i]);
712 713 714
			break;
		case CPU_CLUSTER_PM_ENTER_FAILED:
		case CPU_CLUSTER_PM_EXIT:
715
			gic_dist_restore(&gic_data[i]);
716 717 718 719 720 721 722 723 724 725 726
			break;
		}
	}

	return NOTIFY_OK;
}

static struct notifier_block gic_notifier_block = {
	.notifier_call = gic_notifier,
};

727
static int __init gic_pm_init(struct gic_chip_data *gic)
728 729 730
{
	gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
		sizeof(u32));
731 732
	if (WARN_ON(!gic->saved_ppi_enable))
		return -ENOMEM;
733

734 735
	gic->saved_ppi_active = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
		sizeof(u32));
736 737
	if (WARN_ON(!gic->saved_ppi_active))
		goto free_ppi_enable;
738

739 740
	gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
		sizeof(u32));
741 742
	if (WARN_ON(!gic->saved_ppi_conf))
		goto free_ppi_active;
743

744 745
	if (gic == &gic_data[0])
		cpu_pm_register_notifier(&gic_notifier_block);
746 747 748 749 750 751 752 753 754

	return 0;

free_ppi_active:
	free_percpu(gic->saved_ppi_active);
free_ppi_enable:
	free_percpu(gic->saved_ppi_enable);

	return -ENOMEM;
755 756
}
#else
757
static int __init gic_pm_init(struct gic_chip_data *gic)
758
{
759
	return 0;
760 761 762
}
#endif

763
#ifdef CONFIG_SMP
764
static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
765 766
{
	int cpu;
767 768 769
	unsigned long flags, map = 0;

	raw_spin_lock_irqsave(&irq_controller_lock, flags);
770 771 772

	/* Convert our logical CPU mask into a physical one. */
	for_each_cpu(cpu, mask)
773
		map |= gic_cpu_map[cpu];
774 775 776

	/*
	 * Ensure that stores to Normal memory are visible to the
777
	 * other CPUs before they observe us issuing the IPI.
778
	 */
779
	dmb(ishst);
780 781 782

	/* this always happens on GIC0 */
	writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
783 784 785 786 787 788

	raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
}
#endif

#ifdef CONFIG_BL_SWITCHER
789 790 791 792 793 794 795 796 797 798 799 800 801 802
/*
 * gic_send_sgi - send a SGI directly to given CPU interface number
 *
 * cpu_id: the ID for the destination CPU interface
 * irq: the IPI number to send a SGI for
 */
void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
{
	BUG_ON(cpu_id >= NR_GIC_CPU_IF);
	cpu_id = 1 << cpu_id;
	/* this always happens on GIC0 */
	writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
}

803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
/*
 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
 *
 * @cpu: the logical CPU number to get the GIC ID for.
 *
 * Return the CPU interface ID for the given logical CPU number,
 * or -1 if the CPU number is too large or the interface ID is
 * unknown (more than one bit set).
 */
int gic_get_cpu_id(unsigned int cpu)
{
	unsigned int cpu_bit;

	if (cpu >= NR_GIC_CPU_IF)
		return -1;
	cpu_bit = gic_cpu_map[cpu];
	if (cpu_bit & (cpu_bit - 1))
		return -1;
	return __ffs(cpu_bit);
}

824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840
/*
 * gic_migrate_target - migrate IRQs to another CPU interface
 *
 * @new_cpu_id: the CPU target ID to migrate IRQs to
 *
 * Migrate all peripheral interrupts with a target matching the current CPU
 * to the interface corresponding to @new_cpu_id.  The CPU interface mapping
 * is also updated.  Targets to other CPU interfaces are unchanged.
 * This must be called with IRQs locally disabled.
 */
void gic_migrate_target(unsigned int new_cpu_id)
{
	unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
	void __iomem *dist_base;
	int i, ror_val, cpu = smp_processor_id();
	u32 val, cur_target_mask, active_mask;

841
	BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896

	dist_base = gic_data_dist_base(&gic_data[gic_nr]);
	if (!dist_base)
		return;
	gic_irqs = gic_data[gic_nr].gic_irqs;

	cur_cpu_id = __ffs(gic_cpu_map[cpu]);
	cur_target_mask = 0x01010101 << cur_cpu_id;
	ror_val = (cur_cpu_id - new_cpu_id) & 31;

	raw_spin_lock(&irq_controller_lock);

	/* Update the target interface for this logical CPU */
	gic_cpu_map[cpu] = 1 << new_cpu_id;

	/*
	 * Find all the peripheral interrupts targetting the current
	 * CPU interface and migrate them to the new CPU interface.
	 * We skip DIST_TARGET 0 to 7 as they are read-only.
	 */
	for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
		val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
		active_mask = val & cur_target_mask;
		if (active_mask) {
			val &= ~active_mask;
			val |= ror32(active_mask, ror_val);
			writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
		}
	}

	raw_spin_unlock(&irq_controller_lock);

	/*
	 * Now let's migrate and clear any potential SGIs that might be
	 * pending for us (cur_cpu_id).  Since GIC_DIST_SGI_PENDING_SET
	 * is a banked register, we can only forward the SGI using
	 * GIC_DIST_SOFTINT.  The original SGI source is lost but Linux
	 * doesn't use that information anyway.
	 *
	 * For the same reason we do not adjust SGI source information
	 * for previously sent SGIs by us to other CPUs either.
	 */
	for (i = 0; i < 16; i += 4) {
		int j;
		val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
		if (!val)
			continue;
		writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
		for (j = i; j < i + 4; j++) {
			if (val & 0xff)
				writel_relaxed((1 << (new_cpu_id + 16)) | j,
						dist_base + GIC_DIST_SOFTINT);
			val >>= 8;
		}
	}
897
}
898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924

/*
 * gic_get_sgir_physaddr - get the physical address for the SGI register
 *
 * REturn the physical address of the SGI register to be used
 * by some early assembly code when the kernel is not yet available.
 */
static unsigned long gic_dist_physaddr;

unsigned long gic_get_sgir_physaddr(void)
{
	if (!gic_dist_physaddr)
		return 0;
	return gic_dist_physaddr + GIC_DIST_SOFTINT;
}

void __init gic_init_physaddr(struct device_node *node)
{
	struct resource res;
	if (of_address_to_resource(node, 0, &res) == 0) {
		gic_dist_physaddr = res.start;
		pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
	}
}

#else
#define gic_init_physaddr(node)  do { } while (0)
925 926
#endif

927 928 929
static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
				irq_hw_number_t hw)
{
930
	struct gic_chip_data *gic = d->host_data;
931

932 933
	if (hw < 32) {
		irq_set_percpu_devid(irq);
934
		irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
935
				    handle_percpu_devid_irq, NULL, NULL);
936
		irq_set_status_flags(irq, IRQ_NOAUTOEN);
937
	} else {
938
		irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
939
				    handle_fasteoi_irq, NULL, NULL);
940
		irq_set_probe(irq);
941 942 943 944
	}
	return 0;
}

945 946 947 948
static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
{
}

949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
static int gic_irq_domain_translate(struct irq_domain *d,
				    struct irq_fwspec *fwspec,
				    unsigned long *hwirq,
				    unsigned int *type)
{
	if (is_of_node(fwspec->fwnode)) {
		if (fwspec->param_count < 3)
			return -EINVAL;

		/* Get the interrupt number and add 16 to skip over SGIs */
		*hwirq = fwspec->param[1] + 16;

		/*
		 * For SPIs, we need to add 16 more to get the GIC irq
		 * ID number
		 */
		if (!fwspec->param[0])
			*hwirq += 16;

		*type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
		return 0;
	}

972
	if (is_fwnode_irqchip(fwspec->fwnode)) {
973 974 975 976 977 978 979 980
		if(fwspec->param_count != 2)
			return -EINVAL;

		*hwirq = fwspec->param[0];
		*type = fwspec->param[1];
		return 0;
	}

981 982 983
	return -EINVAL;
}

984
#ifdef CONFIG_SMP
985 986
static int gic_secondary_init(struct notifier_block *nfb, unsigned long action,
			      void *hcpu)
987
{
988
	if (action == CPU_STARTING || action == CPU_STARTING_FROZEN)
989 990 991 992 993 994 995 996
		gic_cpu_init(&gic_data[0]);
	return NOTIFY_OK;
}

/*
 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
 * priority because the GIC needs to be up before the ARM generic timers.
 */
997
static struct notifier_block gic_cpu_notifier = {
998 999 1000 1001 1002
	.notifier_call = gic_secondary_init,
	.priority = 100,
};
#endif

1003 1004 1005 1006 1007 1008
static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
				unsigned int nr_irqs, void *arg)
{
	int i, ret;
	irq_hw_number_t hwirq;
	unsigned int type = IRQ_TYPE_NONE;
1009
	struct irq_fwspec *fwspec = arg;
1010

1011
	ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
	if (ret)
		return ret;

	for (i = 0; i < nr_irqs; i++)
		gic_irq_domain_map(domain, virq + i, hwirq + i);

	return 0;
}

static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = {
1022
	.translate = gic_irq_domain_translate,
1023 1024 1025 1026
	.alloc = gic_irq_domain_alloc,
	.free = irq_domain_free_irqs_top,
};

1027
static const struct irq_domain_ops gic_irq_domain_ops = {
1028
	.map = gic_irq_domain_map,
1029
	.unmap = gic_irq_domain_unmap,
R
Rob Herring 已提交
1030 1031
};

1032 1033
static int __init __gic_init_bases(struct gic_chip_data *gic, int irq_start,
				   struct fwnode_handle *handle)
1034
{
1035
	irq_hw_number_t hwirq_base;
1036
	int gic_irqs, irq_base, i, ret;
1037

1038 1039
	if (WARN_ON(!gic || gic->domain))
		return -EINVAL;
1040

1041 1042
	gic_check_cpu_features();

1043
	/* Initialize irq_chip */
1044 1045
	gic->chip = gic_chip;

1046
	if (static_key_true(&supports_deactivate) && gic == &gic_data[0]) {
1047 1048 1049
		gic->chip.irq_mask = gic_eoimode1_mask_irq;
		gic->chip.irq_eoi = gic_eoimode1_eoi_irq;
		gic->chip.irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity;
1050
		gic->chip.name = kasprintf(GFP_KERNEL, "GICv2");
1051
	} else {
1052 1053
		gic->chip.name = kasprintf(GFP_KERNEL, "GIC-%d",
					   (int)(gic - &gic_data[0]));
1054 1055
	}

1056
#ifdef CONFIG_SMP
1057
	if (gic == &gic_data[0])
1058 1059 1060
		gic->chip.irq_set_affinity = gic_set_affinity;
#endif

1061
	if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) {
1062
		/* Frankein-GIC without banked registers... */
1063 1064 1065 1066 1067 1068
		unsigned int cpu;

		gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
		gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
		if (WARN_ON(!gic->dist_base.percpu_base ||
			    !gic->cpu_base.percpu_base)) {
1069 1070
			ret = -ENOMEM;
			goto error;
1071 1072 1073
		}

		for_each_possible_cpu(cpu) {
1074 1075
			u32 mpidr = cpu_logical_map(cpu);
			u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
1076 1077 1078 1079 1080
			unsigned long offset = gic->percpu_offset * core_id;
			*per_cpu_ptr(gic->dist_base.percpu_base, cpu) =
				gic->raw_dist_base + offset;
			*per_cpu_ptr(gic->cpu_base.percpu_base, cpu) =
				gic->raw_cpu_base + offset;
1081 1082 1083
		}

		gic_set_base_accessor(gic, gic_get_percpu_base);
1084 1085
	} else {
		/* Normal, sane GIC... */
1086
		WARN(gic->percpu_offset,
1087
		     "GIC_NON_BANKED not enabled, ignoring %08x offset!",
1088 1089 1090
		     gic->percpu_offset);
		gic->dist_base.common_base = gic->raw_dist_base;
		gic->cpu_base.common_base = gic->raw_cpu_base;
1091 1092
		gic_set_base_accessor(gic, gic_get_common_base);
	}
1093

R
Rob Herring 已提交
1094 1095 1096 1097
	/*
	 * Find out how many interrupts are supported.
	 * The GIC only supports up to 1020 interrupt sources.
	 */
1098
	gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
R
Rob Herring 已提交
1099 1100 1101 1102 1103
	gic_irqs = (gic_irqs + 1) * 32;
	if (gic_irqs > 1020)
		gic_irqs = 1020;
	gic->gic_irqs = gic_irqs;

1104 1105 1106 1107 1108
	if (handle) {		/* DT/ACPI */
		gic->domain = irq_domain_create_linear(handle, gic_irqs,
						       &gic_irq_domain_hierarchy_ops,
						       gic);
	} else {		/* Legacy support */
1109 1110 1111 1112
		/*
		 * For primary GICs, skip over SGIs.
		 * For secondary GICs, skip over PPIs, too.
		 */
1113
		if (gic == &gic_data[0] && (irq_start & 31) > 0) {
1114 1115 1116 1117 1118 1119 1120 1121
			hwirq_base = 16;
			if (irq_start != -1)
				irq_start = (irq_start & ~31) + 16;
		} else {
			hwirq_base = 32;
		}

		gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
1122 1123 1124 1125 1126 1127 1128 1129 1130

		irq_base = irq_alloc_descs(irq_start, 16, gic_irqs,
					   numa_node_id());
		if (IS_ERR_VALUE(irq_base)) {
			WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
			     irq_start);
			irq_base = irq_start;
		}

1131
		gic->domain = irq_domain_add_legacy(NULL, gic_irqs, irq_base,
1132
					hwirq_base, &gic_irq_domain_ops, gic);
1133
	}
1134

1135 1136 1137 1138
	if (WARN_ON(!gic->domain)) {
		ret = -ENODEV;
		goto error;
	}
1139

1140
	if (gic == &gic_data[0]) {
1141 1142 1143 1144 1145 1146 1147
		/*
		 * Initialize the CPU interface map to all CPUs.
		 * It will be refined as each CPU probes its ID.
		 * This is only necessary for the primary GIC.
		 */
		for (i = 0; i < NR_GIC_CPU_IF; i++)
			gic_cpu_map[i] = 0xff;
1148
#ifdef CONFIG_SMP
1149 1150
		set_smp_cross_call(gic_raise_softirq);
		register_cpu_notifier(&gic_cpu_notifier);
1151
#endif
1152
		set_handle_irq(gic_handle_irq);
1153 1154
		if (static_key_true(&supports_deactivate))
			pr_info("GIC: Using split EOI/Deactivate mode\n");
1155
	}
1156

R
Rob Herring 已提交
1157
	gic_dist_init(gic);
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
	ret = gic_cpu_init(gic);
	if (ret)
		goto error;

	ret = gic_pm_init(gic);
	if (ret)
		goto error;

	return 0;

error:
1169
	if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) {
1170 1171 1172 1173 1174 1175 1176
		free_percpu(gic->dist_base.percpu_base);
		free_percpu(gic->cpu_base.percpu_base);
	}

	kfree(gic->chip.name);

	return ret;
1177 1178
}

1179 1180
void __init gic_init(unsigned int gic_nr, int irq_start,
		     void __iomem *dist_base, void __iomem *cpu_base)
1181
{
1182 1183 1184 1185 1186
	struct gic_chip_data *gic;

	if (WARN_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR))
		return;

1187 1188 1189 1190 1191
	/*
	 * Non-DT/ACPI systems won't run a hypervisor, so let's not
	 * bother with these...
	 */
	static_key_slow_dec(&supports_deactivate);
1192 1193 1194 1195 1196 1197

	gic = &gic_data[gic_nr];
	gic->raw_dist_base = dist_base;
	gic->raw_cpu_base = cpu_base;

	__gic_init_bases(gic, irq_start, NULL);
1198 1199
}

1200
#ifdef CONFIG_OF
1201
static int gic_cnt __initdata;
1202

1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
static bool gic_check_eoimode(struct device_node *node, void __iomem **base)
{
	struct resource cpuif_res;

	of_address_to_resource(node, 1, &cpuif_res);

	if (!is_hyp_mode_available())
		return false;
	if (resource_size(&cpuif_res) < SZ_8K)
		return false;
	if (resource_size(&cpuif_res) == SZ_128K) {
		u32 val_low, val_high;

		/*
		 * Verify that we have the first 4kB of a GIC400
		 * aliased over the first 64kB by checking the
		 * GICC_IIDR register on both ends.
		 */
		val_low = readl_relaxed(*base + GIC_CPU_IDENT);
		val_high = readl_relaxed(*base + GIC_CPU_IDENT + 0xf000);
		if ((val_low & 0xffff0fff) != 0x0202043B ||
		    val_low != val_high)
			return false;

		/*
		 * Move the base up by 60kB, so that we have a 8kB
		 * contiguous region, which allows us to use GICC_DIR
		 * at its normal offset. Please pass me that bucket.
		 */
		*base += 0xf000;
		cpuif_res.start += 0xf000;
		pr_warn("GIC: Adjusting CPU interface base to %pa",
			&cpuif_res.start);
	}

	return true;
}

1241
int __init
1242
gic_of_init(struct device_node *node, struct device_node *parent)
1243
{
1244
	struct gic_chip_data *gic;
1245
	int irq, ret;
1246 1247 1248 1249

	if (WARN_ON(!node))
		return -ENODEV;

1250 1251 1252 1253 1254 1255 1256
	if (WARN_ON(gic_cnt >= CONFIG_ARM_GIC_MAX_NR))
		return -EINVAL;

	gic = &gic_data[gic_cnt];

	gic->raw_dist_base = of_iomap(node, 0);
	if (WARN(!gic->raw_dist_base, "unable to map gic dist registers\n"))
1257
		return -ENOMEM;
1258

1259 1260 1261
	gic->raw_cpu_base = of_iomap(node, 1);
	if (WARN(!gic->raw_cpu_base, "unable to map gic cpu registers\n")) {
		iounmap(gic->raw_dist_base);
1262 1263
		return -ENOMEM;
	}
1264

1265 1266 1267 1268
	/*
	 * Disable split EOI/Deactivate if either HYP is not available
	 * or the CPU interface is too small.
	 */
1269
	if (gic_cnt == 0 && !gic_check_eoimode(node, &gic->raw_cpu_base))
1270 1271
		static_key_slow_dec(&supports_deactivate);

1272 1273
	if (of_property_read_u32(node, "cpu-offset", &gic->percpu_offset))
		gic->percpu_offset = 0;
1274

1275
	ret = __gic_init_bases(gic, -1, &node->fwnode);
1276
	if (ret) {
1277 1278
		iounmap(gic->raw_dist_base);
		iounmap(gic->raw_cpu_base);
1279 1280 1281
		return ret;
	}

1282 1283
	if (!gic_cnt)
		gic_init_physaddr(node);
1284 1285 1286 1287 1288

	if (parent) {
		irq = irq_of_parse_and_map(node, 0);
		gic_cascade_irq(gic_cnt, irq);
	}
1289 1290

	if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
1291
		gicv2m_init(&node->fwnode, gic_data[gic_cnt].domain);
1292

1293 1294 1295
	gic_cnt++;
	return 0;
}
1296
IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
1297 1298
IRQCHIP_DECLARE(arm11mp_gic, "arm,arm11mp-gic", gic_of_init);
IRQCHIP_DECLARE(arm1176jzf_dc_gic, "arm,arm1176jzf-devchip-gic", gic_of_init);
1299 1300
IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
1301
IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
1302 1303
IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
1304
IRQCHIP_DECLARE(pl390, "arm,pl390", gic_of_init);
1305

1306
#endif
1307 1308

#ifdef CONFIG_ACPI
1309
static phys_addr_t cpu_phy_base __initdata;
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320

static int __init
gic_acpi_parse_madt_cpu(struct acpi_subtable_header *header,
			const unsigned long end)
{
	struct acpi_madt_generic_interrupt *processor;
	phys_addr_t gic_cpu_base;
	static int cpu_base_assigned;

	processor = (struct acpi_madt_generic_interrupt *)header;

1321
	if (BAD_MADT_GICC_ENTRY(processor, end))
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
		return -EINVAL;

	/*
	 * There is no support for non-banked GICv1/2 register in ACPI spec.
	 * All CPU interface addresses have to be the same.
	 */
	gic_cpu_base = processor->base_address;
	if (cpu_base_assigned && gic_cpu_base != cpu_phy_base)
		return -EINVAL;

	cpu_phy_base = gic_cpu_base;
	cpu_base_assigned = 1;
	return 0;
}

1337 1338 1339
/* The things you have to do to just *count* something... */
static int __init acpi_dummy_func(struct acpi_subtable_header *header,
				  const unsigned long end)
1340
{
1341 1342
	return 0;
}
1343

1344 1345 1346 1347 1348
static bool __init acpi_gic_redist_is_present(void)
{
	return acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
				     acpi_dummy_func, 0) > 0;
}
1349

1350 1351 1352 1353 1354
static bool __init gic_validate_dist(struct acpi_subtable_header *header,
				     struct acpi_probe_entry *ape)
{
	struct acpi_madt_generic_distributor *dist;
	dist = (struct acpi_madt_generic_distributor *)header;
1355

1356 1357 1358
	return (dist->version == ape->driver_data &&
		(dist->version != ACPI_MADT_GIC_VERSION_NONE ||
		 !acpi_gic_redist_is_present()));
1359 1360
}

1361 1362 1363 1364 1365
#define ACPI_GICV2_DIST_MEM_SIZE	(SZ_4K)
#define ACPI_GIC_CPU_IF_MEM_SIZE	(SZ_8K)

static int __init gic_v2_acpi_init(struct acpi_subtable_header *header,
				   const unsigned long end)
1366
{
1367
	struct acpi_madt_generic_distributor *dist;
1368
	struct fwnode_handle *domain_handle;
1369
	struct gic_chip_data *gic = &gic_data[0];
1370
	int count, ret;
1371 1372

	/* Collect CPU base addresses */
1373 1374
	count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
				      gic_acpi_parse_madt_cpu, 0);
1375 1376 1377 1378 1379
	if (count <= 0) {
		pr_err("No valid GICC entries exist\n");
		return -EINVAL;
	}

1380 1381
	gic->raw_cpu_base = ioremap(cpu_phy_base, ACPI_GIC_CPU_IF_MEM_SIZE);
	if (!gic->raw_cpu_base) {
1382 1383 1384 1385
		pr_err("Unable to map GICC registers\n");
		return -ENOMEM;
	}

1386
	dist = (struct acpi_madt_generic_distributor *)header;
1387 1388 1389
	gic->raw_dist_base = ioremap(dist->base_address,
				     ACPI_GICV2_DIST_MEM_SIZE);
	if (!gic->raw_dist_base) {
1390
		pr_err("Unable to map GICD registers\n");
1391
		iounmap(gic->raw_cpu_base);
1392 1393 1394
		return -ENOMEM;
	}

1395 1396 1397 1398 1399 1400 1401 1402
	/*
	 * Disable split EOI/Deactivate if HYP is not available. ACPI
	 * guarantees that we'll always have a GICv2, so the CPU
	 * interface will always be the right size.
	 */
	if (!is_hyp_mode_available())
		static_key_slow_dec(&supports_deactivate);

1403
	/*
1404
	 * Initialize GIC instance zero (no multi-GIC support).
1405
	 */
1406
	domain_handle = irq_domain_alloc_fwnode(gic->raw_dist_base);
1407 1408
	if (!domain_handle) {
		pr_err("Unable to allocate domain handle\n");
1409 1410
		iounmap(gic->raw_cpu_base);
		iounmap(gic->raw_dist_base);
1411 1412 1413
		return -ENOMEM;
	}

1414
	ret = __gic_init_bases(gic, -1, domain_handle);
1415 1416 1417
	if (ret) {
		pr_err("Failed to initialise GIC\n");
		irq_domain_free_fwnode(domain_handle);
1418 1419
		iounmap(gic->raw_cpu_base);
		iounmap(gic->raw_dist_base);
1420 1421
		return ret;
	}
1422

1423
	acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle);
1424 1425 1426 1427

	if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
		gicv2m_init(NULL, gic_data[0].domain);

1428 1429
	return 0;
}
1430 1431 1432 1433 1434 1435
IRQCHIP_ACPI_DECLARE(gic_v2, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
		     gic_validate_dist, ACPI_MADT_GIC_VERSION_V2,
		     gic_v2_acpi_init);
IRQCHIP_ACPI_DECLARE(gic_v2_maybe, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
		     gic_validate_dist, ACPI_MADT_GIC_VERSION_NONE,
		     gic_v2_acpi_init);
1436
#endif