irq-gic.c 29.0 KB
Newer Older
R
Russell King 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 *  Copyright (C) 2002 ARM Limited, All Rights Reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * Interrupt architecture for the GIC:
 *
 * o There is one Interrupt Distributor, which receives interrupts
 *   from system devices and sends them to the Interrupt Controllers.
 *
 * o There is one CPU Interface per CPU, which sends interrupts sent
 *   by the Distributor, and interrupts generated locally, to the
15 16 17
 *   associated CPU. The base address of the CPU interface is usually
 *   aliased so that the same address points to different chips depending
 *   on the CPU it is accessed from.
R
Russell King 已提交
18 19 20 21 22 23 24
 *
 * Note that IRQs 0-31 are special - they are local to each CPU.
 * As such, the enable set/clear, pending set/clear and active bit
 * registers are banked per-cpu for these sources.
 */
#include <linux/init.h>
#include <linux/kernel.h>
25
#include <linux/err.h>
26
#include <linux/module.h>
R
Russell King 已提交
27 28
#include <linux/list.h>
#include <linux/smp.h>
29
#include <linux/cpu.h>
30
#include <linux/cpu_pm.h>
31
#include <linux/cpumask.h>
32
#include <linux/io.h>
33 34 35
#include <linux/of.h>
#include <linux/of_address.h>
#include <linux/of_irq.h>
36
#include <linux/acpi.h>
R
Rob Herring 已提交
37
#include <linux/irqdomain.h>
M
Marc Zyngier 已提交
38 39 40
#include <linux/interrupt.h>
#include <linux/percpu.h>
#include <linux/slab.h>
41
#include <linux/irqchip.h>
42
#include <linux/irqchip/chained_irq.h>
43
#include <linux/irqchip/arm-gic.h>
44
#include <linux/irqchip/arm-gic-acpi.h>
R
Russell King 已提交
45

46
#include <asm/cputype.h>
R
Russell King 已提交
47
#include <asm/irq.h>
48
#include <asm/exception.h>
49
#include <asm/smp_plat.h>
R
Russell King 已提交
50

51
#include "irq-gic-common.h"
R
Russell King 已提交
52

53 54
union gic_base {
	void __iomem *common_base;
55
	void __percpu * __iomem *percpu_base;
56 57 58 59 60 61 62 63 64 65 66 67
};

struct gic_chip_data {
	union gic_base dist_base;
	union gic_base cpu_base;
#ifdef CONFIG_CPU_PM
	u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
	u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
	u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
	u32 __percpu *saved_ppi_enable;
	u32 __percpu *saved_ppi_conf;
#endif
68
	struct irq_domain *domain;
69 70 71 72 73 74
	unsigned int gic_irqs;
#ifdef CONFIG_GIC_NON_BANKED
	void __iomem *(*get_base)(union gic_base *);
#endif
};

75
static DEFINE_RAW_SPINLOCK(irq_controller_lock);
R
Russell King 已提交
76

77 78 79 80 81 82 83 84
/*
 * The GIC mapping of CPU interfaces does not necessarily match
 * the logical CPU numbering.  Let's use a mapping as returned
 * by the GIC itself.
 */
#define NR_GIC_CPU_IF 8
static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;

85 86 87 88
#ifndef MAX_GIC_NR
#define MAX_GIC_NR	1
#endif

89
static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
90

91 92 93
#ifdef CONFIG_GIC_NON_BANKED
static void __iomem *gic_get_percpu_base(union gic_base *base)
{
94
	return raw_cpu_read(*base->percpu_base);
95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
}

static void __iomem *gic_get_common_base(union gic_base *base)
{
	return base->common_base;
}

static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
{
	return data->get_base(&data->dist_base);
}

static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
{
	return data->get_base(&data->cpu_base);
}

static inline void gic_set_base_accessor(struct gic_chip_data *data,
					 void __iomem *(*f)(union gic_base *))
{
	data->get_base = f;
}
#else
#define gic_data_dist_base(d)	((d)->dist_base.common_base)
#define gic_data_cpu_base(d)	((d)->cpu_base.common_base)
120
#define gic_set_base_accessor(d, f)
121 122
#endif

123
static inline void __iomem *gic_dist_base(struct irq_data *d)
124
{
125
	struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
126
	return gic_data_dist_base(gic_data);
127 128
}

129
static inline void __iomem *gic_cpu_base(struct irq_data *d)
130
{
131
	struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
132
	return gic_data_cpu_base(gic_data);
133 134
}

135
static inline unsigned int gic_irq(struct irq_data *d)
136
{
R
Rob Herring 已提交
137
	return d->hwirq;
138 139
}

R
Russell King 已提交
140 141 142
/*
 * Routines to acknowledge, disable and enable interrupts
 */
143 144 145 146 147 148 149
static void gic_poke_irq(struct irq_data *d, u32 offset)
{
	u32 mask = 1 << (gic_irq(d) % 32);
	writel_relaxed(mask, gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4);
}

static int gic_peek_irq(struct irq_data *d, u32 offset)
R
Russell King 已提交
150
{
R
Rob Herring 已提交
151
	u32 mask = 1 << (gic_irq(d) % 32);
152 153 154 155 156 157
	return !!(readl_relaxed(gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4) & mask);
}

static void gic_mask_irq(struct irq_data *d)
{
	gic_poke_irq(d, GIC_DIST_ENABLE_CLEAR);
R
Russell King 已提交
158 159
}

160
static void gic_unmask_irq(struct irq_data *d)
R
Russell King 已提交
161
{
162
	gic_poke_irq(d, GIC_DIST_ENABLE_SET);
R
Russell King 已提交
163 164
}

165 166
static void gic_eoi_irq(struct irq_data *d)
{
167
	writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
168 169
}

170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
static int gic_irq_set_irqchip_state(struct irq_data *d,
				     enum irqchip_irq_state which, bool val)
{
	u32 reg;

	switch (which) {
	case IRQCHIP_STATE_PENDING:
		reg = val ? GIC_DIST_PENDING_SET : GIC_DIST_PENDING_CLEAR;
		break;

	case IRQCHIP_STATE_ACTIVE:
		reg = val ? GIC_DIST_ACTIVE_SET : GIC_DIST_ACTIVE_CLEAR;
		break;

	case IRQCHIP_STATE_MASKED:
		reg = val ? GIC_DIST_ENABLE_CLEAR : GIC_DIST_ENABLE_SET;
		break;

	default:
		return -EINVAL;
	}

	gic_poke_irq(d, reg);
	return 0;
}

static int gic_irq_get_irqchip_state(struct irq_data *d,
				      enum irqchip_irq_state which, bool *val)
{
	switch (which) {
	case IRQCHIP_STATE_PENDING:
		*val = gic_peek_irq(d, GIC_DIST_PENDING_SET);
		break;

	case IRQCHIP_STATE_ACTIVE:
		*val = gic_peek_irq(d, GIC_DIST_ACTIVE_SET);
		break;

	case IRQCHIP_STATE_MASKED:
		*val = !gic_peek_irq(d, GIC_DIST_ENABLE_SET);
		break;

	default:
		return -EINVAL;
	}

	return 0;
}

219
static int gic_set_type(struct irq_data *d, unsigned int type)
220
{
221 222
	void __iomem *base = gic_dist_base(d);
	unsigned int gicirq = gic_irq(d);
223 224 225 226 227

	/* Interrupt configuration for SGIs can't be changed */
	if (gicirq < 16)
		return -EINVAL;

228 229 230
	/* SPIs have restrictions on the supported types */
	if (gicirq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
			    type != IRQ_TYPE_EDGE_RISING)
231 232
		return -EINVAL;

233
	return gic_configure_irq(gicirq, type, base, NULL);
234 235
}

236
#ifdef CONFIG_SMP
237 238
static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
			    bool force)
R
Russell King 已提交
239
{
240
	void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
241
	unsigned int cpu, shift = (gic_irq(d) % 4) * 8;
242
	u32 val, mask, bit;
243
	unsigned long flags;
R
Russell King 已提交
244

245 246 247 248 249
	if (!force)
		cpu = cpumask_any_and(mask_val, cpu_online_mask);
	else
		cpu = cpumask_first(mask_val);

250
	if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
C
Chao Xie 已提交
251
		return -EINVAL;
252

253
	raw_spin_lock_irqsave(&irq_controller_lock, flags);
254
	mask = 0xff << shift;
255
	bit = gic_cpu_map[cpu] << shift;
256 257
	val = readl_relaxed(reg) & ~mask;
	writel_relaxed(val | bit, reg);
258
	raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
259

260
	return IRQ_SET_MASK_OK;
R
Russell King 已提交
261
}
262
#endif
R
Russell King 已提交
263

264
static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
265 266 267 268 269 270 271
{
	u32 irqstat, irqnr;
	struct gic_chip_data *gic = &gic_data[0];
	void __iomem *cpu_base = gic_data_cpu_base(gic);

	do {
		irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
272
		irqnr = irqstat & GICC_IAR_INT_ID_MASK;
273 274

		if (likely(irqnr > 15 && irqnr < 1021)) {
275
			handle_domain_irq(gic->domain, irqnr, regs);
276 277 278 279 280 281 282 283 284 285 286 287 288
			continue;
		}
		if (irqnr < 16) {
			writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
#ifdef CONFIG_SMP
			handle_IPI(irqnr, regs);
#endif
			continue;
		}
		break;
	} while (1);
}

289
static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
290
{
291 292
	struct gic_chip_data *chip_data = irq_desc_get_handler_data(desc);
	struct irq_chip *chip = irq_desc_get_chip(desc);
293
	unsigned int cascade_irq, gic_irq;
294 295
	unsigned long status;

296
	chained_irq_enter(chip, desc);
297

298
	raw_spin_lock(&irq_controller_lock);
299
	status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
300
	raw_spin_unlock(&irq_controller_lock);
301

302 303
	gic_irq = (status & GICC_IAR_INT_ID_MASK);
	if (gic_irq == GICC_INT_SPURIOUS)
304 305
		goto out;

306 307
	cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
	if (unlikely(gic_irq < 32 || gic_irq > 1020))
308
		handle_bad_irq(cascade_irq, desc);
309 310
	else
		generic_handle_irq(cascade_irq);
311 312

 out:
313
	chained_irq_exit(chip, desc);
314 315
}

316
static struct irq_chip gic_chip = {
317 318 319
	.name			= "GIC",
	.irq_mask		= gic_mask_irq,
	.irq_unmask		= gic_unmask_irq,
320
	.irq_eoi		= gic_eoi_irq,
321
	.irq_set_type		= gic_set_type,
R
Russell King 已提交
322
#ifdef CONFIG_SMP
323
	.irq_set_affinity	= gic_set_affinity,
R
Russell King 已提交
324
#endif
325 326
	.irq_get_irqchip_state	= gic_irq_get_irqchip_state,
	.irq_set_irqchip_state	= gic_irq_set_irqchip_state,
327
	.flags			= IRQCHIP_SET_TYPE_MASKED,
R
Russell King 已提交
328 329
};

330 331 332 333
void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
{
	if (gic_nr >= MAX_GIC_NR)
		BUG();
334 335
	irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq,
					 &gic_data[gic_nr]);
336 337
}

338 339 340 341 342 343 344 345 346 347 348 349 350
static u8 gic_get_cpumask(struct gic_chip_data *gic)
{
	void __iomem *base = gic_data_dist_base(gic);
	u32 mask, i;

	for (i = mask = 0; i < 32; i += 4) {
		mask = readl_relaxed(base + GIC_DIST_TARGET + i);
		mask |= mask >> 16;
		mask |= mask >> 8;
		if (mask)
			break;
	}

351
	if (!mask && num_possible_cpus() > 1)
352 353 354 355 356
		pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");

	return mask;
}

357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
static void gic_cpu_if_up(void)
{
	void __iomem *cpu_base = gic_data_cpu_base(&gic_data[0]);
	u32 bypass = 0;

	/*
	* Preserve bypass disable bits to be written back later
	*/
	bypass = readl(cpu_base + GIC_CPU_CTRL);
	bypass &= GICC_DIS_BYPASS_MASK;

	writel_relaxed(bypass | GICC_ENABLE, cpu_base + GIC_CPU_CTRL);
}


R
Rob Herring 已提交
372
static void __init gic_dist_init(struct gic_chip_data *gic)
R
Russell King 已提交
373
{
374
	unsigned int i;
375
	u32 cpumask;
R
Rob Herring 已提交
376
	unsigned int gic_irqs = gic->gic_irqs;
377
	void __iomem *base = gic_data_dist_base(gic);
R
Russell King 已提交
378

379
	writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL);
R
Russell King 已提交
380 381 382 383

	/*
	 * Set all global interrupts to this CPU only.
	 */
384 385 386
	cpumask = gic_get_cpumask(gic);
	cpumask |= cpumask << 8;
	cpumask |= cpumask << 16;
387
	for (i = 32; i < gic_irqs; i += 4)
388
		writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
R
Russell King 已提交
389

390
	gic_dist_config(base, gic_irqs, NULL);
R
Russell King 已提交
391

392
	writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL);
R
Russell King 已提交
393 394
}

395
static void gic_cpu_init(struct gic_chip_data *gic)
R
Russell King 已提交
396
{
397 398
	void __iomem *dist_base = gic_data_dist_base(gic);
	void __iomem *base = gic_data_cpu_base(gic);
399
	unsigned int cpu_mask, cpu = smp_processor_id();
400 401
	int i;

402 403 404 405
	/*
	 * Get what the GIC says our CPU mask is.
	 */
	BUG_ON(cpu >= NR_GIC_CPU_IF);
406
	cpu_mask = gic_get_cpumask(gic);
407 408 409 410 411 412 413 414 415 416
	gic_cpu_map[cpu] = cpu_mask;

	/*
	 * Clear our mask from the other map entries in case they're
	 * still undefined.
	 */
	for (i = 0; i < NR_GIC_CPU_IF; i++)
		if (i != cpu)
			gic_cpu_map[i] &= ~cpu_mask;

417
	gic_cpu_config(dist_base, NULL);
418

419
	writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK);
420
	gic_cpu_if_up();
R
Russell King 已提交
421 422
}

423 424 425
void gic_cpu_if_down(void)
{
	void __iomem *cpu_base = gic_data_cpu_base(&gic_data[0]);
426 427 428 429 430
	u32 val = 0;

	val = readl(cpu_base + GIC_CPU_CTRL);
	val &= ~GICC_ENABLE;
	writel_relaxed(val, cpu_base + GIC_CPU_CTRL);
431 432
}

433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
#ifdef CONFIG_CPU_PM
/*
 * Saves the GIC distributor registers during suspend or idle.  Must be called
 * with interrupts disabled but before powering down the GIC.  After calling
 * this function, no interrupts will be delivered by the GIC, and another
 * platform-specific wakeup source must be enabled.
 */
static void gic_dist_save(unsigned int gic_nr)
{
	unsigned int gic_irqs;
	void __iomem *dist_base;
	int i;

	if (gic_nr >= MAX_GIC_NR)
		BUG();

	gic_irqs = gic_data[gic_nr].gic_irqs;
450
	dist_base = gic_data_dist_base(&gic_data[gic_nr]);
451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484

	if (!dist_base)
		return;

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
		gic_data[gic_nr].saved_spi_conf[i] =
			readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
		gic_data[gic_nr].saved_spi_target[i] =
			readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
		gic_data[gic_nr].saved_spi_enable[i] =
			readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
}

/*
 * Restores the GIC distributor registers during resume or when coming out of
 * idle.  Must be called before enabling interrupts.  If a level interrupt
 * that occured while the GIC was suspended is still present, it will be
 * handled normally, but any edge interrupts that occured will not be seen by
 * the GIC and need to be handled by the platform-specific wakeup source.
 */
static void gic_dist_restore(unsigned int gic_nr)
{
	unsigned int gic_irqs;
	unsigned int i;
	void __iomem *dist_base;

	if (gic_nr >= MAX_GIC_NR)
		BUG();

	gic_irqs = gic_data[gic_nr].gic_irqs;
485
	dist_base = gic_data_dist_base(&gic_data[gic_nr]);
486 487 488 489

	if (!dist_base)
		return;

490
	writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL);
491 492 493 494 495 496

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
		writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
			dist_base + GIC_DIST_CONFIG + i * 4);

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
497
		writel_relaxed(GICD_INT_DEF_PRI_X4,
498 499 500 501 502 503 504 505 506 507
			dist_base + GIC_DIST_PRI + i * 4);

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
		writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
			dist_base + GIC_DIST_TARGET + i * 4);

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
		writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
			dist_base + GIC_DIST_ENABLE_SET + i * 4);

508
	writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL);
509 510 511 512 513 514 515 516 517 518 519 520
}

static void gic_cpu_save(unsigned int gic_nr)
{
	int i;
	u32 *ptr;
	void __iomem *dist_base;
	void __iomem *cpu_base;

	if (gic_nr >= MAX_GIC_NR)
		BUG();

521 522
	dist_base = gic_data_dist_base(&gic_data[gic_nr]);
	cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
523 524 525 526

	if (!dist_base || !cpu_base)
		return;

527
	ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
528 529 530
	for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
		ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);

531
	ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
532 533 534 535 536 537 538 539 540 541 542 543 544 545 546
	for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
		ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);

}

static void gic_cpu_restore(unsigned int gic_nr)
{
	int i;
	u32 *ptr;
	void __iomem *dist_base;
	void __iomem *cpu_base;

	if (gic_nr >= MAX_GIC_NR)
		BUG();

547 548
	dist_base = gic_data_dist_base(&gic_data[gic_nr]);
	cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
549 550 551 552

	if (!dist_base || !cpu_base)
		return;

553
	ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
554 555 556
	for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
		writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);

557
	ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
558 559 560 561
	for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
		writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);

	for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
562 563
		writel_relaxed(GICD_INT_DEF_PRI_X4,
					dist_base + GIC_DIST_PRI + i * 4);
564

565
	writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK);
566
	gic_cpu_if_up();
567 568 569 570 571 572 573
}

static int gic_notifier(struct notifier_block *self, unsigned long cmd,	void *v)
{
	int i;

	for (i = 0; i < MAX_GIC_NR; i++) {
574 575 576 577 578
#ifdef CONFIG_GIC_NON_BANKED
		/* Skip over unused GICs */
		if (!gic_data[i].get_base)
			continue;
#endif
579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
		switch (cmd) {
		case CPU_PM_ENTER:
			gic_cpu_save(i);
			break;
		case CPU_PM_ENTER_FAILED:
		case CPU_PM_EXIT:
			gic_cpu_restore(i);
			break;
		case CPU_CLUSTER_PM_ENTER:
			gic_dist_save(i);
			break;
		case CPU_CLUSTER_PM_ENTER_FAILED:
		case CPU_CLUSTER_PM_EXIT:
			gic_dist_restore(i);
			break;
		}
	}

	return NOTIFY_OK;
}

static struct notifier_block gic_notifier_block = {
	.notifier_call = gic_notifier,
};

static void __init gic_pm_init(struct gic_chip_data *gic)
{
	gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
		sizeof(u32));
	BUG_ON(!gic->saved_ppi_enable);

	gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
		sizeof(u32));
	BUG_ON(!gic->saved_ppi_conf);

614 615
	if (gic == &gic_data[0])
		cpu_pm_register_notifier(&gic_notifier_block);
616 617 618 619 620 621 622
}
#else
static void __init gic_pm_init(struct gic_chip_data *gic)
{
}
#endif

623
#ifdef CONFIG_SMP
624
static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
625 626
{
	int cpu;
627 628 629
	unsigned long flags, map = 0;

	raw_spin_lock_irqsave(&irq_controller_lock, flags);
630 631 632

	/* Convert our logical CPU mask into a physical one. */
	for_each_cpu(cpu, mask)
633
		map |= gic_cpu_map[cpu];
634 635 636

	/*
	 * Ensure that stores to Normal memory are visible to the
637
	 * other CPUs before they observe us issuing the IPI.
638
	 */
639
	dmb(ishst);
640 641 642

	/* this always happens on GIC0 */
	writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
643 644 645 646 647 648

	raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
}
#endif

#ifdef CONFIG_BL_SWITCHER
649 650 651 652 653 654 655 656 657 658 659 660 661 662
/*
 * gic_send_sgi - send a SGI directly to given CPU interface number
 *
 * cpu_id: the ID for the destination CPU interface
 * irq: the IPI number to send a SGI for
 */
void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
{
	BUG_ON(cpu_id >= NR_GIC_CPU_IF);
	cpu_id = 1 << cpu_id;
	/* this always happens on GIC0 */
	writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
}

663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
/*
 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
 *
 * @cpu: the logical CPU number to get the GIC ID for.
 *
 * Return the CPU interface ID for the given logical CPU number,
 * or -1 if the CPU number is too large or the interface ID is
 * unknown (more than one bit set).
 */
int gic_get_cpu_id(unsigned int cpu)
{
	unsigned int cpu_bit;

	if (cpu >= NR_GIC_CPU_IF)
		return -1;
	cpu_bit = gic_cpu_map[cpu];
	if (cpu_bit & (cpu_bit - 1))
		return -1;
	return __ffs(cpu_bit);
}

684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757
/*
 * gic_migrate_target - migrate IRQs to another CPU interface
 *
 * @new_cpu_id: the CPU target ID to migrate IRQs to
 *
 * Migrate all peripheral interrupts with a target matching the current CPU
 * to the interface corresponding to @new_cpu_id.  The CPU interface mapping
 * is also updated.  Targets to other CPU interfaces are unchanged.
 * This must be called with IRQs locally disabled.
 */
void gic_migrate_target(unsigned int new_cpu_id)
{
	unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
	void __iomem *dist_base;
	int i, ror_val, cpu = smp_processor_id();
	u32 val, cur_target_mask, active_mask;

	if (gic_nr >= MAX_GIC_NR)
		BUG();

	dist_base = gic_data_dist_base(&gic_data[gic_nr]);
	if (!dist_base)
		return;
	gic_irqs = gic_data[gic_nr].gic_irqs;

	cur_cpu_id = __ffs(gic_cpu_map[cpu]);
	cur_target_mask = 0x01010101 << cur_cpu_id;
	ror_val = (cur_cpu_id - new_cpu_id) & 31;

	raw_spin_lock(&irq_controller_lock);

	/* Update the target interface for this logical CPU */
	gic_cpu_map[cpu] = 1 << new_cpu_id;

	/*
	 * Find all the peripheral interrupts targetting the current
	 * CPU interface and migrate them to the new CPU interface.
	 * We skip DIST_TARGET 0 to 7 as they are read-only.
	 */
	for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
		val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
		active_mask = val & cur_target_mask;
		if (active_mask) {
			val &= ~active_mask;
			val |= ror32(active_mask, ror_val);
			writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
		}
	}

	raw_spin_unlock(&irq_controller_lock);

	/*
	 * Now let's migrate and clear any potential SGIs that might be
	 * pending for us (cur_cpu_id).  Since GIC_DIST_SGI_PENDING_SET
	 * is a banked register, we can only forward the SGI using
	 * GIC_DIST_SOFTINT.  The original SGI source is lost but Linux
	 * doesn't use that information anyway.
	 *
	 * For the same reason we do not adjust SGI source information
	 * for previously sent SGIs by us to other CPUs either.
	 */
	for (i = 0; i < 16; i += 4) {
		int j;
		val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
		if (!val)
			continue;
		writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
		for (j = i; j < i + 4; j++) {
			if (val & 0xff)
				writel_relaxed((1 << (new_cpu_id + 16)) | j,
						dist_base + GIC_DIST_SOFTINT);
			val >>= 8;
		}
	}
758
}
759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785

/*
 * gic_get_sgir_physaddr - get the physical address for the SGI register
 *
 * REturn the physical address of the SGI register to be used
 * by some early assembly code when the kernel is not yet available.
 */
static unsigned long gic_dist_physaddr;

unsigned long gic_get_sgir_physaddr(void)
{
	if (!gic_dist_physaddr)
		return 0;
	return gic_dist_physaddr + GIC_DIST_SOFTINT;
}

void __init gic_init_physaddr(struct device_node *node)
{
	struct resource res;
	if (of_address_to_resource(node, 0, &res) == 0) {
		gic_dist_physaddr = res.start;
		pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
	}
}

#else
#define gic_init_physaddr(node)  do { } while (0)
786 787
#endif

788 789 790 791 792
static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
				irq_hw_number_t hw)
{
	if (hw < 32) {
		irq_set_percpu_devid(irq);
793 794
		irq_domain_set_info(d, irq, hw, &gic_chip, d->host_data,
				    handle_percpu_devid_irq, NULL, NULL);
795 796
		set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
	} else {
797 798
		irq_domain_set_info(d, irq, hw, &gic_chip, d->host_data,
				    handle_fasteoi_irq, NULL, NULL);
799 800 801 802 803
		set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
	}
	return 0;
}

804 805 806 807
static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
{
}

808 809 810 811
static int gic_irq_domain_xlate(struct irq_domain *d,
				struct device_node *controller,
				const u32 *intspec, unsigned int intsize,
				unsigned long *out_hwirq, unsigned int *out_type)
812
{
813 814
	unsigned long ret = 0;

815 816 817 818 819 820 821 822 823
	if (d->of_node != controller)
		return -EINVAL;
	if (intsize < 3)
		return -EINVAL;

	/* Get the interrupt number and add 16 to skip over SGIs */
	*out_hwirq = intspec[1] + 16;

	/* For SPIs, we need to add 16 more to get the GIC irq ID number */
824 825
	if (!intspec[0])
		*out_hwirq += 16;
826 827

	*out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
828 829

	return ret;
830 831
}

832
#ifdef CONFIG_SMP
833 834
static int gic_secondary_init(struct notifier_block *nfb, unsigned long action,
			      void *hcpu)
835
{
836
	if (action == CPU_STARTING || action == CPU_STARTING_FROZEN)
837 838 839 840 841 842 843 844
		gic_cpu_init(&gic_data[0]);
	return NOTIFY_OK;
}

/*
 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
 * priority because the GIC needs to be up before the ARM generic timers.
 */
845
static struct notifier_block gic_cpu_notifier = {
846 847 848 849 850
	.notifier_call = gic_secondary_init,
	.priority = 100,
};
#endif

851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875
static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
				unsigned int nr_irqs, void *arg)
{
	int i, ret;
	irq_hw_number_t hwirq;
	unsigned int type = IRQ_TYPE_NONE;
	struct of_phandle_args *irq_data = arg;

	ret = gic_irq_domain_xlate(domain, irq_data->np, irq_data->args,
				   irq_data->args_count, &hwirq, &type);
	if (ret)
		return ret;

	for (i = 0; i < nr_irqs; i++)
		gic_irq_domain_map(domain, virq + i, hwirq + i);

	return 0;
}

static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = {
	.xlate = gic_irq_domain_xlate,
	.alloc = gic_irq_domain_alloc,
	.free = irq_domain_free_irqs_top,
};

876
static const struct irq_domain_ops gic_irq_domain_ops = {
877
	.map = gic_irq_domain_map,
878
	.unmap = gic_irq_domain_unmap,
879
	.xlate = gic_irq_domain_xlate,
R
Rob Herring 已提交
880 881
};

882
void gic_set_irqchip_flags(unsigned long flags)
883
{
884
	gic_chip.flags |= flags;
885 886
}

887 888
void __init gic_init_bases(unsigned int gic_nr, int irq_start,
			   void __iomem *dist_base, void __iomem *cpu_base,
889
			   u32 percpu_offset, struct device_node *node)
890
{
891
	irq_hw_number_t hwirq_base;
892
	struct gic_chip_data *gic;
893
	int gic_irqs, irq_base, i;
894 895 896 897

	BUG_ON(gic_nr >= MAX_GIC_NR);

	gic = &gic_data[gic_nr];
898 899 900 901 902 903 904 905 906 907 908 909 910 911
#ifdef CONFIG_GIC_NON_BANKED
	if (percpu_offset) { /* Frankein-GIC without banked registers... */
		unsigned int cpu;

		gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
		gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
		if (WARN_ON(!gic->dist_base.percpu_base ||
			    !gic->cpu_base.percpu_base)) {
			free_percpu(gic->dist_base.percpu_base);
			free_percpu(gic->cpu_base.percpu_base);
			return;
		}

		for_each_possible_cpu(cpu) {
912 913 914
			u32 mpidr = cpu_logical_map(cpu);
			u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
			unsigned long offset = percpu_offset * core_id;
915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
			*per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
			*per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
		}

		gic_set_base_accessor(gic, gic_get_percpu_base);
	} else
#endif
	{			/* Normal, sane GIC... */
		WARN(percpu_offset,
		     "GIC_NON_BANKED not enabled, ignoring %08x offset!",
		     percpu_offset);
		gic->dist_base.common_base = dist_base;
		gic->cpu_base.common_base = cpu_base;
		gic_set_base_accessor(gic, gic_get_common_base);
	}
930

931 932 933 934 935 936 937
	/*
	 * Initialize the CPU interface map to all CPUs.
	 * It will be refined as each CPU probes its ID.
	 */
	for (i = 0; i < NR_GIC_CPU_IF; i++)
		gic_cpu_map[i] = 0xff;

R
Rob Herring 已提交
938 939 940 941
	/*
	 * Find out how many interrupts are supported.
	 * The GIC only supports up to 1020 interrupt sources.
	 */
942
	gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
R
Rob Herring 已提交
943 944 945 946 947
	gic_irqs = (gic_irqs + 1) * 32;
	if (gic_irqs > 1020)
		gic_irqs = 1020;
	gic->gic_irqs = gic_irqs;

948
	if (node) {		/* DT case */
949 950 951
		gic->domain = irq_domain_add_linear(node, gic_irqs,
						    &gic_irq_domain_hierarchy_ops,
						    gic);
952 953 954 955 956 957 958 959 960 961 962 963 964 965
	} else {		/* Non-DT case */
		/*
		 * For primary GICs, skip over SGIs.
		 * For secondary GICs, skip over PPIs, too.
		 */
		if (gic_nr == 0 && (irq_start & 31) > 0) {
			hwirq_base = 16;
			if (irq_start != -1)
				irq_start = (irq_start & ~31) + 16;
		} else {
			hwirq_base = 32;
		}

		gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
966 967 968 969 970 971 972 973 974 975 976

		irq_base = irq_alloc_descs(irq_start, 16, gic_irqs,
					   numa_node_id());
		if (IS_ERR_VALUE(irq_base)) {
			WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
			     irq_start);
			irq_base = irq_start;
		}

		gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
					hwirq_base, &gic_irq_domain_ops, gic);
977
	}
978

979 980
	if (WARN_ON(!gic->domain))
		return;
981

982
	if (gic_nr == 0) {
983
#ifdef CONFIG_SMP
984 985
		set_smp_cross_call(gic_raise_softirq);
		register_cpu_notifier(&gic_cpu_notifier);
986
#endif
987 988
		set_handle_irq(gic_handle_irq);
	}
989

R
Rob Herring 已提交
990
	gic_dist_init(gic);
991
	gic_cpu_init(gic);
992
	gic_pm_init(gic);
993 994
}

995
#ifdef CONFIG_OF
996
static int gic_cnt __initdata;
997

998 999
static int __init
gic_of_init(struct device_node *node, struct device_node *parent)
1000 1001 1002
{
	void __iomem *cpu_base;
	void __iomem *dist_base;
1003
	u32 percpu_offset;
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
	int irq;

	if (WARN_ON(!node))
		return -ENODEV;

	dist_base = of_iomap(node, 0);
	WARN(!dist_base, "unable to map gic dist registers\n");

	cpu_base = of_iomap(node, 1);
	WARN(!cpu_base, "unable to map gic cpu registers\n");

1015 1016 1017
	if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
		percpu_offset = 0;

1018
	gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
1019 1020
	if (!gic_cnt)
		gic_init_physaddr(node);
1021 1022 1023 1024 1025

	if (parent) {
		irq = irq_of_parse_and_map(node, 0);
		gic_cascade_irq(gic_cnt, irq);
	}
1026 1027 1028 1029

	if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
		gicv2m_of_init(node, gic_data[gic_cnt].domain);

1030 1031 1032
	gic_cnt++;
	return 0;
}
1033
IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
1034 1035
IRQCHIP_DECLARE(arm11mp_gic, "arm,arm11mp-gic", gic_of_init);
IRQCHIP_DECLARE(arm1176jzf_dc_gic, "arm,arm1176jzf-devchip-gic", gic_of_init);
1036 1037
IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
1038
IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
1039 1040 1041
IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);

1042
#endif
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139

#ifdef CONFIG_ACPI
static phys_addr_t dist_phy_base, cpu_phy_base __initdata;

static int __init
gic_acpi_parse_madt_cpu(struct acpi_subtable_header *header,
			const unsigned long end)
{
	struct acpi_madt_generic_interrupt *processor;
	phys_addr_t gic_cpu_base;
	static int cpu_base_assigned;

	processor = (struct acpi_madt_generic_interrupt *)header;

	if (BAD_MADT_ENTRY(processor, end))
		return -EINVAL;

	/*
	 * There is no support for non-banked GICv1/2 register in ACPI spec.
	 * All CPU interface addresses have to be the same.
	 */
	gic_cpu_base = processor->base_address;
	if (cpu_base_assigned && gic_cpu_base != cpu_phy_base)
		return -EINVAL;

	cpu_phy_base = gic_cpu_base;
	cpu_base_assigned = 1;
	return 0;
}

static int __init
gic_acpi_parse_madt_distributor(struct acpi_subtable_header *header,
				const unsigned long end)
{
	struct acpi_madt_generic_distributor *dist;

	dist = (struct acpi_madt_generic_distributor *)header;

	if (BAD_MADT_ENTRY(dist, end))
		return -EINVAL;

	dist_phy_base = dist->base_address;
	return 0;
}

int __init
gic_v2_acpi_init(struct acpi_table_header *table)
{
	void __iomem *cpu_base, *dist_base;
	int count;

	/* Collect CPU base addresses */
	count = acpi_parse_entries(ACPI_SIG_MADT,
				   sizeof(struct acpi_table_madt),
				   gic_acpi_parse_madt_cpu, table,
				   ACPI_MADT_TYPE_GENERIC_INTERRUPT, 0);
	if (count <= 0) {
		pr_err("No valid GICC entries exist\n");
		return -EINVAL;
	}

	/*
	 * Find distributor base address. We expect one distributor entry since
	 * ACPI 5.1 spec neither support multi-GIC instances nor GIC cascade.
	 */
	count = acpi_parse_entries(ACPI_SIG_MADT,
				   sizeof(struct acpi_table_madt),
				   gic_acpi_parse_madt_distributor, table,
				   ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR, 0);
	if (count <= 0) {
		pr_err("No valid GICD entries exist\n");
		return -EINVAL;
	} else if (count > 1) {
		pr_err("More than one GICD entry detected\n");
		return -EINVAL;
	}

	cpu_base = ioremap(cpu_phy_base, ACPI_GIC_CPU_IF_MEM_SIZE);
	if (!cpu_base) {
		pr_err("Unable to map GICC registers\n");
		return -ENOMEM;
	}

	dist_base = ioremap(dist_phy_base, ACPI_GICV2_DIST_MEM_SIZE);
	if (!dist_base) {
		pr_err("Unable to map GICD registers\n");
		iounmap(cpu_base);
		return -ENOMEM;
	}

	/*
	 * Initialize zero GIC instance (no multi-GIC support). Also, set GIC
	 * as default IRQ domain to allow for GSI registration and GSI to IRQ
	 * number translation (see acpi_register_gsi() and acpi_gsi_to_irq()).
	 */
	gic_init_bases(0, -1, dist_base, cpu_base, 0, NULL);
	irq_set_default_host(gic_data[0].domain);
1140 1141

	acpi_irq_model = ACPI_IRQ_MODEL_GIC;
1142 1143 1144
	return 0;
}
#endif