driver.h 31.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

#ifndef MLX5_DRIVER_H
#define MLX5_DRIVER_H

#include <linux/kernel.h>
#include <linux/completion.h>
#include <linux/pci.h>
39
#include <linux/irq.h>
40 41
#include <linux/spinlock_types.h>
#include <linux/semaphore.h>
42
#include <linux/slab.h>
43 44
#include <linux/vmalloc.h>
#include <linux/radix-tree.h>
45
#include <linux/workqueue.h>
46
#include <linux/mempool.h>
47
#include <linux/interrupt.h>
48
#include <linux/idr.h>
49

50 51
#include <linux/mlx5/device.h>
#include <linux/mlx5/doorbell.h>
52
#include <linux/mlx5/srq.h>
53 54
#include <linux/timecounter.h>
#include <linux/ptp_clock_kernel.h>
55 56 57 58 59 60 61 62 63 64

enum {
	MLX5_BOARD_ID_LEN = 64,
	MLX5_MAX_NAME_LEN = 16,
};

enum {
	/* one minute for the sake of bringup. Generally, commands must always
	 * complete and we may need to increase this timeout value
	 */
65
	MLX5_CMD_TIMEOUT_MSEC	= 60 * 1000,
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
	MLX5_CMD_WQ_MAX_NAME	= 32,
};

enum {
	CMD_OWNER_SW		= 0x0,
	CMD_OWNER_HW		= 0x1,
	CMD_STATUS_SUCCESS	= 0,
};

enum mlx5_sqp_t {
	MLX5_SQP_SMI		= 0,
	MLX5_SQP_GSI		= 1,
	MLX5_SQP_IEEE_1588	= 2,
	MLX5_SQP_SNIFFER	= 3,
	MLX5_SQP_SYNC_UMR	= 4,
};

enum {
	MLX5_MAX_PORTS	= 2,
};

enum {
88 89 90 91 92 93 94 95 96
	MLX5_ATOMIC_MODE_OFFSET = 16,
	MLX5_ATOMIC_MODE_IB_COMP = 1,
	MLX5_ATOMIC_MODE_CX = 2,
	MLX5_ATOMIC_MODE_8B = 3,
	MLX5_ATOMIC_MODE_16B = 4,
	MLX5_ATOMIC_MODE_32B = 5,
	MLX5_ATOMIC_MODE_64B = 6,
	MLX5_ATOMIC_MODE_128B = 7,
	MLX5_ATOMIC_MODE_256B = 8,
97 98 99
};

enum {
100
	MLX5_REG_QPTS            = 0x4002,
101 102
	MLX5_REG_QETCR		 = 0x4005,
	MLX5_REG_QTCT		 = 0x400a,
103
	MLX5_REG_QPDPM           = 0x4013,
104
	MLX5_REG_QCAM            = 0x4019,
105 106
	MLX5_REG_DCBX_PARAM      = 0x4020,
	MLX5_REG_DCBX_APP        = 0x4021,
107 108
	MLX5_REG_FPGA_CAP	 = 0x4022,
	MLX5_REG_FPGA_CTRL	 = 0x4023,
109
	MLX5_REG_FPGA_ACCESS_REG = 0x4024,
110 111 112 113
	MLX5_REG_PCAP		 = 0x5001,
	MLX5_REG_PMTU		 = 0x5003,
	MLX5_REG_PTYS		 = 0x5004,
	MLX5_REG_PAOS		 = 0x5006,
114
	MLX5_REG_PFCC            = 0x5007,
115
	MLX5_REG_PPCNT		 = 0x5008,
116 117
	MLX5_REG_PPTB            = 0x500b,
	MLX5_REG_PBMC            = 0x500c,
118 119 120 121
	MLX5_REG_PMAOS		 = 0x5012,
	MLX5_REG_PUDE		 = 0x5009,
	MLX5_REG_PMPE		 = 0x5010,
	MLX5_REG_PELC		 = 0x500e,
122
	MLX5_REG_PVLC		 = 0x500f,
123
	MLX5_REG_PCMR		 = 0x5041,
124
	MLX5_REG_PMLP		 = 0x5002,
125
	MLX5_REG_PPLM		 = 0x5023,
126
	MLX5_REG_PCAM		 = 0x507f,
127 128
	MLX5_REG_NODE_DESC	 = 0x6001,
	MLX5_REG_HOST_ENDIANNESS = 0x7004,
129
	MLX5_REG_MCIA		 = 0x9014,
130
	MLX5_REG_MLCR		 = 0x902b,
131 132 133 134
	MLX5_REG_MTRC_CAP	 = 0x9040,
	MLX5_REG_MTRC_CONF	 = 0x9041,
	MLX5_REG_MTRC_STDB	 = 0x9042,
	MLX5_REG_MTRC_CTRL	 = 0x9043,
135
	MLX5_REG_MPCNT		 = 0x9051,
136 137
	MLX5_REG_MTPPS		 = 0x9053,
	MLX5_REG_MTPPSE		 = 0x9054,
138
	MLX5_REG_MPEGC		 = 0x9056,
139 140 141
	MLX5_REG_MCQI		 = 0x9061,
	MLX5_REG_MCC		 = 0x9062,
	MLX5_REG_MCDA		 = 0x9063,
142
	MLX5_REG_MCAM		 = 0x907f,
143 144
};

145 146 147 148 149
enum mlx5_qpts_trust_state {
	MLX5_QPTS_TRUST_PCP  = 1,
	MLX5_QPTS_TRUST_DSCP = 2,
};

150 151 152 153 154
enum mlx5_dcbx_oper_mode {
	MLX5E_DCBX_PARAM_VER_OPER_HOST  = 0x0,
	MLX5E_DCBX_PARAM_VER_OPER_AUTO  = 0x3,
};

155 156 157
enum {
	MLX5_ATOMIC_OPS_CMP_SWAP	= 1 << 0,
	MLX5_ATOMIC_OPS_FETCH_ADD	= 1 << 1,
158 159
	MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
	MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
160 161
};

162 163 164 165 166 167 168
enum mlx5_page_fault_resume_flags {
	MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
	MLX5_PAGE_FAULT_RESUME_WRITE	 = 1 << 1,
	MLX5_PAGE_FAULT_RESUME_RDMA	 = 1 << 2,
	MLX5_PAGE_FAULT_RESUME_ERROR	 = 1 << 7,
};

169 170 171 172 173 174
enum dbg_rsc_type {
	MLX5_DBG_RSC_QP,
	MLX5_DBG_RSC_EQ,
	MLX5_DBG_RSC_CQ,
};

175 176 177 178 179 180 181
enum port_state_policy {
	MLX5_POLICY_DOWN	= 0,
	MLX5_POLICY_UP		= 1,
	MLX5_POLICY_FOLLOW	= 2,
	MLX5_POLICY_INVALID	= 0xffffffff
};

182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
struct mlx5_field_desc {
	struct dentry	       *dent;
	int			i;
};

struct mlx5_rsc_debug {
	struct mlx5_core_dev   *dev;
	void		       *object;
	enum dbg_rsc_type	type;
	struct dentry	       *root;
	struct mlx5_field_desc	fields[0];
};

enum mlx5_dev_event {
	MLX5_DEV_EVENT_SYS_ERROR,
	MLX5_DEV_EVENT_PORT_UP,
	MLX5_DEV_EVENT_PORT_DOWN,
	MLX5_DEV_EVENT_PORT_INITIALIZED,
	MLX5_DEV_EVENT_LID_CHANGE,
	MLX5_DEV_EVENT_PKEY_CHANGE,
	MLX5_DEV_EVENT_GUID_CHANGE,
	MLX5_DEV_EVENT_CLIENT_REREG,
204
	MLX5_DEV_EVENT_PPS,
205
	MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT,
206 207
};

208
enum mlx5_port_status {
209 210
	MLX5_PORT_UP        = 1,
	MLX5_PORT_DOWN      = 2,
211 212
};

213 214 215 216 217 218 219 220
enum mlx5_eq_type {
	MLX5_EQ_TYPE_COMP,
	MLX5_EQ_TYPE_ASYNC,
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
	MLX5_EQ_TYPE_PF,
#endif
};

221
struct mlx5_bfreg_info {
222
	u32		       *sys_pages;
223
	int			num_low_latency_bfregs;
224 225 226
	unsigned int	       *count;

	/*
227
	 * protect bfreg allocation data structs
228 229
	 */
	struct mutex		lock;
230
	u32			ver;
231 232
	bool			lib_uar_4k;
	u32			num_sys_pages;
233 234 235
	u32			num_static_sys_pages;
	u32			total_num_bfregs;
	u32			num_dyn_bfregs;
236 237 238 239 240 241 242 243
};

struct mlx5_cmd_first {
	__be32		data[4];
};

struct mlx5_cmd_msg {
	struct list_head		list;
244
	struct cmd_msg_cache	       *parent;
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
	u32				len;
	struct mlx5_cmd_first		first;
	struct mlx5_cmd_mailbox	       *next;
};

struct mlx5_cmd_debug {
	struct dentry	       *dbg_root;
	struct dentry	       *dbg_in;
	struct dentry	       *dbg_out;
	struct dentry	       *dbg_outlen;
	struct dentry	       *dbg_status;
	struct dentry	       *dbg_run;
	void		       *in_msg;
	void		       *out_msg;
	u8			status;
	u16			inlen;
	u16			outlen;
};

264
struct cmd_msg_cache {
265 266 267 268
	/* protect block chain allocations
	 */
	spinlock_t		lock;
	struct list_head	head;
269 270
	unsigned int		max_inbox_size;
	unsigned int		num_ent;
271 272
};

273 274
enum {
	MLX5_NUM_COMMAND_CACHES = 5,
275 276 277 278 279 280 281 282 283 284 285 286 287
};

struct mlx5_cmd_stats {
	u64		sum;
	u64		n;
	struct dentry  *root;
	struct dentry  *avg;
	struct dentry  *count;
	/* protect command average calculations */
	spinlock_t	lock;
};

struct mlx5_cmd {
288 289 290
	void	       *cmd_alloc_buf;
	dma_addr_t	alloc_dma;
	int		alloc_size;
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
	void	       *cmd_buf;
	dma_addr_t	dma;
	u16		cmdif_rev;
	u8		log_sz;
	u8		log_stride;
	int		max_reg_cmds;
	int		events;
	u32 __iomem    *vector;

	/* protect command queue allocations
	 */
	spinlock_t	alloc_lock;

	/* protect token allocations
	 */
	spinlock_t	token_lock;
	u8		token;
	unsigned long	bitmask;
	char		wq_name[MLX5_CMD_WQ_MAX_NAME];
	struct workqueue_struct *wq;
	struct semaphore sem;
	struct semaphore pages_sem;
	int	mode;
	struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
R
Romain Perier 已提交
315
	struct dma_pool *pool;
316
	struct mlx5_cmd_debug dbg;
317
	struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
318 319 320 321 322 323 324
	int checksum_disabled;
	struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
};

struct mlx5_port_caps {
	int	gid_table_len;
	int	pkey_table_len;
325
	u8	ext_port_cap;
326
	bool	has_smi;
327 328 329 330 331 332 333 334 335 336 337 338 339
};

struct mlx5_cmd_mailbox {
	void	       *buf;
	dma_addr_t	dma;
	struct mlx5_cmd_mailbox *next;
};

struct mlx5_buf_list {
	void		       *buf;
	dma_addr_t		map;
};

340 341 342 343 344 345 346
struct mlx5_frag_buf {
	struct mlx5_buf_list	*frags;
	int			npages;
	int			size;
	u8			page_shift;
};

347
struct mlx5_frag_buf_ctrl {
348
	struct mlx5_buf_list   *frags;
349
	u32			sz_m1;
350
	u16			frag_sz_m1;
351
	u16			strides_offset;
352 353 354 355 356
	u8			log_sz;
	u8			log_stride;
	u8			log_frag_strides;
};

357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
struct mlx5_core_psv {
	u32	psv_idx;
	struct psv_layout {
		u32	pd;
		u16	syndrome;
		u16	reserved;
		u16	bg;
		u16	app_tag;
		u32	ref_tag;
	} psv;
};

struct mlx5_core_sig_ctx {
	struct mlx5_core_psv	psv_memory;
	struct mlx5_core_psv	psv_wire;
372 373 374 375
	struct ib_sig_err       err_item;
	bool			sig_status_checked;
	bool			sig_err_exists;
	u32			sigerr_count;
376
};
377

A
Artemy Kovalyov 已提交
378 379 380 381 382
enum {
	MLX5_MKEY_MR = 1,
	MLX5_MKEY_MW,
};

383
struct mlx5_core_mkey {
384 385 386 387
	u64			iova;
	u64			size;
	u32			key;
	u32			pd;
A
Artemy Kovalyov 已提交
388
	u32			type;
389 390
};

391 392
#define MLX5_24BIT_MASK		((1 << 24) - 1)

393
enum mlx5_res_type {
394 395 396 397 398
	MLX5_RES_QP	= MLX5_EVENT_QUEUE_TYPE_QP,
	MLX5_RES_RQ	= MLX5_EVENT_QUEUE_TYPE_RQ,
	MLX5_RES_SQ	= MLX5_EVENT_QUEUE_TYPE_SQ,
	MLX5_RES_SRQ	= 3,
	MLX5_RES_XSRQ	= 4,
A
Artemy Kovalyov 已提交
399
	MLX5_RES_XRQ	= 5,
M
Moni Shoua 已提交
400
	MLX5_RES_DCT	= MLX5_EVENT_QUEUE_TYPE_DCT,
401 402 403 404 405 406 407 408
};

struct mlx5_core_rsc_common {
	enum mlx5_res_type	res;
	atomic_t		refcount;
	struct completion	free;
};

409
struct mlx5_core_srq {
410
	struct mlx5_core_rsc_common	common; /* must be first */
411 412
	u32		srqn;
	int		max;
413 414
	size_t		max_gs;
	size_t		max_avail_gather;
415 416 417 418 419
	int		wqe_shift;
	void (*event)	(struct mlx5_core_srq *, enum mlx5_event);

	atomic_t		refcount;
	struct completion	free;
420
	u16		uid;
421 422
};

423
struct mlx5_uars_page {
424
	void __iomem	       *map;
425 426 427 428 429 430 431 432 433 434
	bool			wc;
	u32			index;
	struct list_head	list;
	unsigned int		bfregs;
	unsigned long	       *reg_bitmap; /* for non fast path bf regs */
	unsigned long	       *fp_bitmap;
	unsigned int		reg_avail;
	unsigned int		fp_avail;
	struct kref		ref_count;
	struct mlx5_core_dev   *mdev;
435 436
};

437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
struct mlx5_bfreg_head {
	/* protect blue flame registers allocations */
	struct mutex		lock;
	struct list_head	list;
};

struct mlx5_bfreg_data {
	struct mlx5_bfreg_head	reg_head;
	struct mlx5_bfreg_head	wc_head;
};

struct mlx5_sq_bfreg {
	void __iomem	       *map;
	struct mlx5_uars_page  *up;
	bool			wc;
	u32			index;
	unsigned int		offset;
};
455 456 457 458 459 460 461

struct mlx5_core_health {
	struct health_buffer __iomem   *health;
	__be32 __iomem		       *health_counter;
	struct timer_list		timer;
	u32				prev;
	int				miss_counter;
462
	bool				sick;
463 464
	/* wq spinlock to synchronize draining */
	spinlock_t			wq_lock;
465
	struct workqueue_struct	       *wq;
466
	unsigned long			flags;
467
	struct work_struct		work;
468
	struct delayed_work		recover_work;
469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
};

struct mlx5_qp_table {
	/* protect radix tree
	 */
	spinlock_t		lock;
	struct radix_tree_root	tree;
};

struct mlx5_srq_table {
	/* protect radix tree
	 */
	spinlock_t		lock;
	struct radix_tree_root	tree;
};

485
struct mlx5_mkey_table {
486 487 488 489 490 491
	/* protect radix tree
	 */
	rwlock_t		lock;
	struct radix_tree_root	tree;
};

E
Eli Cohen 已提交
492 493
struct mlx5_vf_context {
	int	enabled;
494 495 496
	u64	port_guid;
	u64	node_guid;
	enum port_state_policy	policy;
E
Eli Cohen 已提交
497 498 499 500 501 502 503 504
};

struct mlx5_core_sriov {
	struct mlx5_vf_context	*vfs_ctx;
	int			num_vfs;
	int			enabled_vfs;
};

505
struct mlx5_fc_stats {
V
Vlad Buslov 已提交
506 507
	spinlock_t counters_idr_lock; /* protects counters_idr */
	struct idr counters_idr;
508
	struct list_head counters;
509
	struct llist_head addlist;
510
	struct llist_head dellist;
511 512 513 514

	struct workqueue_struct *wq;
	struct delayed_work work;
	unsigned long next_query;
515
	unsigned long sampling_interval; /* jiffies */
516 517
};

518
struct mlx5_mpfs;
519
struct mlx5_eswitch;
520
struct mlx5_lag;
521
struct mlx5_pagefault;
522
struct mlx5_eq_table;
523

524 525 526 527 528 529
struct mlx5_rate_limit {
	u32			rate;
	u32			max_burst_sz;
	u16			typical_pkt_sz;
};

530
struct mlx5_rl_entry {
531
	struct mlx5_rate_limit	rl;
532 533 534 535 536 537 538 539 540 541 542 543 544
	u16                     index;
	u16                     refcount;
};

struct mlx5_rl_table {
	/* protect rate limit table */
	struct mutex            rl_lock;
	u16                     max_size;
	u32                     max_rate;
	u32                     min_rate;
	struct mlx5_rl_entry   *rl_entry;
};

545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569
enum port_module_event_status_type {
	MLX5_MODULE_STATUS_PLUGGED   = 0x1,
	MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
	MLX5_MODULE_STATUS_ERROR     = 0x3,
	MLX5_MODULE_STATUS_NUM       = 0x3,
};

enum  port_module_event_error_type {
	MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
	MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
	MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
	MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
	MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
	MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
	MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
	MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
	MLX5_MODULE_EVENT_ERROR_UNKNOWN,
	MLX5_MODULE_EVENT_ERROR_NUM,
};

struct mlx5_port_module_event_stats {
	u64 status_counters[MLX5_MODULE_STATUS_NUM];
	u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
};

570 571
struct mlx5_priv {
	char			name[MLX5_MAX_NAME_LEN];
572
	struct mlx5_eq_table	*eq_table;
573 574 575 576 577

	/* pages stuff */
	struct workqueue_struct *pg_wq;
	struct rb_root		page_root;
	int			fw_pages;
578
	atomic_t		reg_pages;
579
	struct list_head	free_list;
E
Eli Cohen 已提交
580
	int			vfs_pages;
581 582 583 584 585 586 587 588 589 590 591 592 593

	struct mlx5_core_health health;

	struct mlx5_srq_table	srq_table;

	/* start: qp staff */
	struct mlx5_qp_table	qp_table;
	struct dentry	       *qp_debugfs;
	struct dentry	       *eq_debugfs;
	struct dentry	       *cq_debugfs;
	struct dentry	       *cmdif_debugfs;
	/* end: qp staff */

594 595 596
	/* start: mkey staff */
	struct mlx5_mkey_table	mkey_table;
	/* end: mkey staff */
597

598
	/* start: alloc staff */
599 600 601 602
	/* protect buffer alocation according to numa node */
	struct mutex            alloc_mutex;
	int                     numa_node;

603 604 605 606 607 608 609 610
	struct mutex            pgdir_mutex;
	struct list_head        pgdir_list;
	/* end: alloc staff */
	struct dentry	       *dbg_root;

	/* protect mkey key part */
	spinlock_t		mkey_lock;
	u8			mkey_key;
611 612 613 614

	struct list_head        dev_list;
	struct list_head        ctx_list;
	spinlock_t              ctx_lock;
615

616 617 618
	struct list_head	waiting_events_list;
	bool			is_accum_events;

619
	struct mlx5_flow_steering *steering;
620
	struct mlx5_mpfs        *mpfs;
621
	struct mlx5_eswitch     *eswitch;
E
Eli Cohen 已提交
622
	struct mlx5_core_sriov	sriov;
623
	struct mlx5_lag		*lag;
E
Eli Cohen 已提交
624
	unsigned long		pci_dev_data;
625
	struct mlx5_fc_stats		fc_stats;
626
	struct mlx5_rl_table            rl_table;
627 628

	struct mlx5_port_module_event_stats  pme_stats;
629 630 631 632 633 634 635 636

#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
	void		      (*pfault)(struct mlx5_core_dev *dev,
					void *context,
					struct mlx5_pagefault *pfault);
	void		       *pfault_ctx;
	struct srcu_struct      pfault_srcu;
#endif
637
	struct mlx5_bfreg_data		bfregs;
638
	struct mlx5_uars_page	       *uar;
639 640
};

641 642 643 644 645 646
enum mlx5_device_state {
	MLX5_DEVICE_STATE_UP,
	MLX5_DEVICE_STATE_INTERNAL_ERROR,
};

enum mlx5_interface_state {
647
	MLX5_INTERFACE_STATE_UP = BIT(0),
648 649 650 651 652 653 654
};

enum mlx5_pci_status {
	MLX5_PCI_STATUS_DISABLED,
	MLX5_PCI_STATUS_ENABLED,
};

655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
enum mlx5_pagefault_type_flags {
	MLX5_PFAULT_REQUESTOR = 1 << 0,
	MLX5_PFAULT_WRITE     = 1 << 1,
	MLX5_PFAULT_RDMA      = 1 << 2,
};

/* Contains the details of a pagefault. */
struct mlx5_pagefault {
	u32			bytes_committed;
	u32			token;
	u8			event_subtype;
	u8			type;
	union {
		/* Initiator or send message responder pagefault details. */
		struct {
			/* Received packet size, only valid for responders. */
			u32	packet_size;
			/*
			 * Number of resource holding WQE, depends on type.
			 */
			u32	wq_num;
			/*
			 * WQE index. Refers to either the send queue or
			 * receive queue, according to event_subtype.
			 */
			u16	wqe_index;
		} wqe;
		/* RDMA responder pagefault details */
		struct {
			u32	r_key;
			/*
			 * Received packet size, minimal size page fault
			 * resolution required for forward progress.
			 */
			u32	packet_size;
			u32	rdma_op_len;
			u64	rdma_va;
		} rdma;
	};

	struct mlx5_eq	       *eq;
	struct work_struct	work;
};

699 700 701 702 703 704 705 706 707
struct mlx5_td {
	struct list_head tirs_list;
	u32              tdn;
};

struct mlx5e_resources {
	u32                        pdn;
	struct mlx5_td             td;
	struct mlx5_core_mkey      mkey;
708
	struct mlx5_sq_bfreg       bfreg;
709 710
};

711 712 713 714 715 716 717 718
#define MLX5_MAX_RESERVED_GIDS 8

struct mlx5_rsvd_gids {
	unsigned int start;
	unsigned int count;
	struct ida ida;
};

719 720 721 722 723 724 725 726 727
#define MAX_PIN_NUM	8
struct mlx5_pps {
	u8                         pin_caps[MAX_PIN_NUM];
	struct work_struct         out_work;
	u64                        start[MAX_PIN_NUM];
	u8                         enabled;
};

struct mlx5_clock {
728
	seqlock_t                  lock;
729 730 731 732 733 734
	struct cyclecounter        cycles;
	struct timecounter         tc;
	struct hwtstamp_config     hwtstamp_config;
	u32                        nominal_c_mult;
	unsigned long              overflow_period;
	struct delayed_work        overflow_work;
735
	struct mlx5_core_dev      *mdev;
736 737 738 739 740
	struct ptp_clock          *ptp;
	struct ptp_clock_info      ptp_info;
	struct mlx5_pps            pps_info;
};

741
struct mlx5_fw_tracer;
742
struct mlx5_vxlan;
743

744 745
struct mlx5_core_dev {
	struct pci_dev	       *pdev;
746 747 748
	/* sync pci state */
	struct mutex		pci_status_mutex;
	enum mlx5_pci_status	pci_status;
749 750 751
	u8			rev_id;
	char			board_id[MLX5_BOARD_ID_LEN];
	struct mlx5_cmd		cmd;
752
	struct mlx5_port_caps	port_caps[MLX5_MAX_PORTS];
753
	struct {
754 755
		u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
		u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
756 757
		u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
		u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
758
		u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
759
		u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
760
	} caps;
761
	u64			sys_image_guid;
762 763
	phys_addr_t		iseg_base;
	struct mlx5_init_seg __iomem *iseg;
764 765 766
	enum mlx5_device_state	state;
	/* sync interface state */
	struct mutex		intf_state_mutex;
767
	unsigned long		intf_state;
768 769
	void			(*event) (struct mlx5_core_dev *dev,
					  enum mlx5_dev_event event,
770
					  unsigned long param);
771 772 773
	struct mlx5_priv	priv;
	struct mlx5_profile	*profile;
	atomic_t		num_qps;
774
	u32			issi;
775
	struct mlx5e_resources  mlx5e_res;
776
	struct mlx5_vxlan       *vxlan;
777 778
	struct {
		struct mlx5_rsvd_gids	reserved_gids;
779
		u32			roce_en;
780
	} roce;
781 782
#ifdef CONFIG_MLX5_FPGA
	struct mlx5_fpga_device *fpga;
783
#endif
784
	struct mlx5_clock        clock;
785 786
	struct mlx5_ib_clock_info  *clock_info;
	struct page             *clock_info_page;
787
	struct mlx5_fw_tracer   *tracer;
788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803
};

struct mlx5_db {
	__be32			*db;
	union {
		struct mlx5_db_pgdir		*pgdir;
		struct mlx5_ib_user_db_page	*user_page;
	}			u;
	dma_addr_t		dma;
	int			index;
};

enum {
	MLX5_COMP_EQ_SIZE = 1024,
};

804 805 806 807 808
enum {
	MLX5_PTYS_IB = 1 << 0,
	MLX5_PTYS_EN = 1 << 2,
};

809 810
typedef void (*mlx5_cmd_cbk_t)(int status, void *context);

811 812 813 814
enum {
	MLX5_CMD_ENT_STATE_PENDING_COMP,
};

815
struct mlx5_cmd_work_ent {
816
	unsigned long		state;
817 818
	struct mlx5_cmd_msg    *in;
	struct mlx5_cmd_msg    *out;
E
Eli Cohen 已提交
819 820
	void		       *uout;
	int			uout_size;
821
	mlx5_cmd_cbk_t		callback;
822
	struct delayed_work	cb_timeout_work;
823
	void		       *context;
E
Eli Cohen 已提交
824
	int			idx;
825 826 827 828 829 830 831 832
	struct completion	done;
	struct mlx5_cmd        *cmd;
	struct work_struct	work;
	struct mlx5_cmd_layout *lay;
	int			ret;
	int			page_queue;
	u8			status;
	u8			token;
T
Thomas Gleixner 已提交
833 834
	u64			ts1;
	u64			ts2;
E
Eli Cohen 已提交
835
	u16			op;
836
	bool			polling;
837 838 839 840 841 842 843
};

struct mlx5_pas {
	u64	pa;
	u8	log_sz;
};

844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
enum phy_port_state {
	MLX5_AAA_111
};

struct mlx5_hca_vport_context {
	u32			field_select;
	bool			sm_virt_aware;
	bool			has_smi;
	bool			has_raw;
	enum port_state_policy	policy;
	enum phy_port_state	phys_state;
	enum ib_port_state	vport_state;
	u8			port_physical_state;
	u64			sys_image_guid;
	u64			port_guid;
	u64			node_guid;
	u32			cap_mask1;
	u32			cap_mask1_perm;
	u32			cap_mask2;
	u32			cap_mask2_perm;
	u16			lid;
	u8			init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
	u8			lmc;
	u8			subnet_timeout;
	u16			sm_lid;
	u8			sm_sl;
	u16			qkey_violation_counter;
	u16			pkey_violation_counter;
	bool			grh_required;
};

875
static inline void *mlx5_buf_offset(struct mlx5_frag_buf *buf, int offset)
876
{
877
		return buf->frags->buf + offset;
878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910
}

#define STRUCT_FIELD(header, field) \
	.struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field),      \
	.struct_size_bytes   = sizeof((struct ib_unpacked_ ## header *)0)->field

static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
}

extern struct dentry *mlx5_debugfs_root;

static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->fw_rev) & 0xffff;
}

static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->fw_rev) >> 16;
}

static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
}

static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
}

911 912 913 914 915
static inline u32 mlx5_base_mkey(const u32 key)
{
	return key & 0xffffff00u;
}

916 917
static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
					u8 log_stride, u8 log_sz,
918
					u16 strides_offset,
919
					struct mlx5_frag_buf_ctrl *fbc)
920
{
921
	fbc->frags      = frags;
922 923
	fbc->log_stride = log_stride;
	fbc->log_sz     = log_sz;
924 925 926
	fbc->sz_m1	= (1 << fbc->log_sz) - 1;
	fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
	fbc->frag_sz_m1	= (1 << fbc->log_frag_strides) - 1;
927 928 929
	fbc->strides_offset = strides_offset;
}

930 931
static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
				 u8 log_stride, u8 log_sz,
932 933
				 struct mlx5_frag_buf_ctrl *fbc)
{
934
	mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
935 936
}

937 938 939
static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
					  u32 ix)
{
940 941 942 943
	unsigned int frag;

	ix  += fbc->strides_offset;
	frag = ix >> fbc->log_frag_strides;
944

945
	return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
946 947
}

948 949 950 951 952 953 954 955
static inline u32
mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
{
	u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;

	return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
}

956 957 958 959
int mlx5_cmd_init(struct mlx5_core_dev *dev);
void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
960

961 962
int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
		  int out_size);
E
Eli Cohen 已提交
963 964 965
int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
		     void *out, int out_size, mlx5_cmd_cbk_t callback,
		     void *context);
966 967
int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
			  void *out, int out_size);
968 969 970
void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);

int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
971 972
int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
973 974
void mlx5_health_cleanup(struct mlx5_core_dev *dev);
int mlx5_health_init(struct mlx5_core_dev *dev);
975
void mlx5_start_health_poll(struct mlx5_core_dev *dev);
976
void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
977
void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
978
void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
979
void mlx5_drain_health_recovery(struct mlx5_core_dev *dev);
980
int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
981 982 983 984
			struct mlx5_frag_buf *buf, int node);
int mlx5_buf_alloc(struct mlx5_core_dev *dev,
		   int size, struct mlx5_frag_buf *buf);
void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
985 986 987
int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
			     struct mlx5_frag_buf *buf, int node);
void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
988 989 990 991 992
struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
						      gfp_t flags, int npages);
void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
				 struct mlx5_cmd_mailbox *head);
int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
993
			 struct mlx5_srq_attr *in);
994 995
int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
996
			struct mlx5_srq_attr *out);
997 998
int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
		      u16 lwm, int is_srq);
999 1000
void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
1001 1002 1003 1004 1005
int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
			     struct mlx5_core_mkey *mkey,
			     u32 *in, int inlen,
			     u32 *out, int outlen,
			     mlx5_cmd_cbk_t callback, void *context);
1006 1007
int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
			  struct mlx5_core_mkey *mkey,
1008
			  u32 *in, int inlen);
1009 1010 1011
int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
			   struct mlx5_core_mkey *mkey);
int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
1012
			 u32 *out, int outlen);
1013 1014
int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
1015
int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
1016
		      u16 opmod, u8 port);
1017 1018 1019 1020 1021
void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
1022
				 s32 npages);
1023
int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
1024 1025 1026
int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
void mlx5_register_debugfs(void);
void mlx5_unregister_debugfs(void);
1027 1028

void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas);
1029
void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
1030
void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
1031 1032
void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
1033 1034
int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
		    unsigned int *irqn);
1035 1036 1037 1038 1039 1040 1041 1042
int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);

int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
			 int size_in, void *data_out, int size_out,
			 u16 reg_num, int arg, int write);
1043

1044
int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
1045 1046
int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
		       int node);
1047 1048 1049 1050 1051
void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);

const char *mlx5_command_str(int command);
int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
1052 1053 1054
int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
			 int npsvs, u32 *sig_index);
int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
1055
void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
1056 1057
int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
			struct mlx5_odp_caps *odp_caps);
1058 1059
int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
			     u8 port_num, void *out, size_t sz);
1060 1061 1062 1063
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
				u32 wq_num, u8 type, int error);
#endif
1064

1065 1066
int mlx5_init_rl_table(struct mlx5_core_dev *dev);
void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1067 1068 1069
int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
		     struct mlx5_rate_limit *rl);
void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1070
bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1071 1072
bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
		       struct mlx5_rate_limit *rl_1);
1073 1074 1075
int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
		     bool map_wc, bool fast_path);
void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1076

1077 1078 1079
unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
struct cpumask *
mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
1080 1081 1082
unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
			   u8 roce_version, u8 roce_l3_type, const u8 *gid,
1083
			   const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
1084

1085 1086 1087 1088 1089
static inline int fw_initializing(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->initializing) >> 31;
}

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
static inline u32 mlx5_mkey_to_idx(u32 mkey)
{
	return mkey >> 8;
}

static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
{
	return mkey_idx << 8;
}

E
Eli Cohen 已提交
1100 1101 1102 1103 1104
static inline u8 mlx5_mkey_variant(u32 mkey)
{
	return mkey & 0xff;
}

1105 1106
enum {
	MLX5_PROF_MASK_QP_SIZE		= (u64)1 << 0,
1107
	MLX5_PROF_MASK_MR_CACHE		= (u64)1 << 1,
1108 1109 1110
};

enum {
1111
	MR_CACHE_LAST_STD_ENTRY = 20,
1112 1113
	MLX5_IMR_MTT_CACHE_ENTRY,
	MLX5_IMR_KSM_CACHE_ENTRY,
1114
	MAX_MR_CACHE_ENTRIES
1115 1116
};

1117 1118 1119 1120 1121
enum {
	MLX5_INTERFACE_PROTOCOL_IB  = 0,
	MLX5_INTERFACE_PROTOCOL_ETH = 1,
};

1122 1123 1124
struct mlx5_interface {
	void *			(*add)(struct mlx5_core_dev *dev);
	void			(*remove)(struct mlx5_core_dev *dev, void *context);
1125 1126
	int			(*attach)(struct mlx5_core_dev *dev, void *context);
	void			(*detach)(struct mlx5_core_dev *dev, void *context);
1127
	void			(*event)(struct mlx5_core_dev *dev, void *context,
1128
					 enum mlx5_dev_event event, unsigned long param);
1129 1130 1131
	void			(*pfault)(struct mlx5_core_dev *dev,
					  void *context,
					  struct mlx5_pagefault *pfault);
1132 1133
	void *                  (*get_dev)(void *context);
	int			protocol;
1134 1135 1136
	struct list_head	list;
};

1137
void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
1138 1139
int mlx5_register_interface(struct mlx5_interface *intf);
void mlx5_unregister_interface(struct mlx5_interface *intf);
1140
int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
1141

1142 1143
int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
1144
bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
A
Aviv Heller 已提交
1145
struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
1146 1147 1148 1149
int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
				 u64 *values,
				 int num_counters,
				 size_t *offsets);
1150 1151
struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
1152

1153
#ifdef CONFIG_MLX5_CORE_IPOIB
1154 1155 1156 1157 1158
struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
					  struct ib_device *ibdev,
					  const char *name,
					  void (*setup)(struct net_device *));
#endif /* CONFIG_MLX5_CORE_IPOIB */
1159 1160 1161
int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
			    struct ib_device *device,
			    struct rdma_netdev_alloc_params *params);
1162

1163 1164
struct mlx5_profile {
	u64	mask;
1165
	u8	log_max_qp;
1166 1167 1168 1169 1170 1171
	struct {
		int	size;
		int	limit;
	} mr_cache[MAX_MR_CACHE_ENTRIES];
};

E
Eli Cohen 已提交
1172 1173 1174 1175 1176 1177 1178 1179 1180
enum {
	MLX5_PCI_DEV_IS_VF		= 1 << 0,
};

static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
{
	return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
}

1181 1182 1183 1184 1185 1186
#define MLX5_TOTAL_VPORTS(mdev) (1 + pci_sriov_get_totalvfs((mdev)->pdev))
#define MLX5_VPORT_MANAGER(mdev) \
	(MLX5_CAP_GEN(mdev, vport_group_manager) && \
	 (MLX5_CAP_GEN(mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) && \
	 mlx5_core_is_pf(mdev))

1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
static inline int mlx5_get_gid_table_len(u16 param)
{
	if (param > 4) {
		pr_warn("gid table length is zero\n");
		return 0;
	}

	return 8 * (1 << param);
}

1197 1198 1199 1200 1201
static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
{
	return !!(dev->priv.rl_table.max_size);
}

1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
{
	return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
	       MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
}

static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
{
	return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
}

static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
{
	return mlx5_core_is_mp_slave(dev) ||
	       mlx5_core_is_mp_master(dev);
}

1219 1220
static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
{
1221 1222 1223 1224
	if (!mlx5_core_mp_enabled(dev))
		return 1;

	return MLX5_CAP_GEN(dev, native_port_num);
1225 1226
}

1227 1228 1229 1230
enum {
	MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
};

1231
#endif /* MLX5_DRIVER_H */