driver.h 32.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

#ifndef MLX5_DRIVER_H
#define MLX5_DRIVER_H

#include <linux/kernel.h>
#include <linux/completion.h>
#include <linux/pci.h>
39
#include <linux/irq.h>
40 41
#include <linux/spinlock_types.h>
#include <linux/semaphore.h>
42
#include <linux/slab.h>
43 44
#include <linux/vmalloc.h>
#include <linux/radix-tree.h>
45
#include <linux/workqueue.h>
46
#include <linux/mempool.h>
47
#include <linux/interrupt.h>
48
#include <linux/idr.h>
49

50 51
#include <linux/mlx5/device.h>
#include <linux/mlx5/doorbell.h>
52
#include <linux/mlx5/srq.h>
53 54
#include <linux/timecounter.h>
#include <linux/ptp_clock_kernel.h>
55 56 57 58 59 60 61 62 63 64

enum {
	MLX5_BOARD_ID_LEN = 64,
	MLX5_MAX_NAME_LEN = 16,
};

enum {
	/* one minute for the sake of bringup. Generally, commands must always
	 * complete and we may need to increase this timeout value
	 */
65
	MLX5_CMD_TIMEOUT_MSEC	= 60 * 1000,
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
	MLX5_CMD_WQ_MAX_NAME	= 32,
};

enum {
	CMD_OWNER_SW		= 0x0,
	CMD_OWNER_HW		= 0x1,
	CMD_STATUS_SUCCESS	= 0,
};

enum mlx5_sqp_t {
	MLX5_SQP_SMI		= 0,
	MLX5_SQP_GSI		= 1,
	MLX5_SQP_IEEE_1588	= 2,
	MLX5_SQP_SNIFFER	= 3,
	MLX5_SQP_SYNC_UMR	= 4,
};

enum {
	MLX5_MAX_PORTS	= 2,
};

enum {
	MLX5_EQ_VEC_PAGES	 = 0,
	MLX5_EQ_VEC_CMD		 = 1,
	MLX5_EQ_VEC_ASYNC	 = 2,
91
	MLX5_EQ_VEC_PFAULT	 = 3,
92 93 94 95
	MLX5_EQ_VEC_COMP_BASE,
};

enum {
96
	MLX5_MAX_IRQ_NAME	= 32
97 98 99
};

enum {
100 101 102 103 104 105 106 107 108
	MLX5_ATOMIC_MODE_OFFSET = 16,
	MLX5_ATOMIC_MODE_IB_COMP = 1,
	MLX5_ATOMIC_MODE_CX = 2,
	MLX5_ATOMIC_MODE_8B = 3,
	MLX5_ATOMIC_MODE_16B = 4,
	MLX5_ATOMIC_MODE_32B = 5,
	MLX5_ATOMIC_MODE_64B = 6,
	MLX5_ATOMIC_MODE_128B = 7,
	MLX5_ATOMIC_MODE_256B = 8,
109 110 111
};

enum {
112
	MLX5_REG_QPTS            = 0x4002,
113 114
	MLX5_REG_QETCR		 = 0x4005,
	MLX5_REG_QTCT		 = 0x400a,
115
	MLX5_REG_QPDPM           = 0x4013,
116
	MLX5_REG_QCAM            = 0x4019,
117 118
	MLX5_REG_DCBX_PARAM      = 0x4020,
	MLX5_REG_DCBX_APP        = 0x4021,
119 120
	MLX5_REG_FPGA_CAP	 = 0x4022,
	MLX5_REG_FPGA_CTRL	 = 0x4023,
121
	MLX5_REG_FPGA_ACCESS_REG = 0x4024,
122 123 124 125
	MLX5_REG_PCAP		 = 0x5001,
	MLX5_REG_PMTU		 = 0x5003,
	MLX5_REG_PTYS		 = 0x5004,
	MLX5_REG_PAOS		 = 0x5006,
126
	MLX5_REG_PFCC            = 0x5007,
127
	MLX5_REG_PPCNT		 = 0x5008,
128 129
	MLX5_REG_PPTB            = 0x500b,
	MLX5_REG_PBMC            = 0x500c,
130 131 132 133
	MLX5_REG_PMAOS		 = 0x5012,
	MLX5_REG_PUDE		 = 0x5009,
	MLX5_REG_PMPE		 = 0x5010,
	MLX5_REG_PELC		 = 0x500e,
134
	MLX5_REG_PVLC		 = 0x500f,
135
	MLX5_REG_PCMR		 = 0x5041,
136
	MLX5_REG_PMLP		 = 0x5002,
137
	MLX5_REG_PPLM		 = 0x5023,
138
	MLX5_REG_PCAM		 = 0x507f,
139 140
	MLX5_REG_NODE_DESC	 = 0x6001,
	MLX5_REG_HOST_ENDIANNESS = 0x7004,
141
	MLX5_REG_MCIA		 = 0x9014,
142
	MLX5_REG_MLCR		 = 0x902b,
143 144 145 146
	MLX5_REG_MTRC_CAP	 = 0x9040,
	MLX5_REG_MTRC_CONF	 = 0x9041,
	MLX5_REG_MTRC_STDB	 = 0x9042,
	MLX5_REG_MTRC_CTRL	 = 0x9043,
147
	MLX5_REG_MPCNT		 = 0x9051,
148 149
	MLX5_REG_MTPPS		 = 0x9053,
	MLX5_REG_MTPPSE		 = 0x9054,
150
	MLX5_REG_MPEGC		 = 0x9056,
151 152 153
	MLX5_REG_MCQI		 = 0x9061,
	MLX5_REG_MCC		 = 0x9062,
	MLX5_REG_MCDA		 = 0x9063,
154
	MLX5_REG_MCAM		 = 0x907f,
155 156
};

157 158 159 160 161
enum mlx5_qpts_trust_state {
	MLX5_QPTS_TRUST_PCP  = 1,
	MLX5_QPTS_TRUST_DSCP = 2,
};

162 163 164 165 166
enum mlx5_dcbx_oper_mode {
	MLX5E_DCBX_PARAM_VER_OPER_HOST  = 0x0,
	MLX5E_DCBX_PARAM_VER_OPER_AUTO  = 0x3,
};

167 168 169
enum {
	MLX5_ATOMIC_OPS_CMP_SWAP	= 1 << 0,
	MLX5_ATOMIC_OPS_FETCH_ADD	= 1 << 1,
170 171
	MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
	MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
172 173
};

174 175 176 177 178 179 180
enum mlx5_page_fault_resume_flags {
	MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
	MLX5_PAGE_FAULT_RESUME_WRITE	 = 1 << 1,
	MLX5_PAGE_FAULT_RESUME_RDMA	 = 1 << 2,
	MLX5_PAGE_FAULT_RESUME_ERROR	 = 1 << 7,
};

181 182 183 184 185 186
enum dbg_rsc_type {
	MLX5_DBG_RSC_QP,
	MLX5_DBG_RSC_EQ,
	MLX5_DBG_RSC_CQ,
};

187 188 189 190 191 192 193
enum port_state_policy {
	MLX5_POLICY_DOWN	= 0,
	MLX5_POLICY_UP		= 1,
	MLX5_POLICY_FOLLOW	= 2,
	MLX5_POLICY_INVALID	= 0xffffffff
};

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
struct mlx5_field_desc {
	struct dentry	       *dent;
	int			i;
};

struct mlx5_rsc_debug {
	struct mlx5_core_dev   *dev;
	void		       *object;
	enum dbg_rsc_type	type;
	struct dentry	       *root;
	struct mlx5_field_desc	fields[0];
};

enum mlx5_dev_event {
	MLX5_DEV_EVENT_SYS_ERROR,
	MLX5_DEV_EVENT_PORT_UP,
	MLX5_DEV_EVENT_PORT_DOWN,
	MLX5_DEV_EVENT_PORT_INITIALIZED,
	MLX5_DEV_EVENT_LID_CHANGE,
	MLX5_DEV_EVENT_PKEY_CHANGE,
	MLX5_DEV_EVENT_GUID_CHANGE,
	MLX5_DEV_EVENT_CLIENT_REREG,
216
	MLX5_DEV_EVENT_PPS,
217
	MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT,
218 219
};

220
enum mlx5_port_status {
221 222
	MLX5_PORT_UP        = 1,
	MLX5_PORT_DOWN      = 2,
223 224
};

225 226 227 228 229 230 231 232
enum mlx5_eq_type {
	MLX5_EQ_TYPE_COMP,
	MLX5_EQ_TYPE_ASYNC,
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
	MLX5_EQ_TYPE_PF,
#endif
};

233
struct mlx5_bfreg_info {
234
	u32		       *sys_pages;
235
	int			num_low_latency_bfregs;
236 237 238
	unsigned int	       *count;

	/*
239
	 * protect bfreg allocation data structs
240 241
	 */
	struct mutex		lock;
242
	u32			ver;
243 244
	bool			lib_uar_4k;
	u32			num_sys_pages;
245 246 247
	u32			num_static_sys_pages;
	u32			total_num_bfregs;
	u32			num_dyn_bfregs;
248 249 250 251 252 253 254 255
};

struct mlx5_cmd_first {
	__be32		data[4];
};

struct mlx5_cmd_msg {
	struct list_head		list;
256
	struct cmd_msg_cache	       *parent;
257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275
	u32				len;
	struct mlx5_cmd_first		first;
	struct mlx5_cmd_mailbox	       *next;
};

struct mlx5_cmd_debug {
	struct dentry	       *dbg_root;
	struct dentry	       *dbg_in;
	struct dentry	       *dbg_out;
	struct dentry	       *dbg_outlen;
	struct dentry	       *dbg_status;
	struct dentry	       *dbg_run;
	void		       *in_msg;
	void		       *out_msg;
	u8			status;
	u16			inlen;
	u16			outlen;
};

276
struct cmd_msg_cache {
277 278 279 280
	/* protect block chain allocations
	 */
	spinlock_t		lock;
	struct list_head	head;
281 282
	unsigned int		max_inbox_size;
	unsigned int		num_ent;
283 284
};

285 286
enum {
	MLX5_NUM_COMMAND_CACHES = 5,
287 288 289 290 291 292 293 294 295 296 297 298 299
};

struct mlx5_cmd_stats {
	u64		sum;
	u64		n;
	struct dentry  *root;
	struct dentry  *avg;
	struct dentry  *count;
	/* protect command average calculations */
	spinlock_t	lock;
};

struct mlx5_cmd {
300 301 302
	void	       *cmd_alloc_buf;
	dma_addr_t	alloc_dma;
	int		alloc_size;
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
	void	       *cmd_buf;
	dma_addr_t	dma;
	u16		cmdif_rev;
	u8		log_sz;
	u8		log_stride;
	int		max_reg_cmds;
	int		events;
	u32 __iomem    *vector;

	/* protect command queue allocations
	 */
	spinlock_t	alloc_lock;

	/* protect token allocations
	 */
	spinlock_t	token_lock;
	u8		token;
	unsigned long	bitmask;
	char		wq_name[MLX5_CMD_WQ_MAX_NAME];
	struct workqueue_struct *wq;
	struct semaphore sem;
	struct semaphore pages_sem;
	int	mode;
	struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
R
Romain Perier 已提交
327
	struct dma_pool *pool;
328
	struct mlx5_cmd_debug dbg;
329
	struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
330 331 332 333 334 335 336
	int checksum_disabled;
	struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
};

struct mlx5_port_caps {
	int	gid_table_len;
	int	pkey_table_len;
337
	u8	ext_port_cap;
338
	bool	has_smi;
339 340 341 342 343 344 345 346 347 348 349 350 351
};

struct mlx5_cmd_mailbox {
	void	       *buf;
	dma_addr_t	dma;
	struct mlx5_cmd_mailbox *next;
};

struct mlx5_buf_list {
	void		       *buf;
	dma_addr_t		map;
};

352 353 354 355 356 357 358
struct mlx5_frag_buf {
	struct mlx5_buf_list	*frags;
	int			npages;
	int			size;
	u8			page_shift;
};

359
struct mlx5_frag_buf_ctrl {
360
	struct mlx5_buf_list   *frags;
361
	u32			sz_m1;
362
	u16			frag_sz_m1;
363
	u16			strides_offset;
364 365 366 367 368
	u8			log_sz;
	u8			log_stride;
	u8			log_frag_strides;
};

369 370 371 372 373 374 375 376
struct mlx5_eq_tasklet {
	struct list_head list;
	struct list_head process_list;
	struct tasklet_struct task;
	/* lock on completion tasklet list */
	spinlock_t lock;
};

377 378 379 380 381 382 383 384
struct mlx5_eq_pagefault {
	struct work_struct       work;
	/* Pagefaults lock */
	spinlock_t		 lock;
	struct workqueue_struct *wq;
	mempool_t		*pool;
};

S
Saeed Mahameed 已提交
385 386 387 388 389 390
struct mlx5_cq_table {
	/* protect radix tree */
	spinlock_t		lock;
	struct radix_tree_root	tree;
};

391 392
struct mlx5_eq {
	struct mlx5_core_dev   *dev;
S
Saeed Mahameed 已提交
393
	struct mlx5_cq_table	cq_table;
394 395
	__be32 __iomem	       *doorbell;
	u32			cons_index;
396
	struct mlx5_frag_buf	buf;
397
	int			size;
398
	unsigned int		irqn;
399 400 401 402
	u8			eqn;
	int			nent;
	struct list_head	list;
	struct mlx5_rsc_debug	*dbg;
403 404 405 406 407 408 409
	enum mlx5_eq_type	type;
	union {
		struct mlx5_eq_tasklet   tasklet_ctx;
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
		struct mlx5_eq_pagefault pf_ctx;
#endif
	};
410 411
};

412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
struct mlx5_core_psv {
	u32	psv_idx;
	struct psv_layout {
		u32	pd;
		u16	syndrome;
		u16	reserved;
		u16	bg;
		u16	app_tag;
		u32	ref_tag;
	} psv;
};

struct mlx5_core_sig_ctx {
	struct mlx5_core_psv	psv_memory;
	struct mlx5_core_psv	psv_wire;
427 428 429 430
	struct ib_sig_err       err_item;
	bool			sig_status_checked;
	bool			sig_err_exists;
	u32			sigerr_count;
431
};
432

A
Artemy Kovalyov 已提交
433 434 435 436 437
enum {
	MLX5_MKEY_MR = 1,
	MLX5_MKEY_MW,
};

438
struct mlx5_core_mkey {
439 440 441 442
	u64			iova;
	u64			size;
	u32			key;
	u32			pd;
A
Artemy Kovalyov 已提交
443
	u32			type;
444 445
};

446 447
#define MLX5_24BIT_MASK		((1 << 24) - 1)

448
enum mlx5_res_type {
449 450 451 452 453
	MLX5_RES_QP	= MLX5_EVENT_QUEUE_TYPE_QP,
	MLX5_RES_RQ	= MLX5_EVENT_QUEUE_TYPE_RQ,
	MLX5_RES_SQ	= MLX5_EVENT_QUEUE_TYPE_SQ,
	MLX5_RES_SRQ	= 3,
	MLX5_RES_XSRQ	= 4,
A
Artemy Kovalyov 已提交
454
	MLX5_RES_XRQ	= 5,
M
Moni Shoua 已提交
455
	MLX5_RES_DCT	= MLX5_EVENT_QUEUE_TYPE_DCT,
456 457 458 459 460 461 462 463
};

struct mlx5_core_rsc_common {
	enum mlx5_res_type	res;
	atomic_t		refcount;
	struct completion	free;
};

464
struct mlx5_core_srq {
465
	struct mlx5_core_rsc_common	common; /* must be first */
466 467
	u32		srqn;
	int		max;
468 469
	size_t		max_gs;
	size_t		max_avail_gather;
470 471 472 473 474
	int		wqe_shift;
	void (*event)	(struct mlx5_core_srq *, enum mlx5_event);

	atomic_t		refcount;
	struct completion	free;
475
	u16		uid;
476 477 478
};

struct mlx5_eq_table {
479
	struct list_head	comp_eqs_list;
480 481 482
	struct mlx5_eq		pages_eq;
	struct mlx5_eq		async_eq;
	struct mlx5_eq		cmd_eq;
483 484 485
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
	struct mlx5_eq		pfault_eq;
#endif
486
	int			num_comp_vectors;
487 488 489 490
	struct mlx5_irq_info	*irq_info;
#ifdef CONFIG_RFS_ACCEL
	struct cpu_rmap         *rmap;
#endif
491 492
};

493
struct mlx5_uars_page {
494
	void __iomem	       *map;
495 496 497 498 499 500 501 502 503 504
	bool			wc;
	u32			index;
	struct list_head	list;
	unsigned int		bfregs;
	unsigned long	       *reg_bitmap; /* for non fast path bf regs */
	unsigned long	       *fp_bitmap;
	unsigned int		reg_avail;
	unsigned int		fp_avail;
	struct kref		ref_count;
	struct mlx5_core_dev   *mdev;
505 506
};

507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
struct mlx5_bfreg_head {
	/* protect blue flame registers allocations */
	struct mutex		lock;
	struct list_head	list;
};

struct mlx5_bfreg_data {
	struct mlx5_bfreg_head	reg_head;
	struct mlx5_bfreg_head	wc_head;
};

struct mlx5_sq_bfreg {
	void __iomem	       *map;
	struct mlx5_uars_page  *up;
	bool			wc;
	u32			index;
	unsigned int		offset;
};
525 526 527 528 529 530 531

struct mlx5_core_health {
	struct health_buffer __iomem   *health;
	__be32 __iomem		       *health_counter;
	struct timer_list		timer;
	u32				prev;
	int				miss_counter;
532
	bool				sick;
533 534
	/* wq spinlock to synchronize draining */
	spinlock_t			wq_lock;
535
	struct workqueue_struct	       *wq;
536
	unsigned long			flags;
537
	struct work_struct		work;
538
	struct delayed_work		recover_work;
539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
};

struct mlx5_qp_table {
	/* protect radix tree
	 */
	spinlock_t		lock;
	struct radix_tree_root	tree;
};

struct mlx5_srq_table {
	/* protect radix tree
	 */
	spinlock_t		lock;
	struct radix_tree_root	tree;
};

555
struct mlx5_mkey_table {
556 557 558 559 560 561
	/* protect radix tree
	 */
	rwlock_t		lock;
	struct radix_tree_root	tree;
};

E
Eli Cohen 已提交
562 563
struct mlx5_vf_context {
	int	enabled;
564 565 566
	u64	port_guid;
	u64	node_guid;
	enum port_state_policy	policy;
E
Eli Cohen 已提交
567 568 569 570 571 572 573 574
};

struct mlx5_core_sriov {
	struct mlx5_vf_context	*vfs_ctx;
	int			num_vfs;
	int			enabled_vfs;
};

575
struct mlx5_irq_info {
576
	cpumask_var_t mask;
577 578 579
	char name[MLX5_MAX_IRQ_NAME];
};

580
struct mlx5_fc_stats {
V
Vlad Buslov 已提交
581 582
	spinlock_t counters_idr_lock; /* protects counters_idr */
	struct idr counters_idr;
583
	struct list_head counters;
584
	struct llist_head addlist;
585
	struct llist_head dellist;
586 587 588 589

	struct workqueue_struct *wq;
	struct delayed_work work;
	unsigned long next_query;
590
	unsigned long sampling_interval; /* jiffies */
591 592
};

593
struct mlx5_mpfs;
594
struct mlx5_eswitch;
595
struct mlx5_lag;
596
struct mlx5_pagefault;
597

598 599 600 601 602 603
struct mlx5_rate_limit {
	u32			rate;
	u32			max_burst_sz;
	u16			typical_pkt_sz;
};

604
struct mlx5_rl_entry {
605
	struct mlx5_rate_limit	rl;
606 607 608 609 610 611 612 613 614 615 616 617 618
	u16                     index;
	u16                     refcount;
};

struct mlx5_rl_table {
	/* protect rate limit table */
	struct mutex            rl_lock;
	u16                     max_size;
	u32                     max_rate;
	u32                     min_rate;
	struct mlx5_rl_entry   *rl_entry;
};

619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643
enum port_module_event_status_type {
	MLX5_MODULE_STATUS_PLUGGED   = 0x1,
	MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
	MLX5_MODULE_STATUS_ERROR     = 0x3,
	MLX5_MODULE_STATUS_NUM       = 0x3,
};

enum  port_module_event_error_type {
	MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
	MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
	MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
	MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
	MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
	MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
	MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
	MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
	MLX5_MODULE_EVENT_ERROR_UNKNOWN,
	MLX5_MODULE_EVENT_ERROR_NUM,
};

struct mlx5_port_module_event_stats {
	u64 status_counters[MLX5_MODULE_STATUS_NUM];
	u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
};

644 645 646 647 648 649 650 651
struct mlx5_priv {
	char			name[MLX5_MAX_NAME_LEN];
	struct mlx5_eq_table	eq_table;

	/* pages stuff */
	struct workqueue_struct *pg_wq;
	struct rb_root		page_root;
	int			fw_pages;
652
	atomic_t		reg_pages;
653
	struct list_head	free_list;
E
Eli Cohen 已提交
654
	int			vfs_pages;
655 656 657 658 659 660 661 662 663 664 665 666 667

	struct mlx5_core_health health;

	struct mlx5_srq_table	srq_table;

	/* start: qp staff */
	struct mlx5_qp_table	qp_table;
	struct dentry	       *qp_debugfs;
	struct dentry	       *eq_debugfs;
	struct dentry	       *cq_debugfs;
	struct dentry	       *cmdif_debugfs;
	/* end: qp staff */

668 669 670
	/* start: mkey staff */
	struct mlx5_mkey_table	mkey_table;
	/* end: mkey staff */
671

672
	/* start: alloc staff */
673 674 675 676
	/* protect buffer alocation according to numa node */
	struct mutex            alloc_mutex;
	int                     numa_node;

677 678 679 680 681 682 683 684
	struct mutex            pgdir_mutex;
	struct list_head        pgdir_list;
	/* end: alloc staff */
	struct dentry	       *dbg_root;

	/* protect mkey key part */
	spinlock_t		mkey_lock;
	u8			mkey_key;
685 686 687 688

	struct list_head        dev_list;
	struct list_head        ctx_list;
	spinlock_t              ctx_lock;
689

690 691 692
	struct list_head	waiting_events_list;
	bool			is_accum_events;

693
	struct mlx5_flow_steering *steering;
694
	struct mlx5_mpfs        *mpfs;
695
	struct mlx5_eswitch     *eswitch;
E
Eli Cohen 已提交
696
	struct mlx5_core_sriov	sriov;
697
	struct mlx5_lag		*lag;
E
Eli Cohen 已提交
698
	unsigned long		pci_dev_data;
699
	struct mlx5_fc_stats		fc_stats;
700
	struct mlx5_rl_table            rl_table;
701 702

	struct mlx5_port_module_event_stats  pme_stats;
703 704 705 706 707 708 709 710

#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
	void		      (*pfault)(struct mlx5_core_dev *dev,
					void *context,
					struct mlx5_pagefault *pfault);
	void		       *pfault_ctx;
	struct srcu_struct      pfault_srcu;
#endif
711
	struct mlx5_bfreg_data		bfregs;
712
	struct mlx5_uars_page	       *uar;
713 714
};

715 716 717 718 719 720
enum mlx5_device_state {
	MLX5_DEVICE_STATE_UP,
	MLX5_DEVICE_STATE_INTERNAL_ERROR,
};

enum mlx5_interface_state {
721
	MLX5_INTERFACE_STATE_UP = BIT(0),
722 723 724 725 726 727 728
};

enum mlx5_pci_status {
	MLX5_PCI_STATUS_DISABLED,
	MLX5_PCI_STATUS_ENABLED,
};

729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772
enum mlx5_pagefault_type_flags {
	MLX5_PFAULT_REQUESTOR = 1 << 0,
	MLX5_PFAULT_WRITE     = 1 << 1,
	MLX5_PFAULT_RDMA      = 1 << 2,
};

/* Contains the details of a pagefault. */
struct mlx5_pagefault {
	u32			bytes_committed;
	u32			token;
	u8			event_subtype;
	u8			type;
	union {
		/* Initiator or send message responder pagefault details. */
		struct {
			/* Received packet size, only valid for responders. */
			u32	packet_size;
			/*
			 * Number of resource holding WQE, depends on type.
			 */
			u32	wq_num;
			/*
			 * WQE index. Refers to either the send queue or
			 * receive queue, according to event_subtype.
			 */
			u16	wqe_index;
		} wqe;
		/* RDMA responder pagefault details */
		struct {
			u32	r_key;
			/*
			 * Received packet size, minimal size page fault
			 * resolution required for forward progress.
			 */
			u32	packet_size;
			u32	rdma_op_len;
			u64	rdma_va;
		} rdma;
	};

	struct mlx5_eq	       *eq;
	struct work_struct	work;
};

773 774 775 776 777 778 779 780 781
struct mlx5_td {
	struct list_head tirs_list;
	u32              tdn;
};

struct mlx5e_resources {
	u32                        pdn;
	struct mlx5_td             td;
	struct mlx5_core_mkey      mkey;
782
	struct mlx5_sq_bfreg       bfreg;
783 784
};

785 786 787 788 789 790 791 792
#define MLX5_MAX_RESERVED_GIDS 8

struct mlx5_rsvd_gids {
	unsigned int start;
	unsigned int count;
	struct ida ida;
};

793 794 795 796 797 798 799 800 801
#define MAX_PIN_NUM	8
struct mlx5_pps {
	u8                         pin_caps[MAX_PIN_NUM];
	struct work_struct         out_work;
	u64                        start[MAX_PIN_NUM];
	u8                         enabled;
};

struct mlx5_clock {
802
	seqlock_t                  lock;
803 804 805 806 807 808
	struct cyclecounter        cycles;
	struct timecounter         tc;
	struct hwtstamp_config     hwtstamp_config;
	u32                        nominal_c_mult;
	unsigned long              overflow_period;
	struct delayed_work        overflow_work;
809
	struct mlx5_core_dev      *mdev;
810 811 812 813 814
	struct ptp_clock          *ptp;
	struct ptp_clock_info      ptp_info;
	struct mlx5_pps            pps_info;
};

815
struct mlx5_fw_tracer;
816
struct mlx5_vxlan;
817

818 819
struct mlx5_core_dev {
	struct pci_dev	       *pdev;
820 821 822
	/* sync pci state */
	struct mutex		pci_status_mutex;
	enum mlx5_pci_status	pci_status;
823 824 825
	u8			rev_id;
	char			board_id[MLX5_BOARD_ID_LEN];
	struct mlx5_cmd		cmd;
826
	struct mlx5_port_caps	port_caps[MLX5_MAX_PORTS];
827
	struct {
828 829
		u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
		u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
830 831
		u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
		u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
832
		u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
833
		u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
834
	} caps;
835
	u64			sys_image_guid;
836 837
	phys_addr_t		iseg_base;
	struct mlx5_init_seg __iomem *iseg;
838 839 840
	enum mlx5_device_state	state;
	/* sync interface state */
	struct mutex		intf_state_mutex;
841
	unsigned long		intf_state;
842 843
	void			(*event) (struct mlx5_core_dev *dev,
					  enum mlx5_dev_event event,
844
					  unsigned long param);
845 846 847
	struct mlx5_priv	priv;
	struct mlx5_profile	*profile;
	atomic_t		num_qps;
848
	u32			issi;
849
	struct mlx5e_resources  mlx5e_res;
850
	struct mlx5_vxlan       *vxlan;
851 852
	struct {
		struct mlx5_rsvd_gids	reserved_gids;
853
		u32			roce_en;
854
	} roce;
855 856
#ifdef CONFIG_MLX5_FPGA
	struct mlx5_fpga_device *fpga;
857
#endif
858
	struct mlx5_clock        clock;
859 860
	struct mlx5_ib_clock_info  *clock_info;
	struct page             *clock_info_page;
861
	struct mlx5_fw_tracer   *tracer;
862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
};

struct mlx5_db {
	__be32			*db;
	union {
		struct mlx5_db_pgdir		*pgdir;
		struct mlx5_ib_user_db_page	*user_page;
	}			u;
	dma_addr_t		dma;
	int			index;
};

enum {
	MLX5_COMP_EQ_SIZE = 1024,
};

878 879 880 881 882
enum {
	MLX5_PTYS_IB = 1 << 0,
	MLX5_PTYS_EN = 1 << 2,
};

883 884
typedef void (*mlx5_cmd_cbk_t)(int status, void *context);

885 886 887 888
enum {
	MLX5_CMD_ENT_STATE_PENDING_COMP,
};

889
struct mlx5_cmd_work_ent {
890
	unsigned long		state;
891 892
	struct mlx5_cmd_msg    *in;
	struct mlx5_cmd_msg    *out;
E
Eli Cohen 已提交
893 894
	void		       *uout;
	int			uout_size;
895
	mlx5_cmd_cbk_t		callback;
896
	struct delayed_work	cb_timeout_work;
897
	void		       *context;
E
Eli Cohen 已提交
898
	int			idx;
899 900 901 902 903 904 905 906
	struct completion	done;
	struct mlx5_cmd        *cmd;
	struct work_struct	work;
	struct mlx5_cmd_layout *lay;
	int			ret;
	int			page_queue;
	u8			status;
	u8			token;
T
Thomas Gleixner 已提交
907 908
	u64			ts1;
	u64			ts2;
E
Eli Cohen 已提交
909
	u16			op;
910
	bool			polling;
911 912 913 914 915 916 917
};

struct mlx5_pas {
	u64	pa;
	u8	log_sz;
};

918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
enum phy_port_state {
	MLX5_AAA_111
};

struct mlx5_hca_vport_context {
	u32			field_select;
	bool			sm_virt_aware;
	bool			has_smi;
	bool			has_raw;
	enum port_state_policy	policy;
	enum phy_port_state	phys_state;
	enum ib_port_state	vport_state;
	u8			port_physical_state;
	u64			sys_image_guid;
	u64			port_guid;
	u64			node_guid;
	u32			cap_mask1;
	u32			cap_mask1_perm;
	u32			cap_mask2;
	u32			cap_mask2_perm;
	u16			lid;
	u8			init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
	u8			lmc;
	u8			subnet_timeout;
	u16			sm_lid;
	u8			sm_sl;
	u16			qkey_violation_counter;
	u16			pkey_violation_counter;
	bool			grh_required;
};

949
static inline void *mlx5_buf_offset(struct mlx5_frag_buf *buf, int offset)
950
{
951
		return buf->frags->buf + offset;
952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
}

#define STRUCT_FIELD(header, field) \
	.struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field),      \
	.struct_size_bytes   = sizeof((struct ib_unpacked_ ## header *)0)->field

static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
}

extern struct dentry *mlx5_debugfs_root;

static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->fw_rev) & 0xffff;
}

static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->fw_rev) >> 16;
}

static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
}

static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
}

985 986 987 988 989
static inline u32 mlx5_base_mkey(const u32 key)
{
	return key & 0xffffff00u;
}

990 991
static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
					u8 log_stride, u8 log_sz,
992
					u16 strides_offset,
993
					struct mlx5_frag_buf_ctrl *fbc)
994
{
995
	fbc->frags      = frags;
996 997
	fbc->log_stride = log_stride;
	fbc->log_sz     = log_sz;
998 999 1000
	fbc->sz_m1	= (1 << fbc->log_sz) - 1;
	fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
	fbc->frag_sz_m1	= (1 << fbc->log_frag_strides) - 1;
1001 1002 1003
	fbc->strides_offset = strides_offset;
}

1004 1005
static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
				 u8 log_stride, u8 log_sz,
1006 1007
				 struct mlx5_frag_buf_ctrl *fbc)
{
1008
	mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
1009 1010
}

1011 1012 1013
static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
					  u32 ix)
{
1014 1015 1016 1017
	unsigned int frag;

	ix  += fbc->strides_offset;
	frag = ix >> fbc->log_frag_strides;
1018

1019
	return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
1020 1021
}

1022 1023 1024 1025 1026 1027 1028 1029
static inline u32
mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
{
	u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;

	return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
}

1030 1031 1032 1033
int mlx5_cmd_init(struct mlx5_core_dev *dev);
void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
1034

1035 1036
int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
		  int out_size);
E
Eli Cohen 已提交
1037 1038 1039
int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
		     void *out, int out_size, mlx5_cmd_cbk_t callback,
		     void *context);
1040 1041
int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
			  void *out, int out_size);
1042 1043 1044
void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);

int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
1045 1046
int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
1047 1048
void mlx5_health_cleanup(struct mlx5_core_dev *dev);
int mlx5_health_init(struct mlx5_core_dev *dev);
1049
void mlx5_start_health_poll(struct mlx5_core_dev *dev);
1050
void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
1051
void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
1052
void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
1053
void mlx5_drain_health_recovery(struct mlx5_core_dev *dev);
1054
int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
1055 1056 1057 1058
			struct mlx5_frag_buf *buf, int node);
int mlx5_buf_alloc(struct mlx5_core_dev *dev,
		   int size, struct mlx5_frag_buf *buf);
void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
1059 1060 1061
int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
			     struct mlx5_frag_buf *buf, int node);
void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
1062 1063 1064 1065 1066
struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
						      gfp_t flags, int npages);
void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
				 struct mlx5_cmd_mailbox *head);
int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
1067
			 struct mlx5_srq_attr *in);
1068 1069
int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
1070
			struct mlx5_srq_attr *out);
1071 1072
int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
		      u16 lwm, int is_srq);
1073 1074
void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
1075 1076 1077 1078 1079
int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
			     struct mlx5_core_mkey *mkey,
			     u32 *in, int inlen,
			     u32 *out, int outlen,
			     mlx5_cmd_cbk_t callback, void *context);
1080 1081
int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
			  struct mlx5_core_mkey *mkey,
1082
			  u32 *in, int inlen);
1083 1084 1085
int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
			   struct mlx5_core_mkey *mkey);
int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
1086
			 u32 *out, int outlen);
1087 1088
int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
1089
int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
1090
		      u16 opmod, u8 port);
1091 1092 1093 1094 1095
void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
1096
				 s32 npages);
1097
int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
1098 1099 1100
int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
void mlx5_register_debugfs(void);
void mlx5_unregister_debugfs(void);
1101 1102

void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas);
1103
void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
1104
void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
1105 1106
void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
1107 1108
int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
		    unsigned int *irqn);
1109 1110 1111 1112 1113 1114 1115 1116
int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);

int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
			 int size_in, void *data_out, int size_out,
			 u16 reg_num, int arg, int write);
1117

1118
int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
1119 1120
int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
		       int node);
1121 1122 1123 1124 1125
void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);

const char *mlx5_command_str(int command);
int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
1126 1127 1128
int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
			 int npsvs, u32 *sig_index);
int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
1129
void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
1130 1131
int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
			struct mlx5_odp_caps *odp_caps);
1132 1133
int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
			     u8 port_num, void *out, size_t sz);
1134 1135 1136 1137
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
				u32 wq_num, u8 type, int error);
#endif
1138

1139 1140
int mlx5_init_rl_table(struct mlx5_core_dev *dev);
void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1141 1142 1143
int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
		     struct mlx5_rate_limit *rl);
void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1144
bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1145 1146
bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
		       struct mlx5_rate_limit *rl_1);
1147 1148 1149
int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
		     bool map_wc, bool fast_path);
void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1150

1151 1152 1153
unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
			   u8 roce_version, u8 roce_l3_type, const u8 *gid,
1154
			   const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
1155

1156 1157 1158 1159 1160
static inline int fw_initializing(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->initializing) >> 31;
}

1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
static inline u32 mlx5_mkey_to_idx(u32 mkey)
{
	return mkey >> 8;
}

static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
{
	return mkey_idx << 8;
}

E
Eli Cohen 已提交
1171 1172 1173 1174 1175
static inline u8 mlx5_mkey_variant(u32 mkey)
{
	return mkey & 0xff;
}

1176 1177
enum {
	MLX5_PROF_MASK_QP_SIZE		= (u64)1 << 0,
1178
	MLX5_PROF_MASK_MR_CACHE		= (u64)1 << 1,
1179 1180 1181
};

enum {
1182
	MR_CACHE_LAST_STD_ENTRY = 20,
1183 1184
	MLX5_IMR_MTT_CACHE_ENTRY,
	MLX5_IMR_KSM_CACHE_ENTRY,
1185
	MAX_MR_CACHE_ENTRIES
1186 1187
};

1188 1189 1190 1191 1192
enum {
	MLX5_INTERFACE_PROTOCOL_IB  = 0,
	MLX5_INTERFACE_PROTOCOL_ETH = 1,
};

1193 1194 1195
struct mlx5_interface {
	void *			(*add)(struct mlx5_core_dev *dev);
	void			(*remove)(struct mlx5_core_dev *dev, void *context);
1196 1197
	int			(*attach)(struct mlx5_core_dev *dev, void *context);
	void			(*detach)(struct mlx5_core_dev *dev, void *context);
1198
	void			(*event)(struct mlx5_core_dev *dev, void *context,
1199
					 enum mlx5_dev_event event, unsigned long param);
1200 1201 1202
	void			(*pfault)(struct mlx5_core_dev *dev,
					  void *context,
					  struct mlx5_pagefault *pfault);
1203 1204
	void *                  (*get_dev)(void *context);
	int			protocol;
1205 1206 1207
	struct list_head	list;
};

1208
void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
1209 1210
int mlx5_register_interface(struct mlx5_interface *intf);
void mlx5_unregister_interface(struct mlx5_interface *intf);
1211
int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
1212

1213 1214
int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
1215
bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
A
Aviv Heller 已提交
1216
struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
1217 1218 1219 1220
int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
				 u64 *values,
				 int num_counters,
				 size_t *offsets);
1221 1222
struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
1223

1224
#ifdef CONFIG_MLX5_CORE_IPOIB
1225 1226 1227 1228 1229
struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
					  struct ib_device *ibdev,
					  const char *name,
					  void (*setup)(struct net_device *));
#endif /* CONFIG_MLX5_CORE_IPOIB */
1230 1231 1232
int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
			    struct ib_device *device,
			    struct rdma_netdev_alloc_params *params);
1233

1234 1235
struct mlx5_profile {
	u64	mask;
1236
	u8	log_max_qp;
1237 1238 1239 1240 1241 1242
	struct {
		int	size;
		int	limit;
	} mr_cache[MAX_MR_CACHE_ENTRIES];
};

E
Eli Cohen 已提交
1243 1244 1245 1246 1247 1248 1249 1250 1251
enum {
	MLX5_PCI_DEV_IS_VF		= 1 << 0,
};

static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
{
	return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
}

1252 1253 1254 1255 1256 1257
#define MLX5_TOTAL_VPORTS(mdev) (1 + pci_sriov_get_totalvfs((mdev)->pdev))
#define MLX5_VPORT_MANAGER(mdev) \
	(MLX5_CAP_GEN(mdev, vport_group_manager) && \
	 (MLX5_CAP_GEN(mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) && \
	 mlx5_core_is_pf(mdev))

1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
static inline int mlx5_get_gid_table_len(u16 param)
{
	if (param > 4) {
		pr_warn("gid table length is zero\n");
		return 0;
	}

	return 8 * (1 << param);
}

1268 1269 1270 1271 1272
static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
{
	return !!(dev->priv.rl_table.max_size);
}

1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
{
	return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
	       MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
}

static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
{
	return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
}

static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
{
	return mlx5_core_is_mp_slave(dev) ||
	       mlx5_core_is_mp_master(dev);
}

1290 1291
static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
{
1292 1293 1294 1295
	if (!mlx5_core_mp_enabled(dev))
		return 1;

	return MLX5_CAP_GEN(dev, native_port_num);
1296 1297
}

1298 1299 1300 1301
enum {
	MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
};

1302
static inline const struct cpumask *
1303
mlx5_get_vector_affinity_hint(struct mlx5_core_dev *dev, int vector)
1304
{
1305
	return dev->priv.eq_table.irq_info[vector + MLX5_EQ_VEC_COMP_BASE].mask;
1306 1307
}

1308
#endif /* MLX5_DRIVER_H */