mt9v032.c 31.0 KB
Newer Older
1
/*
2
 * Driver for MT9V022, MT9V024, MT9V032, and MT9V034 CMOS Image Sensors
3 4 5 6 7 8 9 10 11 12 13 14
 *
 * Copyright (C) 2010, Laurent Pinchart <laurent.pinchart@ideasonboard.com>
 *
 * Based on the MT9M001 driver,
 *
 * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

15
#include <linux/clk.h>
16 17 18 19
#include <linux/delay.h>
#include <linux/i2c.h>
#include <linux/log2.h>
#include <linux/mutex.h>
20 21
#include <linux/of.h>
#include <linux/of_gpio.h>
P
Philipp Zabel 已提交
22
#include <linux/regmap.h>
23 24 25
#include <linux/slab.h>
#include <linux/videodev2.h>
#include <linux/v4l2-mediabus.h>
26
#include <linux/module.h>
27 28 29 30

#include <media/mt9v032.h>
#include <media/v4l2-ctrls.h>
#include <media/v4l2-device.h>
31
#include <media/v4l2-of.h>
32 33
#include <media/v4l2-subdev.h>

34 35 36
/* The first four rows are black rows. The active area spans 753x481 pixels. */
#define MT9V032_PIXEL_ARRAY_HEIGHT			485
#define MT9V032_PIXEL_ARRAY_WIDTH			753
37

38 39
#define MT9V032_SYSCLK_FREQ_DEF				26600000

40 41 42
#define MT9V032_CHIP_VERSION				0x00
#define		MT9V032_CHIP_ID_REV1			0x1311
#define		MT9V032_CHIP_ID_REV3			0x1313
43
#define		MT9V034_CHIP_ID_REV1			0X1324
44
#define MT9V032_COLUMN_START				0x01
45
#define		MT9V032_COLUMN_START_MIN		1
46
#define		MT9V032_COLUMN_START_DEF		1
47
#define		MT9V032_COLUMN_START_MAX		752
48 49 50 51
#define MT9V032_ROW_START				0x02
#define		MT9V032_ROW_START_MIN			4
#define		MT9V032_ROW_START_DEF			5
#define		MT9V032_ROW_START_MAX			482
52 53 54 55 56 57 58 59 60 61
#define MT9V032_WINDOW_HEIGHT				0x03
#define		MT9V032_WINDOW_HEIGHT_MIN		1
#define		MT9V032_WINDOW_HEIGHT_DEF		480
#define		MT9V032_WINDOW_HEIGHT_MAX		480
#define MT9V032_WINDOW_WIDTH				0x04
#define		MT9V032_WINDOW_WIDTH_MIN		1
#define		MT9V032_WINDOW_WIDTH_DEF		752
#define		MT9V032_WINDOW_WIDTH_MAX		752
#define MT9V032_HORIZONTAL_BLANKING			0x05
#define		MT9V032_HORIZONTAL_BLANKING_MIN		43
62
#define		MT9V034_HORIZONTAL_BLANKING_MIN		61
63
#define		MT9V032_HORIZONTAL_BLANKING_DEF		94
64 65 66
#define		MT9V032_HORIZONTAL_BLANKING_MAX		1023
#define MT9V032_VERTICAL_BLANKING			0x06
#define		MT9V032_VERTICAL_BLANKING_MIN		4
67
#define		MT9V034_VERTICAL_BLANKING_MIN		2
68
#define		MT9V032_VERTICAL_BLANKING_DEF		45
69
#define		MT9V032_VERTICAL_BLANKING_MAX		3000
70
#define		MT9V034_VERTICAL_BLANKING_MAX		32288
71 72 73 74 75 76 77 78 79
#define MT9V032_CHIP_CONTROL				0x07
#define		MT9V032_CHIP_CONTROL_MASTER_MODE	(1 << 3)
#define		MT9V032_CHIP_CONTROL_DOUT_ENABLE	(1 << 7)
#define		MT9V032_CHIP_CONTROL_SEQUENTIAL		(1 << 8)
#define MT9V032_SHUTTER_WIDTH1				0x08
#define MT9V032_SHUTTER_WIDTH2				0x09
#define MT9V032_SHUTTER_WIDTH_CONTROL			0x0a
#define MT9V032_TOTAL_SHUTTER_WIDTH			0x0b
#define		MT9V032_TOTAL_SHUTTER_WIDTH_MIN		1
80
#define		MT9V034_TOTAL_SHUTTER_WIDTH_MIN		0
81 82
#define		MT9V032_TOTAL_SHUTTER_WIDTH_DEF		480
#define		MT9V032_TOTAL_SHUTTER_WIDTH_MAX		32767
83
#define		MT9V034_TOTAL_SHUTTER_WIDTH_MAX		32765
84 85 86 87 88 89 90 91 92 93
#define MT9V032_RESET					0x0c
#define MT9V032_READ_MODE				0x0d
#define		MT9V032_READ_MODE_ROW_BIN_MASK		(3 << 0)
#define		MT9V032_READ_MODE_ROW_BIN_SHIFT		0
#define		MT9V032_READ_MODE_COLUMN_BIN_MASK	(3 << 2)
#define		MT9V032_READ_MODE_COLUMN_BIN_SHIFT	2
#define		MT9V032_READ_MODE_ROW_FLIP		(1 << 4)
#define		MT9V032_READ_MODE_COLUMN_FLIP		(1 << 5)
#define		MT9V032_READ_MODE_DARK_COLUMNS		(1 << 6)
#define		MT9V032_READ_MODE_DARK_ROWS		(1 << 7)
94
#define		MT9V032_READ_MODE_RESERVED		0x0300
95
#define MT9V032_PIXEL_OPERATION_MODE			0x0f
96 97
#define		MT9V034_PIXEL_OPERATION_MODE_HDR	(1 << 0)
#define		MT9V034_PIXEL_OPERATION_MODE_COLOR	(1 << 1)
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
#define		MT9V032_PIXEL_OPERATION_MODE_COLOR	(1 << 2)
#define		MT9V032_PIXEL_OPERATION_MODE_HDR	(1 << 6)
#define MT9V032_ANALOG_GAIN				0x35
#define		MT9V032_ANALOG_GAIN_MIN			16
#define		MT9V032_ANALOG_GAIN_DEF			16
#define		MT9V032_ANALOG_GAIN_MAX			64
#define MT9V032_MAX_ANALOG_GAIN				0x36
#define		MT9V032_MAX_ANALOG_GAIN_MAX		127
#define MT9V032_FRAME_DARK_AVERAGE			0x42
#define MT9V032_DARK_AVG_THRESH				0x46
#define		MT9V032_DARK_AVG_LOW_THRESH_MASK	(255 << 0)
#define		MT9V032_DARK_AVG_LOW_THRESH_SHIFT	0
#define		MT9V032_DARK_AVG_HIGH_THRESH_MASK	(255 << 8)
#define		MT9V032_DARK_AVG_HIGH_THRESH_SHIFT	8
#define MT9V032_ROW_NOISE_CORR_CONTROL			0x70
113 114
#define		MT9V034_ROW_NOISE_CORR_ENABLE		(1 << 0)
#define		MT9V034_ROW_NOISE_CORR_USE_BLK_AVG	(1 << 1)
115 116 117
#define		MT9V032_ROW_NOISE_CORR_ENABLE		(1 << 5)
#define		MT9V032_ROW_NOISE_CORR_USE_BLK_AVG	(1 << 7)
#define MT9V032_PIXEL_CLOCK				0x74
118
#define MT9V034_PIXEL_CLOCK				0x72
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
#define		MT9V032_PIXEL_CLOCK_INV_LINE		(1 << 0)
#define		MT9V032_PIXEL_CLOCK_INV_FRAME		(1 << 1)
#define		MT9V032_PIXEL_CLOCK_XOR_LINE		(1 << 2)
#define		MT9V032_PIXEL_CLOCK_CONT_LINE		(1 << 3)
#define		MT9V032_PIXEL_CLOCK_INV_PXL_CLK		(1 << 4)
#define MT9V032_TEST_PATTERN				0x7f
#define		MT9V032_TEST_PATTERN_DATA_MASK		(1023 << 0)
#define		MT9V032_TEST_PATTERN_DATA_SHIFT		0
#define		MT9V032_TEST_PATTERN_USE_DATA		(1 << 10)
#define		MT9V032_TEST_PATTERN_GRAY_MASK		(3 << 11)
#define		MT9V032_TEST_PATTERN_GRAY_NONE		(0 << 11)
#define		MT9V032_TEST_PATTERN_GRAY_VERTICAL	(1 << 11)
#define		MT9V032_TEST_PATTERN_GRAY_HORIZONTAL	(2 << 11)
#define		MT9V032_TEST_PATTERN_GRAY_DIAGONAL	(3 << 11)
#define		MT9V032_TEST_PATTERN_ENABLE		(1 << 13)
#define		MT9V032_TEST_PATTERN_FLIP		(1 << 14)
#define MT9V032_AEC_AGC_ENABLE				0xaf
#define		MT9V032_AEC_ENABLE			(1 << 0)
#define		MT9V032_AGC_ENABLE			(1 << 1)
#define MT9V032_THERMAL_INFO				0xc1

140
enum mt9v032_model {
141 142 143 144 145 146
	MT9V032_MODEL_V022_COLOR,	/* MT9V022IX7ATC */
	MT9V032_MODEL_V022_MONO,	/* MT9V022IX7ATM */
	MT9V032_MODEL_V024_COLOR,	/* MT9V024IA7XTC */
	MT9V032_MODEL_V024_MONO,	/* MT9V024IA7XTM */
	MT9V032_MODEL_V032_COLOR,	/* MT9V032C12STM */
	MT9V032_MODEL_V032_MONO,	/* MT9V032C12STC */
147 148
	MT9V032_MODEL_V034_COLOR,
	MT9V032_MODEL_V034_MONO,
149 150
};

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
struct mt9v032_model_version {
	unsigned int version;
	const char *name;
};

struct mt9v032_model_data {
	unsigned int min_row_time;
	unsigned int min_hblank;
	unsigned int min_vblank;
	unsigned int max_vblank;
	unsigned int min_shutter;
	unsigned int max_shutter;
	unsigned int pclk_reg;
};

166
struct mt9v032_model_info {
167
	const struct mt9v032_model_data *data;
168 169 170
	bool color;
};

171
static const struct mt9v032_model_version mt9v032_versions[] = {
172 173 174
	{ MT9V032_CHIP_ID_REV1, "MT9V022/MT9V032 rev1/2" },
	{ MT9V032_CHIP_ID_REV3, "MT9V022/MT9V032 rev3" },
	{ MT9V034_CHIP_ID_REV1, "MT9V024/MT9V034 rev1" },
175 176 177 178
};

static const struct mt9v032_model_data mt9v032_model_data[] = {
	{
179
		/* MT9V022, MT9V032 revisions 1/2/3 */
180 181 182 183 184 185 186
		.min_row_time = 660,
		.min_hblank = MT9V032_HORIZONTAL_BLANKING_MIN,
		.min_vblank = MT9V032_VERTICAL_BLANKING_MIN,
		.max_vblank = MT9V032_VERTICAL_BLANKING_MAX,
		.min_shutter = MT9V032_TOTAL_SHUTTER_WIDTH_MIN,
		.max_shutter = MT9V032_TOTAL_SHUTTER_WIDTH_MAX,
		.pclk_reg = MT9V032_PIXEL_CLOCK,
187
	}, {
188
		/* MT9V024, MT9V034 */
189 190 191 192 193 194 195
		.min_row_time = 690,
		.min_hblank = MT9V034_HORIZONTAL_BLANKING_MIN,
		.min_vblank = MT9V034_VERTICAL_BLANKING_MIN,
		.max_vblank = MT9V034_VERTICAL_BLANKING_MAX,
		.min_shutter = MT9V034_TOTAL_SHUTTER_WIDTH_MIN,
		.max_shutter = MT9V034_TOTAL_SHUTTER_WIDTH_MAX,
		.pclk_reg = MT9V034_PIXEL_CLOCK,
196 197 198
	},
};

199
static const struct mt9v032_model_info mt9v032_models[] = {
200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
	[MT9V032_MODEL_V022_COLOR] = {
		.data = &mt9v032_model_data[0],
		.color = true,
	},
	[MT9V032_MODEL_V022_MONO] = {
		.data = &mt9v032_model_data[0],
		.color = false,
	},
	[MT9V032_MODEL_V024_COLOR] = {
		.data = &mt9v032_model_data[1],
		.color = true,
	},
	[MT9V032_MODEL_V024_MONO] = {
		.data = &mt9v032_model_data[1],
		.color = false,
	},
216
	[MT9V032_MODEL_V032_COLOR] = {
217
		.data = &mt9v032_model_data[0],
218 219
		.color = true,
	},
220
	[MT9V032_MODEL_V032_MONO] = {
221
		.data = &mt9v032_model_data[0],
222 223
		.color = false,
	},
224 225 226 227 228 229 230 231
	[MT9V032_MODEL_V034_COLOR] = {
		.data = &mt9v032_model_data[1],
		.color = true,
	},
	[MT9V032_MODEL_V034_MONO] = {
		.data = &mt9v032_model_data[1],
		.color = false,
	},
232 233
};

234 235 236 237 238 239
struct mt9v032 {
	struct v4l2_subdev subdev;
	struct media_pad pad;

	struct v4l2_mbus_framefmt format;
	struct v4l2_rect crop;
240 241
	unsigned int hratio;
	unsigned int vratio;
242 243

	struct v4l2_ctrl_handler ctrls;
244 245 246 247
	struct {
		struct v4l2_ctrl *link_freq;
		struct v4l2_ctrl *pixel_rate;
	};
248 249 250 251

	struct mutex power_lock;
	int power_count;

P
Philipp Zabel 已提交
252
	struct regmap *regmap;
253 254
	struct clk *clk;

255
	struct mt9v032_platform_data *pdata;
256
	const struct mt9v032_model_info *model;
257
	const struct mt9v032_model_version *version;
258 259

	u32 sysclk;
260
	u16 aec_agc;
261
	u16 hblank;
262 263 264 265
	struct {
		struct v4l2_ctrl *test_pattern;
		struct v4l2_ctrl *test_pattern_color;
	};
266 267 268 269 270 271 272 273 274 275
};

static struct mt9v032 *to_mt9v032(struct v4l2_subdev *sd)
{
	return container_of(sd, struct mt9v032, subdev);
}

static int
mt9v032_update_aec_agc(struct mt9v032 *mt9v032, u16 which, int enable)
{
P
Philipp Zabel 已提交
276
	struct regmap *map = mt9v032->regmap;
277 278 279 280 281 282 283 284
	u16 value = mt9v032->aec_agc;
	int ret;

	if (enable)
		value |= which;
	else
		value &= ~which;

P
Philipp Zabel 已提交
285
	ret = regmap_write(map, MT9V032_AEC_AGC_ENABLE, value);
286 287 288 289 290 291 292
	if (ret < 0)
		return ret;

	mt9v032->aec_agc = value;
	return 0;
}

293 294 295 296
static int
mt9v032_update_hblank(struct mt9v032 *mt9v032)
{
	struct v4l2_rect *crop = &mt9v032->crop;
297
	unsigned int min_hblank = mt9v032->model->data->min_hblank;
298
	unsigned int hblank;
299

300 301
	if (mt9v032->version->version == MT9V034_CHIP_ID_REV1)
		min_hblank += (mt9v032->hratio - 1) * 10;
302 303
	min_hblank = max_t(int, mt9v032->model->data->min_row_time - crop->width,
			   min_hblank);
304 305
	hblank = max_t(unsigned int, mt9v032->hblank, min_hblank);

P
Philipp Zabel 已提交
306 307
	return regmap_write(mt9v032->regmap, MT9V032_HORIZONTAL_BLANKING,
			    hblank);
308 309
}

310 311
static int mt9v032_power_on(struct mt9v032 *mt9v032)
{
P
Philipp Zabel 已提交
312
	struct regmap *map = mt9v032->regmap;
313 314
	int ret;

315 316 317 318 319 320 321 322
	ret = clk_set_rate(mt9v032->clk, mt9v032->sysclk);
	if (ret < 0)
		return ret;

	ret = clk_prepare_enable(mt9v032->clk);
	if (ret)
		return ret;

323
	udelay(1);
324 325

	/* Reset the chip and stop data read out */
P
Philipp Zabel 已提交
326
	ret = regmap_write(map, MT9V032_RESET, 1);
327 328 329
	if (ret < 0)
		return ret;

P
Philipp Zabel 已提交
330
	ret = regmap_write(map, MT9V032_RESET, 0);
331 332 333
	if (ret < 0)
		return ret;

P
Philipp Zabel 已提交
334
	return regmap_write(map, MT9V032_CHIP_CONTROL, 0);
335 336 337 338
}

static void mt9v032_power_off(struct mt9v032 *mt9v032)
{
339
	clk_disable_unprepare(mt9v032->clk);
340 341 342 343
}

static int __mt9v032_set_power(struct mt9v032 *mt9v032, bool on)
{
P
Philipp Zabel 已提交
344
	struct regmap *map = mt9v032->regmap;
345 346 347 348 349 350 351 352 353 354 355 356 357
	int ret;

	if (!on) {
		mt9v032_power_off(mt9v032);
		return 0;
	}

	ret = mt9v032_power_on(mt9v032);
	if (ret < 0)
		return ret;

	/* Configure the pixel clock polarity */
	if (mt9v032->pdata && mt9v032->pdata->clk_pol) {
P
Philipp Zabel 已提交
358
		ret = regmap_write(map, mt9v032->model->data->pclk_reg,
359 360 361 362 363 364
				MT9V032_PIXEL_CLOCK_INV_PXL_CLK);
		if (ret < 0)
			return ret;
	}

	/* Disable the noise correction algorithm and restore the controls. */
P
Philipp Zabel 已提交
365
	ret = regmap_write(map, MT9V032_ROW_NOISE_CORR_CONTROL, 0);
366 367 368 369 370 371 372 373 374 375 376
	if (ret < 0)
		return ret;

	return v4l2_ctrl_handler_setup(&mt9v032->ctrls);
}

/* -----------------------------------------------------------------------------
 * V4L2 subdev video operations
 */

static struct v4l2_mbus_framefmt *
377
__mt9v032_get_pad_format(struct mt9v032 *mt9v032, struct v4l2_subdev_pad_config *cfg,
378 379 380 381
			 unsigned int pad, enum v4l2_subdev_format_whence which)
{
	switch (which) {
	case V4L2_SUBDEV_FORMAT_TRY:
382
		return v4l2_subdev_get_try_format(&mt9v032->subdev, cfg, pad);
383 384 385 386 387 388 389 390
	case V4L2_SUBDEV_FORMAT_ACTIVE:
		return &mt9v032->format;
	default:
		return NULL;
	}
}

static struct v4l2_rect *
391
__mt9v032_get_pad_crop(struct mt9v032 *mt9v032, struct v4l2_subdev_pad_config *cfg,
392 393 394 395
		       unsigned int pad, enum v4l2_subdev_format_whence which)
{
	switch (which) {
	case V4L2_SUBDEV_FORMAT_TRY:
396
		return v4l2_subdev_get_try_crop(&mt9v032->subdev, cfg, pad);
397 398 399 400 401 402 403 404 405 406 407 408 409 410
	case V4L2_SUBDEV_FORMAT_ACTIVE:
		return &mt9v032->crop;
	default:
		return NULL;
	}
}

static int mt9v032_s_stream(struct v4l2_subdev *subdev, int enable)
{
	const u16 mode = MT9V032_CHIP_CONTROL_MASTER_MODE
		       | MT9V032_CHIP_CONTROL_DOUT_ENABLE
		       | MT9V032_CHIP_CONTROL_SEQUENTIAL;
	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
	struct v4l2_rect *crop = &mt9v032->crop;
P
Philipp Zabel 已提交
411
	struct regmap *map = mt9v032->regmap;
412 413
	unsigned int hbin;
	unsigned int vbin;
414 415 416
	int ret;

	if (!enable)
P
Philipp Zabel 已提交
417
		return regmap_update_bits(map, MT9V032_CHIP_CONTROL, mode, 0);
418 419

	/* Configure the window size and row/column bin */
420 421
	hbin = fls(mt9v032->hratio) - 1;
	vbin = fls(mt9v032->vratio) - 1;
P
Philipp Zabel 已提交
422 423 424 425
	ret = regmap_update_bits(map, MT9V032_READ_MODE,
				 ~MT9V032_READ_MODE_RESERVED,
				 hbin << MT9V032_READ_MODE_COLUMN_BIN_SHIFT |
				 vbin << MT9V032_READ_MODE_ROW_BIN_SHIFT);
426 427 428
	if (ret < 0)
		return ret;

P
Philipp Zabel 已提交
429
	ret = regmap_write(map, MT9V032_COLUMN_START, crop->left);
430 431 432
	if (ret < 0)
		return ret;

P
Philipp Zabel 已提交
433
	ret = regmap_write(map, MT9V032_ROW_START, crop->top);
434 435 436
	if (ret < 0)
		return ret;

P
Philipp Zabel 已提交
437
	ret = regmap_write(map, MT9V032_WINDOW_WIDTH, crop->width);
438 439 440
	if (ret < 0)
		return ret;

P
Philipp Zabel 已提交
441
	ret = regmap_write(map, MT9V032_WINDOW_HEIGHT, crop->height);
442 443 444
	if (ret < 0)
		return ret;

445
	ret = mt9v032_update_hblank(mt9v032);
446 447 448 449
	if (ret < 0)
		return ret;

	/* Switch to master "normal" mode */
P
Philipp Zabel 已提交
450
	return regmap_update_bits(map, MT9V032_CHIP_CONTROL, mode, mode);
451 452 453
}

static int mt9v032_enum_mbus_code(struct v4l2_subdev *subdev,
454
				  struct v4l2_subdev_pad_config *cfg,
455 456 457 458 459
				  struct v4l2_subdev_mbus_code_enum *code)
{
	if (code->index > 0)
		return -EINVAL;

460
	code->code = MEDIA_BUS_FMT_SGRBG10_1X10;
461 462 463 464
	return 0;
}

static int mt9v032_enum_frame_size(struct v4l2_subdev *subdev,
465
				   struct v4l2_subdev_pad_config *cfg,
466 467
				   struct v4l2_subdev_frame_size_enum *fse)
{
468
	if (fse->index >= 3 || fse->code != MEDIA_BUS_FMT_SGRBG10_1X10)
469 470
		return -EINVAL;

471
	fse->min_width = MT9V032_WINDOW_WIDTH_DEF / (1 << fse->index);
472
	fse->max_width = fse->min_width;
473
	fse->min_height = MT9V032_WINDOW_HEIGHT_DEF / (1 << fse->index);
474 475 476 477 478 479
	fse->max_height = fse->min_height;

	return 0;
}

static int mt9v032_get_format(struct v4l2_subdev *subdev,
480
			      struct v4l2_subdev_pad_config *cfg,
481 482 483 484
			      struct v4l2_subdev_format *format)
{
	struct mt9v032 *mt9v032 = to_mt9v032(subdev);

485
	format->format = *__mt9v032_get_pad_format(mt9v032, cfg, format->pad,
486 487 488 489
						   format->which);
	return 0;
}

490
static void mt9v032_configure_pixel_rate(struct mt9v032 *mt9v032)
491 492 493 494
{
	struct i2c_client *client = v4l2_get_subdevdata(&mt9v032->subdev);
	int ret;

495
	ret = v4l2_ctrl_s_ctrl_int64(mt9v032->pixel_rate,
496
				     mt9v032->sysclk / mt9v032->hratio);
497 498 499 500
	if (ret < 0)
		dev_warn(&client->dev, "failed to set pixel rate (%d)\n", ret);
}

501 502 503 504 505 506 507 508 509 510 511 512 513
static unsigned int mt9v032_calc_ratio(unsigned int input, unsigned int output)
{
	/* Compute the power-of-two binning factor closest to the input size to
	 * output size ratio. Given that the output size is bounded by input/4
	 * and input, a generic implementation would be an ineffective luxury.
	 */
	if (output * 3 > input * 2)
		return 1;
	if (output * 3 > input)
		return 2;
	return 4;
}

514
static int mt9v032_set_format(struct v4l2_subdev *subdev,
515
			      struct v4l2_subdev_pad_config *cfg,
516 517 518 519 520 521 522 523 524 525
			      struct v4l2_subdev_format *format)
{
	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
	struct v4l2_mbus_framefmt *__format;
	struct v4l2_rect *__crop;
	unsigned int width;
	unsigned int height;
	unsigned int hratio;
	unsigned int vratio;

526
	__crop = __mt9v032_get_pad_crop(mt9v032, cfg, format->pad,
527 528 529
					format->which);

	/* Clamp the width and height to avoid dividing by zero. */
530 531 532 533 534 535 536 537
	width = clamp(ALIGN(format->format.width, 2),
		      max_t(unsigned int, __crop->width / 4,
			    MT9V032_WINDOW_WIDTH_MIN),
		      __crop->width);
	height = clamp(ALIGN(format->format.height, 2),
		       max_t(unsigned int, __crop->height / 4,
			     MT9V032_WINDOW_HEIGHT_MIN),
		       __crop->height);
538

539 540
	hratio = mt9v032_calc_ratio(__crop->width, width);
	vratio = mt9v032_calc_ratio(__crop->height, height);
541

542
	__format = __mt9v032_get_pad_format(mt9v032, cfg, format->pad,
543 544 545
					    format->which);
	__format->width = __crop->width / hratio;
	__format->height = __crop->height / vratio;
546 547 548 549 550 551

	if (format->which == V4L2_SUBDEV_FORMAT_ACTIVE) {
		mt9v032->hratio = hratio;
		mt9v032->vratio = vratio;
		mt9v032_configure_pixel_rate(mt9v032);
	}
552 553 554 555 556 557

	format->format = *__format;

	return 0;
}

558
static int mt9v032_get_selection(struct v4l2_subdev *subdev,
559
				 struct v4l2_subdev_pad_config *cfg,
560
				 struct v4l2_subdev_selection *sel)
561 562 563
{
	struct mt9v032 *mt9v032 = to_mt9v032(subdev);

564 565 566
	if (sel->target != V4L2_SEL_TGT_CROP)
		return -EINVAL;

567
	sel->r = *__mt9v032_get_pad_crop(mt9v032, cfg, sel->pad, sel->which);
568 569 570
	return 0;
}

571
static int mt9v032_set_selection(struct v4l2_subdev *subdev,
572
				 struct v4l2_subdev_pad_config *cfg,
573
				 struct v4l2_subdev_selection *sel)
574 575 576 577 578 579
{
	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
	struct v4l2_mbus_framefmt *__format;
	struct v4l2_rect *__crop;
	struct v4l2_rect rect;

580 581 582
	if (sel->target != V4L2_SEL_TGT_CROP)
		return -EINVAL;

583 584
	/* Clamp the crop rectangle boundaries and align them to a non multiple
	 * of 2 pixels to ensure a GRBG Bayer pattern.
585
	 */
586
	rect.left = clamp(ALIGN(sel->r.left + 1, 2) - 1,
587 588
			  MT9V032_COLUMN_START_MIN,
			  MT9V032_COLUMN_START_MAX);
589
	rect.top = clamp(ALIGN(sel->r.top + 1, 2) - 1,
590 591
			 MT9V032_ROW_START_MIN,
			 MT9V032_ROW_START_MAX);
592
	rect.width = clamp_t(unsigned int, ALIGN(sel->r.width, 2),
593 594
			     MT9V032_WINDOW_WIDTH_MIN,
			     MT9V032_WINDOW_WIDTH_MAX);
595
	rect.height = clamp_t(unsigned int, ALIGN(sel->r.height, 2),
596 597 598 599 600 601 602
			      MT9V032_WINDOW_HEIGHT_MIN,
			      MT9V032_WINDOW_HEIGHT_MAX);

	rect.width = min_t(unsigned int,
			   rect.width, MT9V032_PIXEL_ARRAY_WIDTH - rect.left);
	rect.height = min_t(unsigned int,
			    rect.height, MT9V032_PIXEL_ARRAY_HEIGHT - rect.top);
603

604
	__crop = __mt9v032_get_pad_crop(mt9v032, cfg, sel->pad, sel->which);
605 606 607 608 609

	if (rect.width != __crop->width || rect.height != __crop->height) {
		/* Reset the output image size if the crop rectangle size has
		 * been modified.
		 */
610
		__format = __mt9v032_get_pad_format(mt9v032, cfg, sel->pad,
611
						    sel->which);
612 613
		__format->width = rect.width;
		__format->height = rect.height;
614
		if (sel->which == V4L2_SUBDEV_FORMAT_ACTIVE) {
615 616 617 618
			mt9v032->hratio = 1;
			mt9v032->vratio = 1;
			mt9v032_configure_pixel_rate(mt9v032);
		}
619 620 621
	}

	*__crop = rect;
622
	sel->r = rect;
623 624 625 626 627 628 629 630

	return 0;
}

/* -----------------------------------------------------------------------------
 * V4L2 subdev control operations
 */

631
#define V4L2_CID_TEST_PATTERN_COLOR	(V4L2_CID_USER_BASE | 0x1001)
632 633 634 635 636

static int mt9v032_s_ctrl(struct v4l2_ctrl *ctrl)
{
	struct mt9v032 *mt9v032 =
			container_of(ctrl->handler, struct mt9v032, ctrls);
P
Philipp Zabel 已提交
637
	struct regmap *map = mt9v032->regmap;
638
	u32 freq;
639 640 641 642 643 644 645 646
	u16 data;

	switch (ctrl->id) {
	case V4L2_CID_AUTOGAIN:
		return mt9v032_update_aec_agc(mt9v032, MT9V032_AGC_ENABLE,
					      ctrl->val);

	case V4L2_CID_GAIN:
P
Philipp Zabel 已提交
647
		return regmap_write(map, MT9V032_ANALOG_GAIN, ctrl->val);
648 649 650

	case V4L2_CID_EXPOSURE_AUTO:
		return mt9v032_update_aec_agc(mt9v032, MT9V032_AEC_ENABLE,
651
					      !ctrl->val);
652 653

	case V4L2_CID_EXPOSURE:
P
Philipp Zabel 已提交
654 655
		return regmap_write(map, MT9V032_TOTAL_SHUTTER_WIDTH,
				    ctrl->val);
656

657 658 659 660 661
	case V4L2_CID_HBLANK:
		mt9v032->hblank = ctrl->val;
		return mt9v032_update_hblank(mt9v032);

	case V4L2_CID_VBLANK:
P
Philipp Zabel 已提交
662 663
		return regmap_write(map, MT9V032_VERTICAL_BLANKING,
				    ctrl->val);
664

665 666 667 668 669 670
	case V4L2_CID_PIXEL_RATE:
	case V4L2_CID_LINK_FREQ:
		if (mt9v032->link_freq == NULL)
			break;

		freq = mt9v032->pdata->link_freqs[mt9v032->link_freq->val];
671
		*mt9v032->pixel_rate->p_new.p_s64 = freq;
672 673 674
		mt9v032->sysclk = freq;
		break;

675
	case V4L2_CID_TEST_PATTERN:
676
		switch (mt9v032->test_pattern->val) {
677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692
		case 0:
			data = 0;
			break;
		case 1:
			data = MT9V032_TEST_PATTERN_GRAY_VERTICAL
			     | MT9V032_TEST_PATTERN_ENABLE;
			break;
		case 2:
			data = MT9V032_TEST_PATTERN_GRAY_HORIZONTAL
			     | MT9V032_TEST_PATTERN_ENABLE;
			break;
		case 3:
			data = MT9V032_TEST_PATTERN_GRAY_DIAGONAL
			     | MT9V032_TEST_PATTERN_ENABLE;
			break;
		default:
693 694
			data = (mt9v032->test_pattern_color->val <<
				MT9V032_TEST_PATTERN_DATA_SHIFT)
695 696 697 698 699
			     | MT9V032_TEST_PATTERN_USE_DATA
			     | MT9V032_TEST_PATTERN_ENABLE
			     | MT9V032_TEST_PATTERN_FLIP;
			break;
		}
P
Philipp Zabel 已提交
700
		return regmap_write(map, MT9V032_TEST_PATTERN, data);
701 702 703 704 705 706 707 708 709
	}

	return 0;
}

static struct v4l2_ctrl_ops mt9v032_ctrl_ops = {
	.s_ctrl = mt9v032_s_ctrl,
};

710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
static const char * const mt9v032_test_pattern_menu[] = {
	"Disabled",
	"Gray Vertical Shade",
	"Gray Horizontal Shade",
	"Gray Diagonal Shade",
	"Plain",
};

static const struct v4l2_ctrl_config mt9v032_test_pattern_color = {
	.ops		= &mt9v032_ctrl_ops,
	.id		= V4L2_CID_TEST_PATTERN_COLOR,
	.type		= V4L2_CTRL_TYPE_INTEGER,
	.name		= "Test Pattern Color",
	.min		= 0,
	.max		= 1023,
	.step		= 1,
	.def		= 0,
	.flags		= 0,
728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
};

/* -----------------------------------------------------------------------------
 * V4L2 subdev core operations
 */

static int mt9v032_set_power(struct v4l2_subdev *subdev, int on)
{
	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
	int ret = 0;

	mutex_lock(&mt9v032->power_lock);

	/* If the power count is modified from 0 to != 0 or from != 0 to 0,
	 * update the power state.
	 */
	if (mt9v032->power_count == !on) {
		ret = __mt9v032_set_power(mt9v032, !!on);
		if (ret < 0)
			goto done;
	}

	/* Update the power count. */
	mt9v032->power_count += on ? 1 : -1;
	WARN_ON(mt9v032->power_count < 0);

done:
	mutex_unlock(&mt9v032->power_lock);
	return ret;
}

/* -----------------------------------------------------------------------------
 * V4L2 subdev internal operations
 */

static int mt9v032_registered(struct v4l2_subdev *subdev)
{
	struct i2c_client *client = v4l2_get_subdevdata(subdev);
	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
767
	unsigned int i;
P
Philipp Zabel 已提交
768
	u32 version;
769 770 771 772 773 774 775 776 777 778 779 780
	int ret;

	dev_info(&client->dev, "Probing MT9V032 at address 0x%02x\n",
			client->addr);

	ret = mt9v032_power_on(mt9v032);
	if (ret < 0) {
		dev_err(&client->dev, "MT9V032 power up failed\n");
		return ret;
	}

	/* Read and check the sensor version */
P
Philipp Zabel 已提交
781 782
	ret = regmap_read(mt9v032->regmap, MT9V032_CHIP_VERSION, &version);
	if (ret < 0) {
783
		dev_err(&client->dev, "Failed reading chip version\n");
P
Philipp Zabel 已提交
784
		return ret;
785 786 787 788 789 790 791 792 793 794 795 796
	}

	for (i = 0; i < ARRAY_SIZE(mt9v032_versions); ++i) {
		if (mt9v032_versions[i].version == version) {
			mt9v032->version = &mt9v032_versions[i];
			break;
		}
	}

	if (mt9v032->version == NULL) {
		dev_err(&client->dev, "Unsupported chip version 0x%04x\n",
			version);
797 798 799 800 801
		return -ENODEV;
	}

	mt9v032_power_off(mt9v032);

802 803
	dev_info(&client->dev, "%s detected at address 0x%02x\n",
		 mt9v032->version->name, client->addr);
804

805
	mt9v032_configure_pixel_rate(mt9v032);
806

807 808 809 810 811
	return ret;
}

static int mt9v032_open(struct v4l2_subdev *subdev, struct v4l2_subdev_fh *fh)
{
812
	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
813 814 815
	struct v4l2_mbus_framefmt *format;
	struct v4l2_rect *crop;

816
	crop = v4l2_subdev_get_try_crop(subdev, fh->pad, 0);
817 818 819 820 821
	crop->left = MT9V032_COLUMN_START_DEF;
	crop->top = MT9V032_ROW_START_DEF;
	crop->width = MT9V032_WINDOW_WIDTH_DEF;
	crop->height = MT9V032_WINDOW_HEIGHT_DEF;

822
	format = v4l2_subdev_get_try_format(subdev, fh->pad, 0);
823 824

	if (mt9v032->model->color)
825
		format->code = MEDIA_BUS_FMT_SGRBG10_1X10;
826
	else
827
		format->code = MEDIA_BUS_FMT_Y10_1X10;
828

829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854
	format->width = MT9V032_WINDOW_WIDTH_DEF;
	format->height = MT9V032_WINDOW_HEIGHT_DEF;
	format->field = V4L2_FIELD_NONE;
	format->colorspace = V4L2_COLORSPACE_SRGB;

	return mt9v032_set_power(subdev, 1);
}

static int mt9v032_close(struct v4l2_subdev *subdev, struct v4l2_subdev_fh *fh)
{
	return mt9v032_set_power(subdev, 0);
}

static struct v4l2_subdev_core_ops mt9v032_subdev_core_ops = {
	.s_power	= mt9v032_set_power,
};

static struct v4l2_subdev_video_ops mt9v032_subdev_video_ops = {
	.s_stream	= mt9v032_s_stream,
};

static struct v4l2_subdev_pad_ops mt9v032_subdev_pad_ops = {
	.enum_mbus_code = mt9v032_enum_mbus_code,
	.enum_frame_size = mt9v032_enum_frame_size,
	.get_fmt = mt9v032_get_format,
	.set_fmt = mt9v032_set_format,
855 856
	.get_selection = mt9v032_get_selection,
	.set_selection = mt9v032_set_selection,
857 858 859 860 861 862 863 864 865 866 867 868 869 870
};

static struct v4l2_subdev_ops mt9v032_subdev_ops = {
	.core	= &mt9v032_subdev_core_ops,
	.video	= &mt9v032_subdev_video_ops,
	.pad	= &mt9v032_subdev_pad_ops,
};

static const struct v4l2_subdev_internal_ops mt9v032_subdev_internal_ops = {
	.registered = mt9v032_registered,
	.open = mt9v032_open,
	.close = mt9v032_close,
};

P
Philipp Zabel 已提交
871 872 873 874 875 876 877
static const struct regmap_config mt9v032_regmap_config = {
	.reg_bits = 8,
	.val_bits = 16,
	.max_register = 0xff,
	.cache_type = REGCACHE_RBTREE,
};

878 879 880 881
/* -----------------------------------------------------------------------------
 * Driver initialization and probing
 */

882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
static struct mt9v032_platform_data *
mt9v032_get_pdata(struct i2c_client *client)
{
	struct mt9v032_platform_data *pdata;
	struct v4l2_of_endpoint endpoint;
	struct device_node *np;
	struct property *prop;

	if (!IS_ENABLED(CONFIG_OF) || !client->dev.of_node)
		return client->dev.platform_data;

	np = of_graph_get_next_endpoint(client->dev.of_node, NULL);
	if (!np)
		return NULL;

	if (v4l2_of_parse_endpoint(np, &endpoint) < 0)
		goto done;

	pdata = devm_kzalloc(&client->dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		goto done;

	prop = of_find_property(np, "link-frequencies", NULL);
	if (prop) {
		u64 *link_freqs;
		size_t size = prop->length / sizeof(*link_freqs);

		link_freqs = devm_kcalloc(&client->dev, size,
					  sizeof(*link_freqs), GFP_KERNEL);
		if (!link_freqs)
			goto done;

		if (of_property_read_u64_array(np, "link-frequencies",
					       link_freqs, size) < 0)
			goto done;

		pdata->link_freqs = link_freqs;
		pdata->link_def_freq = link_freqs[0];
	}

	pdata->clk_pol = !!(endpoint.bus.parallel.flags &
			    V4L2_MBUS_PCLK_SAMPLE_RISING);

done:
	of_node_put(np);
	return pdata;
}

930 931 932
static int mt9v032_probe(struct i2c_client *client,
		const struct i2c_device_id *did)
{
933
	struct mt9v032_platform_data *pdata = mt9v032_get_pdata(client);
934 935 936 937 938 939 940 941 942 943 944
	struct mt9v032 *mt9v032;
	unsigned int i;
	int ret;

	if (!i2c_check_functionality(client->adapter,
				     I2C_FUNC_SMBUS_WORD_DATA)) {
		dev_warn(&client->adapter->dev,
			 "I2C-Adapter doesn't support I2C_FUNC_SMBUS_WORD\n");
		return -EIO;
	}

945
	mt9v032 = devm_kzalloc(&client->dev, sizeof(*mt9v032), GFP_KERNEL);
946 947 948
	if (!mt9v032)
		return -ENOMEM;

P
Philipp Zabel 已提交
949 950 951 952
	mt9v032->regmap = devm_regmap_init_i2c(client, &mt9v032_regmap_config);
	if (IS_ERR(mt9v032->regmap))
		return PTR_ERR(mt9v032->regmap);

953 954 955 956
	mt9v032->clk = devm_clk_get(&client->dev, NULL);
	if (IS_ERR(mt9v032->clk))
		return PTR_ERR(mt9v032->clk);

957
	mutex_init(&mt9v032->power_lock);
958
	mt9v032->pdata = pdata;
959
	mt9v032->model = (const void *)did->driver_data;
960

961
	v4l2_ctrl_handler_init(&mt9v032->ctrls, 10);
962 963 964 965 966 967 968 969 970 971

	v4l2_ctrl_new_std(&mt9v032->ctrls, &mt9v032_ctrl_ops,
			  V4L2_CID_AUTOGAIN, 0, 1, 1, 1);
	v4l2_ctrl_new_std(&mt9v032->ctrls, &mt9v032_ctrl_ops,
			  V4L2_CID_GAIN, MT9V032_ANALOG_GAIN_MIN,
			  MT9V032_ANALOG_GAIN_MAX, 1, MT9V032_ANALOG_GAIN_DEF);
	v4l2_ctrl_new_std_menu(&mt9v032->ctrls, &mt9v032_ctrl_ops,
			       V4L2_CID_EXPOSURE_AUTO, V4L2_EXPOSURE_MANUAL, 0,
			       V4L2_EXPOSURE_AUTO);
	v4l2_ctrl_new_std(&mt9v032->ctrls, &mt9v032_ctrl_ops,
972 973
			  V4L2_CID_EXPOSURE, mt9v032->model->data->min_shutter,
			  mt9v032->model->data->max_shutter, 1,
974
			  MT9V032_TOTAL_SHUTTER_WIDTH_DEF);
975
	v4l2_ctrl_new_std(&mt9v032->ctrls, &mt9v032_ctrl_ops,
976
			  V4L2_CID_HBLANK, mt9v032->model->data->min_hblank,
977 978 979
			  MT9V032_HORIZONTAL_BLANKING_MAX, 1,
			  MT9V032_HORIZONTAL_BLANKING_DEF);
	v4l2_ctrl_new_std(&mt9v032->ctrls, &mt9v032_ctrl_ops,
980 981
			  V4L2_CID_VBLANK, mt9v032->model->data->min_vblank,
			  mt9v032->model->data->max_vblank, 1,
982
			  MT9V032_VERTICAL_BLANKING_DEF);
983 984 985 986 987 988 989 990
	mt9v032->test_pattern = v4l2_ctrl_new_std_menu_items(&mt9v032->ctrls,
				&mt9v032_ctrl_ops, V4L2_CID_TEST_PATTERN,
				ARRAY_SIZE(mt9v032_test_pattern_menu) - 1, 0, 0,
				mt9v032_test_pattern_menu);
	mt9v032->test_pattern_color = v4l2_ctrl_new_custom(&mt9v032->ctrls,
				      &mt9v032_test_pattern_color, NULL);

	v4l2_ctrl_cluster(2, &mt9v032->test_pattern);
991

992 993
	mt9v032->pixel_rate =
		v4l2_ctrl_new_std(&mt9v032->ctrls, &mt9v032_ctrl_ops,
994
				  V4L2_CID_PIXEL_RATE, 1, INT_MAX, 1, 1);
995

996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	if (pdata && pdata->link_freqs) {
		unsigned int def = 0;

		for (i = 0; pdata->link_freqs[i]; ++i) {
			if (pdata->link_freqs[i] == pdata->link_def_freq)
				def = i;
		}

		mt9v032->link_freq =
			v4l2_ctrl_new_int_menu(&mt9v032->ctrls,
					       &mt9v032_ctrl_ops,
					       V4L2_CID_LINK_FREQ, i - 1, def,
					       pdata->link_freqs);
		v4l2_ctrl_cluster(2, &mt9v032->link_freq);
	}

1012 1013 1014

	mt9v032->subdev.ctrl_handler = &mt9v032->ctrls;

1015 1016 1017 1018 1019 1020
	if (mt9v032->ctrls.error) {
		dev_err(&client->dev, "control initialization error %d\n",
			mt9v032->ctrls.error);
		ret = mt9v032->ctrls.error;
		goto err;
	}
1021 1022 1023 1024 1025 1026

	mt9v032->crop.left = MT9V032_COLUMN_START_DEF;
	mt9v032->crop.top = MT9V032_ROW_START_DEF;
	mt9v032->crop.width = MT9V032_WINDOW_WIDTH_DEF;
	mt9v032->crop.height = MT9V032_WINDOW_HEIGHT_DEF;

1027
	if (mt9v032->model->color)
1028
		mt9v032->format.code = MEDIA_BUS_FMT_SGRBG10_1X10;
1029
	else
1030
		mt9v032->format.code = MEDIA_BUS_FMT_Y10_1X10;
1031

1032 1033 1034 1035 1036
	mt9v032->format.width = MT9V032_WINDOW_WIDTH_DEF;
	mt9v032->format.height = MT9V032_WINDOW_HEIGHT_DEF;
	mt9v032->format.field = V4L2_FIELD_NONE;
	mt9v032->format.colorspace = V4L2_COLORSPACE_SRGB;

1037 1038 1039
	mt9v032->hratio = 1;
	mt9v032->vratio = 1;

1040
	mt9v032->aec_agc = MT9V032_AEC_ENABLE | MT9V032_AGC_ENABLE;
1041
	mt9v032->hblank = MT9V032_HORIZONTAL_BLANKING_DEF;
1042
	mt9v032->sysclk = MT9V032_SYSCLK_FREQ_DEF;
1043 1044 1045 1046 1047 1048 1049

	v4l2_i2c_subdev_init(&mt9v032->subdev, client, &mt9v032_subdev_ops);
	mt9v032->subdev.internal_ops = &mt9v032_subdev_internal_ops;
	mt9v032->subdev.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;

	mt9v032->pad.flags = MEDIA_PAD_FL_SOURCE;
	ret = media_entity_init(&mt9v032->subdev.entity, 1, &mt9v032->pad, 0);
1050 1051
	if (ret < 0)
		goto err;
1052

1053 1054
	mt9v032->subdev.dev = &client->dev;
	ret = v4l2_async_register_subdev(&mt9v032->subdev);
1055
	if (ret < 0)
1056 1057 1058
		goto err;

	return 0;
1059

1060 1061 1062
err:
	media_entity_cleanup(&mt9v032->subdev.entity);
	v4l2_ctrl_handler_free(&mt9v032->ctrls);
1063 1064 1065 1066 1067 1068 1069 1070
	return ret;
}

static int mt9v032_remove(struct i2c_client *client)
{
	struct v4l2_subdev *subdev = i2c_get_clientdata(client);
	struct mt9v032 *mt9v032 = to_mt9v032(subdev);

1071
	v4l2_async_unregister_subdev(subdev);
1072
	v4l2_ctrl_handler_free(&mt9v032->ctrls);
1073
	media_entity_cleanup(&subdev->entity);
1074

1075 1076 1077 1078
	return 0;
}

static const struct i2c_device_id mt9v032_id[] = {
1079 1080 1081 1082
	{ "mt9v022", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V022_COLOR] },
	{ "mt9v022m", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V022_MONO] },
	{ "mt9v024", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V024_COLOR] },
	{ "mt9v024m", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V024_MONO] },
1083 1084 1085 1086
	{ "mt9v032", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V032_COLOR] },
	{ "mt9v032m", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V032_MONO] },
	{ "mt9v034", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V034_COLOR] },
	{ "mt9v034m", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V034_MONO] },
1087 1088 1089 1090
	{ }
};
MODULE_DEVICE_TABLE(i2c, mt9v032_id);

1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
#if IS_ENABLED(CONFIG_OF)
static const struct of_device_id mt9v032_of_match[] = {
	{ .compatible = "aptina,mt9v022" },
	{ .compatible = "aptina,mt9v022m" },
	{ .compatible = "aptina,mt9v024" },
	{ .compatible = "aptina,mt9v024m" },
	{ .compatible = "aptina,mt9v032" },
	{ .compatible = "aptina,mt9v032m" },
	{ .compatible = "aptina,mt9v034" },
	{ .compatible = "aptina,mt9v034m" },
	{ /* Sentinel */ }
};
MODULE_DEVICE_TABLE(of, mt9v032_of_match);
#endif

1106 1107 1108
static struct i2c_driver mt9v032_driver = {
	.driver = {
		.name = "mt9v032",
1109
		.of_match_table = of_match_ptr(mt9v032_of_match),
1110 1111 1112 1113 1114 1115
	},
	.probe		= mt9v032_probe,
	.remove		= mt9v032_remove,
	.id_table	= mt9v032_id,
};

1116
module_i2c_driver(mt9v032_driver);
1117 1118 1119 1120

MODULE_DESCRIPTION("Aptina MT9V032 Camera driver");
MODULE_AUTHOR("Laurent Pinchart <laurent.pinchart@ideasonboard.com>");
MODULE_LICENSE("GPL");