micrel.c 36.5 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0+
2 3 4 5 6 7 8
/*
 * drivers/net/phy/micrel.c
 *
 * Driver for Micrel PHYs
 *
 * Author: David J. Choi
 *
9
 * Copyright (c) 2010-2013 Micrel, Inc.
10
 * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
11
 *
12
 * Support : Micrel Phys:
13
 *		Giga phys: ksz9021, ksz9031, ksz9131
14 15 16 17 18
 *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
 *			   ksz8021, ksz8031, ksz8051,
 *			   ksz8081, ksz8091,
 *			   ksz8061,
 *		Switch : ksz8873, ksz886x
19
 *			 ksz9477
20 21
 */

22
#include <linux/bitfield.h>
23 24 25
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/phy.h>
26
#include <linux/micrel_phy.h>
27
#include <linux/of.h>
28
#include <linux/clk.h>
29
#include <linux/delay.h>
30

31 32
/* Operation Mode Strap Override */
#define MII_KSZPHY_OMSO				0x16
33
#define KSZPHY_OMSO_FACTORY_TEST		BIT(15)
J
Johan Hovold 已提交
34
#define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
35
#define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
J
Johan Hovold 已提交
36 37
#define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
#define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
38

C
Choi, David 已提交
39 40
/* general Interrupt control/status reg in vendor specific block. */
#define MII_KSZPHY_INTCS			0x1B
J
Johan Hovold 已提交
41 42 43 44 45 46 47 48
#define	KSZPHY_INTCS_JABBER			BIT(15)
#define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
#define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
#define	KSZPHY_INTCS_PARELLEL			BIT(12)
#define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
#define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
#define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
#define	KSZPHY_INTCS_LINK_UP			BIT(8)
C
Choi, David 已提交
49 50
#define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
						KSZPHY_INTCS_LINK_DOWN)
51 52 53 54
#define	KSZPHY_INTCS_LINK_DOWN_STATUS		BIT(2)
#define	KSZPHY_INTCS_LINK_UP_STATUS		BIT(0)
#define	KSZPHY_INTCS_STATUS			(KSZPHY_INTCS_LINK_DOWN_STATUS |\
						 KSZPHY_INTCS_LINK_UP_STATUS)
C
Choi, David 已提交
55

56 57 58 59 60 61
/* PHY Control 1 */
#define	MII_KSZPHY_CTRL_1			0x1e

/* PHY Control 2 / PHY Control (if no PHY Control 1) */
#define	MII_KSZPHY_CTRL_2			0x1f
#define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
C
Choi, David 已提交
62
/* bitmap of PHY register to set interrupt mode */
J
Johan Hovold 已提交
63
#define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
64
#define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
C
Choi, David 已提交
65

66 67 68 69 70 71 72 73 74 75 76 77 78 79
/* Write/read to/from extended registers */
#define MII_KSZPHY_EXTREG                       0x0b
#define KSZPHY_EXTREG_WRITE                     0x8000

#define MII_KSZPHY_EXTREG_WRITE                 0x0c
#define MII_KSZPHY_EXTREG_READ                  0x0d

/* Extended registers */
#define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
#define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
#define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106

#define PS_TO_REG				200

80 81 82 83 84 85 86 87 88 89 90
struct kszphy_hw_stat {
	const char *string;
	u8 reg;
	u8 bits;
};

static struct kszphy_hw_stat kszphy_hw_stats[] = {
	{ "phy_receive_errors", 21, 16},
	{ "phy_idle_errors", 10, 8 },
};

91 92
struct kszphy_type {
	u32 led_mode_reg;
93
	u16 interrupt_level_mask;
94
	bool has_broadcast_disable;
95
	bool has_nand_tree_disable;
96
	bool has_rmii_ref_clk_sel;
97 98 99 100
};

struct kszphy_priv {
	const struct kszphy_type *type;
101
	int led_mode;
102 103
	bool rmii_ref_clk_sel;
	bool rmii_ref_clk_sel_val;
104
	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
105 106 107 108
};

static const struct kszphy_type ksz8021_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_2,
109
	.has_broadcast_disable	= true,
110
	.has_nand_tree_disable	= true,
111
	.has_rmii_ref_clk_sel	= true,
112 113 114 115 116 117 118 119
};

static const struct kszphy_type ksz8041_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_1,
};

static const struct kszphy_type ksz8051_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_2,
120
	.has_nand_tree_disable	= true,
121 122 123 124
};

static const struct kszphy_type ksz8081_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_2,
125
	.has_broadcast_disable	= true,
126
	.has_nand_tree_disable	= true,
127
	.has_rmii_ref_clk_sel	= true,
128 129
};

130 131 132 133 134 135 136 137
static const struct kszphy_type ks8737_type = {
	.interrupt_level_mask	= BIT(14),
};

static const struct kszphy_type ksz9021_type = {
	.interrupt_level_mask	= BIT(14),
};

138
static int kszphy_extended_write(struct phy_device *phydev,
139
				u32 regnum, u16 val)
140 141 142 143 144 145
{
	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
}

static int kszphy_extended_read(struct phy_device *phydev,
146
				u32 regnum)
147 148 149 150 151
{
	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
}

C
Choi, David 已提交
152 153 154 155 156 157 158 159 160 161 162 163
static int kszphy_ack_interrupt(struct phy_device *phydev)
{
	/* bit[7..0] int status, which is a read and clear register. */
	int rc;

	rc = phy_read(phydev, MII_KSZPHY_INTCS);

	return (rc < 0) ? rc : 0;
}

static int kszphy_config_intr(struct phy_device *phydev)
{
164
	const struct kszphy_type *type = phydev->drv->driver_data;
165
	int temp, err;
166
	u16 mask;
C
Choi, David 已提交
167

168 169 170 171
	if (type && type->interrupt_level_mask)
		mask = type->interrupt_level_mask;
	else
		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
C
Choi, David 已提交
172 173 174

	/* set the interrupt pin active low */
	temp = phy_read(phydev, MII_KSZPHY_CTRL);
175 176
	if (temp < 0)
		return temp;
177
	temp &= ~mask;
C
Choi, David 已提交
178 179
	phy_write(phydev, MII_KSZPHY_CTRL, temp);

180
	/* enable / disable interrupts */
181 182 183 184 185
	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
		err = kszphy_ack_interrupt(phydev);
		if (err)
			return err;

186
		temp = KSZPHY_INTCS_ALL;
187 188
		err = phy_write(phydev, MII_KSZPHY_INTCS, temp);
	} else {
189
		temp = 0;
190 191 192 193 194 195
		err = phy_write(phydev, MII_KSZPHY_INTCS, temp);
		if (err)
			return err;

		err = kszphy_ack_interrupt(phydev);
	}
C
Choi, David 已提交
196

197
	return err;
C
Choi, David 已提交
198
}
199

200 201 202 203 204 205 206 207 208 209
static irqreturn_t kszphy_handle_interrupt(struct phy_device *phydev)
{
	int irq_status;

	irq_status = phy_read(phydev, MII_KSZPHY_INTCS);
	if (irq_status < 0) {
		phy_error(phydev);
		return IRQ_NONE;
	}

210
	if (!(irq_status & KSZPHY_INTCS_STATUS))
211 212 213 214 215 216 217
		return IRQ_NONE;

	phy_trigger_machine(phydev);

	return IRQ_HANDLED;
}

218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
{
	int ctrl;

	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
	if (ctrl < 0)
		return ctrl;

	if (val)
		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
	else
		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;

	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
}

234
static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
235
{
236
	int rc, temp, shift;
237

238 239 240 241 242 243 244 245 246 247 248
	switch (reg) {
	case MII_KSZPHY_CTRL_1:
		shift = 14;
		break;
	case MII_KSZPHY_CTRL_2:
		shift = 4;
		break;
	default:
		return -EINVAL;
	}

249
	temp = phy_read(phydev, reg);
250 251 252 253
	if (temp < 0) {
		rc = temp;
		goto out;
	}
254

255
	temp &= ~(3 << shift);
256 257
	temp |= val << shift;
	rc = phy_write(phydev, reg, temp);
258 259
out:
	if (rc < 0)
260
		phydev_err(phydev, "failed to set led mode\n");
261

262
	return rc;
263 264
}

265 266 267 268 269 270 271 272 273 274 275 276 277 278
/* Disable PHY address 0 as the broadcast address, so that it can be used as a
 * unique (non-broadcast) address on a shared bus.
 */
static int kszphy_broadcast_disable(struct phy_device *phydev)
{
	int ret;

	ret = phy_read(phydev, MII_KSZPHY_OMSO);
	if (ret < 0)
		goto out;

	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
out:
	if (ret)
279
		phydev_err(phydev, "failed to disable broadcast address\n");
280 281 282 283

	return ret;
}

284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
static int kszphy_nand_tree_disable(struct phy_device *phydev)
{
	int ret;

	ret = phy_read(phydev, MII_KSZPHY_OMSO);
	if (ret < 0)
		goto out;

	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
		return 0;

	ret = phy_write(phydev, MII_KSZPHY_OMSO,
			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
out:
	if (ret)
299
		phydev_err(phydev, "failed to disable NAND tree mode\n");
300 301 302 303

	return ret;
}

304 305
/* Some config bits need to be set again on resume, handle them here. */
static int kszphy_config_reset(struct phy_device *phydev)
306
{
307
	struct kszphy_priv *priv = phydev->priv;
308
	int ret;
309

310 311 312
	if (priv->rmii_ref_clk_sel) {
		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
		if (ret) {
313 314
			phydev_err(phydev,
				   "failed to set rmii reference clock\n");
315 316 317 318
			return ret;
		}
	}

319
	if (priv->led_mode >= 0)
320
		kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
321 322

	return 0;
323 324
}

325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
static int kszphy_config_init(struct phy_device *phydev)
{
	struct kszphy_priv *priv = phydev->priv;
	const struct kszphy_type *type;

	if (!priv)
		return 0;

	type = priv->type;

	if (type->has_broadcast_disable)
		kszphy_broadcast_disable(phydev);

	if (type->has_nand_tree_disable)
		kszphy_nand_tree_disable(phydev);

	return kszphy_config_reset(phydev);
}

344 345
static int ksz8041_config_init(struct phy_device *phydev)
{
346 347
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };

348 349 350 351 352
	struct device_node *of_node = phydev->mdio.dev.of_node;

	/* Limit supported and advertised modes in fiber mode */
	if (of_property_read_bool(of_node, "micrel,fiber-mode")) {
		phydev->dev_flags |= MICREL_PHY_FXEN;
353 354 355 356 357 358 359 360 361
		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask);
		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask);

		linkmode_and(phydev->supported, phydev->supported, mask);
		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
				 phydev->supported);
		linkmode_and(phydev->advertising, phydev->advertising, mask);
		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
				 phydev->advertising);
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
		phydev->autoneg = AUTONEG_DISABLE;
	}

	return kszphy_config_init(phydev);
}

static int ksz8041_config_aneg(struct phy_device *phydev)
{
	/* Skip auto-negotiation in fiber mode */
	if (phydev->dev_flags & MICREL_PHY_FXEN) {
		phydev->speed = SPEED_100;
		return 0;
	}

	return genphy_config_aneg(phydev);
}

379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407
static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev,
					    const u32 ksz_phy_id)
{
	int ret;

	if ((phydev->phy_id & MICREL_PHY_ID_MASK) != ksz_phy_id)
		return 0;

	ret = phy_read(phydev, MII_BMSR);
	if (ret < 0)
		return ret;

	/* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same
	 * exact PHY ID. However, they can be told apart by the extended
	 * capability registers presence. The KSZ8051 PHY has them while
	 * the switch does not.
	 */
	ret &= BMSR_ERCAP;
	if (ksz_phy_id == PHY_ID_KSZ8051)
		return ret;
	else
		return !ret;
}

static int ksz8051_match_phy_device(struct phy_device *phydev)
{
	return ksz8051_ksz8795_match_phy_device(phydev, PHY_ID_KSZ8051);
}

408 409 410 411 412 413 414 415 416 417 418 419
static int ksz8081_config_init(struct phy_device *phydev)
{
	/* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line
	 * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a
	 * pull-down is missing, the factory test mode should be cleared by
	 * manually writing a 0.
	 */
	phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST);

	return kszphy_config_init(phydev);
}

420 421 422 423 424 425 426 427 428 429 430
static int ksz8061_config_init(struct phy_device *phydev)
{
	int ret;

	ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A);
	if (ret)
		return ret;

	return kszphy_config_init(phydev);
}

431 432
static int ksz8795_match_phy_device(struct phy_device *phydev)
{
433
	return ksz8051_ksz8795_match_phy_device(phydev, PHY_ID_KSZ87XX);
434 435
}

436
static int ksz9021_load_values_from_of(struct phy_device *phydev,
437 438 439 440
				       const struct device_node *of_node,
				       u16 reg,
				       const char *field1, const char *field2,
				       const char *field3, const char *field4)
441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
{
	int val1 = -1;
	int val2 = -2;
	int val3 = -3;
	int val4 = -4;
	int newval;
	int matches = 0;

	if (!of_property_read_u32(of_node, field1, &val1))
		matches++;

	if (!of_property_read_u32(of_node, field2, &val2))
		matches++;

	if (!of_property_read_u32(of_node, field3, &val3))
		matches++;

	if (!of_property_read_u32(of_node, field4, &val4))
		matches++;

	if (!matches)
		return 0;

	if (matches < 4)
		newval = kszphy_extended_read(phydev, reg);
	else
		newval = 0;

	if (val1 != -1)
		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);

472
	if (val2 != -2)
473 474
		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);

475
	if (val3 != -3)
476 477
		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);

478
	if (val4 != -4)
479 480 481 482 483 484 485
		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);

	return kszphy_extended_write(phydev, reg, newval);
}

static int ksz9021_config_init(struct phy_device *phydev)
{
A
Andrew Lunn 已提交
486
	const struct device *dev = &phydev->mdio.dev;
487
	const struct device_node *of_node = dev->of_node;
488 489 490 491 492 493
	const struct device *dev_walker;

	/* The Micrel driver has a deprecated option to place phy OF
	 * properties in the MAC node. Walk up the tree of devices to
	 * find a device with an OF node.
	 */
A
Andrew Lunn 已提交
494
	dev_walker = &phydev->mdio.dev;
495 496 497 498 499
	do {
		of_node = dev_walker->of_node;
		dev_walker = dev_walker->parent;

	} while (!of_node && dev_walker);
500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517

	if (of_node) {
		ksz9021_load_values_from_of(phydev, of_node,
				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
				    "txen-skew-ps", "txc-skew-ps",
				    "rxdv-skew-ps", "rxc-skew-ps");
		ksz9021_load_values_from_of(phydev, of_node,
				    MII_KSZPHY_RX_DATA_PAD_SKEW,
				    "rxd0-skew-ps", "rxd1-skew-ps",
				    "rxd2-skew-ps", "rxd3-skew-ps");
		ksz9021_load_values_from_of(phydev, of_node,
				    MII_KSZPHY_TX_DATA_PAD_SKEW,
				    "txd0-skew-ps", "txd1-skew-ps",
				    "txd2-skew-ps", "txd3-skew-ps");
	}
	return 0;
}

518 519 520
#define KSZ9031_PS_TO_REG		60

/* Extended registers */
521 522 523 524
/* MMD Address 0x0 */
#define MII_KSZ9031RN_FLP_BURST_TX_LO	3
#define MII_KSZ9031RN_FLP_BURST_TX_HI	4

525
/* MMD Address 0x2 */
526
#define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
527 528 529
#define MII_KSZ9031RN_RX_CTL_M		GENMASK(7, 4)
#define MII_KSZ9031RN_TX_CTL_M		GENMASK(3, 0)

530
#define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
531 532 533 534 535
#define MII_KSZ9031RN_RXD3		GENMASK(15, 12)
#define MII_KSZ9031RN_RXD2		GENMASK(11, 8)
#define MII_KSZ9031RN_RXD1		GENMASK(7, 4)
#define MII_KSZ9031RN_RXD0		GENMASK(3, 0)

536
#define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
537 538 539 540 541
#define MII_KSZ9031RN_TXD3		GENMASK(15, 12)
#define MII_KSZ9031RN_TXD2		GENMASK(11, 8)
#define MII_KSZ9031RN_TXD1		GENMASK(7, 4)
#define MII_KSZ9031RN_TXD0		GENMASK(3, 0)

542
#define MII_KSZ9031RN_CLK_PAD_SKEW	8
543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
#define MII_KSZ9031RN_GTX_CLK		GENMASK(9, 5)
#define MII_KSZ9031RN_RX_CLK		GENMASK(4, 0)

/* KSZ9031 has internal RGMII_IDRX = 1.2ns and RGMII_IDTX = 0ns. To
 * provide different RGMII options we need to configure delay offset
 * for each pad relative to build in delay.
 */
/* keep rx as "No delay adjustment" and set rx_clk to +0.60ns to get delays of
 * 1.80ns
 */
#define RX_ID				0x7
#define RX_CLK_ID			0x19

/* set rx to +0.30ns and rx_clk to -0.90ns to compensate the
 * internal 1.2ns delay.
 */
#define RX_ND				0xc
#define RX_CLK_ND			0x0

/* set tx to -0.42ns and tx_clk to +0.96ns to get 1.38ns delay */
#define TX_ID				0x0
#define TX_CLK_ID			0x1f

/* set tx and tx_clk to "No delay adjustment" to keep 0ns
 * dealy
 */
#define TX_ND				0x7
#define TX_CLK_ND			0xf
571

572 573 574 575
/* MMD Address 0x1C */
#define MII_KSZ9031RN_EDPD		0x23
#define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)

576
static int ksz9031_of_load_skew_values(struct phy_device *phydev,
577
				       const struct device_node *of_node,
578
				       u16 reg, size_t field_sz,
579 580
				       const char *field[], u8 numfields,
				       bool *update)
581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
{
	int val[4] = {-1, -2, -3, -4};
	int matches = 0;
	u16 mask;
	u16 maxval;
	u16 newval;
	int i;

	for (i = 0; i < numfields; i++)
		if (!of_property_read_u32(of_node, field[i], val + i))
			matches++;

	if (!matches)
		return 0;

596 597
	*update |= true;

598
	if (matches < numfields)
599
		newval = phy_read_mmd(phydev, 2, reg);
600 601 602 603 604 605 606 607 608 609 610 611 612
	else
		newval = 0;

	maxval = (field_sz == 4) ? 0xf : 0x1f;
	for (i = 0; i < numfields; i++)
		if (val[i] != -(i + 1)) {
			mask = 0xffff;
			mask ^= maxval << (field_sz * i);
			newval = (newval & mask) |
				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
					<< (field_sz * i));
		}

613
	return phy_write_mmd(phydev, 2, reg, newval);
614 615
}

616
/* Center KSZ9031RNX FLP timing at 16ms. */
617 618 619 620
static int ksz9031_center_flp_timing(struct phy_device *phydev)
{
	int result;

621 622
	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI,
			       0x0006);
623 624 625
	if (result)
		return result;

626 627
	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO,
			       0x1A80);
628 629 630 631 632 633
	if (result)
		return result;

	return genphy_restart_aneg(phydev);
}

634 635 636 637 638
/* Enable energy-detect power-down mode */
static int ksz9031_enable_edpd(struct phy_device *phydev)
{
	int reg;

639
	reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD);
640 641
	if (reg < 0)
		return reg;
642 643
	return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD,
			     reg | MII_KSZ9031RN_EDPD_ENABLE);
644 645
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
static int ksz9031_config_rgmii_delay(struct phy_device *phydev)
{
	u16 rx, tx, rx_clk, tx_clk;
	int ret;

	switch (phydev->interface) {
	case PHY_INTERFACE_MODE_RGMII:
		tx = TX_ND;
		tx_clk = TX_CLK_ND;
		rx = RX_ND;
		rx_clk = RX_CLK_ND;
		break;
	case PHY_INTERFACE_MODE_RGMII_ID:
		tx = TX_ID;
		tx_clk = TX_CLK_ID;
		rx = RX_ID;
		rx_clk = RX_CLK_ID;
		break;
	case PHY_INTERFACE_MODE_RGMII_RXID:
		tx = TX_ND;
		tx_clk = TX_CLK_ND;
		rx = RX_ID;
		rx_clk = RX_CLK_ID;
		break;
	case PHY_INTERFACE_MODE_RGMII_TXID:
		tx = TX_ID;
		tx_clk = TX_CLK_ID;
		rx = RX_ND;
		rx_clk = RX_CLK_ND;
		break;
	default:
		return 0;
	}

	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_CONTROL_PAD_SKEW,
			    FIELD_PREP(MII_KSZ9031RN_RX_CTL_M, rx) |
			    FIELD_PREP(MII_KSZ9031RN_TX_CTL_M, tx));
	if (ret < 0)
		return ret;

	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_RX_DATA_PAD_SKEW,
			    FIELD_PREP(MII_KSZ9031RN_RXD3, rx) |
			    FIELD_PREP(MII_KSZ9031RN_RXD2, rx) |
			    FIELD_PREP(MII_KSZ9031RN_RXD1, rx) |
			    FIELD_PREP(MII_KSZ9031RN_RXD0, rx));
	if (ret < 0)
		return ret;

	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_TX_DATA_PAD_SKEW,
			    FIELD_PREP(MII_KSZ9031RN_TXD3, tx) |
			    FIELD_PREP(MII_KSZ9031RN_TXD2, tx) |
			    FIELD_PREP(MII_KSZ9031RN_TXD1, tx) |
			    FIELD_PREP(MII_KSZ9031RN_TXD0, tx));
	if (ret < 0)
		return ret;

	return phy_write_mmd(phydev, 2, MII_KSZ9031RN_CLK_PAD_SKEW,
			     FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) |
			     FIELD_PREP(MII_KSZ9031RN_RX_CLK, rx_clk));
}

707 708
static int ksz9031_config_init(struct phy_device *phydev)
{
A
Andrew Lunn 已提交
709
	const struct device *dev = &phydev->mdio.dev;
710 711 712
	const struct device_node *of_node = dev->of_node;
	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
	static const char *rx_data_skews[4] = {
713 714 715
		"rxd0-skew-ps", "rxd1-skew-ps",
		"rxd2-skew-ps", "rxd3-skew-ps"
	};
716
	static const char *tx_data_skews[4] = {
717 718 719
		"txd0-skew-ps", "txd1-skew-ps",
		"txd2-skew-ps", "txd3-skew-ps"
	};
720
	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
721
	const struct device *dev_walker;
722 723 724 725 726
	int result;

	result = ksz9031_enable_edpd(phydev);
	if (result < 0)
		return result;
727

728 729 730 731
	/* The Micrel driver has a deprecated option to place phy OF
	 * properties in the MAC node. Walk up the tree of devices to
	 * find a device with an OF node.
	 */
732
	dev_walker = &phydev->mdio.dev;
733 734 735 736
	do {
		of_node = dev_walker->of_node;
		dev_walker = dev_walker->parent;
	} while (!of_node && dev_walker);
737 738

	if (of_node) {
739 740 741 742 743 744 745 746
		bool update = false;

		if (phy_interface_is_rgmii(phydev)) {
			result = ksz9031_config_rgmii_delay(phydev);
			if (result < 0)
				return result;
		}

747 748
		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
749
				clk_skews, 2, &update);
750 751 752

		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
753
				control_skews, 2, &update);
754 755 756

		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
757
				rx_data_skews, 4, &update);
758 759 760

		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
761 762 763 764 765
				tx_data_skews, 4, &update);

		if (update && phydev->interface != PHY_INTERFACE_MODE_RGMII)
			phydev_warn(phydev,
				    "*-skew-ps values should be used only with phy-mode = \"rgmii\"\n");
766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792

		/* Silicon Errata Sheet (DS80000691D or DS80000692D):
		 * When the device links in the 1000BASE-T slave mode only,
		 * the optional 125MHz reference output clock (CLK125_NDO)
		 * has wide duty cycle variation.
		 *
		 * The optional CLK125_NDO clock does not meet the RGMII
		 * 45/55 percent (min/max) duty cycle requirement and therefore
		 * cannot be used directly by the MAC side for clocking
		 * applications that have setup/hold time requirements on
		 * rising and falling clock edges.
		 *
		 * Workaround:
		 * Force the phy to be the master to receive a stable clock
		 * which meets the duty cycle requirement.
		 */
		if (of_property_read_bool(of_node, "micrel,force-master")) {
			result = phy_read(phydev, MII_CTRL1000);
			if (result < 0)
				goto err_force_master;

			/* enable master mode, config & prefer master */
			result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER;
			result = phy_write(phydev, MII_CTRL1000, result);
			if (result < 0)
				goto err_force_master;
		}
793
	}
794 795

	return ksz9031_center_flp_timing(phydev);
796 797 798 799

err_force_master:
	phydev_err(phydev, "failed to force the phy to master mode\n");
	return result;
800 801
}

802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
#define KSZ9131_SKEW_5BIT_MAX	2400
#define KSZ9131_SKEW_4BIT_MAX	800
#define KSZ9131_OFFSET		700
#define KSZ9131_STEP		100

static int ksz9131_of_load_skew_values(struct phy_device *phydev,
				       struct device_node *of_node,
				       u16 reg, size_t field_sz,
				       char *field[], u8 numfields)
{
	int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET),
		      -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)};
	int skewval, skewmax = 0;
	int matches = 0;
	u16 maxval;
	u16 newval;
	u16 mask;
	int i;

	/* psec properties in dts should mean x pico seconds */
	if (field_sz == 5)
		skewmax = KSZ9131_SKEW_5BIT_MAX;
	else
		skewmax = KSZ9131_SKEW_4BIT_MAX;

	for (i = 0; i < numfields; i++)
		if (!of_property_read_s32(of_node, field[i], &skewval)) {
			if (skewval < -KSZ9131_OFFSET)
				skewval = -KSZ9131_OFFSET;
			else if (skewval > skewmax)
				skewval = skewmax;

			val[i] = skewval + KSZ9131_OFFSET;
			matches++;
		}

	if (!matches)
		return 0;

	if (matches < numfields)
842
		newval = phy_read_mmd(phydev, 2, reg);
843 844 845 846 847 848 849 850 851 852 853 854 855
	else
		newval = 0;

	maxval = (field_sz == 4) ? 0xf : 0x1f;
	for (i = 0; i < numfields; i++)
		if (val[i] != -(i + 1 + KSZ9131_OFFSET)) {
			mask = 0xffff;
			mask ^= maxval << (field_sz * i);
			newval = (newval & mask) |
				(((val[i] / KSZ9131_STEP) & maxval)
					<< (field_sz * i));
		}

856
	return phy_write_mmd(phydev, 2, reg, newval);
857 858
}

859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902
#define KSZ9131RN_MMD_COMMON_CTRL_REG	2
#define KSZ9131RN_RXC_DLL_CTRL		76
#define KSZ9131RN_TXC_DLL_CTRL		77
#define KSZ9131RN_DLL_CTRL_BYPASS	BIT_MASK(12)
#define KSZ9131RN_DLL_ENABLE_DELAY	0
#define KSZ9131RN_DLL_DISABLE_DELAY	BIT(12)

static int ksz9131_config_rgmii_delay(struct phy_device *phydev)
{
	u16 rxcdll_val, txcdll_val;
	int ret;

	switch (phydev->interface) {
	case PHY_INTERFACE_MODE_RGMII:
		rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
		txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
		break;
	case PHY_INTERFACE_MODE_RGMII_ID:
		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
		break;
	case PHY_INTERFACE_MODE_RGMII_RXID:
		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
		txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
		break;
	case PHY_INTERFACE_MODE_RGMII_TXID:
		rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
		break;
	default:
		return 0;
	}

	ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
			     KSZ9131RN_RXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS,
			     rxcdll_val);
	if (ret < 0)
		return ret;

	return phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
			      KSZ9131RN_TXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS,
			      txcdll_val);
}

903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928
static int ksz9131_config_init(struct phy_device *phydev)
{
	const struct device *dev = &phydev->mdio.dev;
	struct device_node *of_node = dev->of_node;
	char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"};
	char *rx_data_skews[4] = {
		"rxd0-skew-psec", "rxd1-skew-psec",
		"rxd2-skew-psec", "rxd3-skew-psec"
	};
	char *tx_data_skews[4] = {
		"txd0-skew-psec", "txd1-skew-psec",
		"txd2-skew-psec", "txd3-skew-psec"
	};
	char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"};
	const struct device *dev_walker;
	int ret;

	dev_walker = &phydev->mdio.dev;
	do {
		of_node = dev_walker->of_node;
		dev_walker = dev_walker->parent;
	} while (!of_node && dev_walker);

	if (!of_node)
		return 0;

929 930 931 932 933 934
	if (phy_interface_is_rgmii(phydev)) {
		ret = ksz9131_config_rgmii_delay(phydev);
		if (ret < 0)
			return ret;
	}

935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961
	ret = ksz9131_of_load_skew_values(phydev, of_node,
					  MII_KSZ9031RN_CLK_PAD_SKEW, 5,
					  clk_skews, 2);
	if (ret < 0)
		return ret;

	ret = ksz9131_of_load_skew_values(phydev, of_node,
					  MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
					  control_skews, 2);
	if (ret < 0)
		return ret;

	ret = ksz9131_of_load_skew_values(phydev, of_node,
					  MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
					  rx_data_skews, 4);
	if (ret < 0)
		return ret;

	ret = ksz9131_of_load_skew_values(phydev, of_node,
					  MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
					  tx_data_skews, 4);
	if (ret < 0)
		return ret;

	return 0;
}

962
#define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
J
Johan Hovold 已提交
963 964
#define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
#define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
965
static int ksz8873mll_read_status(struct phy_device *phydev)
966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989
{
	int regval;

	/* dummy read */
	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);

	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);

	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
		phydev->duplex = DUPLEX_HALF;
	else
		phydev->duplex = DUPLEX_FULL;

	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
		phydev->speed = SPEED_10;
	else
		phydev->speed = SPEED_100;

	phydev->link = 1;
	phydev->pause = phydev->asym_pause = 0;

	return 0;
}

990 991 992 993 994 995 996 997 998 999 1000 1001
static int ksz9031_get_features(struct phy_device *phydev)
{
	int ret;

	ret = genphy_read_abilities(phydev);
	if (ret < 0)
		return ret;

	/* Silicon Errata Sheet (DS80000691D or DS80000692D):
	 * Whenever the device's Asymmetric Pause capability is set to 1,
	 * link-up may fail after a link-up to link-down transition.
	 *
1002 1003
	 * The Errata Sheet is for ksz9031, but ksz9021 has the same issue
	 *
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
	 * Workaround:
	 * Do not enable the Asymmetric Pause capability bit.
	 */
	linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported);

	/* We force setting the Pause capability as the core will force the
	 * Asymmetric Pause capability to 1 otherwise.
	 */
	linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported);

	return 0;
}

1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
static int ksz9031_read_status(struct phy_device *phydev)
{
	int err;
	int regval;

	err = genphy_read_status(phydev);
	if (err)
		return err;

	/* Make sure the PHY is not broken. Read idle error count,
	 * and reset the PHY if it is maxed out.
	 */
	regval = phy_read(phydev, MII_STAT1000);
	if ((regval & 0xFF) == 0xFF) {
		phy_init_hw(phydev);
		phydev->link = 0;
1033 1034
		if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
			phydev->drv->config_intr(phydev);
1035
		return genphy_config_aneg(phydev);
1036 1037 1038 1039 1040
	}

	return 0;
}

1041 1042 1043 1044 1045
static int ksz8873mll_config_aneg(struct phy_device *phydev)
{
	return 0;
}

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
static int kszphy_get_sset_count(struct phy_device *phydev)
{
	return ARRAY_SIZE(kszphy_hw_stats);
}

static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
1056 1057
		strlcpy(data + i * ETH_GSTRING_LEN,
			kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
1058 1059 1060 1061 1062 1063 1064
	}
}

static u64 kszphy_get_stat(struct phy_device *phydev, int i)
{
	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
	struct kszphy_priv *priv = phydev->priv;
1065 1066
	int val;
	u64 ret;
1067 1068 1069

	val = phy_read(phydev, stat.reg);
	if (val < 0) {
1070
		ret = U64_MAX;
1071 1072 1073
	} else {
		val = val & ((1 << stat.bits) - 1);
		priv->stats[i] += val;
1074
		ret = priv->stats[i];
1075 1076
	}

1077
	return ret;
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
}

static void kszphy_get_stats(struct phy_device *phydev,
			     struct ethtool_stats *stats, u64 *data)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
		data[i] = kszphy_get_stat(phydev, i);
}

1089
static int kszphy_suspend(struct phy_device *phydev)
1090
{
1091 1092 1093 1094 1095 1096
	/* Disable PHY Interrupts */
	if (phy_interrupt_is_valid(phydev)) {
		phydev->interrupts = PHY_INTERRUPT_DISABLED;
		if (phydev->drv->config_intr)
			phydev->drv->config_intr(phydev);
	}
1097

1098 1099
	return genphy_suspend(phydev);
}
1100

1101 1102
static int kszphy_resume(struct phy_device *phydev)
{
1103 1104
	int ret;

1105
	genphy_resume(phydev);
1106

1107 1108 1109 1110 1111 1112
	/* After switching from power-down to normal mode, an internal global
	 * reset is automatically generated. Wait a minimum of 1 ms before
	 * read/write access to the PHY registers.
	 */
	usleep_range(1000, 2000);

1113 1114 1115 1116
	ret = kszphy_config_reset(phydev);
	if (ret)
		return ret;

1117 1118 1119 1120 1121 1122
	/* Enable PHY Interrupts */
	if (phy_interrupt_is_valid(phydev)) {
		phydev->interrupts = PHY_INTERRUPT_ENABLED;
		if (phydev->drv->config_intr)
			phydev->drv->config_intr(phydev);
	}
1123 1124 1125 1126

	return 0;
}

1127 1128 1129
static int kszphy_probe(struct phy_device *phydev)
{
	const struct kszphy_type *type = phydev->drv->driver_data;
A
Andrew Lunn 已提交
1130
	const struct device_node *np = phydev->mdio.dev.of_node;
1131
	struct kszphy_priv *priv;
1132
	struct clk *clk;
1133
	int ret;
1134

A
Andrew Lunn 已提交
1135
	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
1136 1137 1138 1139 1140 1141 1142
	if (!priv)
		return -ENOMEM;

	phydev->priv = priv;

	priv->type = type;

1143 1144 1145 1146 1147 1148 1149
	if (type->led_mode_reg) {
		ret = of_property_read_u32(np, "micrel,led-mode",
				&priv->led_mode);
		if (ret)
			priv->led_mode = -1;

		if (priv->led_mode > 3) {
1150 1151
			phydev_err(phydev, "invalid led mode: 0x%02x\n",
				   priv->led_mode);
1152 1153 1154 1155 1156 1157
			priv->led_mode = -1;
		}
	} else {
		priv->led_mode = -1;
	}

A
Andrew Lunn 已提交
1158
	clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
1159 1160
	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
	if (!IS_ERR_OR_NULL(clk)) {
1161
		unsigned long rate = clk_get_rate(clk);
1162
		bool rmii_ref_clk_sel_25_mhz;
1163

1164
		priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
1165 1166
		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
				"micrel,rmii-reference-clock-select-25-mhz");
1167

1168
		if (rate > 24500000 && rate < 25500000) {
1169
			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
1170
		} else if (rate > 49500000 && rate < 50500000) {
1171
			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
1172
		} else {
1173 1174
			phydev_err(phydev, "Clock rate out of range: %ld\n",
				   rate);
1175 1176 1177 1178
			return -EINVAL;
		}
	}

1179 1180 1181 1182 1183 1184 1185
	/* Support legacy board-file configuration */
	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
		priv->rmii_ref_clk_sel = true;
		priv->rmii_ref_clk_sel_val = true;
	}

	return 0;
1186 1187
}

1188 1189
static struct phy_driver ksphy_driver[] = {
{
C
Choi, David 已提交
1190
	.phy_id		= PHY_ID_KS8737,
1191
	.phy_id_mask	= MICREL_PHY_ID_MASK,
C
Choi, David 已提交
1192
	.name		= "Micrel KS8737",
1193
	/* PHY_BASIC_FEATURES */
1194
	.driver_data	= &ks8737_type,
C
Choi, David 已提交
1195
	.config_init	= kszphy_config_init,
1196
	.config_intr	= kszphy_config_intr,
1197
	.handle_interrupt = kszphy_handle_interrupt,
1198 1199
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
1200 1201 1202
}, {
	.phy_id		= PHY_ID_KSZ8021,
	.phy_id_mask	= 0x00ffffff,
1203
	.name		= "Micrel KSZ8021 or KSZ8031",
1204
	/* PHY_BASIC_FEATURES */
1205
	.driver_data	= &ksz8021_type,
1206
	.probe		= kszphy_probe,
1207
	.config_init	= kszphy_config_init,
1208
	.config_intr	= kszphy_config_intr,
1209
	.handle_interrupt = kszphy_handle_interrupt,
1210 1211 1212
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
1213 1214
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
1215 1216 1217 1218
}, {
	.phy_id		= PHY_ID_KSZ8031,
	.phy_id_mask	= 0x00ffffff,
	.name		= "Micrel KSZ8031",
1219
	/* PHY_BASIC_FEATURES */
1220
	.driver_data	= &ksz8021_type,
1221
	.probe		= kszphy_probe,
1222
	.config_init	= kszphy_config_init,
1223
	.config_intr	= kszphy_config_intr,
1224
	.handle_interrupt = kszphy_handle_interrupt,
1225 1226 1227
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
1228 1229
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
1230
}, {
1231
	.phy_id		= PHY_ID_KSZ8041,
1232
	.phy_id_mask	= MICREL_PHY_ID_MASK,
1233
	.name		= "Micrel KSZ8041",
1234
	/* PHY_BASIC_FEATURES */
1235 1236
	.driver_data	= &ksz8041_type,
	.probe		= kszphy_probe,
1237 1238
	.config_init	= ksz8041_config_init,
	.config_aneg	= ksz8041_config_aneg,
C
Choi, David 已提交
1239
	.config_intr	= kszphy_config_intr,
1240
	.handle_interrupt = kszphy_handle_interrupt,
1241 1242 1243
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
1244 1245
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
1246 1247
}, {
	.phy_id		= PHY_ID_KSZ8041RNLI,
1248
	.phy_id_mask	= MICREL_PHY_ID_MASK,
1249
	.name		= "Micrel KSZ8041RNLI",
1250
	/* PHY_BASIC_FEATURES */
1251 1252 1253
	.driver_data	= &ksz8041_type,
	.probe		= kszphy_probe,
	.config_init	= kszphy_config_init,
1254
	.config_intr	= kszphy_config_intr,
1255
	.handle_interrupt = kszphy_handle_interrupt,
1256 1257 1258
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
1259 1260
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
1261
}, {
1262
	.name		= "Micrel KSZ8051",
1263
	/* PHY_BASIC_FEATURES */
1264 1265
	.driver_data	= &ksz8051_type,
	.probe		= kszphy_probe,
1266
	.config_init	= kszphy_config_init,
C
Choi, David 已提交
1267
	.config_intr	= kszphy_config_intr,
1268
	.handle_interrupt = kszphy_handle_interrupt,
1269 1270 1271
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
1272
	.match_phy_device = ksz8051_match_phy_device,
1273 1274
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
1275
}, {
1276 1277
	.phy_id		= PHY_ID_KSZ8001,
	.name		= "Micrel KSZ8001 or KS8721",
1278
	.phy_id_mask	= 0x00fffffc,
1279
	/* PHY_BASIC_FEATURES */
1280 1281 1282
	.driver_data	= &ksz8041_type,
	.probe		= kszphy_probe,
	.config_init	= kszphy_config_init,
C
Choi, David 已提交
1283
	.config_intr	= kszphy_config_intr,
1284
	.handle_interrupt = kszphy_handle_interrupt,
1285 1286 1287
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
1288 1289
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
1290 1291 1292
}, {
	.phy_id		= PHY_ID_KSZ8081,
	.name		= "Micrel KSZ8081 or KSZ8091",
1293
	.phy_id_mask	= MICREL_PHY_ID_MASK,
1294
	/* PHY_BASIC_FEATURES */
1295 1296
	.driver_data	= &ksz8081_type,
	.probe		= kszphy_probe,
1297
	.config_init	= ksz8081_config_init,
1298
	.config_intr	= kszphy_config_intr,
1299
	.handle_interrupt = kszphy_handle_interrupt,
1300 1301 1302
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
1303
	.suspend	= kszphy_suspend,
1304
	.resume		= kszphy_resume,
1305 1306 1307
}, {
	.phy_id		= PHY_ID_KSZ8061,
	.name		= "Micrel KSZ8061",
1308
	.phy_id_mask	= MICREL_PHY_ID_MASK,
1309
	/* PHY_BASIC_FEATURES */
1310
	.config_init	= ksz8061_config_init,
1311
	.config_intr	= kszphy_config_intr,
1312
	.handle_interrupt = kszphy_handle_interrupt,
1313 1314
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
1315
}, {
1316
	.phy_id		= PHY_ID_KSZ9021,
1317
	.phy_id_mask	= 0x000ffffe,
1318
	.name		= "Micrel KSZ9021 Gigabit PHY",
1319
	/* PHY_GBIT_FEATURES */
1320
	.driver_data	= &ksz9021_type,
1321
	.probe		= kszphy_probe,
1322
	.get_features	= ksz9031_get_features,
1323
	.config_init	= ksz9021_config_init,
1324
	.config_intr	= kszphy_config_intr,
1325
	.handle_interrupt = kszphy_handle_interrupt,
1326 1327 1328
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
1329 1330
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
1331 1332
	.read_mmd	= genphy_read_mmd_unsupported,
	.write_mmd	= genphy_write_mmd_unsupported,
1333 1334
}, {
	.phy_id		= PHY_ID_KSZ9031,
1335
	.phy_id_mask	= MICREL_PHY_ID_MASK,
1336
	.name		= "Micrel KSZ9031 Gigabit PHY",
1337
	.driver_data	= &ksz9021_type,
1338
	.probe		= kszphy_probe,
1339
	.get_features	= ksz9031_get_features,
1340
	.config_init	= ksz9031_config_init,
1341
	.soft_reset	= genphy_soft_reset,
1342
	.read_status	= ksz9031_read_status,
1343
	.config_intr	= kszphy_config_intr,
1344
	.handle_interrupt = kszphy_handle_interrupt,
1345 1346 1347
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
1348
	.suspend	= genphy_suspend,
1349
	.resume		= kszphy_resume,
1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
}, {
	.phy_id		= PHY_ID_LAN8814,
	.phy_id_mask	= MICREL_PHY_ID_MASK,
	.name		= "Microchip INDY Gigabit Quad PHY",
	.driver_data	= &ksz9021_type,
	.probe		= kszphy_probe,
	.soft_reset	= genphy_soft_reset,
	.read_status	= ksz9031_read_status,
	.get_sset_count	= kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
	.suspend	= genphy_suspend,
	.resume		= kszphy_resume,
1363 1364 1365 1366
}, {
	.phy_id		= PHY_ID_KSZ9131,
	.phy_id_mask	= MICREL_PHY_ID_MASK,
	.name		= "Microchip KSZ9131 Gigabit PHY",
1367
	/* PHY_GBIT_FEATURES */
1368 1369 1370 1371
	.driver_data	= &ksz9021_type,
	.probe		= kszphy_probe,
	.config_init	= ksz9131_config_init,
	.config_intr	= kszphy_config_intr,
1372
	.handle_interrupt = kszphy_handle_interrupt,
1373 1374 1375 1376 1377
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
	.suspend	= genphy_suspend,
	.resume		= kszphy_resume,
1378 1379
}, {
	.phy_id		= PHY_ID_KSZ8873MLL,
1380
	.phy_id_mask	= MICREL_PHY_ID_MASK,
1381
	.name		= "Micrel KSZ8873MLL Switch",
1382
	/* PHY_BASIC_FEATURES */
1383 1384 1385
	.config_init	= kszphy_config_init,
	.config_aneg	= ksz8873mll_config_aneg,
	.read_status	= ksz8873mll_read_status,
1386 1387
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
1388 1389
}, {
	.phy_id		= PHY_ID_KSZ886X,
1390
	.phy_id_mask	= MICREL_PHY_ID_MASK,
1391
	.name		= "Micrel KSZ8851 Ethernet MAC or KSZ886X Switch",
1392
	/* PHY_BASIC_FEATURES */
1393
	.config_init	= kszphy_config_init,
1394 1395
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
1396
}, {
1397
	.name		= "Micrel KSZ87XX Switch",
1398
	/* PHY_BASIC_FEATURES */
1399 1400 1401
	.config_init	= kszphy_config_init,
	.config_aneg	= ksz8873mll_config_aneg,
	.read_status	= ksz8873mll_read_status,
1402
	.match_phy_device = ksz8795_match_phy_device,
1403 1404
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
1405 1406 1407 1408
}, {
	.phy_id		= PHY_ID_KSZ9477,
	.phy_id_mask	= MICREL_PHY_ID_MASK,
	.name		= "Microchip KSZ9477",
1409
	/* PHY_GBIT_FEATURES */
1410 1411 1412
	.config_init	= kszphy_config_init,
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
1413
} };
1414

1415
module_phy_driver(ksphy_driver);
1416 1417 1418 1419

MODULE_DESCRIPTION("Micrel PHY driver");
MODULE_AUTHOR("David J. Choi");
MODULE_LICENSE("GPL");
1420

1421
static struct mdio_device_id __maybe_unused micrel_tbl[] = {
1422
	{ PHY_ID_KSZ9021, 0x000ffffe },
1423
	{ PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
1424
	{ PHY_ID_KSZ9131, MICREL_PHY_ID_MASK },
1425
	{ PHY_ID_KSZ8001, 0x00fffffc },
1426
	{ PHY_ID_KS8737, MICREL_PHY_ID_MASK },
1427
	{ PHY_ID_KSZ8021, 0x00ffffff },
1428
	{ PHY_ID_KSZ8031, 0x00ffffff },
1429 1430 1431 1432 1433 1434
	{ PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
	{ PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
	{ PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
	{ PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
	{ PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
	{ PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
1435
	{ PHY_ID_LAN8814, MICREL_PHY_ID_MASK },
1436 1437 1438 1439
	{ }
};

MODULE_DEVICE_TABLE(mdio, micrel_tbl);