radeon_cp.c 50.3 KB
Newer Older
1 2
/* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
/*
L
Linus Torvalds 已提交
3 4
 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
5
 * Copyright 2007 Advanced Micro Devices, Inc.
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *    Kevin E. Martin <martin@valinux.com>
 *    Gareth Hughes <gareth@valinux.com>
 */

#include "drmP.h"
#include "drm.h"
#include "radeon_drm.h"
#include "radeon_drv.h"
D
Dave Airlie 已提交
36
#include "r300_reg.h"
L
Linus Torvalds 已提交
37

38 39
#include "radeon_microcode.h"

L
Linus Torvalds 已提交
40 41
#define RADEON_FIFO_DEBUG	0

42
static int radeon_do_cleanup_cp(struct drm_device * dev);
43
static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
L
Linus Torvalds 已提交
44

45
static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
D
Dave Airlie 已提交
46 47 48 49 50 51 52 53
{
	u32 ret;
	RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
	ret = RADEON_READ(R520_MC_IND_DATA);
	RADEON_WRITE(R520_MC_IND_INDEX, 0);
	return ret;
}

54 55 56 57 58 59 60 61 62
static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
{
	u32 ret;
	RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
	ret = RADEON_READ(RS480_NB_MC_DATA);
	RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
	return ret;
}

63 64
static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
{
65
	u32 ret;
66
	RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
67 68 69 70 71 72 73
	ret = RADEON_READ(RS690_MC_DATA);
	RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
	return ret;
}

static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
{
74 75
	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
76 77 78
		return RS690_READ_MCIND(dev_priv, addr);
	else
		return RS480_READ_MCIND(dev_priv, addr);
79 80
}

D
Dave Airlie 已提交
81 82 83 84
u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
{

	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
85
		return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
86 87
	else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
88
		return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
D
Dave Airlie 已提交
89
	else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
90
		return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
D
Dave Airlie 已提交
91 92 93 94 95 96 97
	else
		return RADEON_READ(RADEON_MC_FB_LOCATION);
}

static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
{
	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
98
		R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
99 100
	else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
101
		RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
D
Dave Airlie 已提交
102
	else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
103
		R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
D
Dave Airlie 已提交
104 105 106 107 108 109 110
	else
		RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
}

static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
{
	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
111
		R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
112 113
	else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
114
		RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
D
Dave Airlie 已提交
115
	else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
116
		R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
D
Dave Airlie 已提交
117 118 119 120
	else
		RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
}

121 122 123 124 125 126 127 128
static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
{
	u32 agp_base_hi = upper_32_bits(agp_base);
	u32 agp_base_lo = agp_base & 0xffffffff;

	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
		R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
		R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
129 130
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
131 132 133 134 135
		RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
		RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
	} else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
		R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
		R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
136 137 138
	} else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480) {
		RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
		RADEON_WRITE(RS480_AGP_BASE_2, 0);
139 140 141 142 143 144 145
	} else {
		RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
		if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
			RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
	}
}

146
static int RADEON_READ_PLL(struct drm_device * dev, int addr)
L
Linus Torvalds 已提交
147 148 149 150 151 152 153
{
	drm_radeon_private_t *dev_priv = dev->dev_private;

	RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
	return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
}

D
Dave Airlie 已提交
154
static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
155 156 157 158 159
{
	RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
	return RADEON_READ(RADEON_PCIE_DATA);
}

L
Linus Torvalds 已提交
160
#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
161
static void radeon_status(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
162
{
163
	printk("%s:\n", __func__);
D
Dave Airlie 已提交
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
	printk("RBBM_STATUS = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
	printk("CP_RB_RTPR = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
	printk("CP_RB_WTPR = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
	printk("AIC_CNTL = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
	printk("AIC_STAT = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_STAT));
	printk("AIC_PT_BASE = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
	printk("TLB_ADDR = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
	printk("TLB_DATA = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
L
Linus Torvalds 已提交
180 181 182 183 184 185 186
}
#endif

/* ================================================================
 * Engine, FIFO control
 */

D
Dave Airlie 已提交
187
static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
188 189 190 191 192 193
{
	u32 tmp;
	int i;

	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

194 195 196 197 198 199 200 201 202 203 204 205 206
	if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
		tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
		tmp |= RADEON_RB3D_DC_FLUSH_ALL;
		RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);

		for (i = 0; i < dev_priv->usec_timeout; i++) {
			if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
			      & RADEON_RB3D_DC_BUSY)) {
				return 0;
			}
			DRM_UDELAY(1);
		}
	} else {
207 208
		/* don't flush or purge cache here or lockup */
		return 0;
L
Linus Torvalds 已提交
209 210 211
	}

#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
212 213
	DRM_ERROR("failed!\n");
	radeon_status(dev_priv);
L
Linus Torvalds 已提交
214
#endif
E
Eric Anholt 已提交
215
	return -EBUSY;
L
Linus Torvalds 已提交
216 217
}

D
Dave Airlie 已提交
218
static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
L
Linus Torvalds 已提交
219 220 221 222 223
{
	int i;

	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

D
Dave Airlie 已提交
224 225 226 227 228 229
	for (i = 0; i < dev_priv->usec_timeout; i++) {
		int slots = (RADEON_READ(RADEON_RBBM_STATUS)
			     & RADEON_RBBM_FIFOCNT_MASK);
		if (slots >= entries)
			return 0;
		DRM_UDELAY(1);
L
Linus Torvalds 已提交
230
	}
231
	DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
232 233
		 RADEON_READ(RADEON_RBBM_STATUS),
		 RADEON_READ(R300_VAP_CNTL_STATUS));
L
Linus Torvalds 已提交
234 235

#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
236 237
	DRM_ERROR("failed!\n");
	radeon_status(dev_priv);
L
Linus Torvalds 已提交
238
#endif
E
Eric Anholt 已提交
239
	return -EBUSY;
L
Linus Torvalds 已提交
240 241
}

D
Dave Airlie 已提交
242
static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
243 244 245 246 247
{
	int i, ret;

	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

D
Dave Airlie 已提交
248 249 250
	ret = radeon_do_wait_for_fifo(dev_priv, 64);
	if (ret)
		return ret;
L
Linus Torvalds 已提交
251

D
Dave Airlie 已提交
252 253 254 255
	for (i = 0; i < dev_priv->usec_timeout; i++) {
		if (!(RADEON_READ(RADEON_RBBM_STATUS)
		      & RADEON_RBBM_ACTIVE)) {
			radeon_do_pixcache_flush(dev_priv);
L
Linus Torvalds 已提交
256 257
			return 0;
		}
D
Dave Airlie 已提交
258
		DRM_UDELAY(1);
L
Linus Torvalds 已提交
259
	}
260
	DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
261 262
		 RADEON_READ(RADEON_RBBM_STATUS),
		 RADEON_READ(R300_VAP_CNTL_STATUS));
L
Linus Torvalds 已提交
263 264

#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
265 266
	DRM_ERROR("failed!\n");
	radeon_status(dev_priv);
L
Linus Torvalds 已提交
267
#endif
E
Eric Anholt 已提交
268
	return -EBUSY;
L
Linus Torvalds 已提交
269 270
}

271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
{
	uint32_t gb_tile_config, gb_pipe_sel = 0;

	/* RS4xx/RS6xx/R4xx/R5xx */
	if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
		gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
		dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
	} else {
		/* R3xx */
		if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
		    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
			dev_priv->num_gb_pipes = 2;
		} else {
			/* R3Vxx */
			dev_priv->num_gb_pipes = 1;
		}
	}
	DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);

	gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);

	switch (dev_priv->num_gb_pipes) {
	case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
	case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
	case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
	default:
	case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
	}

	if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
		RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
		RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
	}
	RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
	radeon_do_wait_for_idle(dev_priv);
	RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
	RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
					       R300_DC_AUTOFLUSH_ENABLE |
					       R300_DC_DC_DISABLE_IGNORE_PE));


}

L
Linus Torvalds 已提交
315 316 317 318 319
/* ================================================================
 * CP control, initialization
 */

/* Load the microcode for the CP */
D
Dave Airlie 已提交
320
static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
321 322
{
	int i;
D
Dave Airlie 已提交
323
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
324

D
Dave Airlie 已提交
325
	radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
326

D
Dave Airlie 已提交
327
	RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
		DRM_INFO("Loading R100 Microcode\n");
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R100_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R100_cp_microcode[i][0]);
		}
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
L
Linus Torvalds 已提交
344
		DRM_INFO("Loading R200 Microcode\n");
D
Dave Airlie 已提交
345 346 347 348 349
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R200_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R200_cp_microcode[i][0]);
L
Linus Torvalds 已提交
350
		}
351 352 353 354
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
355
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
L
Linus Torvalds 已提交
356
		DRM_INFO("Loading R300 Microcode\n");
D
Dave Airlie 已提交
357 358 359 360 361
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R300_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R300_cp_microcode[i][0]);
L
Linus Torvalds 已提交
362
		}
363 364 365 366 367 368 369 370 371
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
		DRM_INFO("Loading R400 Microcode\n");
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R420_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R420_cp_microcode[i][0]);
		}
372 373 374
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
		DRM_INFO("Loading RS690/RS740 Microcode\n");
375 376 377 378 379 380 381 382 383 384 385 386 387
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     RS690_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     RS690_cp_microcode[i][0]);
		}
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
		DRM_INFO("Loading R500 Microcode\n");
D
Dave Airlie 已提交
388 389
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
390
				     R520_cp_microcode[i][1]);
D
Dave Airlie 已提交
391
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
392
				     R520_cp_microcode[i][0]);
L
Linus Torvalds 已提交
393 394 395 396 397 398 399 400
		}
	}
}

/* Flush any pending commands to the CP.  This should only be used just
 * prior to a wait for idle, as it informs the engine that the command
 * stream is ending.
 */
D
Dave Airlie 已提交
401
static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
402
{
D
Dave Airlie 已提交
403
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
404 405 406
#if 0
	u32 tmp;

D
Dave Airlie 已提交
407 408
	tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
	RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
L
Linus Torvalds 已提交
409 410 411 412 413
#endif
}

/* Wait for the CP to go idle.
 */
D
Dave Airlie 已提交
414
int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
415 416
{
	RING_LOCALS;
D
Dave Airlie 已提交
417
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
418

D
Dave Airlie 已提交
419
	BEGIN_RING(6);
L
Linus Torvalds 已提交
420 421 422 423 424 425 426 427

	RADEON_PURGE_CACHE();
	RADEON_PURGE_ZCACHE();
	RADEON_WAIT_UNTIL_IDLE();

	ADVANCE_RING();
	COMMIT_RING();

D
Dave Airlie 已提交
428
	return radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
429 430 431 432
}

/* Start the Command Processor.
 */
D
Dave Airlie 已提交
433
static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
434 435
{
	RING_LOCALS;
D
Dave Airlie 已提交
436
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
437

D
Dave Airlie 已提交
438
	radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
439

D
Dave Airlie 已提交
440
	RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
L
Linus Torvalds 已提交
441 442 443

	dev_priv->cp_running = 1;

444 445 446 447 448 449 450
	BEGIN_RING(8);
	/* isync can only be written through cp on r5xx write it here */
	OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
	OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
		 RADEON_ISYNC_ANY3D_IDLE2D |
		 RADEON_ISYNC_WAIT_IDLEGUI |
		 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
L
Linus Torvalds 已提交
451 452 453 454 455
	RADEON_PURGE_CACHE();
	RADEON_PURGE_ZCACHE();
	RADEON_WAIT_UNTIL_IDLE();
	ADVANCE_RING();
	COMMIT_RING();
456 457

	dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
L
Linus Torvalds 已提交
458 459 460 461 462 463
}

/* Reset the Command Processor.  This will not flush any pending
 * commands, so you must wait for the CP command stream to complete
 * before calling this routine.
 */
D
Dave Airlie 已提交
464
static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
465 466
{
	u32 cur_read_ptr;
D
Dave Airlie 已提交
467
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
468

D
Dave Airlie 已提交
469 470 471
	cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
	RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
	SET_RING_HEAD(dev_priv, cur_read_ptr);
L
Linus Torvalds 已提交
472 473 474 475 476 477 478
	dev_priv->ring.tail = cur_read_ptr;
}

/* Stop the Command Processor.  This will not flush any pending
 * commands, so you must flush the command stream and wait for the CP
 * to go idle before calling this routine.
 */
D
Dave Airlie 已提交
479
static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
480
{
D
Dave Airlie 已提交
481
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
482

D
Dave Airlie 已提交
483
	RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
L
Linus Torvalds 已提交
484 485 486 487 488 489

	dev_priv->cp_running = 0;
}

/* Reset the engine.  This will stop the CP if it is running.
 */
490
static int radeon_do_engine_reset(struct drm_device * dev)
L
Linus Torvalds 已提交
491 492
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
493
	u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
D
Dave Airlie 已提交
494
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
495

D
Dave Airlie 已提交
496 497
	radeon_do_pixcache_flush(dev_priv);

498 499
	if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
		/* may need something similar for newer chips */
D
Dave Airlie 已提交
500 501 502 503 504 505 506 507 508 509
		clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
		mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);

		RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
						    RADEON_FORCEON_MCLKA |
						    RADEON_FORCEON_MCLKB |
						    RADEON_FORCEON_YCLKA |
						    RADEON_FORCEON_YCLKB |
						    RADEON_FORCEON_MC |
						    RADEON_FORCEON_AIC));
510
	}
D
Dave Airlie 已提交
511

512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
	rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);

	RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
					      RADEON_SOFT_RESET_CP |
					      RADEON_SOFT_RESET_HI |
					      RADEON_SOFT_RESET_SE |
					      RADEON_SOFT_RESET_RE |
					      RADEON_SOFT_RESET_PP |
					      RADEON_SOFT_RESET_E2 |
					      RADEON_SOFT_RESET_RB));
	RADEON_READ(RADEON_RBBM_SOFT_RESET);
	RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
					      ~(RADEON_SOFT_RESET_CP |
						RADEON_SOFT_RESET_HI |
						RADEON_SOFT_RESET_SE |
						RADEON_SOFT_RESET_RE |
						RADEON_SOFT_RESET_PP |
						RADEON_SOFT_RESET_E2 |
						RADEON_SOFT_RESET_RB)));
	RADEON_READ(RADEON_RBBM_SOFT_RESET);

	if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
D
Dave Airlie 已提交
534 535 536 537
		RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
		RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
		RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
	}
L
Linus Torvalds 已提交
538

539 540 541 542
	/* setup the raster pipes */
	if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
	    radeon_init_pipes(dev_priv);

L
Linus Torvalds 已提交
543
	/* Reset the CP ring */
D
Dave Airlie 已提交
544
	radeon_do_cp_reset(dev_priv);
L
Linus Torvalds 已提交
545 546 547 548 549

	/* The CP is no longer running after an engine reset */
	dev_priv->cp_running = 0;

	/* Reset any pending vertex, indirect buffers */
D
Dave Airlie 已提交
550
	radeon_freelist_reset(dev);
L
Linus Torvalds 已提交
551 552 553 554

	return 0;
}

555
static void radeon_cp_init_ring_buffer(struct drm_device * dev,
D
Dave Airlie 已提交
556
				       drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
557 558 559
{
	u32 ring_start, cur_read_ptr;
	u32 tmp;
D
Dave Airlie 已提交
560

561 562 563 564 565 566
	/* Initialize the memory controller. With new memory map, the fb location
	 * is not changed, it should have been properly initialized already. Part
	 * of the problem is that the code below is bogus, assuming the GART is
	 * always appended to the fb which is not necessarily the case
	 */
	if (!dev_priv->new_memmap)
D
Dave Airlie 已提交
567
		radeon_write_fb_location(dev_priv,
568 569
			     ((dev_priv->gart_vm_start - 1) & 0xffff0000)
			     | (dev_priv->fb_location >> 16));
L
Linus Torvalds 已提交
570 571

#if __OS_HAS_AGP
572
	if (dev_priv->flags & RADEON_IS_AGP) {
573 574
		radeon_write_agp_base(dev_priv, dev->agp->base);

D
Dave Airlie 已提交
575
		radeon_write_agp_location(dev_priv,
D
Dave Airlie 已提交
576 577 578
			     (((dev_priv->gart_vm_start - 1 +
				dev_priv->gart_size) & 0xffff0000) |
			      (dev_priv->gart_vm_start >> 16)));
L
Linus Torvalds 已提交
579 580 581 582

		ring_start = (dev_priv->cp_ring->offset
			      - dev->agp->base
			      + dev_priv->gart_vm_start);
583
	} else
L
Linus Torvalds 已提交
584 585
#endif
		ring_start = (dev_priv->cp_ring->offset
586
			      - (unsigned long)dev->sg->virtual
L
Linus Torvalds 已提交
587 588
			      + dev_priv->gart_vm_start);

D
Dave Airlie 已提交
589
	RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
L
Linus Torvalds 已提交
590 591

	/* Set the write pointer delay */
D
Dave Airlie 已提交
592
	RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
L
Linus Torvalds 已提交
593 594

	/* Initialize the ring buffer's read and write pointers */
D
Dave Airlie 已提交
595 596 597
	cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
	RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
	SET_RING_HEAD(dev_priv, cur_read_ptr);
L
Linus Torvalds 已提交
598 599 600
	dev_priv->ring.tail = cur_read_ptr;

#if __OS_HAS_AGP
601
	if (dev_priv->flags & RADEON_IS_AGP) {
D
Dave Airlie 已提交
602 603 604
		RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
			     dev_priv->ring_rptr->offset
			     - dev->agp->base + dev_priv->gart_vm_start);
L
Linus Torvalds 已提交
605 606 607
	} else
#endif
	{
D
Dave Airlie 已提交
608
		struct drm_sg_mem *entry = dev->sg;
L
Linus Torvalds 已提交
609 610
		unsigned long tmp_ofs, page_ofs;

611 612
		tmp_ofs = dev_priv->ring_rptr->offset -
				(unsigned long)dev->sg->virtual;
L
Linus Torvalds 已提交
613 614
		page_ofs = tmp_ofs >> PAGE_SHIFT;

D
Dave Airlie 已提交
615 616 617 618
		RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
		DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
			  (unsigned long)entry->busaddr[page_ofs],
			  entry->handle + tmp_ofs);
L
Linus Torvalds 已提交
619 620
	}

621 622 623
	/* Set ring buffer size */
#ifdef __BIG_ENDIAN
	RADEON_WRITE(RADEON_CP_RB_CNTL,
624 625 626 627
		     RADEON_BUF_SWAP_32BIT |
		     (dev_priv->ring.fetch_size_l2ow << 18) |
		     (dev_priv->ring.rptr_update_l2qw << 8) |
		     dev_priv->ring.size_l2qw);
628
#else
629 630 631 632
	RADEON_WRITE(RADEON_CP_RB_CNTL,
		     (dev_priv->ring.fetch_size_l2ow << 18) |
		     (dev_priv->ring.rptr_update_l2qw << 8) |
		     dev_priv->ring.size_l2qw);
633 634 635
#endif


L
Linus Torvalds 已提交
636 637 638 639 640 641 642
	/* Initialize the scratch register pointer.  This will cause
	 * the scratch register values to be written out to memory
	 * whenever they are updated.
	 *
	 * We simply put this behind the ring read pointer, this works
	 * with PCI GART as well as (whatever kind of) AGP GART
	 */
D
Dave Airlie 已提交
643 644
	RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
		     + RADEON_SCRATCH_REG_OFFSET);
L
Linus Torvalds 已提交
645 646 647 648 649

	dev_priv->scratch = ((__volatile__ u32 *)
			     dev_priv->ring_rptr->handle +
			     (RADEON_SCRATCH_REG_OFFSET / sizeof(u32)));

D
Dave Airlie 已提交
650
	RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
L
Linus Torvalds 已提交
651

652 653 654
	/* Turn on bus mastering */
	tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
	RADEON_WRITE(RADEON_BUS_CNTL, tmp);
L
Linus Torvalds 已提交
655 656

	dev_priv->sarea_priv->last_frame = dev_priv->scratch[0] = 0;
D
Dave Airlie 已提交
657
	RADEON_WRITE(RADEON_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame);
L
Linus Torvalds 已提交
658 659

	dev_priv->sarea_priv->last_dispatch = dev_priv->scratch[1] = 0;
D
Dave Airlie 已提交
660 661
	RADEON_WRITE(RADEON_LAST_DISPATCH_REG,
		     dev_priv->sarea_priv->last_dispatch);
L
Linus Torvalds 已提交
662 663

	dev_priv->sarea_priv->last_clear = dev_priv->scratch[2] = 0;
D
Dave Airlie 已提交
664
	RADEON_WRITE(RADEON_LAST_CLEAR_REG, dev_priv->sarea_priv->last_clear);
L
Linus Torvalds 已提交
665

D
Dave Airlie 已提交
666
	radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
667 668

	/* Sync everything up */
D
Dave Airlie 已提交
669 670 671 672 673
	RADEON_WRITE(RADEON_ISYNC_CNTL,
		     (RADEON_ISYNC_ANY2D_IDLE3D |
		      RADEON_ISYNC_ANY3D_IDLE2D |
		      RADEON_ISYNC_WAIT_IDLEGUI |
		      RADEON_ISYNC_CPSCRATCH_IDLEGUI));
674 675 676 677 678 679 680

}

static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
{
	u32 tmp;

681 682 683
	/* Start with assuming that writeback doesn't work */
	dev_priv->writeback_works = 0;

684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707
	/* Writeback doesn't seem to work everywhere, test it here and possibly
	 * enable it if it appears to work
	 */
	DRM_WRITE32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1), 0);
	RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);

	for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
		if (DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1)) ==
		    0xdeadbeef)
			break;
		DRM_UDELAY(1);
	}

	if (tmp < dev_priv->usec_timeout) {
		dev_priv->writeback_works = 1;
		DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
	} else {
		dev_priv->writeback_works = 0;
		DRM_INFO("writeback test failed\n");
	}
	if (radeon_no_wb == 1) {
		dev_priv->writeback_works = 0;
		DRM_INFO("writeback forced off\n");
	}
708 709 710 711 712 713 714

	if (!dev_priv->writeback_works) {
		/* Disable writeback to avoid unnecessary bus master transfer */
		RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
			     RADEON_RB_NO_UPDATE);
		RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
	}
L
Linus Torvalds 已提交
715 716
}

717 718
/* Enable or disable IGP GART on the chip */
static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
719 720 721 722
{
	u32 temp;

	if (on) {
723
		DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
724 725 726 727
			  dev_priv->gart_vm_start,
			  (long)dev_priv->gart_info.bus_addr,
			  dev_priv->gart_size);

728
		temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
729 730
		if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
731 732 733 734
			IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
							     RS690_BLOCK_GFX_D3_EN));
		else
			IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
735

736 737
		IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
							       RS480_VA_SIZE_32MB));
738

739 740 741 742 743
		temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
		IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
							RS480_TLB_ENABLE |
							RS480_GTW_LAC_EN |
							RS480_1LEVEL_GART));
744

745 746
		temp = dev_priv->gart_info.bus_addr & 0xfffff000;
		temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
747 748 749 750 751 752
		IGP_WRITE_MCIND(RS480_GART_BASE, temp);

		temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
		IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
						      RS480_REQ_TYPE_SNOOP_DIS));

753
		radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
D
Dave Airlie 已提交
754

755 756 757 758
		dev_priv->gart_size = 32*1024*1024;
		temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
			 0xffff0000) | (dev_priv->gart_vm_start >> 16));

759
		radeon_write_agp_location(dev_priv, temp);
760

761 762 763
		temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
		IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
							       RS480_VA_SIZE_32MB));
764 765

		do {
766 767
			temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
			if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
768 769 770 771
				break;
			DRM_UDELAY(1);
		} while (1);

772 773
		IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
				RS480_GART_CACHE_INVALIDATE);
774

775
		do {
776 777
			temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
			if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
778 779 780 781
				break;
			DRM_UDELAY(1);
		} while (1);

782
		IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
783
	} else {
784
		IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
785 786 787
	}
}

788 789 790 791 792 793
static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
{
	u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
	if (on) {

		DRM_DEBUG("programming pcie %08X %08lX %08X\n",
D
Dave Airlie 已提交
794 795
			  dev_priv->gart_vm_start,
			  (long)dev_priv->gart_info.bus_addr,
796
			  dev_priv->gart_size);
D
Dave Airlie 已提交
797 798 799 800 801 802 803 804 805 806
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
				  dev_priv->gart_vm_start);
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
				  dev_priv->gart_info.bus_addr);
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
				  dev_priv->gart_vm_start);
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
				  dev_priv->gart_vm_start +
				  dev_priv->gart_size - 1);

D
Dave Airlie 已提交
807
		radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
D
Dave Airlie 已提交
808 809 810

		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
				  RADEON_PCIE_TX_GART_EN);
811
	} else {
D
Dave Airlie 已提交
812 813
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
				  tmp & ~RADEON_PCIE_TX_GART_EN);
814
	}
L
Linus Torvalds 已提交
815 816 817
}

/* Enable or disable PCI GART on the chip */
D
Dave Airlie 已提交
818
static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
L
Linus Torvalds 已提交
819
{
820
	u32 tmp;
L
Linus Torvalds 已提交
821

822
	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
823
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
824
	    (dev_priv->flags & RADEON_IS_IGPGART)) {
825 826 827 828
		radeon_set_igpgart(dev_priv, on);
		return;
	}

829
	if (dev_priv->flags & RADEON_IS_PCIE) {
830 831 832
		radeon_set_pciegart(dev_priv, on);
		return;
	}
L
Linus Torvalds 已提交
833

D
Dave Airlie 已提交
834
	tmp = RADEON_READ(RADEON_AIC_CNTL);
835

D
Dave Airlie 已提交
836 837 838
	if (on) {
		RADEON_WRITE(RADEON_AIC_CNTL,
			     tmp | RADEON_PCIGART_TRANSLATE_EN);
L
Linus Torvalds 已提交
839 840 841

		/* set PCI GART page-table base address
		 */
842
		RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
L
Linus Torvalds 已提交
843 844 845

		/* set address range for PCI address translate
		 */
D
Dave Airlie 已提交
846 847 848
		RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
		RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
			     + dev_priv->gart_size - 1);
L
Linus Torvalds 已提交
849 850 851

		/* Turn off AGP aperture -- is this required for PCI GART?
		 */
D
Dave Airlie 已提交
852
		radeon_write_agp_location(dev_priv, 0xffffffc0);
D
Dave Airlie 已提交
853
		RADEON_WRITE(RADEON_AGP_COMMAND, 0);	/* clear AGP_COMMAND */
L
Linus Torvalds 已提交
854
	} else {
D
Dave Airlie 已提交
855 856
		RADEON_WRITE(RADEON_AIC_CNTL,
			     tmp & ~RADEON_PCIGART_TRANSLATE_EN);
L
Linus Torvalds 已提交
857 858 859
	}
}

860
static int radeon_do_init_cp(struct drm_device * dev, drm_radeon_init_t * init)
L
Linus Torvalds 已提交
861
{
862 863
	drm_radeon_private_t *dev_priv = dev->dev_private;

D
Dave Airlie 已提交
864
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
865

D
Dave Airlie 已提交
866
	/* if we require new memory map but we don't have it fail */
867
	if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
868
		DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
D
Dave Airlie 已提交
869
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
870
		return -EINVAL;
D
Dave Airlie 已提交
871 872
	}

873
	if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
874
		DRM_DEBUG("Forcing AGP card to PCI mode\n");
875 876
		dev_priv->flags &= ~RADEON_IS_AGP;
	} else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
877 878
		   && !init->is_pci) {
		DRM_DEBUG("Restoring AGP flag\n");
879
		dev_priv->flags |= RADEON_IS_AGP;
880
	}
L
Linus Torvalds 已提交
881

882
	if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
D
Dave Airlie 已提交
883
		DRM_ERROR("PCI GART memory not allocated!\n");
L
Linus Torvalds 已提交
884
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
885
		return -EINVAL;
L
Linus Torvalds 已提交
886 887 888
	}

	dev_priv->usec_timeout = init->usec_timeout;
D
Dave Airlie 已提交
889 890 891
	if (dev_priv->usec_timeout < 1 ||
	    dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
		DRM_DEBUG("TIMEOUT problem!\n");
L
Linus Torvalds 已提交
892
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
893
		return -EINVAL;
L
Linus Torvalds 已提交
894 895
	}

896 897 898 899
	/* Enable vblank on CRTC1 for older X servers
	 */
	dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;

900
	switch(init->func) {
L
Linus Torvalds 已提交
901
	case RADEON_INIT_R200_CP:
D
Dave Airlie 已提交
902
		dev_priv->microcode_version = UCODE_R200;
L
Linus Torvalds 已提交
903 904
		break;
	case RADEON_INIT_R300_CP:
D
Dave Airlie 已提交
905
		dev_priv->microcode_version = UCODE_R300;
L
Linus Torvalds 已提交
906 907
		break;
	default:
D
Dave Airlie 已提交
908
		dev_priv->microcode_version = UCODE_R100;
L
Linus Torvalds 已提交
909
	}
D
Dave Airlie 已提交
910

L
Linus Torvalds 已提交
911 912 913 914 915 916 917
	dev_priv->do_boxes = 0;
	dev_priv->cp_mode = init->cp_mode;

	/* We don't support anything other than bus-mastering ring mode,
	 * but the ring can be in either AGP or PCI space for the ring
	 * read pointer.
	 */
D
Dave Airlie 已提交
918 919 920
	if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
	    (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
		DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
L
Linus Torvalds 已提交
921
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
922
		return -EINVAL;
L
Linus Torvalds 已提交
923 924
	}

D
Dave Airlie 已提交
925
	switch (init->fb_bpp) {
L
Linus Torvalds 已提交
926 927 928 929 930 931 932 933
	case 16:
		dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
		break;
	case 32:
	default:
		dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
		break;
	}
D
Dave Airlie 已提交
934 935 936 937
	dev_priv->front_offset = init->front_offset;
	dev_priv->front_pitch = init->front_pitch;
	dev_priv->back_offset = init->back_offset;
	dev_priv->back_pitch = init->back_pitch;
L
Linus Torvalds 已提交
938

D
Dave Airlie 已提交
939
	switch (init->depth_bpp) {
L
Linus Torvalds 已提交
940 941 942 943 944 945 946 947
	case 16:
		dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
		break;
	case 32:
	default:
		dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
		break;
	}
D
Dave Airlie 已提交
948 949
	dev_priv->depth_offset = init->depth_offset;
	dev_priv->depth_pitch = init->depth_pitch;
L
Linus Torvalds 已提交
950 951 952 953 954 955 956 957

	/* Hardware state for depth clears.  Remove this if/when we no
	 * longer clear the depth buffer with a 3D rectangle.  Hard-code
	 * all values to prevent unwanted 3D state from slipping through
	 * and screwing with the clear operation.
	 */
	dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
					   (dev_priv->color_fmt << 10) |
D
Dave Airlie 已提交
958 959
					   (dev_priv->microcode_version ==
					    UCODE_R100 ? RADEON_ZBLOCK16 : 0));
L
Linus Torvalds 已提交
960

D
Dave Airlie 已提交
961 962 963 964 965 966 967
	dev_priv->depth_clear.rb3d_zstencilcntl =
	    (dev_priv->depth_fmt |
	     RADEON_Z_TEST_ALWAYS |
	     RADEON_STENCIL_TEST_ALWAYS |
	     RADEON_STENCIL_S_FAIL_REPLACE |
	     RADEON_STENCIL_ZPASS_REPLACE |
	     RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
L
Linus Torvalds 已提交
968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985

	dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
					 RADEON_BFACE_SOLID |
					 RADEON_FFACE_SOLID |
					 RADEON_FLAT_SHADE_VTX_LAST |
					 RADEON_DIFFUSE_SHADE_FLAT |
					 RADEON_ALPHA_SHADE_FLAT |
					 RADEON_SPECULAR_SHADE_FLAT |
					 RADEON_FOG_SHADE_FLAT |
					 RADEON_VTX_PIX_CENTER_OGL |
					 RADEON_ROUND_MODE_TRUNC |
					 RADEON_ROUND_PREC_8TH_PIX);


	dev_priv->ring_offset = init->ring_offset;
	dev_priv->ring_rptr_offset = init->ring_rptr_offset;
	dev_priv->buffers_offset = init->buffers_offset;
	dev_priv->gart_textures_offset = init->gart_textures_offset;
D
Dave Airlie 已提交
986

987
	dev_priv->sarea = drm_getsarea(dev);
D
Dave Airlie 已提交
988
	if (!dev_priv->sarea) {
L
Linus Torvalds 已提交
989 990
		DRM_ERROR("could not find sarea!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
991
		return -EINVAL;
L
Linus Torvalds 已提交
992 993 994
	}

	dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
D
Dave Airlie 已提交
995
	if (!dev_priv->cp_ring) {
L
Linus Torvalds 已提交
996 997
		DRM_ERROR("could not find cp ring region!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
998
		return -EINVAL;
L
Linus Torvalds 已提交
999 1000
	}
	dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
D
Dave Airlie 已提交
1001
	if (!dev_priv->ring_rptr) {
L
Linus Torvalds 已提交
1002 1003
		DRM_ERROR("could not find ring read pointer!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1004
		return -EINVAL;
L
Linus Torvalds 已提交
1005
	}
1006
	dev->agp_buffer_token = init->buffers_offset;
L
Linus Torvalds 已提交
1007
	dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
D
Dave Airlie 已提交
1008
	if (!dev->agp_buffer_map) {
L
Linus Torvalds 已提交
1009 1010
		DRM_ERROR("could not find dma buffer region!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1011
		return -EINVAL;
L
Linus Torvalds 已提交
1012 1013
	}

D
Dave Airlie 已提交
1014 1015 1016 1017
	if (init->gart_textures_offset) {
		dev_priv->gart_textures =
		    drm_core_findmap(dev, init->gart_textures_offset);
		if (!dev_priv->gart_textures) {
L
Linus Torvalds 已提交
1018 1019
			DRM_ERROR("could not find GART texture region!\n");
			radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1020
			return -EINVAL;
L
Linus Torvalds 已提交
1021 1022 1023 1024
		}
	}

	dev_priv->sarea_priv =
D
Dave Airlie 已提交
1025 1026
	    (drm_radeon_sarea_t *) ((u8 *) dev_priv->sarea->handle +
				    init->sarea_priv_offset);
L
Linus Torvalds 已提交
1027 1028

#if __OS_HAS_AGP
1029
	if (dev_priv->flags & RADEON_IS_AGP) {
D
Dave Airlie 已提交
1030 1031 1032 1033 1034 1035
		drm_core_ioremap(dev_priv->cp_ring, dev);
		drm_core_ioremap(dev_priv->ring_rptr, dev);
		drm_core_ioremap(dev->agp_buffer_map, dev);
		if (!dev_priv->cp_ring->handle ||
		    !dev_priv->ring_rptr->handle ||
		    !dev->agp_buffer_map->handle) {
L
Linus Torvalds 已提交
1036 1037
			DRM_ERROR("could not find ioremap agp regions!\n");
			radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1038
			return -EINVAL;
L
Linus Torvalds 已提交
1039 1040 1041 1042
		}
	} else
#endif
	{
D
Dave Airlie 已提交
1043
		dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
L
Linus Torvalds 已提交
1044
		dev_priv->ring_rptr->handle =
D
Dave Airlie 已提交
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
		    (void *)dev_priv->ring_rptr->offset;
		dev->agp_buffer_map->handle =
		    (void *)dev->agp_buffer_map->offset;

		DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
			  dev_priv->cp_ring->handle);
		DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
			  dev_priv->ring_rptr->handle);
		DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
			  dev->agp_buffer_map->handle);
L
Linus Torvalds 已提交
1055 1056
	}

D
Dave Airlie 已提交
1057
	dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
D
Dave Airlie 已提交
1058
	dev_priv->fb_size =
D
Dave Airlie 已提交
1059
		((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
1060
		- dev_priv->fb_location;
L
Linus Torvalds 已提交
1061

D
Dave Airlie 已提交
1062 1063 1064
	dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
					((dev_priv->front_offset
					  + dev_priv->fb_location) >> 10));
L
Linus Torvalds 已提交
1065

D
Dave Airlie 已提交
1066 1067 1068
	dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
				       ((dev_priv->back_offset
					 + dev_priv->fb_location) >> 10));
L
Linus Torvalds 已提交
1069

D
Dave Airlie 已提交
1070 1071 1072
	dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
					((dev_priv->depth_offset
					  + dev_priv->fb_location) >> 10));
L
Linus Torvalds 已提交
1073 1074

	dev_priv->gart_size = init->gart_size;
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086

	/* New let's set the memory map ... */
	if (dev_priv->new_memmap) {
		u32 base = 0;

		DRM_INFO("Setting GART location based on new memory map\n");

		/* If using AGP, try to locate the AGP aperture at the same
		 * location in the card and on the bus, though we have to
		 * align it down.
		 */
#if __OS_HAS_AGP
1087
		if (dev_priv->flags & RADEON_IS_AGP) {
1088 1089
			base = dev->agp->base;
			/* Check if valid */
1090 1091
			if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
			    base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
1092 1093 1094 1095 1096 1097 1098 1099 1100
				DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
					 dev->agp->base);
				base = 0;
			}
		}
#endif
		/* If not or if AGP is at 0 (Macs), try to put it elsewhere */
		if (base == 0) {
			base = dev_priv->fb_location + dev_priv->fb_size;
1101 1102
			if (base < dev_priv->fb_location ||
			    ((base + dev_priv->gart_size) & 0xfffffffful) < base)
1103 1104
				base = dev_priv->fb_location
					- dev_priv->gart_size;
D
Dave Airlie 已提交
1105
		}
1106 1107 1108 1109 1110 1111 1112 1113 1114
		dev_priv->gart_vm_start = base & 0xffc00000u;
		if (dev_priv->gart_vm_start != base)
			DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
				 base, dev_priv->gart_vm_start);
	} else {
		DRM_INFO("Setting GART location based on old memory map\n");
		dev_priv->gart_vm_start = dev_priv->fb_location +
			RADEON_READ(RADEON_CONFIG_APER_SIZE);
	}
L
Linus Torvalds 已提交
1115 1116

#if __OS_HAS_AGP
1117
	if (dev_priv->flags & RADEON_IS_AGP)
L
Linus Torvalds 已提交
1118
		dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
D
Dave Airlie 已提交
1119 1120
						 - dev->agp->base
						 + dev_priv->gart_vm_start);
L
Linus Torvalds 已提交
1121 1122 1123
	else
#endif
		dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
1124 1125
					- (unsigned long)dev->sg->virtual
					+ dev_priv->gart_vm_start);
L
Linus Torvalds 已提交
1126

D
Dave Airlie 已提交
1127 1128 1129 1130
	DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
	DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
	DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
		  dev_priv->gart_buffers_offset);
L
Linus Torvalds 已提交
1131

D
Dave Airlie 已提交
1132 1133
	dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
	dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
L
Linus Torvalds 已提交
1134 1135
			      + init->ring_size / sizeof(u32));
	dev_priv->ring.size = init->ring_size;
D
Dave Airlie 已提交
1136
	dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
L
Linus Torvalds 已提交
1137

1138 1139 1140 1141 1142
	dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
	dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);

	dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
	dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
D
Dave Airlie 已提交
1143
	dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
L
Linus Torvalds 已提交
1144 1145 1146 1147

	dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;

#if __OS_HAS_AGP
1148
	if (dev_priv->flags & RADEON_IS_AGP) {
L
Linus Torvalds 已提交
1149
		/* Turn off PCI GART */
D
Dave Airlie 已提交
1150
		radeon_set_pcigart(dev_priv, 0);
L
Linus Torvalds 已提交
1151 1152 1153
	} else
#endif
	{
1154
		dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
1155
		/* if we have an offset set from userspace */
1156
		if (dev_priv->pcigart_offset_set) {
D
Dave Airlie 已提交
1157 1158
			dev_priv->gart_info.bus_addr =
			    dev_priv->pcigart_offset + dev_priv->fb_location;
1159
			dev_priv->gart_info.mapping.offset =
1160
			    dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
1161
			dev_priv->gart_info.mapping.size =
1162
			    dev_priv->gart_info.table_size;
1163

1164
			drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
D
Dave Airlie 已提交
1165
			dev_priv->gart_info.addr =
1166
			    dev_priv->gart_info.mapping.handle;
D
Dave Airlie 已提交
1167

1168 1169 1170 1171
			if (dev_priv->flags & RADEON_IS_PCIE)
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
			else
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
D
Dave Airlie 已提交
1172 1173 1174
			dev_priv->gart_info.gart_table_location =
			    DRM_ATI_GART_FB;

1175
			DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
D
Dave Airlie 已提交
1176 1177 1178
				  dev_priv->gart_info.addr,
				  dev_priv->pcigart_offset);
		} else {
1179 1180 1181 1182
			if (dev_priv->flags & RADEON_IS_IGPGART)
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
			else
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
D
Dave Airlie 已提交
1183 1184
			dev_priv->gart_info.gart_table_location =
			    DRM_ATI_GART_MAIN;
1185 1186
			dev_priv->gart_info.addr = NULL;
			dev_priv->gart_info.bus_addr = 0;
1187
			if (dev_priv->flags & RADEON_IS_PCIE) {
D
Dave Airlie 已提交
1188 1189
				DRM_ERROR
				    ("Cannot use PCI Express without GART in FB memory\n");
1190
				radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1191
				return -EINVAL;
1192 1193 1194 1195
			}
		}

		if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
D
Dave Airlie 已提交
1196
			DRM_ERROR("failed to init PCI GART!\n");
L
Linus Torvalds 已提交
1197
			radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1198
			return -ENOMEM;
L
Linus Torvalds 已提交
1199 1200 1201
		}

		/* Turn on PCI GART */
D
Dave Airlie 已提交
1202
		radeon_set_pcigart(dev_priv, 1);
L
Linus Torvalds 已提交
1203 1204
	}

D
Dave Airlie 已提交
1205 1206
	radeon_cp_load_microcode(dev_priv);
	radeon_cp_init_ring_buffer(dev, dev_priv);
L
Linus Torvalds 已提交
1207 1208 1209

	dev_priv->last_buf = 0;

D
Dave Airlie 已提交
1210
	radeon_do_engine_reset(dev);
1211
	radeon_test_writeback(dev_priv);
L
Linus Torvalds 已提交
1212 1213 1214 1215

	return 0;
}

1216
static int radeon_do_cleanup_cp(struct drm_device * dev)
L
Linus Torvalds 已提交
1217 1218
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1219
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1220 1221 1222 1223 1224

	/* Make sure interrupts are disabled here because the uninstall ioctl
	 * may not have been called from userspace and after dev_private
	 * is freed, it's too late.
	 */
D
Dave Airlie 已提交
1225 1226
	if (dev->irq_enabled)
		drm_irq_uninstall(dev);
L
Linus Torvalds 已提交
1227 1228

#if __OS_HAS_AGP
1229
	if (dev_priv->flags & RADEON_IS_AGP) {
1230
		if (dev_priv->cp_ring != NULL) {
D
Dave Airlie 已提交
1231
			drm_core_ioremapfree(dev_priv->cp_ring, dev);
1232 1233 1234
			dev_priv->cp_ring = NULL;
		}
		if (dev_priv->ring_rptr != NULL) {
D
Dave Airlie 已提交
1235
			drm_core_ioremapfree(dev_priv->ring_rptr, dev);
1236 1237
			dev_priv->ring_rptr = NULL;
		}
D
Dave Airlie 已提交
1238 1239
		if (dev->agp_buffer_map != NULL) {
			drm_core_ioremapfree(dev->agp_buffer_map, dev);
L
Linus Torvalds 已提交
1240 1241 1242 1243 1244
			dev->agp_buffer_map = NULL;
		}
	} else
#endif
	{
1245 1246 1247 1248

		if (dev_priv->gart_info.bus_addr) {
			/* Turn off PCI GART */
			radeon_set_pcigart(dev_priv, 0);
1249 1250
			if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
				DRM_ERROR("failed to cleanup PCI GART!\n");
1251
		}
D
Dave Airlie 已提交
1252

1253 1254
		if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
		{
1255
			drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
1256
			dev_priv->gart_info.addr = 0;
1257
		}
L
Linus Torvalds 已提交
1258 1259 1260 1261 1262 1263 1264
	}
	/* only clear to the start of flags */
	memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));

	return 0;
}

D
Dave Airlie 已提交
1265 1266
/* This code will reinit the Radeon CP hardware after a resume from disc.
 * AFAIK, it would be very difficult to pickle the state at suspend time, so
L
Linus Torvalds 已提交
1267 1268 1269 1270 1271
 * here we make sure that all Radeon hardware initialisation is re-done without
 * affecting running applications.
 *
 * Charl P. Botha <http://cpbotha.net>
 */
1272
static int radeon_do_resume_cp(struct drm_device * dev)
L
Linus Torvalds 已提交
1273 1274 1275
{
	drm_radeon_private_t *dev_priv = dev->dev_private;

D
Dave Airlie 已提交
1276 1277
	if (!dev_priv) {
		DRM_ERROR("Called with no initialization\n");
E
Eric Anholt 已提交
1278
		return -EINVAL;
L
Linus Torvalds 已提交
1279 1280 1281 1282 1283
	}

	DRM_DEBUG("Starting radeon_do_resume_cp()\n");

#if __OS_HAS_AGP
1284
	if (dev_priv->flags & RADEON_IS_AGP) {
L
Linus Torvalds 已提交
1285
		/* Turn off PCI GART */
D
Dave Airlie 已提交
1286
		radeon_set_pcigart(dev_priv, 0);
L
Linus Torvalds 已提交
1287 1288 1289 1290
	} else
#endif
	{
		/* Turn on PCI GART */
D
Dave Airlie 已提交
1291
		radeon_set_pcigart(dev_priv, 1);
L
Linus Torvalds 已提交
1292 1293
	}

D
Dave Airlie 已提交
1294 1295
	radeon_cp_load_microcode(dev_priv);
	radeon_cp_init_ring_buffer(dev, dev_priv);
L
Linus Torvalds 已提交
1296

D
Dave Airlie 已提交
1297
	radeon_do_engine_reset(dev);
1298
	radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
L
Linus Torvalds 已提交
1299 1300 1301 1302 1303 1304

	DRM_DEBUG("radeon_do_resume_cp() complete\n");

	return 0;
}

1305
int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1306
{
1307
	drm_radeon_init_t *init = data;
L
Linus Torvalds 已提交
1308

1309
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1310

1311
	if (init->func == RADEON_INIT_R300_CP)
D
Dave Airlie 已提交
1312
		r300_init_reg_flags(dev);
D
Dave Airlie 已提交
1313

1314
	switch (init->func) {
L
Linus Torvalds 已提交
1315 1316 1317
	case RADEON_INIT_CP:
	case RADEON_INIT_R200_CP:
	case RADEON_INIT_R300_CP:
1318
		return radeon_do_init_cp(dev, init);
L
Linus Torvalds 已提交
1319
	case RADEON_CLEANUP_CP:
D
Dave Airlie 已提交
1320
		return radeon_do_cleanup_cp(dev);
L
Linus Torvalds 已提交
1321 1322
	}

E
Eric Anholt 已提交
1323
	return -EINVAL;
L
Linus Torvalds 已提交
1324 1325
}

1326
int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1327 1328
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1329
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1330

1331
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1332

D
Dave Airlie 已提交
1333
	if (dev_priv->cp_running) {
1334
		DRM_DEBUG("while CP running\n");
L
Linus Torvalds 已提交
1335 1336
		return 0;
	}
D
Dave Airlie 已提交
1337
	if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
1338 1339
		DRM_DEBUG("called with bogus CP mode (%d)\n",
			  dev_priv->cp_mode);
L
Linus Torvalds 已提交
1340 1341 1342
		return 0;
	}

D
Dave Airlie 已提交
1343
	radeon_do_cp_start(dev_priv);
L
Linus Torvalds 已提交
1344 1345 1346 1347 1348 1349 1350

	return 0;
}

/* Stop the CP.  The engine must have been idled before calling this
 * routine.
 */
1351
int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1352 1353
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
1354
	drm_radeon_cp_stop_t *stop = data;
L
Linus Torvalds 已提交
1355
	int ret;
D
Dave Airlie 已提交
1356
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1357

1358
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1359 1360 1361 1362 1363 1364 1365

	if (!dev_priv->cp_running)
		return 0;

	/* Flush any pending CP commands.  This ensures any outstanding
	 * commands are exectuted by the engine before we turn it off.
	 */
1366
	if (stop->flush) {
D
Dave Airlie 已提交
1367
		radeon_do_cp_flush(dev_priv);
L
Linus Torvalds 已提交
1368 1369 1370 1371 1372
	}

	/* If we fail to make the engine go idle, we return an error
	 * code so that the DRM ioctl wrapper can try again.
	 */
1373
	if (stop->idle) {
D
Dave Airlie 已提交
1374 1375 1376
		ret = radeon_do_cp_idle(dev_priv);
		if (ret)
			return ret;
L
Linus Torvalds 已提交
1377 1378 1379 1380 1381 1382
	}

	/* Finally, we can turn off the CP.  If the engine isn't idle,
	 * we will get some dropped triangles as they won't be fully
	 * rendered before the CP is shut down.
	 */
D
Dave Airlie 已提交
1383
	radeon_do_cp_stop(dev_priv);
L
Linus Torvalds 已提交
1384 1385

	/* Reset the engine */
D
Dave Airlie 已提交
1386
	radeon_do_engine_reset(dev);
L
Linus Torvalds 已提交
1387 1388 1389 1390

	return 0;
}

1391
void radeon_do_release(struct drm_device * dev)
L
Linus Torvalds 已提交
1392 1393 1394 1395 1396 1397 1398
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	int i, ret;

	if (dev_priv) {
		if (dev_priv->cp_running) {
			/* Stop the cp */
D
Dave Airlie 已提交
1399
			while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
L
Linus Torvalds 已提交
1400 1401 1402 1403 1404 1405 1406
				DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
#ifdef __linux__
				schedule();
#else
				tsleep(&ret, PZERO, "rdnrel", 1);
#endif
			}
D
Dave Airlie 已提交
1407 1408
			radeon_do_cp_stop(dev_priv);
			radeon_do_engine_reset(dev);
L
Linus Torvalds 已提交
1409 1410 1411 1412
		}

		/* Disable *all* interrupts */
		if (dev_priv->mmio)	/* remove this after permanent addmaps */
D
Dave Airlie 已提交
1413
			RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
L
Linus Torvalds 已提交
1414

D
Dave Airlie 已提交
1415
		if (dev_priv->mmio) {	/* remove all surfaces */
L
Linus Torvalds 已提交
1416
			for (i = 0; i < RADEON_MAX_SURFACES; i++) {
D
Dave Airlie 已提交
1417 1418 1419 1420 1421
				RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
				RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
					     16 * i, 0);
				RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
					     16 * i, 0);
L
Linus Torvalds 已提交
1422 1423 1424 1425
			}
		}

		/* Free memory heap structures */
D
Dave Airlie 已提交
1426 1427
		radeon_mem_takedown(&(dev_priv->gart_heap));
		radeon_mem_takedown(&(dev_priv->fb_heap));
L
Linus Torvalds 已提交
1428 1429

		/* deallocate kernel resources */
D
Dave Airlie 已提交
1430
		radeon_do_cleanup_cp(dev);
L
Linus Torvalds 已提交
1431 1432 1433 1434 1435
	}
}

/* Just reset the CP ring.  Called as part of an X Server engine reset.
 */
1436
int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1437 1438
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1439
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1440

1441
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1442

D
Dave Airlie 已提交
1443
	if (!dev_priv) {
1444
		DRM_DEBUG("called before init done\n");
E
Eric Anholt 已提交
1445
		return -EINVAL;
L
Linus Torvalds 已提交
1446 1447
	}

D
Dave Airlie 已提交
1448
	radeon_do_cp_reset(dev_priv);
L
Linus Torvalds 已提交
1449 1450 1451 1452 1453 1454 1455

	/* The CP is no longer running after an engine reset */
	dev_priv->cp_running = 0;

	return 0;
}

1456
int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1457 1458
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1459
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1460

1461
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1462

D
Dave Airlie 已提交
1463
	return radeon_do_cp_idle(dev_priv);
L
Linus Torvalds 已提交
1464 1465 1466 1467
}

/* Added by Charl P. Botha to call radeon_do_resume_cp().
 */
1468
int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1469 1470 1471 1472 1473
{

	return radeon_do_resume_cp(dev);
}

1474
int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1475
{
D
Dave Airlie 已提交
1476
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1477

1478
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1479

D
Dave Airlie 已提交
1480
	return radeon_do_engine_reset(dev);
L
Linus Torvalds 已提交
1481 1482 1483 1484 1485 1486 1487 1488
}

/* ================================================================
 * Fullscreen mode
 */

/* KW: Deprecated to say the least:
 */
1489
int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
{
	return 0;
}

/* ================================================================
 * Freelist management
 */

/* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
 *   bufs until freelist code is used.  Note this hides a problem with
 *   the scratch register * (used to keep track of last buffer
 *   completed) being written to before * the last buffer has actually
D
Dave Airlie 已提交
1502
 *   completed rendering.
L
Linus Torvalds 已提交
1503 1504 1505 1506 1507 1508
 *
 * KW:  It's also a good way to find free buffers quickly.
 *
 * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
 * sleep.  However, bugs in older versions of radeon_accel.c mean that
 * we essentially have to do this, else old clients will break.
D
Dave Airlie 已提交
1509
 *
L
Linus Torvalds 已提交
1510 1511
 * However, it does leave open a potential deadlock where all the
 * buffers are held by other clients, which can't release them because
D
Dave Airlie 已提交
1512
 * they can't get the lock.
L
Linus Torvalds 已提交
1513 1514
 */

D
Dave Airlie 已提交
1515
struct drm_buf *radeon_freelist_get(struct drm_device * dev)
L
Linus Torvalds 已提交
1516
{
1517
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1518 1519
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_buf_priv_t *buf_priv;
D
Dave Airlie 已提交
1520
	struct drm_buf *buf;
L
Linus Torvalds 已提交
1521 1522 1523
	int i, t;
	int start;

D
Dave Airlie 已提交
1524
	if (++dev_priv->last_buf >= dma->buf_count)
L
Linus Torvalds 已提交
1525 1526 1527 1528
		dev_priv->last_buf = 0;

	start = dev_priv->last_buf;

D
Dave Airlie 已提交
1529 1530 1531 1532
	for (t = 0; t < dev_priv->usec_timeout; t++) {
		u32 done_age = GET_SCRATCH(1);
		DRM_DEBUG("done_age = %d\n", done_age);
		for (i = start; i < dma->buf_count; i++) {
L
Linus Torvalds 已提交
1533 1534
			buf = dma->buflist[i];
			buf_priv = buf->dev_private;
1535 1536 1537
			if (buf->file_priv == NULL || (buf->pending &&
						       buf_priv->age <=
						       done_age)) {
L
Linus Torvalds 已提交
1538 1539 1540 1541 1542 1543 1544 1545
				dev_priv->stats.requested_bufs++;
				buf->pending = 0;
				return buf;
			}
			start = 0;
		}

		if (t) {
D
Dave Airlie 已提交
1546
			DRM_UDELAY(1);
L
Linus Torvalds 已提交
1547 1548 1549 1550
			dev_priv->stats.freelist_loops++;
		}
	}

D
Dave Airlie 已提交
1551
	DRM_DEBUG("returning NULL!\n");
L
Linus Torvalds 已提交
1552 1553
	return NULL;
}
D
Dave Airlie 已提交
1554

L
Linus Torvalds 已提交
1555
#if 0
D
Dave Airlie 已提交
1556
struct drm_buf *radeon_freelist_get(struct drm_device * dev)
L
Linus Torvalds 已提交
1557
{
1558
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1559 1560
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_buf_priv_t *buf_priv;
D
Dave Airlie 已提交
1561
	struct drm_buf *buf;
L
Linus Torvalds 已提交
1562 1563 1564 1565
	int i, t;
	int start;
	u32 done_age = DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1));

D
Dave Airlie 已提交
1566
	if (++dev_priv->last_buf >= dma->buf_count)
L
Linus Torvalds 已提交
1567 1568 1569 1570
		dev_priv->last_buf = 0;

	start = dev_priv->last_buf;
	dev_priv->stats.freelist_loops++;
D
Dave Airlie 已提交
1571 1572 1573

	for (t = 0; t < 2; t++) {
		for (i = start; i < dma->buf_count; i++) {
L
Linus Torvalds 已提交
1574 1575
			buf = dma->buflist[i];
			buf_priv = buf->dev_private;
1576 1577 1578
			if (buf->file_priv == 0 || (buf->pending &&
						    buf_priv->age <=
						    done_age)) {
L
Linus Torvalds 已提交
1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
				dev_priv->stats.requested_bufs++;
				buf->pending = 0;
				return buf;
			}
		}
		start = 0;
	}

	return NULL;
}
#endif

1591
void radeon_freelist_reset(struct drm_device * dev)
L
Linus Torvalds 已提交
1592
{
1593
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1594 1595 1596 1597
	drm_radeon_private_t *dev_priv = dev->dev_private;
	int i;

	dev_priv->last_buf = 0;
D
Dave Airlie 已提交
1598
	for (i = 0; i < dma->buf_count; i++) {
D
Dave Airlie 已提交
1599
		struct drm_buf *buf = dma->buflist[i];
L
Linus Torvalds 已提交
1600 1601 1602 1603 1604 1605 1606 1607 1608
		drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
		buf_priv->age = 0;
	}
}

/* ================================================================
 * CP command submission
 */

D
Dave Airlie 已提交
1609
int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
L
Linus Torvalds 已提交
1610 1611 1612
{
	drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
	int i;
D
Dave Airlie 已提交
1613
	u32 last_head = GET_RING_HEAD(dev_priv);
L
Linus Torvalds 已提交
1614

D
Dave Airlie 已提交
1615 1616
	for (i = 0; i < dev_priv->usec_timeout; i++) {
		u32 head = GET_RING_HEAD(dev_priv);
L
Linus Torvalds 已提交
1617 1618

		ring->space = (head - ring->tail) * sizeof(u32);
D
Dave Airlie 已提交
1619
		if (ring->space <= 0)
L
Linus Torvalds 已提交
1620
			ring->space += ring->size;
D
Dave Airlie 已提交
1621
		if (ring->space > n)
L
Linus Torvalds 已提交
1622
			return 0;
D
Dave Airlie 已提交
1623

L
Linus Torvalds 已提交
1624 1625 1626 1627 1628 1629
		dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

		if (head != last_head)
			i = 0;
		last_head = head;

D
Dave Airlie 已提交
1630
		DRM_UDELAY(1);
L
Linus Torvalds 已提交
1631 1632 1633 1634
	}

	/* FIXME: This return value is ignored in the BEGIN_RING macro! */
#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
1635 1636
	radeon_status(dev_priv);
	DRM_ERROR("failed!\n");
L
Linus Torvalds 已提交
1637
#endif
E
Eric Anholt 已提交
1638
	return -EBUSY;
L
Linus Torvalds 已提交
1639 1640
}

1641 1642
static int radeon_cp_get_buffers(struct drm_device *dev,
				 struct drm_file *file_priv,
1643
				 struct drm_dma * d)
L
Linus Torvalds 已提交
1644 1645
{
	int i;
D
Dave Airlie 已提交
1646
	struct drm_buf *buf;
L
Linus Torvalds 已提交
1647

D
Dave Airlie 已提交
1648 1649 1650
	for (i = d->granted_count; i < d->request_count; i++) {
		buf = radeon_freelist_get(dev);
		if (!buf)
E
Eric Anholt 已提交
1651
			return -EBUSY;	/* NOTE: broken client */
L
Linus Torvalds 已提交
1652

1653
		buf->file_priv = file_priv;
L
Linus Torvalds 已提交
1654

D
Dave Airlie 已提交
1655 1656
		if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
				     sizeof(buf->idx)))
E
Eric Anholt 已提交
1657
			return -EFAULT;
D
Dave Airlie 已提交
1658 1659
		if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
				     sizeof(buf->total)))
E
Eric Anholt 已提交
1660
			return -EFAULT;
L
Linus Torvalds 已提交
1661 1662 1663 1664 1665 1666

		d->granted_count++;
	}
	return 0;
}

1667
int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1668
{
1669
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1670
	int ret = 0;
1671
	struct drm_dma *d = data;
L
Linus Torvalds 已提交
1672

1673
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1674 1675 1676

	/* Please don't send us buffers.
	 */
1677
	if (d->send_count != 0) {
D
Dave Airlie 已提交
1678
		DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
1679
			  DRM_CURRENTPID, d->send_count);
E
Eric Anholt 已提交
1680
		return -EINVAL;
L
Linus Torvalds 已提交
1681 1682 1683 1684
	}

	/* We'll send you buffers.
	 */
1685
	if (d->request_count < 0 || d->request_count > dma->buf_count) {
D
Dave Airlie 已提交
1686
		DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
1687
			  DRM_CURRENTPID, d->request_count, dma->buf_count);
E
Eric Anholt 已提交
1688
		return -EINVAL;
L
Linus Torvalds 已提交
1689 1690
	}

1691
	d->granted_count = 0;
L
Linus Torvalds 已提交
1692

1693 1694
	if (d->request_count) {
		ret = radeon_cp_get_buffers(dev, file_priv, d);
L
Linus Torvalds 已提交
1695 1696 1697 1698 1699
	}

	return ret;
}

1700
int radeon_driver_load(struct drm_device *dev, unsigned long flags)
L
Linus Torvalds 已提交
1701 1702 1703 1704 1705 1706
{
	drm_radeon_private_t *dev_priv;
	int ret = 0;

	dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
	if (dev_priv == NULL)
E
Eric Anholt 已提交
1707
		return -ENOMEM;
L
Linus Torvalds 已提交
1708 1709 1710 1711 1712

	memset(dev_priv, 0, sizeof(drm_radeon_private_t));
	dev->dev_private = (void *)dev_priv;
	dev_priv->flags = flags;

1713
	switch (flags & RADEON_FAMILY_MASK) {
L
Linus Torvalds 已提交
1714 1715 1716 1717
	case CHIP_R100:
	case CHIP_RV200:
	case CHIP_R200:
	case CHIP_R300:
1718
	case CHIP_R350:
D
Dave Airlie 已提交
1719
	case CHIP_R420:
1720
	case CHIP_RV410:
D
Dave Airlie 已提交
1721 1722 1723 1724
	case CHIP_RV515:
	case CHIP_R520:
	case CHIP_RV570:
	case CHIP_R580:
1725
		dev_priv->flags |= RADEON_HAS_HIERZ;
L
Linus Torvalds 已提交
1726 1727
		break;
	default:
D
Dave Airlie 已提交
1728
		/* all other chips have no hierarchical z buffer */
L
Linus Torvalds 已提交
1729 1730
		break;
	}
D
Dave Airlie 已提交
1731 1732

	if (drm_device_is_agp(dev))
1733
		dev_priv->flags |= RADEON_IS_AGP;
1734
	else if (drm_device_is_pcie(dev))
1735
		dev_priv->flags |= RADEON_IS_PCIE;
1736
	else
1737
		dev_priv->flags |= RADEON_IS_PCI;
1738

D
Dave Airlie 已提交
1739
	DRM_DEBUG("%s card detected\n",
1740
		  ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
L
Linus Torvalds 已提交
1741 1742 1743
	return ret;
}

1744 1745 1746 1747
/* Create mappings for registers and framebuffer so userland doesn't necessarily
 * have to find them.
 */
int radeon_driver_firstopen(struct drm_device *dev)
D
Dave Airlie 已提交
1748 1749 1750 1751 1752
{
	int ret;
	drm_local_map_t *map;
	drm_radeon_private_t *dev_priv = dev->dev_private;

1753 1754
	dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;

D
Dave Airlie 已提交
1755 1756 1757 1758 1759 1760
	ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
			 drm_get_resource_len(dev, 2), _DRM_REGISTERS,
			 _DRM_READ_ONLY, &dev_priv->mmio);
	if (ret != 0)
		return ret;

1761 1762
	dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
	ret = drm_addmap(dev, dev_priv->fb_aper_offset,
D
Dave Airlie 已提交
1763 1764 1765 1766 1767 1768 1769 1770
			 drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
			 _DRM_WRITE_COMBINING, &map);
	if (ret != 0)
		return ret;

	return 0;
}

1771
int radeon_driver_unload(struct drm_device *dev)
L
Linus Torvalds 已提交
1772 1773 1774 1775 1776 1777 1778 1779 1780
{
	drm_radeon_private_t *dev_priv = dev->dev_private;

	DRM_DEBUG("\n");
	drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);

	dev->dev_private = NULL;
	return 0;
}