radeon_cp.c 49.8 KB
Newer Older
1 2
/* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
/*
L
Linus Torvalds 已提交
3 4
 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
5
 * Copyright 2007 Advanced Micro Devices, Inc.
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *    Kevin E. Martin <martin@valinux.com>
 *    Gareth Hughes <gareth@valinux.com>
 */

#include "drmP.h"
#include "drm.h"
#include "radeon_drm.h"
#include "radeon_drv.h"
D
Dave Airlie 已提交
36
#include "r300_reg.h"
L
Linus Torvalds 已提交
37

38 39
#include "radeon_microcode.h"

L
Linus Torvalds 已提交
40 41
#define RADEON_FIFO_DEBUG	0

42
static int radeon_do_cleanup_cp(struct drm_device * dev);
43
static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
L
Linus Torvalds 已提交
44

45
static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
D
Dave Airlie 已提交
46 47 48 49 50 51 52 53
{
	u32 ret;
	RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
	ret = RADEON_READ(R520_MC_IND_DATA);
	RADEON_WRITE(R520_MC_IND_INDEX, 0);
	return ret;
}

54 55 56 57 58 59 60 61 62
static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
{
	u32 ret;
	RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
	ret = RADEON_READ(RS480_NB_MC_DATA);
	RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
	return ret;
}

63 64
static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
{
65
	u32 ret;
66
	RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
67 68 69 70 71 72 73 74 75 76 77
	ret = RADEON_READ(RS690_MC_DATA);
	RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
	return ret;
}

static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
{
	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
		return RS690_READ_MCIND(dev_priv, addr);
	else
		return RS480_READ_MCIND(dev_priv, addr);
78 79
}

D
Dave Airlie 已提交
80 81 82 83
u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
{

	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
84
		return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
85 86
	else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
		return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
D
Dave Airlie 已提交
87
	else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
88
		return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
D
Dave Airlie 已提交
89 90 91 92 93 94 95
	else
		return RADEON_READ(RADEON_MC_FB_LOCATION);
}

static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
{
	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
96
		R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
97 98
	else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
		RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
D
Dave Airlie 已提交
99
	else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
100
		R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
D
Dave Airlie 已提交
101 102 103 104 105 106 107
	else
		RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
}

static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
{
	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
108
		R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
109 110
	else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
		RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
D
Dave Airlie 已提交
111
	else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
112
		R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
D
Dave Airlie 已提交
113 114 115 116
	else
		RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
}

117 118 119 120 121 122 123 124 125 126 127 128 129 130
static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
{
	u32 agp_base_hi = upper_32_bits(agp_base);
	u32 agp_base_lo = agp_base & 0xffffffff;

	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
		R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
		R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
	} else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) {
		RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
		RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
	} else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
		R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
		R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
131 132 133
	} else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480) {
		RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
		RADEON_WRITE(RS480_AGP_BASE_2, 0);
134 135 136 137 138 139 140
	} else {
		RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
		if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
			RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
	}
}

141
static int RADEON_READ_PLL(struct drm_device * dev, int addr)
L
Linus Torvalds 已提交
142 143 144 145 146 147 148
{
	drm_radeon_private_t *dev_priv = dev->dev_private;

	RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
	return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
}

D
Dave Airlie 已提交
149
static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
150 151 152 153 154
{
	RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
	return RADEON_READ(RADEON_PCIE_DATA);
}

L
Linus Torvalds 已提交
155
#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
156
static void radeon_status(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
157
{
158
	printk("%s:\n", __func__);
D
Dave Airlie 已提交
159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
	printk("RBBM_STATUS = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
	printk("CP_RB_RTPR = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
	printk("CP_RB_WTPR = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
	printk("AIC_CNTL = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
	printk("AIC_STAT = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_STAT));
	printk("AIC_PT_BASE = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
	printk("TLB_ADDR = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
	printk("TLB_DATA = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
L
Linus Torvalds 已提交
175 176 177 178 179 180 181
}
#endif

/* ================================================================
 * Engine, FIFO control
 */

D
Dave Airlie 已提交
182
static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
183 184 185 186 187 188
{
	u32 tmp;
	int i;

	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

189 190 191 192 193 194 195 196 197 198 199 200 201
	if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
		tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
		tmp |= RADEON_RB3D_DC_FLUSH_ALL;
		RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);

		for (i = 0; i < dev_priv->usec_timeout; i++) {
			if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
			      & RADEON_RB3D_DC_BUSY)) {
				return 0;
			}
			DRM_UDELAY(1);
		}
	} else {
202 203
		/* don't flush or purge cache here or lockup */
		return 0;
L
Linus Torvalds 已提交
204 205 206
	}

#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
207 208
	DRM_ERROR("failed!\n");
	radeon_status(dev_priv);
L
Linus Torvalds 已提交
209
#endif
E
Eric Anholt 已提交
210
	return -EBUSY;
L
Linus Torvalds 已提交
211 212
}

D
Dave Airlie 已提交
213
static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
L
Linus Torvalds 已提交
214 215 216 217 218
{
	int i;

	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

D
Dave Airlie 已提交
219 220 221 222 223 224
	for (i = 0; i < dev_priv->usec_timeout; i++) {
		int slots = (RADEON_READ(RADEON_RBBM_STATUS)
			     & RADEON_RBBM_FIFOCNT_MASK);
		if (slots >= entries)
			return 0;
		DRM_UDELAY(1);
L
Linus Torvalds 已提交
225
	}
226
	DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
227 228
		 RADEON_READ(RADEON_RBBM_STATUS),
		 RADEON_READ(R300_VAP_CNTL_STATUS));
L
Linus Torvalds 已提交
229 230

#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
231 232
	DRM_ERROR("failed!\n");
	radeon_status(dev_priv);
L
Linus Torvalds 已提交
233
#endif
E
Eric Anholt 已提交
234
	return -EBUSY;
L
Linus Torvalds 已提交
235 236
}

D
Dave Airlie 已提交
237
static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
238 239 240 241 242
{
	int i, ret;

	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

D
Dave Airlie 已提交
243 244 245
	ret = radeon_do_wait_for_fifo(dev_priv, 64);
	if (ret)
		return ret;
L
Linus Torvalds 已提交
246

D
Dave Airlie 已提交
247 248 249 250
	for (i = 0; i < dev_priv->usec_timeout; i++) {
		if (!(RADEON_READ(RADEON_RBBM_STATUS)
		      & RADEON_RBBM_ACTIVE)) {
			radeon_do_pixcache_flush(dev_priv);
L
Linus Torvalds 已提交
251 252
			return 0;
		}
D
Dave Airlie 已提交
253
		DRM_UDELAY(1);
L
Linus Torvalds 已提交
254
	}
255
	DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
256 257
		 RADEON_READ(RADEON_RBBM_STATUS),
		 RADEON_READ(R300_VAP_CNTL_STATUS));
L
Linus Torvalds 已提交
258 259

#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
260 261
	DRM_ERROR("failed!\n");
	radeon_status(dev_priv);
L
Linus Torvalds 已提交
262
#endif
E
Eric Anholt 已提交
263
	return -EBUSY;
L
Linus Torvalds 已提交
264 265
}

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
{
	uint32_t gb_tile_config, gb_pipe_sel = 0;

	/* RS4xx/RS6xx/R4xx/R5xx */
	if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
		gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
		dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
	} else {
		/* R3xx */
		if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
		    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
			dev_priv->num_gb_pipes = 2;
		} else {
			/* R3Vxx */
			dev_priv->num_gb_pipes = 1;
		}
	}
	DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);

	gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);

	switch (dev_priv->num_gb_pipes) {
	case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
	case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
	case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
	default:
	case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
	}

	if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
		RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
		RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
	}
	RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
	radeon_do_wait_for_idle(dev_priv);
	RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
	RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
					       R300_DC_AUTOFLUSH_ENABLE |
					       R300_DC_DC_DISABLE_IGNORE_PE));


}

L
Linus Torvalds 已提交
310 311 312 313 314
/* ================================================================
 * CP control, initialization
 */

/* Load the microcode for the CP */
D
Dave Airlie 已提交
315
static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
316 317
{
	int i;
D
Dave Airlie 已提交
318
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
319

D
Dave Airlie 已提交
320
	radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
321

D
Dave Airlie 已提交
322
	RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
		DRM_INFO("Loading R100 Microcode\n");
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R100_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R100_cp_microcode[i][0]);
		}
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
L
Linus Torvalds 已提交
339
		DRM_INFO("Loading R200 Microcode\n");
D
Dave Airlie 已提交
340 341 342 343 344
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R200_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R200_cp_microcode[i][0]);
L
Linus Torvalds 已提交
345
		}
346 347 348 349
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
350
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
L
Linus Torvalds 已提交
351
		DRM_INFO("Loading R300 Microcode\n");
D
Dave Airlie 已提交
352 353 354 355 356
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R300_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R300_cp_microcode[i][0]);
L
Linus Torvalds 已提交
357
		}
358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
		DRM_INFO("Loading R400 Microcode\n");
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R420_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R420_cp_microcode[i][0]);
		}
	} else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) {
		DRM_INFO("Loading RS690 Microcode\n");
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     RS690_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     RS690_cp_microcode[i][0]);
		}
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
		DRM_INFO("Loading R500 Microcode\n");
D
Dave Airlie 已提交
382 383
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
384
				     R520_cp_microcode[i][1]);
D
Dave Airlie 已提交
385
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
386
				     R520_cp_microcode[i][0]);
L
Linus Torvalds 已提交
387 388 389 390 391 392 393 394
		}
	}
}

/* Flush any pending commands to the CP.  This should only be used just
 * prior to a wait for idle, as it informs the engine that the command
 * stream is ending.
 */
D
Dave Airlie 已提交
395
static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
396
{
D
Dave Airlie 已提交
397
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
398 399 400
#if 0
	u32 tmp;

D
Dave Airlie 已提交
401 402
	tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
	RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
L
Linus Torvalds 已提交
403 404 405 406 407
#endif
}

/* Wait for the CP to go idle.
 */
D
Dave Airlie 已提交
408
int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
409 410
{
	RING_LOCALS;
D
Dave Airlie 已提交
411
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
412

D
Dave Airlie 已提交
413
	BEGIN_RING(6);
L
Linus Torvalds 已提交
414 415 416 417 418 419 420 421

	RADEON_PURGE_CACHE();
	RADEON_PURGE_ZCACHE();
	RADEON_WAIT_UNTIL_IDLE();

	ADVANCE_RING();
	COMMIT_RING();

D
Dave Airlie 已提交
422
	return radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
423 424 425 426
}

/* Start the Command Processor.
 */
D
Dave Airlie 已提交
427
static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
428 429
{
	RING_LOCALS;
D
Dave Airlie 已提交
430
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
431

D
Dave Airlie 已提交
432
	radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
433

D
Dave Airlie 已提交
434
	RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
L
Linus Torvalds 已提交
435 436 437

	dev_priv->cp_running = 1;

438 439 440 441 442 443 444
	BEGIN_RING(8);
	/* isync can only be written through cp on r5xx write it here */
	OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
	OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
		 RADEON_ISYNC_ANY3D_IDLE2D |
		 RADEON_ISYNC_WAIT_IDLEGUI |
		 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
L
Linus Torvalds 已提交
445 446 447 448 449
	RADEON_PURGE_CACHE();
	RADEON_PURGE_ZCACHE();
	RADEON_WAIT_UNTIL_IDLE();
	ADVANCE_RING();
	COMMIT_RING();
450 451

	dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
L
Linus Torvalds 已提交
452 453 454 455 456 457
}

/* Reset the Command Processor.  This will not flush any pending
 * commands, so you must wait for the CP command stream to complete
 * before calling this routine.
 */
D
Dave Airlie 已提交
458
static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
459 460
{
	u32 cur_read_ptr;
D
Dave Airlie 已提交
461
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
462

D
Dave Airlie 已提交
463 464 465
	cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
	RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
	SET_RING_HEAD(dev_priv, cur_read_ptr);
L
Linus Torvalds 已提交
466 467 468 469 470 471 472
	dev_priv->ring.tail = cur_read_ptr;
}

/* Stop the Command Processor.  This will not flush any pending
 * commands, so you must flush the command stream and wait for the CP
 * to go idle before calling this routine.
 */
D
Dave Airlie 已提交
473
static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
474
{
D
Dave Airlie 已提交
475
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
476

D
Dave Airlie 已提交
477
	RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
L
Linus Torvalds 已提交
478 479 480 481 482 483

	dev_priv->cp_running = 0;
}

/* Reset the engine.  This will stop the CP if it is running.
 */
484
static int radeon_do_engine_reset(struct drm_device * dev)
L
Linus Torvalds 已提交
485 486
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
487
	u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
D
Dave Airlie 已提交
488
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
489

D
Dave Airlie 已提交
490 491
	radeon_do_pixcache_flush(dev_priv);

492 493
	if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
		/* may need something similar for newer chips */
D
Dave Airlie 已提交
494 495 496 497 498 499 500 501 502 503
		clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
		mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);

		RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
						    RADEON_FORCEON_MCLKA |
						    RADEON_FORCEON_MCLKB |
						    RADEON_FORCEON_YCLKA |
						    RADEON_FORCEON_YCLKB |
						    RADEON_FORCEON_MC |
						    RADEON_FORCEON_AIC));
504
	}
D
Dave Airlie 已提交
505

506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527
	rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);

	RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
					      RADEON_SOFT_RESET_CP |
					      RADEON_SOFT_RESET_HI |
					      RADEON_SOFT_RESET_SE |
					      RADEON_SOFT_RESET_RE |
					      RADEON_SOFT_RESET_PP |
					      RADEON_SOFT_RESET_E2 |
					      RADEON_SOFT_RESET_RB));
	RADEON_READ(RADEON_RBBM_SOFT_RESET);
	RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
					      ~(RADEON_SOFT_RESET_CP |
						RADEON_SOFT_RESET_HI |
						RADEON_SOFT_RESET_SE |
						RADEON_SOFT_RESET_RE |
						RADEON_SOFT_RESET_PP |
						RADEON_SOFT_RESET_E2 |
						RADEON_SOFT_RESET_RB)));
	RADEON_READ(RADEON_RBBM_SOFT_RESET);

	if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
D
Dave Airlie 已提交
528 529 530 531
		RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
		RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
		RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
	}
L
Linus Torvalds 已提交
532

533 534 535 536
	/* setup the raster pipes */
	if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
	    radeon_init_pipes(dev_priv);

L
Linus Torvalds 已提交
537
	/* Reset the CP ring */
D
Dave Airlie 已提交
538
	radeon_do_cp_reset(dev_priv);
L
Linus Torvalds 已提交
539 540 541 542 543

	/* The CP is no longer running after an engine reset */
	dev_priv->cp_running = 0;

	/* Reset any pending vertex, indirect buffers */
D
Dave Airlie 已提交
544
	radeon_freelist_reset(dev);
L
Linus Torvalds 已提交
545 546 547 548

	return 0;
}

549
static void radeon_cp_init_ring_buffer(struct drm_device * dev,
D
Dave Airlie 已提交
550
				       drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
551 552 553
{
	u32 ring_start, cur_read_ptr;
	u32 tmp;
D
Dave Airlie 已提交
554

555 556 557 558 559 560
	/* Initialize the memory controller. With new memory map, the fb location
	 * is not changed, it should have been properly initialized already. Part
	 * of the problem is that the code below is bogus, assuming the GART is
	 * always appended to the fb which is not necessarily the case
	 */
	if (!dev_priv->new_memmap)
D
Dave Airlie 已提交
561
		radeon_write_fb_location(dev_priv,
562 563
			     ((dev_priv->gart_vm_start - 1) & 0xffff0000)
			     | (dev_priv->fb_location >> 16));
L
Linus Torvalds 已提交
564 565

#if __OS_HAS_AGP
566
	if (dev_priv->flags & RADEON_IS_AGP) {
567 568
		radeon_write_agp_base(dev_priv, dev->agp->base);

D
Dave Airlie 已提交
569
		radeon_write_agp_location(dev_priv,
D
Dave Airlie 已提交
570 571 572
			     (((dev_priv->gart_vm_start - 1 +
				dev_priv->gart_size) & 0xffff0000) |
			      (dev_priv->gart_vm_start >> 16)));
L
Linus Torvalds 已提交
573 574 575 576

		ring_start = (dev_priv->cp_ring->offset
			      - dev->agp->base
			      + dev_priv->gart_vm_start);
577
	} else
L
Linus Torvalds 已提交
578 579
#endif
		ring_start = (dev_priv->cp_ring->offset
580
			      - (unsigned long)dev->sg->virtual
L
Linus Torvalds 已提交
581 582
			      + dev_priv->gart_vm_start);

D
Dave Airlie 已提交
583
	RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
L
Linus Torvalds 已提交
584 585

	/* Set the write pointer delay */
D
Dave Airlie 已提交
586
	RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
L
Linus Torvalds 已提交
587 588

	/* Initialize the ring buffer's read and write pointers */
D
Dave Airlie 已提交
589 590 591
	cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
	RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
	SET_RING_HEAD(dev_priv, cur_read_ptr);
L
Linus Torvalds 已提交
592 593 594
	dev_priv->ring.tail = cur_read_ptr;

#if __OS_HAS_AGP
595
	if (dev_priv->flags & RADEON_IS_AGP) {
D
Dave Airlie 已提交
596 597 598
		RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
			     dev_priv->ring_rptr->offset
			     - dev->agp->base + dev_priv->gart_vm_start);
L
Linus Torvalds 已提交
599 600 601
	} else
#endif
	{
D
Dave Airlie 已提交
602
		struct drm_sg_mem *entry = dev->sg;
L
Linus Torvalds 已提交
603 604
		unsigned long tmp_ofs, page_ofs;

605 606
		tmp_ofs = dev_priv->ring_rptr->offset -
				(unsigned long)dev->sg->virtual;
L
Linus Torvalds 已提交
607 608
		page_ofs = tmp_ofs >> PAGE_SHIFT;

D
Dave Airlie 已提交
609 610 611 612
		RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
		DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
			  (unsigned long)entry->busaddr[page_ofs],
			  entry->handle + tmp_ofs);
L
Linus Torvalds 已提交
613 614
	}

615 616 617
	/* Set ring buffer size */
#ifdef __BIG_ENDIAN
	RADEON_WRITE(RADEON_CP_RB_CNTL,
618 619 620 621
		     RADEON_BUF_SWAP_32BIT |
		     (dev_priv->ring.fetch_size_l2ow << 18) |
		     (dev_priv->ring.rptr_update_l2qw << 8) |
		     dev_priv->ring.size_l2qw);
622
#else
623 624 625 626
	RADEON_WRITE(RADEON_CP_RB_CNTL,
		     (dev_priv->ring.fetch_size_l2ow << 18) |
		     (dev_priv->ring.rptr_update_l2qw << 8) |
		     dev_priv->ring.size_l2qw);
627 628 629
#endif


L
Linus Torvalds 已提交
630 631 632 633 634 635 636
	/* Initialize the scratch register pointer.  This will cause
	 * the scratch register values to be written out to memory
	 * whenever they are updated.
	 *
	 * We simply put this behind the ring read pointer, this works
	 * with PCI GART as well as (whatever kind of) AGP GART
	 */
D
Dave Airlie 已提交
637 638
	RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
		     + RADEON_SCRATCH_REG_OFFSET);
L
Linus Torvalds 已提交
639 640 641 642 643

	dev_priv->scratch = ((__volatile__ u32 *)
			     dev_priv->ring_rptr->handle +
			     (RADEON_SCRATCH_REG_OFFSET / sizeof(u32)));

D
Dave Airlie 已提交
644
	RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
L
Linus Torvalds 已提交
645

646 647 648
	/* Turn on bus mastering */
	tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
	RADEON_WRITE(RADEON_BUS_CNTL, tmp);
L
Linus Torvalds 已提交
649 650

	dev_priv->sarea_priv->last_frame = dev_priv->scratch[0] = 0;
D
Dave Airlie 已提交
651
	RADEON_WRITE(RADEON_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame);
L
Linus Torvalds 已提交
652 653

	dev_priv->sarea_priv->last_dispatch = dev_priv->scratch[1] = 0;
D
Dave Airlie 已提交
654 655
	RADEON_WRITE(RADEON_LAST_DISPATCH_REG,
		     dev_priv->sarea_priv->last_dispatch);
L
Linus Torvalds 已提交
656 657

	dev_priv->sarea_priv->last_clear = dev_priv->scratch[2] = 0;
D
Dave Airlie 已提交
658
	RADEON_WRITE(RADEON_LAST_CLEAR_REG, dev_priv->sarea_priv->last_clear);
L
Linus Torvalds 已提交
659

D
Dave Airlie 已提交
660
	radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
661 662

	/* Sync everything up */
D
Dave Airlie 已提交
663 664 665 666 667
	RADEON_WRITE(RADEON_ISYNC_CNTL,
		     (RADEON_ISYNC_ANY2D_IDLE3D |
		      RADEON_ISYNC_ANY3D_IDLE2D |
		      RADEON_ISYNC_WAIT_IDLEGUI |
		      RADEON_ISYNC_CPSCRATCH_IDLEGUI));
668 669 670 671 672 673 674

}

static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
{
	u32 tmp;

675 676 677
	/* Start with assuming that writeback doesn't work */
	dev_priv->writeback_works = 0;

678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
	/* Writeback doesn't seem to work everywhere, test it here and possibly
	 * enable it if it appears to work
	 */
	DRM_WRITE32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1), 0);
	RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);

	for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
		if (DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1)) ==
		    0xdeadbeef)
			break;
		DRM_UDELAY(1);
	}

	if (tmp < dev_priv->usec_timeout) {
		dev_priv->writeback_works = 1;
		DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
	} else {
		dev_priv->writeback_works = 0;
		DRM_INFO("writeback test failed\n");
	}
	if (radeon_no_wb == 1) {
		dev_priv->writeback_works = 0;
		DRM_INFO("writeback forced off\n");
	}
702 703 704 705 706 707 708

	if (!dev_priv->writeback_works) {
		/* Disable writeback to avoid unnecessary bus master transfer */
		RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
			     RADEON_RB_NO_UPDATE);
		RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
	}
L
Linus Torvalds 已提交
709 710
}

711 712
/* Enable or disable IGP GART on the chip */
static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
713 714 715 716
{
	u32 temp;

	if (on) {
717
		DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
718 719 720 721
			  dev_priv->gart_vm_start,
			  (long)dev_priv->gart_info.bus_addr,
			  dev_priv->gart_size);

722 723 724 725 726 727
		temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
		if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
			IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
							     RS690_BLOCK_GFX_D3_EN));
		else
			IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
728

729 730
		IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
							       RS480_VA_SIZE_32MB));
731

732 733 734 735 736
		temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
		IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
							RS480_TLB_ENABLE |
							RS480_GTW_LAC_EN |
							RS480_1LEVEL_GART));
737

738 739
		temp = dev_priv->gart_info.bus_addr & 0xfffff000;
		temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
740 741 742 743 744 745
		IGP_WRITE_MCIND(RS480_GART_BASE, temp);

		temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
		IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
						      RS480_REQ_TYPE_SNOOP_DIS));

746
		radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
D
Dave Airlie 已提交
747

748 749 750 751
		dev_priv->gart_size = 32*1024*1024;
		temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
			 0xffff0000) | (dev_priv->gart_vm_start >> 16));

752
		radeon_write_agp_location(dev_priv, temp);
753

754 755 756
		temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
		IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
							       RS480_VA_SIZE_32MB));
757 758

		do {
759 760
			temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
			if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
761 762 763 764
				break;
			DRM_UDELAY(1);
		} while (1);

765 766
		IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
				RS480_GART_CACHE_INVALIDATE);
767

768
		do {
769 770
			temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
			if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
771 772 773 774
				break;
			DRM_UDELAY(1);
		} while (1);

775
		IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
776
	} else {
777
		IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
778 779 780
	}
}

781 782 783 784 785 786
static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
{
	u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
	if (on) {

		DRM_DEBUG("programming pcie %08X %08lX %08X\n",
D
Dave Airlie 已提交
787 788
			  dev_priv->gart_vm_start,
			  (long)dev_priv->gart_info.bus_addr,
789
			  dev_priv->gart_size);
D
Dave Airlie 已提交
790 791 792 793 794 795 796 797 798 799
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
				  dev_priv->gart_vm_start);
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
				  dev_priv->gart_info.bus_addr);
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
				  dev_priv->gart_vm_start);
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
				  dev_priv->gart_vm_start +
				  dev_priv->gart_size - 1);

D
Dave Airlie 已提交
800
		radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
D
Dave Airlie 已提交
801 802 803

		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
				  RADEON_PCIE_TX_GART_EN);
804
	} else {
D
Dave Airlie 已提交
805 806
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
				  tmp & ~RADEON_PCIE_TX_GART_EN);
807
	}
L
Linus Torvalds 已提交
808 809 810
}

/* Enable or disable PCI GART on the chip */
D
Dave Airlie 已提交
811
static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
L
Linus Torvalds 已提交
812
{
813
	u32 tmp;
L
Linus Torvalds 已提交
814

815 816
	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
	    (dev_priv->flags & RADEON_IS_IGPGART)) {
817 818 819 820
		radeon_set_igpgart(dev_priv, on);
		return;
	}

821
	if (dev_priv->flags & RADEON_IS_PCIE) {
822 823 824
		radeon_set_pciegart(dev_priv, on);
		return;
	}
L
Linus Torvalds 已提交
825

D
Dave Airlie 已提交
826
	tmp = RADEON_READ(RADEON_AIC_CNTL);
827

D
Dave Airlie 已提交
828 829 830
	if (on) {
		RADEON_WRITE(RADEON_AIC_CNTL,
			     tmp | RADEON_PCIGART_TRANSLATE_EN);
L
Linus Torvalds 已提交
831 832 833

		/* set PCI GART page-table base address
		 */
834
		RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
L
Linus Torvalds 已提交
835 836 837

		/* set address range for PCI address translate
		 */
D
Dave Airlie 已提交
838 839 840
		RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
		RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
			     + dev_priv->gart_size - 1);
L
Linus Torvalds 已提交
841 842 843

		/* Turn off AGP aperture -- is this required for PCI GART?
		 */
D
Dave Airlie 已提交
844
		radeon_write_agp_location(dev_priv, 0xffffffc0);
D
Dave Airlie 已提交
845
		RADEON_WRITE(RADEON_AGP_COMMAND, 0);	/* clear AGP_COMMAND */
L
Linus Torvalds 已提交
846
	} else {
D
Dave Airlie 已提交
847 848
		RADEON_WRITE(RADEON_AIC_CNTL,
			     tmp & ~RADEON_PCIGART_TRANSLATE_EN);
L
Linus Torvalds 已提交
849 850 851
	}
}

852
static int radeon_do_init_cp(struct drm_device * dev, drm_radeon_init_t * init)
L
Linus Torvalds 已提交
853
{
854 855
	drm_radeon_private_t *dev_priv = dev->dev_private;

D
Dave Airlie 已提交
856
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
857

D
Dave Airlie 已提交
858
	/* if we require new memory map but we don't have it fail */
859
	if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
860
		DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
D
Dave Airlie 已提交
861
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
862
		return -EINVAL;
D
Dave Airlie 已提交
863 864
	}

865
	if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
866
		DRM_DEBUG("Forcing AGP card to PCI mode\n");
867 868
		dev_priv->flags &= ~RADEON_IS_AGP;
	} else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
869 870
		   && !init->is_pci) {
		DRM_DEBUG("Restoring AGP flag\n");
871
		dev_priv->flags |= RADEON_IS_AGP;
872
	}
L
Linus Torvalds 已提交
873

874
	if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
D
Dave Airlie 已提交
875
		DRM_ERROR("PCI GART memory not allocated!\n");
L
Linus Torvalds 已提交
876
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
877
		return -EINVAL;
L
Linus Torvalds 已提交
878 879 880
	}

	dev_priv->usec_timeout = init->usec_timeout;
D
Dave Airlie 已提交
881 882 883
	if (dev_priv->usec_timeout < 1 ||
	    dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
		DRM_DEBUG("TIMEOUT problem!\n");
L
Linus Torvalds 已提交
884
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
885
		return -EINVAL;
L
Linus Torvalds 已提交
886 887
	}

888 889 890 891
	/* Enable vblank on CRTC1 for older X servers
	 */
	dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;

892
	switch(init->func) {
L
Linus Torvalds 已提交
893
	case RADEON_INIT_R200_CP:
D
Dave Airlie 已提交
894
		dev_priv->microcode_version = UCODE_R200;
L
Linus Torvalds 已提交
895 896
		break;
	case RADEON_INIT_R300_CP:
D
Dave Airlie 已提交
897
		dev_priv->microcode_version = UCODE_R300;
L
Linus Torvalds 已提交
898 899
		break;
	default:
D
Dave Airlie 已提交
900
		dev_priv->microcode_version = UCODE_R100;
L
Linus Torvalds 已提交
901
	}
D
Dave Airlie 已提交
902

L
Linus Torvalds 已提交
903 904 905 906 907 908 909
	dev_priv->do_boxes = 0;
	dev_priv->cp_mode = init->cp_mode;

	/* We don't support anything other than bus-mastering ring mode,
	 * but the ring can be in either AGP or PCI space for the ring
	 * read pointer.
	 */
D
Dave Airlie 已提交
910 911 912
	if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
	    (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
		DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
L
Linus Torvalds 已提交
913
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
914
		return -EINVAL;
L
Linus Torvalds 已提交
915 916
	}

D
Dave Airlie 已提交
917
	switch (init->fb_bpp) {
L
Linus Torvalds 已提交
918 919 920 921 922 923 924 925
	case 16:
		dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
		break;
	case 32:
	default:
		dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
		break;
	}
D
Dave Airlie 已提交
926 927 928 929
	dev_priv->front_offset = init->front_offset;
	dev_priv->front_pitch = init->front_pitch;
	dev_priv->back_offset = init->back_offset;
	dev_priv->back_pitch = init->back_pitch;
L
Linus Torvalds 已提交
930

D
Dave Airlie 已提交
931
	switch (init->depth_bpp) {
L
Linus Torvalds 已提交
932 933 934 935 936 937 938 939
	case 16:
		dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
		break;
	case 32:
	default:
		dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
		break;
	}
D
Dave Airlie 已提交
940 941
	dev_priv->depth_offset = init->depth_offset;
	dev_priv->depth_pitch = init->depth_pitch;
L
Linus Torvalds 已提交
942 943 944 945 946 947 948 949

	/* Hardware state for depth clears.  Remove this if/when we no
	 * longer clear the depth buffer with a 3D rectangle.  Hard-code
	 * all values to prevent unwanted 3D state from slipping through
	 * and screwing with the clear operation.
	 */
	dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
					   (dev_priv->color_fmt << 10) |
D
Dave Airlie 已提交
950 951
					   (dev_priv->microcode_version ==
					    UCODE_R100 ? RADEON_ZBLOCK16 : 0));
L
Linus Torvalds 已提交
952

D
Dave Airlie 已提交
953 954 955 956 957 958 959
	dev_priv->depth_clear.rb3d_zstencilcntl =
	    (dev_priv->depth_fmt |
	     RADEON_Z_TEST_ALWAYS |
	     RADEON_STENCIL_TEST_ALWAYS |
	     RADEON_STENCIL_S_FAIL_REPLACE |
	     RADEON_STENCIL_ZPASS_REPLACE |
	     RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
L
Linus Torvalds 已提交
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977

	dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
					 RADEON_BFACE_SOLID |
					 RADEON_FFACE_SOLID |
					 RADEON_FLAT_SHADE_VTX_LAST |
					 RADEON_DIFFUSE_SHADE_FLAT |
					 RADEON_ALPHA_SHADE_FLAT |
					 RADEON_SPECULAR_SHADE_FLAT |
					 RADEON_FOG_SHADE_FLAT |
					 RADEON_VTX_PIX_CENTER_OGL |
					 RADEON_ROUND_MODE_TRUNC |
					 RADEON_ROUND_PREC_8TH_PIX);


	dev_priv->ring_offset = init->ring_offset;
	dev_priv->ring_rptr_offset = init->ring_rptr_offset;
	dev_priv->buffers_offset = init->buffers_offset;
	dev_priv->gart_textures_offset = init->gart_textures_offset;
D
Dave Airlie 已提交
978

979
	dev_priv->sarea = drm_getsarea(dev);
D
Dave Airlie 已提交
980
	if (!dev_priv->sarea) {
L
Linus Torvalds 已提交
981 982
		DRM_ERROR("could not find sarea!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
983
		return -EINVAL;
L
Linus Torvalds 已提交
984 985 986
	}

	dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
D
Dave Airlie 已提交
987
	if (!dev_priv->cp_ring) {
L
Linus Torvalds 已提交
988 989
		DRM_ERROR("could not find cp ring region!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
990
		return -EINVAL;
L
Linus Torvalds 已提交
991 992
	}
	dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
D
Dave Airlie 已提交
993
	if (!dev_priv->ring_rptr) {
L
Linus Torvalds 已提交
994 995
		DRM_ERROR("could not find ring read pointer!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
996
		return -EINVAL;
L
Linus Torvalds 已提交
997
	}
998
	dev->agp_buffer_token = init->buffers_offset;
L
Linus Torvalds 已提交
999
	dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
D
Dave Airlie 已提交
1000
	if (!dev->agp_buffer_map) {
L
Linus Torvalds 已提交
1001 1002
		DRM_ERROR("could not find dma buffer region!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1003
		return -EINVAL;
L
Linus Torvalds 已提交
1004 1005
	}

D
Dave Airlie 已提交
1006 1007 1008 1009
	if (init->gart_textures_offset) {
		dev_priv->gart_textures =
		    drm_core_findmap(dev, init->gart_textures_offset);
		if (!dev_priv->gart_textures) {
L
Linus Torvalds 已提交
1010 1011
			DRM_ERROR("could not find GART texture region!\n");
			radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1012
			return -EINVAL;
L
Linus Torvalds 已提交
1013 1014 1015 1016
		}
	}

	dev_priv->sarea_priv =
D
Dave Airlie 已提交
1017 1018
	    (drm_radeon_sarea_t *) ((u8 *) dev_priv->sarea->handle +
				    init->sarea_priv_offset);
L
Linus Torvalds 已提交
1019 1020

#if __OS_HAS_AGP
1021
	if (dev_priv->flags & RADEON_IS_AGP) {
D
Dave Airlie 已提交
1022 1023 1024 1025 1026 1027
		drm_core_ioremap(dev_priv->cp_ring, dev);
		drm_core_ioremap(dev_priv->ring_rptr, dev);
		drm_core_ioremap(dev->agp_buffer_map, dev);
		if (!dev_priv->cp_ring->handle ||
		    !dev_priv->ring_rptr->handle ||
		    !dev->agp_buffer_map->handle) {
L
Linus Torvalds 已提交
1028 1029
			DRM_ERROR("could not find ioremap agp regions!\n");
			radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1030
			return -EINVAL;
L
Linus Torvalds 已提交
1031 1032 1033 1034
		}
	} else
#endif
	{
D
Dave Airlie 已提交
1035
		dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
L
Linus Torvalds 已提交
1036
		dev_priv->ring_rptr->handle =
D
Dave Airlie 已提交
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
		    (void *)dev_priv->ring_rptr->offset;
		dev->agp_buffer_map->handle =
		    (void *)dev->agp_buffer_map->offset;

		DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
			  dev_priv->cp_ring->handle);
		DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
			  dev_priv->ring_rptr->handle);
		DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
			  dev->agp_buffer_map->handle);
L
Linus Torvalds 已提交
1047 1048
	}

D
Dave Airlie 已提交
1049
	dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
D
Dave Airlie 已提交
1050
	dev_priv->fb_size =
D
Dave Airlie 已提交
1051
		((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
1052
		- dev_priv->fb_location;
L
Linus Torvalds 已提交
1053

D
Dave Airlie 已提交
1054 1055 1056
	dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
					((dev_priv->front_offset
					  + dev_priv->fb_location) >> 10));
L
Linus Torvalds 已提交
1057

D
Dave Airlie 已提交
1058 1059 1060
	dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
				       ((dev_priv->back_offset
					 + dev_priv->fb_location) >> 10));
L
Linus Torvalds 已提交
1061

D
Dave Airlie 已提交
1062 1063 1064
	dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
					((dev_priv->depth_offset
					  + dev_priv->fb_location) >> 10));
L
Linus Torvalds 已提交
1065 1066

	dev_priv->gart_size = init->gart_size;
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078

	/* New let's set the memory map ... */
	if (dev_priv->new_memmap) {
		u32 base = 0;

		DRM_INFO("Setting GART location based on new memory map\n");

		/* If using AGP, try to locate the AGP aperture at the same
		 * location in the card and on the bus, though we have to
		 * align it down.
		 */
#if __OS_HAS_AGP
1079
		if (dev_priv->flags & RADEON_IS_AGP) {
1080 1081
			base = dev->agp->base;
			/* Check if valid */
1082 1083
			if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
			    base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
1084 1085 1086 1087 1088 1089 1090 1091 1092
				DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
					 dev->agp->base);
				base = 0;
			}
		}
#endif
		/* If not or if AGP is at 0 (Macs), try to put it elsewhere */
		if (base == 0) {
			base = dev_priv->fb_location + dev_priv->fb_size;
1093 1094
			if (base < dev_priv->fb_location ||
			    ((base + dev_priv->gart_size) & 0xfffffffful) < base)
1095 1096
				base = dev_priv->fb_location
					- dev_priv->gart_size;
D
Dave Airlie 已提交
1097
		}
1098 1099 1100 1101 1102 1103 1104 1105 1106
		dev_priv->gart_vm_start = base & 0xffc00000u;
		if (dev_priv->gart_vm_start != base)
			DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
				 base, dev_priv->gart_vm_start);
	} else {
		DRM_INFO("Setting GART location based on old memory map\n");
		dev_priv->gart_vm_start = dev_priv->fb_location +
			RADEON_READ(RADEON_CONFIG_APER_SIZE);
	}
L
Linus Torvalds 已提交
1107 1108

#if __OS_HAS_AGP
1109
	if (dev_priv->flags & RADEON_IS_AGP)
L
Linus Torvalds 已提交
1110
		dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
D
Dave Airlie 已提交
1111 1112
						 - dev->agp->base
						 + dev_priv->gart_vm_start);
L
Linus Torvalds 已提交
1113 1114 1115
	else
#endif
		dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
1116 1117
					- (unsigned long)dev->sg->virtual
					+ dev_priv->gart_vm_start);
L
Linus Torvalds 已提交
1118

D
Dave Airlie 已提交
1119 1120 1121 1122
	DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
	DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
	DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
		  dev_priv->gart_buffers_offset);
L
Linus Torvalds 已提交
1123

D
Dave Airlie 已提交
1124 1125
	dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
	dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
L
Linus Torvalds 已提交
1126 1127
			      + init->ring_size / sizeof(u32));
	dev_priv->ring.size = init->ring_size;
D
Dave Airlie 已提交
1128
	dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
L
Linus Torvalds 已提交
1129

1130 1131 1132 1133 1134
	dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
	dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);

	dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
	dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
D
Dave Airlie 已提交
1135
	dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
L
Linus Torvalds 已提交
1136 1137 1138 1139

	dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;

#if __OS_HAS_AGP
1140
	if (dev_priv->flags & RADEON_IS_AGP) {
L
Linus Torvalds 已提交
1141
		/* Turn off PCI GART */
D
Dave Airlie 已提交
1142
		radeon_set_pcigart(dev_priv, 0);
L
Linus Torvalds 已提交
1143 1144 1145
	} else
#endif
	{
1146
		dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
1147
		/* if we have an offset set from userspace */
1148
		if (dev_priv->pcigart_offset_set) {
D
Dave Airlie 已提交
1149 1150
			dev_priv->gart_info.bus_addr =
			    dev_priv->pcigart_offset + dev_priv->fb_location;
1151
			dev_priv->gart_info.mapping.offset =
1152
			    dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
1153
			dev_priv->gart_info.mapping.size =
1154
			    dev_priv->gart_info.table_size;
1155

1156
			drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
D
Dave Airlie 已提交
1157
			dev_priv->gart_info.addr =
1158
			    dev_priv->gart_info.mapping.handle;
D
Dave Airlie 已提交
1159

1160 1161 1162 1163
			if (dev_priv->flags & RADEON_IS_PCIE)
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
			else
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
D
Dave Airlie 已提交
1164 1165 1166
			dev_priv->gart_info.gart_table_location =
			    DRM_ATI_GART_FB;

1167
			DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
D
Dave Airlie 已提交
1168 1169 1170
				  dev_priv->gart_info.addr,
				  dev_priv->pcigart_offset);
		} else {
1171 1172 1173 1174
			if (dev_priv->flags & RADEON_IS_IGPGART)
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
			else
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
D
Dave Airlie 已提交
1175 1176
			dev_priv->gart_info.gart_table_location =
			    DRM_ATI_GART_MAIN;
1177 1178
			dev_priv->gart_info.addr = NULL;
			dev_priv->gart_info.bus_addr = 0;
1179
			if (dev_priv->flags & RADEON_IS_PCIE) {
D
Dave Airlie 已提交
1180 1181
				DRM_ERROR
				    ("Cannot use PCI Express without GART in FB memory\n");
1182
				radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1183
				return -EINVAL;
1184 1185 1186 1187
			}
		}

		if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
D
Dave Airlie 已提交
1188
			DRM_ERROR("failed to init PCI GART!\n");
L
Linus Torvalds 已提交
1189
			radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1190
			return -ENOMEM;
L
Linus Torvalds 已提交
1191 1192 1193
		}

		/* Turn on PCI GART */
D
Dave Airlie 已提交
1194
		radeon_set_pcigart(dev_priv, 1);
L
Linus Torvalds 已提交
1195 1196
	}

D
Dave Airlie 已提交
1197 1198
	radeon_cp_load_microcode(dev_priv);
	radeon_cp_init_ring_buffer(dev, dev_priv);
L
Linus Torvalds 已提交
1199 1200 1201

	dev_priv->last_buf = 0;

D
Dave Airlie 已提交
1202
	radeon_do_engine_reset(dev);
1203
	radeon_test_writeback(dev_priv);
L
Linus Torvalds 已提交
1204 1205 1206 1207

	return 0;
}

1208
static int radeon_do_cleanup_cp(struct drm_device * dev)
L
Linus Torvalds 已提交
1209 1210
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1211
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1212 1213 1214 1215 1216

	/* Make sure interrupts are disabled here because the uninstall ioctl
	 * may not have been called from userspace and after dev_private
	 * is freed, it's too late.
	 */
D
Dave Airlie 已提交
1217 1218
	if (dev->irq_enabled)
		drm_irq_uninstall(dev);
L
Linus Torvalds 已提交
1219 1220

#if __OS_HAS_AGP
1221
	if (dev_priv->flags & RADEON_IS_AGP) {
1222
		if (dev_priv->cp_ring != NULL) {
D
Dave Airlie 已提交
1223
			drm_core_ioremapfree(dev_priv->cp_ring, dev);
1224 1225 1226
			dev_priv->cp_ring = NULL;
		}
		if (dev_priv->ring_rptr != NULL) {
D
Dave Airlie 已提交
1227
			drm_core_ioremapfree(dev_priv->ring_rptr, dev);
1228 1229
			dev_priv->ring_rptr = NULL;
		}
D
Dave Airlie 已提交
1230 1231
		if (dev->agp_buffer_map != NULL) {
			drm_core_ioremapfree(dev->agp_buffer_map, dev);
L
Linus Torvalds 已提交
1232 1233 1234 1235 1236
			dev->agp_buffer_map = NULL;
		}
	} else
#endif
	{
1237 1238 1239 1240

		if (dev_priv->gart_info.bus_addr) {
			/* Turn off PCI GART */
			radeon_set_pcigart(dev_priv, 0);
1241 1242
			if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
				DRM_ERROR("failed to cleanup PCI GART!\n");
1243
		}
D
Dave Airlie 已提交
1244

1245 1246
		if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
		{
1247
			drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
1248
			dev_priv->gart_info.addr = 0;
1249
		}
L
Linus Torvalds 已提交
1250 1251 1252 1253 1254 1255 1256
	}
	/* only clear to the start of flags */
	memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));

	return 0;
}

D
Dave Airlie 已提交
1257 1258
/* This code will reinit the Radeon CP hardware after a resume from disc.
 * AFAIK, it would be very difficult to pickle the state at suspend time, so
L
Linus Torvalds 已提交
1259 1260 1261 1262 1263
 * here we make sure that all Radeon hardware initialisation is re-done without
 * affecting running applications.
 *
 * Charl P. Botha <http://cpbotha.net>
 */
1264
static int radeon_do_resume_cp(struct drm_device * dev)
L
Linus Torvalds 已提交
1265 1266 1267
{
	drm_radeon_private_t *dev_priv = dev->dev_private;

D
Dave Airlie 已提交
1268 1269
	if (!dev_priv) {
		DRM_ERROR("Called with no initialization\n");
E
Eric Anholt 已提交
1270
		return -EINVAL;
L
Linus Torvalds 已提交
1271 1272 1273 1274 1275
	}

	DRM_DEBUG("Starting radeon_do_resume_cp()\n");

#if __OS_HAS_AGP
1276
	if (dev_priv->flags & RADEON_IS_AGP) {
L
Linus Torvalds 已提交
1277
		/* Turn off PCI GART */
D
Dave Airlie 已提交
1278
		radeon_set_pcigart(dev_priv, 0);
L
Linus Torvalds 已提交
1279 1280 1281 1282
	} else
#endif
	{
		/* Turn on PCI GART */
D
Dave Airlie 已提交
1283
		radeon_set_pcigart(dev_priv, 1);
L
Linus Torvalds 已提交
1284 1285
	}

D
Dave Airlie 已提交
1286 1287
	radeon_cp_load_microcode(dev_priv);
	radeon_cp_init_ring_buffer(dev, dev_priv);
L
Linus Torvalds 已提交
1288

D
Dave Airlie 已提交
1289
	radeon_do_engine_reset(dev);
1290
	radeon_enable_interrupt(dev);
L
Linus Torvalds 已提交
1291 1292 1293 1294 1295 1296

	DRM_DEBUG("radeon_do_resume_cp() complete\n");

	return 0;
}

1297
int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1298
{
1299
	drm_radeon_init_t *init = data;
L
Linus Torvalds 已提交
1300

1301
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1302

1303
	if (init->func == RADEON_INIT_R300_CP)
D
Dave Airlie 已提交
1304
		r300_init_reg_flags(dev);
D
Dave Airlie 已提交
1305

1306
	switch (init->func) {
L
Linus Torvalds 已提交
1307 1308 1309
	case RADEON_INIT_CP:
	case RADEON_INIT_R200_CP:
	case RADEON_INIT_R300_CP:
1310
		return radeon_do_init_cp(dev, init);
L
Linus Torvalds 已提交
1311
	case RADEON_CLEANUP_CP:
D
Dave Airlie 已提交
1312
		return radeon_do_cleanup_cp(dev);
L
Linus Torvalds 已提交
1313 1314
	}

E
Eric Anholt 已提交
1315
	return -EINVAL;
L
Linus Torvalds 已提交
1316 1317
}

1318
int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1319 1320
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1321
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1322

1323
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1324

D
Dave Airlie 已提交
1325
	if (dev_priv->cp_running) {
1326
		DRM_DEBUG("while CP running\n");
L
Linus Torvalds 已提交
1327 1328
		return 0;
	}
D
Dave Airlie 已提交
1329
	if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
1330 1331
		DRM_DEBUG("called with bogus CP mode (%d)\n",
			  dev_priv->cp_mode);
L
Linus Torvalds 已提交
1332 1333 1334
		return 0;
	}

D
Dave Airlie 已提交
1335
	radeon_do_cp_start(dev_priv);
L
Linus Torvalds 已提交
1336 1337 1338 1339 1340 1341 1342

	return 0;
}

/* Stop the CP.  The engine must have been idled before calling this
 * routine.
 */
1343
int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1344 1345
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
1346
	drm_radeon_cp_stop_t *stop = data;
L
Linus Torvalds 已提交
1347
	int ret;
D
Dave Airlie 已提交
1348
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1349

1350
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1351 1352 1353 1354 1355 1356 1357

	if (!dev_priv->cp_running)
		return 0;

	/* Flush any pending CP commands.  This ensures any outstanding
	 * commands are exectuted by the engine before we turn it off.
	 */
1358
	if (stop->flush) {
D
Dave Airlie 已提交
1359
		radeon_do_cp_flush(dev_priv);
L
Linus Torvalds 已提交
1360 1361 1362 1363 1364
	}

	/* If we fail to make the engine go idle, we return an error
	 * code so that the DRM ioctl wrapper can try again.
	 */
1365
	if (stop->idle) {
D
Dave Airlie 已提交
1366 1367 1368
		ret = radeon_do_cp_idle(dev_priv);
		if (ret)
			return ret;
L
Linus Torvalds 已提交
1369 1370 1371 1372 1373 1374
	}

	/* Finally, we can turn off the CP.  If the engine isn't idle,
	 * we will get some dropped triangles as they won't be fully
	 * rendered before the CP is shut down.
	 */
D
Dave Airlie 已提交
1375
	radeon_do_cp_stop(dev_priv);
L
Linus Torvalds 已提交
1376 1377

	/* Reset the engine */
D
Dave Airlie 已提交
1378
	radeon_do_engine_reset(dev);
L
Linus Torvalds 已提交
1379 1380 1381 1382

	return 0;
}

1383
void radeon_do_release(struct drm_device * dev)
L
Linus Torvalds 已提交
1384 1385 1386 1387 1388 1389 1390
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	int i, ret;

	if (dev_priv) {
		if (dev_priv->cp_running) {
			/* Stop the cp */
D
Dave Airlie 已提交
1391
			while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
L
Linus Torvalds 已提交
1392 1393 1394 1395 1396 1397 1398
				DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
#ifdef __linux__
				schedule();
#else
				tsleep(&ret, PZERO, "rdnrel", 1);
#endif
			}
D
Dave Airlie 已提交
1399 1400
			radeon_do_cp_stop(dev_priv);
			radeon_do_engine_reset(dev);
L
Linus Torvalds 已提交
1401 1402 1403 1404
		}

		/* Disable *all* interrupts */
		if (dev_priv->mmio)	/* remove this after permanent addmaps */
D
Dave Airlie 已提交
1405
			RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
L
Linus Torvalds 已提交
1406

D
Dave Airlie 已提交
1407
		if (dev_priv->mmio) {	/* remove all surfaces */
L
Linus Torvalds 已提交
1408
			for (i = 0; i < RADEON_MAX_SURFACES; i++) {
D
Dave Airlie 已提交
1409 1410 1411 1412 1413
				RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
				RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
					     16 * i, 0);
				RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
					     16 * i, 0);
L
Linus Torvalds 已提交
1414 1415 1416 1417
			}
		}

		/* Free memory heap structures */
D
Dave Airlie 已提交
1418 1419
		radeon_mem_takedown(&(dev_priv->gart_heap));
		radeon_mem_takedown(&(dev_priv->fb_heap));
L
Linus Torvalds 已提交
1420 1421

		/* deallocate kernel resources */
D
Dave Airlie 已提交
1422
		radeon_do_cleanup_cp(dev);
L
Linus Torvalds 已提交
1423 1424 1425 1426 1427
	}
}

/* Just reset the CP ring.  Called as part of an X Server engine reset.
 */
1428
int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1429 1430
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1431
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1432

1433
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1434

D
Dave Airlie 已提交
1435
	if (!dev_priv) {
1436
		DRM_DEBUG("called before init done\n");
E
Eric Anholt 已提交
1437
		return -EINVAL;
L
Linus Torvalds 已提交
1438 1439
	}

D
Dave Airlie 已提交
1440
	radeon_do_cp_reset(dev_priv);
L
Linus Torvalds 已提交
1441 1442 1443 1444 1445 1446 1447

	/* The CP is no longer running after an engine reset */
	dev_priv->cp_running = 0;

	return 0;
}

1448
int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1449 1450
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1451
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1452

1453
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1454

D
Dave Airlie 已提交
1455
	return radeon_do_cp_idle(dev_priv);
L
Linus Torvalds 已提交
1456 1457 1458 1459
}

/* Added by Charl P. Botha to call radeon_do_resume_cp().
 */
1460
int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1461 1462 1463 1464 1465
{

	return radeon_do_resume_cp(dev);
}

1466
int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1467
{
D
Dave Airlie 已提交
1468
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1469

1470
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1471

D
Dave Airlie 已提交
1472
	return radeon_do_engine_reset(dev);
L
Linus Torvalds 已提交
1473 1474 1475 1476 1477 1478 1479 1480
}

/* ================================================================
 * Fullscreen mode
 */

/* KW: Deprecated to say the least:
 */
1481
int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
{
	return 0;
}

/* ================================================================
 * Freelist management
 */

/* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
 *   bufs until freelist code is used.  Note this hides a problem with
 *   the scratch register * (used to keep track of last buffer
 *   completed) being written to before * the last buffer has actually
D
Dave Airlie 已提交
1494
 *   completed rendering.
L
Linus Torvalds 已提交
1495 1496 1497 1498 1499 1500
 *
 * KW:  It's also a good way to find free buffers quickly.
 *
 * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
 * sleep.  However, bugs in older versions of radeon_accel.c mean that
 * we essentially have to do this, else old clients will break.
D
Dave Airlie 已提交
1501
 *
L
Linus Torvalds 已提交
1502 1503
 * However, it does leave open a potential deadlock where all the
 * buffers are held by other clients, which can't release them because
D
Dave Airlie 已提交
1504
 * they can't get the lock.
L
Linus Torvalds 已提交
1505 1506
 */

D
Dave Airlie 已提交
1507
struct drm_buf *radeon_freelist_get(struct drm_device * dev)
L
Linus Torvalds 已提交
1508
{
1509
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1510 1511
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_buf_priv_t *buf_priv;
D
Dave Airlie 已提交
1512
	struct drm_buf *buf;
L
Linus Torvalds 已提交
1513 1514 1515
	int i, t;
	int start;

D
Dave Airlie 已提交
1516
	if (++dev_priv->last_buf >= dma->buf_count)
L
Linus Torvalds 已提交
1517 1518 1519 1520
		dev_priv->last_buf = 0;

	start = dev_priv->last_buf;

D
Dave Airlie 已提交
1521 1522 1523 1524
	for (t = 0; t < dev_priv->usec_timeout; t++) {
		u32 done_age = GET_SCRATCH(1);
		DRM_DEBUG("done_age = %d\n", done_age);
		for (i = start; i < dma->buf_count; i++) {
L
Linus Torvalds 已提交
1525 1526
			buf = dma->buflist[i];
			buf_priv = buf->dev_private;
1527 1528 1529
			if (buf->file_priv == NULL || (buf->pending &&
						       buf_priv->age <=
						       done_age)) {
L
Linus Torvalds 已提交
1530 1531 1532 1533 1534 1535 1536 1537
				dev_priv->stats.requested_bufs++;
				buf->pending = 0;
				return buf;
			}
			start = 0;
		}

		if (t) {
D
Dave Airlie 已提交
1538
			DRM_UDELAY(1);
L
Linus Torvalds 已提交
1539 1540 1541 1542
			dev_priv->stats.freelist_loops++;
		}
	}

D
Dave Airlie 已提交
1543
	DRM_DEBUG("returning NULL!\n");
L
Linus Torvalds 已提交
1544 1545
	return NULL;
}
D
Dave Airlie 已提交
1546

L
Linus Torvalds 已提交
1547
#if 0
D
Dave Airlie 已提交
1548
struct drm_buf *radeon_freelist_get(struct drm_device * dev)
L
Linus Torvalds 已提交
1549
{
1550
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1551 1552
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_buf_priv_t *buf_priv;
D
Dave Airlie 已提交
1553
	struct drm_buf *buf;
L
Linus Torvalds 已提交
1554 1555 1556 1557
	int i, t;
	int start;
	u32 done_age = DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1));

D
Dave Airlie 已提交
1558
	if (++dev_priv->last_buf >= dma->buf_count)
L
Linus Torvalds 已提交
1559 1560 1561 1562
		dev_priv->last_buf = 0;

	start = dev_priv->last_buf;
	dev_priv->stats.freelist_loops++;
D
Dave Airlie 已提交
1563 1564 1565

	for (t = 0; t < 2; t++) {
		for (i = start; i < dma->buf_count; i++) {
L
Linus Torvalds 已提交
1566 1567
			buf = dma->buflist[i];
			buf_priv = buf->dev_private;
1568 1569 1570
			if (buf->file_priv == 0 || (buf->pending &&
						    buf_priv->age <=
						    done_age)) {
L
Linus Torvalds 已提交
1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
				dev_priv->stats.requested_bufs++;
				buf->pending = 0;
				return buf;
			}
		}
		start = 0;
	}

	return NULL;
}
#endif

1583
void radeon_freelist_reset(struct drm_device * dev)
L
Linus Torvalds 已提交
1584
{
1585
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1586 1587 1588 1589
	drm_radeon_private_t *dev_priv = dev->dev_private;
	int i;

	dev_priv->last_buf = 0;
D
Dave Airlie 已提交
1590
	for (i = 0; i < dma->buf_count; i++) {
D
Dave Airlie 已提交
1591
		struct drm_buf *buf = dma->buflist[i];
L
Linus Torvalds 已提交
1592 1593 1594 1595 1596 1597 1598 1599 1600
		drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
		buf_priv->age = 0;
	}
}

/* ================================================================
 * CP command submission
 */

D
Dave Airlie 已提交
1601
int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
L
Linus Torvalds 已提交
1602 1603 1604
{
	drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
	int i;
D
Dave Airlie 已提交
1605
	u32 last_head = GET_RING_HEAD(dev_priv);
L
Linus Torvalds 已提交
1606

D
Dave Airlie 已提交
1607 1608
	for (i = 0; i < dev_priv->usec_timeout; i++) {
		u32 head = GET_RING_HEAD(dev_priv);
L
Linus Torvalds 已提交
1609 1610

		ring->space = (head - ring->tail) * sizeof(u32);
D
Dave Airlie 已提交
1611
		if (ring->space <= 0)
L
Linus Torvalds 已提交
1612
			ring->space += ring->size;
D
Dave Airlie 已提交
1613
		if (ring->space > n)
L
Linus Torvalds 已提交
1614
			return 0;
D
Dave Airlie 已提交
1615

L
Linus Torvalds 已提交
1616 1617 1618 1619 1620 1621
		dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

		if (head != last_head)
			i = 0;
		last_head = head;

D
Dave Airlie 已提交
1622
		DRM_UDELAY(1);
L
Linus Torvalds 已提交
1623 1624 1625 1626
	}

	/* FIXME: This return value is ignored in the BEGIN_RING macro! */
#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
1627 1628
	radeon_status(dev_priv);
	DRM_ERROR("failed!\n");
L
Linus Torvalds 已提交
1629
#endif
E
Eric Anholt 已提交
1630
	return -EBUSY;
L
Linus Torvalds 已提交
1631 1632
}

1633 1634
static int radeon_cp_get_buffers(struct drm_device *dev,
				 struct drm_file *file_priv,
1635
				 struct drm_dma * d)
L
Linus Torvalds 已提交
1636 1637
{
	int i;
D
Dave Airlie 已提交
1638
	struct drm_buf *buf;
L
Linus Torvalds 已提交
1639

D
Dave Airlie 已提交
1640 1641 1642
	for (i = d->granted_count; i < d->request_count; i++) {
		buf = radeon_freelist_get(dev);
		if (!buf)
E
Eric Anholt 已提交
1643
			return -EBUSY;	/* NOTE: broken client */
L
Linus Torvalds 已提交
1644

1645
		buf->file_priv = file_priv;
L
Linus Torvalds 已提交
1646

D
Dave Airlie 已提交
1647 1648
		if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
				     sizeof(buf->idx)))
E
Eric Anholt 已提交
1649
			return -EFAULT;
D
Dave Airlie 已提交
1650 1651
		if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
				     sizeof(buf->total)))
E
Eric Anholt 已提交
1652
			return -EFAULT;
L
Linus Torvalds 已提交
1653 1654 1655 1656 1657 1658

		d->granted_count++;
	}
	return 0;
}

1659
int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1660
{
1661
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1662
	int ret = 0;
1663
	struct drm_dma *d = data;
L
Linus Torvalds 已提交
1664

1665
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1666 1667 1668

	/* Please don't send us buffers.
	 */
1669
	if (d->send_count != 0) {
D
Dave Airlie 已提交
1670
		DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
1671
			  DRM_CURRENTPID, d->send_count);
E
Eric Anholt 已提交
1672
		return -EINVAL;
L
Linus Torvalds 已提交
1673 1674 1675 1676
	}

	/* We'll send you buffers.
	 */
1677
	if (d->request_count < 0 || d->request_count > dma->buf_count) {
D
Dave Airlie 已提交
1678
		DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
1679
			  DRM_CURRENTPID, d->request_count, dma->buf_count);
E
Eric Anholt 已提交
1680
		return -EINVAL;
L
Linus Torvalds 已提交
1681 1682
	}

1683
	d->granted_count = 0;
L
Linus Torvalds 已提交
1684

1685 1686
	if (d->request_count) {
		ret = radeon_cp_get_buffers(dev, file_priv, d);
L
Linus Torvalds 已提交
1687 1688 1689 1690 1691
	}

	return ret;
}

1692
int radeon_driver_load(struct drm_device *dev, unsigned long flags)
L
Linus Torvalds 已提交
1693 1694 1695 1696 1697 1698
{
	drm_radeon_private_t *dev_priv;
	int ret = 0;

	dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
	if (dev_priv == NULL)
E
Eric Anholt 已提交
1699
		return -ENOMEM;
L
Linus Torvalds 已提交
1700 1701 1702 1703 1704

	memset(dev_priv, 0, sizeof(drm_radeon_private_t));
	dev->dev_private = (void *)dev_priv;
	dev_priv->flags = flags;

1705
	switch (flags & RADEON_FAMILY_MASK) {
L
Linus Torvalds 已提交
1706 1707 1708 1709
	case CHIP_R100:
	case CHIP_RV200:
	case CHIP_R200:
	case CHIP_R300:
1710
	case CHIP_R350:
D
Dave Airlie 已提交
1711
	case CHIP_R420:
1712
	case CHIP_RV410:
D
Dave Airlie 已提交
1713 1714 1715 1716
	case CHIP_RV515:
	case CHIP_R520:
	case CHIP_RV570:
	case CHIP_R580:
1717
		dev_priv->flags |= RADEON_HAS_HIERZ;
L
Linus Torvalds 已提交
1718 1719
		break;
	default:
D
Dave Airlie 已提交
1720
		/* all other chips have no hierarchical z buffer */
L
Linus Torvalds 已提交
1721 1722
		break;
	}
D
Dave Airlie 已提交
1723 1724

	if (drm_device_is_agp(dev))
1725
		dev_priv->flags |= RADEON_IS_AGP;
1726
	else if (drm_device_is_pcie(dev))
1727
		dev_priv->flags |= RADEON_IS_PCIE;
1728
	else
1729
		dev_priv->flags |= RADEON_IS_PCI;
1730

D
Dave Airlie 已提交
1731
	DRM_DEBUG("%s card detected\n",
1732
		  ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
L
Linus Torvalds 已提交
1733 1734 1735
	return ret;
}

1736 1737 1738 1739
/* Create mappings for registers and framebuffer so userland doesn't necessarily
 * have to find them.
 */
int radeon_driver_firstopen(struct drm_device *dev)
D
Dave Airlie 已提交
1740 1741 1742 1743 1744
{
	int ret;
	drm_local_map_t *map;
	drm_radeon_private_t *dev_priv = dev->dev_private;

1745 1746
	dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;

D
Dave Airlie 已提交
1747 1748 1749 1750 1751 1752
	ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
			 drm_get_resource_len(dev, 2), _DRM_REGISTERS,
			 _DRM_READ_ONLY, &dev_priv->mmio);
	if (ret != 0)
		return ret;

1753 1754
	dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
	ret = drm_addmap(dev, dev_priv->fb_aper_offset,
D
Dave Airlie 已提交
1755 1756 1757 1758 1759 1760 1761 1762
			 drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
			 _DRM_WRITE_COMBINING, &map);
	if (ret != 0)
		return ret;

	return 0;
}

1763
int radeon_driver_unload(struct drm_device *dev)
L
Linus Torvalds 已提交
1764 1765 1766 1767 1768 1769 1770 1771 1772
{
	drm_radeon_private_t *dev_priv = dev->dev_private;

	DRM_DEBUG("\n");
	drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);

	dev->dev_private = NULL;
	return 0;
}