exynos_tmu.h 9.8 KB
Newer Older
D
Donggeun Kim 已提交
1
/*
2
 * exynos_tmu.h - Samsung EXYNOS TMU (Thermal Management Unit)
D
Donggeun Kim 已提交
3 4 5
 *
 *  Copyright (C) 2011 Samsung Electronics
 *  Donggeun Kim <dg77.kim@samsung.com>
6
 *  Amit Daniel Kachhap <amit.daniel@samsung.com>
D
Donggeun Kim 已提交
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */

23 24
#ifndef _EXYNOS_TMU_H
#define _EXYNOS_TMU_H
25
#include <linux/cpu_cooling.h>
D
Donggeun Kim 已提交
26

27 28
#include "exynos_thermal_common.h"

D
Donggeun Kim 已提交
29 30
enum calibration_type {
	TYPE_ONE_POINT_TRIMMING,
31 32
	TYPE_ONE_POINT_TRIMMING_25,
	TYPE_ONE_POINT_TRIMMING_85,
D
Donggeun Kim 已提交
33 34 35 36
	TYPE_TWO_POINT_TRIMMING,
	TYPE_NONE,
};

37 38 39 40 41
enum calibration_mode {
	SW_MODE,
	HW_MODE,
};

42
enum soc_type {
43 44
	SOC_ARCH_EXYNOS3250 = 1,
	SOC_ARCH_EXYNOS4210,
45 46
	SOC_ARCH_EXYNOS4412,
	SOC_ARCH_EXYNOS5250,
47
	SOC_ARCH_EXYNOS5260,
48
	SOC_ARCH_EXYNOS5420_TRIMINFO,
49
	SOC_ARCH_EXYNOS5440,
50
};
51

52 53 54 55 56 57 58 59 60 61 62 63 64 65
/**
 * EXYNOS TMU supported features.
 * TMU_SUPPORT_EMULATION - This features is used to set user defined
 *			temperature to the TMU controller.
 * TMU_SUPPORT_MULTI_INST - This features denotes that the soc
 *			has many instances of TMU.
 * TMU_SUPPORT_TRIM_RELOAD - This features shows that trimming can
 *			be reloaded.
 * TMU_SUPPORT_FALLING_TRIP - This features shows that interrupt can
 *			be registered for falling trips also.
 * TMU_SUPPORT_READY_STATUS - This feature tells that the TMU current
 *			state(active/idle) can be checked.
 * TMU_SUPPORT_EMUL_TIME - This features allows to set next temp emulation
 *			sample time.
66
 * TMU_SUPPORT_ADDRESS_MULTIPLE - This feature tells that the different TMU
67 68 69 70 71 72 73 74 75
 *			sensors shares some common registers.
 * TMU_SUPPORT - macro to compare the above features with the supplied.
 */
#define TMU_SUPPORT_EMULATION			BIT(0)
#define TMU_SUPPORT_MULTI_INST			BIT(1)
#define TMU_SUPPORT_TRIM_RELOAD			BIT(2)
#define TMU_SUPPORT_FALLING_TRIP		BIT(3)
#define TMU_SUPPORT_READY_STATUS		BIT(4)
#define TMU_SUPPORT_EMUL_TIME			BIT(5)
76
#define TMU_SUPPORT_ADDRESS_MULTIPLE		BIT(6)
77 78 79

#define TMU_SUPPORTS(a, b)	(a->features & TMU_SUPPORT_ ## b)

80 81 82 83 84 85 86 87 88
/**
 * struct exynos_tmu_register - register descriptors to access registers and
 * bitfields. The register validity, offsets and bitfield values may vary
 * slightly across different exynos SOC's.
 * @triminfo_data: register containing 2 pont trimming data
 * @triminfo_25_shift: shift bit of the 25 C trim value in triminfo_data reg.
 * @triminfo_85_shift: shift bit of the 85 C trim value in triminfo_data reg.
 * @triminfo_ctrl: trim info controller register.
 * @tmu_ctrl: TMU main controller register.
89
 * @test_mux_addr_shift: shift bits of test mux address.
90 91 92 93 94 95 96 97
 * @buf_vref_sel_shift: shift bits of reference voltage in tmu_ctrl register.
 * @buf_vref_sel_mask: mask bits of reference voltage in tmu_ctrl register.
 * @therm_trip_mode_shift: shift bits of tripping mode in tmu_ctrl register.
 * @therm_trip_mode_mask: mask bits of tripping mode in tmu_ctrl register.
 * @therm_trip_en_shift: shift bits of tripping enable in tmu_ctrl register.
 * @buf_slope_sel_shift: shift bits of amplifier gain value in tmu_ctrl
	register.
 * @buf_slope_sel_mask: mask bits of amplifier gain value in tmu_ctrl register.
98 99 100 101
 * @calib_mode_shift: shift bits of calibration mode value in tmu_ctrl
	register.
 * @calib_mode_mask: mask bits of calibration mode value in tmu_ctrl
	register.
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
 * @core_en_shift: shift bits of TMU core enable bit in tmu_ctrl register.
 * @tmu_status: register drescribing the TMU status.
 * @tmu_cur_temp: register containing the current temperature of the TMU.
 * @threshold_temp: register containing the base threshold level.
 * @threshold_th0: Register containing first set of rising levels.
 * @threshold_th1: Register containing second set of rising levels.
 * @threshold_th2: Register containing third set of rising levels.
 * @threshold_th3_l0_shift: shift bits of level0 threshold temperature.
 * @tmu_inten: register containing the different threshold interrupt
	enable bits.
 * @inten_rise0_shift: shift bits of rising 0 interrupt bits.
 * @inten_rise1_shift: shift bits of rising 1 interrupt bits.
 * @inten_rise2_shift: shift bits of rising 2 interrupt bits.
 * @inten_rise3_shift: shift bits of rising 3 interrupt bits.
 * @inten_fall0_shift: shift bits of falling 0 interrupt bits.
 * @tmu_intstat: Register containing the interrupt status values.
 * @tmu_intclear: Register for clearing the raised interrupt status.
119 120 121 122
 * @intclr_fall_shift: shift bits for interrupt clear fall 0
 * @intclr_rise_shift: shift bits of all rising interrupt bits.
 * @intclr_rise_mask: mask bits of all rising interrupt bits.
 * @intclr_fall_mask: mask bits of all rising interrupt bits.
123 124 125
 * @emul_con: TMU emulation controller register.
 * @emul_temp_shift: shift bits of emulation temperature.
 * @emul_time_shift: shift bits of emulation time.
126 127
 * @tmu_irqstatus: register to find which TMU generated interrupts.
 * @tmu_pmin: register to get/set the Pmin value.
128 129 130 131 132 133 134
 */
struct exynos_tmu_registers {
	u32	triminfo_data;
	u32	triminfo_25_shift;
	u32	triminfo_85_shift;

	u32	triminfo_ctrl;
135
	u32	triminfo_ctrl1;
136 137

	u32	tmu_ctrl;
138
	u32     test_mux_addr_shift;
139 140 141 142 143 144 145
	u32	buf_vref_sel_shift;
	u32	buf_vref_sel_mask;
	u32	therm_trip_mode_shift;
	u32	therm_trip_mode_mask;
	u32	therm_trip_en_shift;
	u32	buf_slope_sel_shift;
	u32	buf_slope_sel_mask;
146 147
	u32	calib_mode_shift;
	u32	calib_mode_mask;
148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
	u32	core_en_shift;

	u32	tmu_status;

	u32	tmu_cur_temp;

	u32	threshold_temp;

	u32	threshold_th0;
	u32	threshold_th1;
	u32	threshold_th2;
	u32	threshold_th3_l0_shift;

	u32	tmu_inten;
	u32	inten_rise0_shift;
	u32	inten_rise1_shift;
	u32	inten_rise2_shift;
	u32	inten_rise3_shift;
	u32	inten_fall0_shift;

	u32	tmu_intstat;

	u32	tmu_intclear;
171 172 173 174
	u32	intclr_fall_shift;
	u32	intclr_rise_shift;
	u32	intclr_fall_mask;
	u32	intclr_rise_mask;
175 176 177 178

	u32	emul_con;
	u32	emul_temp_shift;
	u32	emul_time_shift;
179 180 181

	u32	tmu_irqstatus;
	u32	tmu_pmin;
182 183
};

D
Donggeun Kim 已提交
184
/**
185
 * struct exynos_tmu_platform_data
D
Donggeun Kim 已提交
186 187
 * @threshold: basic temperature for generating interrupt
 *	       25 <= threshold <= 125 [unit: degree Celsius]
188 189
 * @threshold_falling: differntial value for setting threshold
 *		       of temperature falling interrupt.
D
Donggeun Kim 已提交
190 191 192 193 194 195 196 197 198 199 200 201 202 203
 * @trigger_levels: array for each interrupt levels
 *	[unit: degree Celsius]
 *	0: temperature for trigger_level0 interrupt
 *	   condition for trigger_level0 interrupt:
 *		current temperature > threshold + trigger_levels[0]
 *	1: temperature for trigger_level1 interrupt
 *	   condition for trigger_level1 interrupt:
 *		current temperature > threshold + trigger_levels[1]
 *	2: temperature for trigger_level2 interrupt
 *	   condition for trigger_level2 interrupt:
 *		current temperature > threshold + trigger_levels[2]
 *	3: temperature for trigger_level3 interrupt
 *	   condition for trigger_level3 interrupt:
 *		current temperature > threshold + trigger_levels[3]
204 205 206 207 208 209 210 211 212
 * @trigger_type: defines the type of trigger. Possible values are,
 *	THROTTLE_ACTIVE trigger type
 *	THROTTLE_PASSIVE trigger type
 *	SW_TRIP trigger type
 *	HW_TRIP
 * @trigger_enable[]: array to denote which trigger levels are enabled.
 *	1 = enable trigger_level[] interrupt,
 *	0 = disable trigger_level[] interrupt
 * @max_trigger_level: max trigger level supported by the TMU
D
Donggeun Kim 已提交
213 214 215 216 217
 * @gain: gain of amplifier in the positive-TC generator block
 *	0 <= gain <= 15
 * @reference_voltage: reference voltage of amplifier
 *	in the positive-TC generator block
 *	0 <= reference_voltage <= 31
218 219 220 221
 * @noise_cancel_mode: noise cancellation mode
 *	000, 100, 101, 110 and 111 can be different modes
 * @type: determines the type of SOC
 * @efuse_value: platform defined fuse value
222 223 224 225 226
 * @min_efuse_value: minimum valid trimming data
 * @max_efuse_value: maximum valid trimming data
 * @first_point_trim: temp value of the first point trimming
 * @second_point_trim: temp value of the second point trimming
 * @default_temp_offset: default temperature offset in case of no trimming
227
 * @test_mux; information if SoC supports test MUX
D
Donggeun Kim 已提交
228
 * @cal_type: calibration type for temperature
229
 * @cal_mode: calibration mode for temperature
230 231 232
 * @freq_clip_table: Table representing frequency reduction percentage.
 * @freq_tab_count: Count of the above table as frequency reduction may
 *	applicable to only some of the trigger levels.
233 234
 * @registers: Pointer to structure containing all the TMU controller registers
 *	and bitfields shifts and masks.
235 236
 * @features: a bitfield value indicating the features supported in SOC like
 *	emulation, multi instance etc
D
Donggeun Kim 已提交
237
 *
238
 * This structure is required for configuration of exynos_tmu driver.
D
Donggeun Kim 已提交
239
 */
240
struct exynos_tmu_platform_data {
D
Donggeun Kim 已提交
241
	u8 threshold;
242
	u8 threshold_falling;
243 244 245 246
	u8 trigger_levels[MAX_TRIP_COUNT];
	enum trigger_type trigger_type[MAX_TRIP_COUNT];
	bool trigger_enable[MAX_TRIP_COUNT];
	u8 max_trigger_level;
D
Donggeun Kim 已提交
247 248
	u8 gain;
	u8 reference_voltage;
249
	u8 noise_cancel_mode;
250

251
	u32 efuse_value;
252 253 254 255 256
	u32 min_efuse_value;
	u32 max_efuse_value;
	u8 first_point_trim;
	u8 second_point_trim;
	u8 default_temp_offset;
257
	u8 test_mux;
D
Donggeun Kim 已提交
258 259

	enum calibration_type cal_type;
260
	enum calibration_mode cal_mode;
261
	enum soc_type type;
262 263
	struct freq_clip_table freq_tab[4];
	unsigned int freq_tab_count;
264
	const struct exynos_tmu_registers *registers;
265
	unsigned int features;
D
Donggeun Kim 已提交
266
};
267 268 269 270 271 272 273 274 275 276 277 278 279

/**
 * struct exynos_tmu_init_data
 * @tmu_count: number of TMU instances.
 * @tmu_data: platform data of all TMU instances.
 * This structure is required to store data for multi-instance exynos tmu
 * driver.
 */
struct exynos_tmu_init_data {
	int tmu_count;
	struct exynos_tmu_platform_data tmu_data[];
};

280
#endif /* _EXYNOS_TMU_H */