ste_dma40_ll.c 10.7 KB
Newer Older
1
/*
2
 * Copyright (C) ST-Ericsson SA 2007-2010
3
 * Author: Per Forlin <per.forlin@stericsson.com> for ST-Ericsson
4
 * Author: Jonas Aaberg <jonas.aberg@stericsson.com> for ST-Ericsson
5 6 7 8
 * License terms: GNU General Public License (GPL) version 2
 */

#include <linux/kernel.h>
9
#include <linux/platform_data/dma-ste-dma40.h>
10 11 12 13 14 15 16 17 18 19 20

#include "ste_dma40_ll.h"

/* Sets up proper LCSP1 and LCSP3 register for a logical channel */
void d40_log_cfg(struct stedma40_chan_cfg *cfg,
		 u32 *lcsp1, u32 *lcsp3)
{
	u32 l3 = 0; /* dst */
	u32 l1 = 0; /* src */

	/* src is mem? -> increase address pos */
21 22
	if (cfg->dir ==  DMA_MEM_TO_DEV ||
	    cfg->dir ==  DMA_MEM_TO_MEM)
23 24 25
		l1 |= 1 << D40_MEM_LCSP1_SCFG_INCR_POS;

	/* dst is mem? -> increase address pos */
26 27
	if (cfg->dir ==  DMA_DEV_TO_MEM ||
	    cfg->dir ==  DMA_MEM_TO_MEM)
28 29 30
		l3 |= 1 << D40_MEM_LCSP3_DCFG_INCR_POS;

	/* src is hw? -> master port 1 */
31 32
	if (cfg->dir ==  DMA_DEV_TO_MEM ||
	    cfg->dir ==  DMA_DEV_TO_DEV)
33 34 35
		l1 |= 1 << D40_MEM_LCSP1_SCFG_MST_POS;

	/* dst is hw? -> master port 1 */
36 37
	if (cfg->dir ==  DMA_MEM_TO_DEV ||
	    cfg->dir ==  DMA_DEV_TO_DEV)
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
		l3 |= 1 << D40_MEM_LCSP3_DCFG_MST_POS;

	l3 |= 1 << D40_MEM_LCSP3_DCFG_EIM_POS;
	l3 |= cfg->dst_info.psize << D40_MEM_LCSP3_DCFG_PSIZE_POS;
	l3 |= cfg->dst_info.data_width << D40_MEM_LCSP3_DCFG_ESIZE_POS;

	l1 |= 1 << D40_MEM_LCSP1_SCFG_EIM_POS;
	l1 |= cfg->src_info.psize << D40_MEM_LCSP1_SCFG_PSIZE_POS;
	l1 |= cfg->src_info.data_width << D40_MEM_LCSP1_SCFG_ESIZE_POS;

	*lcsp1 = l1;
	*lcsp3 = l3;

}

53
void d40_phy_cfg(struct stedma40_chan_cfg *cfg, u32 *src_cfg, u32 *dst_cfg)
54 55 56 57
{
	u32 src = 0;
	u32 dst = 0;

58 59
	if ((cfg->dir == DMA_DEV_TO_MEM) ||
	    (cfg->dir == DMA_DEV_TO_DEV)) {
60 61 62 63 64 65 66 67 68
		/* Set master port to 1 */
		src |= 1 << D40_SREG_CFG_MST_POS;
		src |= D40_TYPE_TO_EVENT(cfg->dev_type);

		if (cfg->src_info.flow_ctrl == STEDMA40_NO_FLOW_CTRL)
			src |= 1 << D40_SREG_CFG_PHY_TM_POS;
		else
			src |= 3 << D40_SREG_CFG_PHY_TM_POS;
	}
69 70
	if ((cfg->dir == DMA_MEM_TO_DEV) ||
	    (cfg->dir == DMA_DEV_TO_DEV)) {
71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
		/* Set master port to 1 */
		dst |= 1 << D40_SREG_CFG_MST_POS;
		dst |= D40_TYPE_TO_EVENT(cfg->dev_type);

		if (cfg->dst_info.flow_ctrl == STEDMA40_NO_FLOW_CTRL)
			dst |= 1 << D40_SREG_CFG_PHY_TM_POS;
		else
			dst |= 3 << D40_SREG_CFG_PHY_TM_POS;
	}
	/* Interrupt on end of transfer for destination */
	dst |= 1 << D40_SREG_CFG_TIM_POS;

	/* Generate interrupt on error */
	src |= 1 << D40_SREG_CFG_EIM_POS;
	dst |= 1 << D40_SREG_CFG_EIM_POS;

	/* PSIZE */
	if (cfg->src_info.psize != STEDMA40_PSIZE_PHY_1) {
		src |= 1 << D40_SREG_CFG_PHY_PEN_POS;
		src |= cfg->src_info.psize << D40_SREG_CFG_PSIZE_POS;
	}
	if (cfg->dst_info.psize != STEDMA40_PSIZE_PHY_1) {
		dst |= 1 << D40_SREG_CFG_PHY_PEN_POS;
		dst |= cfg->dst_info.psize << D40_SREG_CFG_PSIZE_POS;
	}

	/* Element size */
	src |= cfg->src_info.data_width << D40_SREG_CFG_ESIZE_POS;
	dst |= cfg->dst_info.data_width << D40_SREG_CFG_ESIZE_POS;

	/* Set the priority bit to high for the physical channel */
	if (cfg->high_priority) {
		src |= 1 << D40_SREG_CFG_PRI_POS;
		dst |= 1 << D40_SREG_CFG_PRI_POS;
105 106
	}

107 108 109 110
	if (cfg->src_info.big_endian)
		src |= 1 << D40_SREG_CFG_LBE_POS;
	if (cfg->dst_info.big_endian)
		dst |= 1 << D40_SREG_CFG_LBE_POS;
111 112 113 114 115

	*src_cfg = src;
	*dst_cfg = dst;
}

116 117 118 119 120
static int d40_phy_fill_lli(struct d40_phy_lli *lli,
			    dma_addr_t data,
			    u32 data_size,
			    dma_addr_t next_lli,
			    u32 reg_cfg,
121 122
			    struct stedma40_half_channel_info *info,
			    unsigned int flags)
123
{
124 125
	bool addr_inc = flags & LLI_ADDR_INC;
	bool term_int = flags & LLI_TERM_INT;
126 127
	unsigned int data_width = info->data_width;
	int psize = info->psize;
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149
	int num_elems;

	if (psize == STEDMA40_PSIZE_PHY_1)
		num_elems = 1;
	else
		num_elems = 2 << psize;

	/* Must be aligned */
	if (!IS_ALIGNED(data, 0x1 << data_width))
		return -EINVAL;

	/* Transfer size can't be smaller than (num_elms * elem_size) */
	if (data_size < num_elems * (0x1 << data_width))
		return -EINVAL;

	/* The number of elements. IE now many chunks */
	lli->reg_elt = (data_size >> data_width) << D40_SREG_ELEM_PHY_ECNT_POS;

	/*
	 * Distance to next element sized entry.
	 * Usually the size of the element unless you want gaps.
	 */
150
	if (addr_inc)
151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
		lli->reg_elt |= (0x1 << data_width) <<
			D40_SREG_ELEM_PHY_EIDX_POS;

	/* Where the data is */
	lli->reg_ptr = data;
	lli->reg_cfg = reg_cfg;

	/* If this scatter list entry is the last one, no next link */
	if (next_lli == 0)
		lli->reg_lnk = 0x1 << D40_SREG_LNK_PHY_TCP_POS;
	else
		lli->reg_lnk = next_lli;

	/* Set/clear interrupt generation on this link item.*/
	if (term_int)
		lli->reg_cfg |= 0x1 << D40_SREG_CFG_TIM_POS;
	else
		lli->reg_cfg &= ~(0x1 << D40_SREG_CFG_TIM_POS);

	/* Post link */
	lli->reg_lnk |= 0 << D40_SREG_LNK_PHY_PRE_POS;

	return 0;
}

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
static int d40_seg_size(int size, int data_width1, int data_width2)
{
	u32 max_w = max(data_width1, data_width2);
	u32 min_w = min(data_width1, data_width2);
	u32 seg_max = ALIGN(STEDMA40_MAX_SEG_SIZE << min_w, 1 << max_w);

	if (seg_max > STEDMA40_MAX_SEG_SIZE)
		seg_max -= (1 << max_w);

	if (size <= seg_max)
		return size;

	if (size <= 2 * seg_max)
		return ALIGN(size / 2, 1 << max_w);

	return seg_max;
}

194 195
static struct d40_phy_lli *
d40_phy_buf_to_lli(struct d40_phy_lli *lli, dma_addr_t addr, u32 size,
R
Rabin Vincent 已提交
196
		   dma_addr_t lli_phys, dma_addr_t first_phys, u32 reg_cfg,
197 198 199
		   struct stedma40_half_channel_info *info,
		   struct stedma40_half_channel_info *otherinfo,
		   unsigned long flags)
200
{
R
Rabin Vincent 已提交
201
	bool lastlink = flags & LLI_LAST_LINK;
202 203
	bool addr_inc = flags & LLI_ADDR_INC;
	bool term_int = flags & LLI_TERM_INT;
R
Rabin Vincent 已提交
204
	bool cyclic = flags & LLI_CYCLIC;
205 206 207 208 209
	int err;
	dma_addr_t next = lli_phys;
	int size_rest = size;
	int size_seg = 0;

210 211 212 213 214 215 216
	/*
	 * This piece may be split up based on d40_seg_size(); we only want the
	 * term int on the last part.
	 */
	if (term_int)
		flags &= ~LLI_TERM_INT;

217
	do {
218 219
		size_seg = d40_seg_size(size_rest, info->data_width,
					otherinfo->data_width);
220 221
		size_rest -= size_seg;

R
Rabin Vincent 已提交
222
		if (size_rest == 0 && term_int)
223
			flags |= LLI_TERM_INT;
R
Rabin Vincent 已提交
224 225 226 227

		if (size_rest == 0 && lastlink)
			next = cyclic ? first_phys : 0;
		else
228 229 230
			next = ALIGN(next + sizeof(struct d40_phy_lli),
				     D40_LLI_ALIGN);

231 232
		err = d40_phy_fill_lli(lli, addr, size_seg, next,
				       reg_cfg, info, flags);
233 234 235 236 237

		if (err)
			goto err;

		lli++;
238
		if (addr_inc)
239 240 241 242 243
			addr += size_seg;
	} while (size_rest);

	return lli;

244
err:
245 246 247
	return NULL;
}

248 249 250
int d40_phy_sg_to_lli(struct scatterlist *sg,
		      int sg_len,
		      dma_addr_t target,
251
		      struct d40_phy_lli *lli_sg,
252 253
		      dma_addr_t lli_phys,
		      u32 reg_cfg,
254
		      struct stedma40_half_channel_info *info,
R
Rabin Vincent 已提交
255 256
		      struct stedma40_half_channel_info *otherinfo,
		      unsigned long flags)
257 258 259 260
{
	int total_size = 0;
	int i;
	struct scatterlist *current_sg = sg;
261 262
	struct d40_phy_lli *lli = lli_sg;
	dma_addr_t l_phys = lli_phys;
263 264 265

	if (!target)
		flags |= LLI_ADDR_INC;
266 267

	for_each_sg(sg, current_sg, sg_len, i) {
268 269 270
		dma_addr_t sg_addr = sg_dma_address(current_sg);
		unsigned int len = sg_dma_len(current_sg);
		dma_addr_t dst = target ?: sg_addr;
271 272 273

		total_size += sg_dma_len(current_sg);

274
		if (i == sg_len - 1)
R
Rabin Vincent 已提交
275
			flags |= LLI_TERM_INT | LLI_LAST_LINK;
276

277 278 279
		l_phys = ALIGN(lli_phys + (lli - lli_sg) *
			       sizeof(struct d40_phy_lli), D40_LLI_ALIGN);

R
Rabin Vincent 已提交
280
		lli = d40_phy_buf_to_lli(lli, dst, len, l_phys, lli_phys,
281 282
					 reg_cfg, info, otherinfo, flags);

283 284
		if (lli == NULL)
			return -EINVAL;
285 286 287 288 289 290 291 292
	}

	return total_size;
}


/* DMA logical lli operations */

293 294
static void d40_log_lli_link(struct d40_log_lli *lli_dst,
			     struct d40_log_lli *lli_src,
R
Rabin Vincent 已提交
295
			     int next, unsigned int flags)
296
{
R
Rabin Vincent 已提交
297
	bool interrupt = flags & LLI_TERM_INT;
298 299 300 301 302 303
	u32 slos = 0;
	u32 dlos = 0;

	if (next != -EINVAL) {
		slos = next * 2;
		dlos = next * 2 + 1;
R
Rabin Vincent 已提交
304 305 306
	}

	if (interrupt) {
307 308 309 310 311 312 313 314 315 316 317 318 319 320
		lli_dst->lcsp13 |= D40_MEM_LCSP1_SCFG_TIM_MASK;
		lli_dst->lcsp13 |= D40_MEM_LCSP3_DTCP_MASK;
	}

	lli_src->lcsp13 = (lli_src->lcsp13 & ~D40_MEM_LCSP1_SLOS_MASK) |
		(slos << D40_MEM_LCSP1_SLOS_POS);

	lli_dst->lcsp13 = (lli_dst->lcsp13 & ~D40_MEM_LCSP1_SLOS_MASK) |
		(dlos << D40_MEM_LCSP1_SLOS_POS);
}

void d40_log_lli_lcpa_write(struct d40_log_lli_full *lcpa,
			   struct d40_log_lli *lli_dst,
			   struct d40_log_lli *lli_src,
R
Rabin Vincent 已提交
321
			   int next, unsigned int flags)
322
{
R
Rabin Vincent 已提交
323
	d40_log_lli_link(lli_dst, lli_src, next, flags);
324

325 326 327 328
	writel_relaxed(lli_src->lcsp02, &lcpa[0].lcsp0);
	writel_relaxed(lli_src->lcsp13, &lcpa[0].lcsp1);
	writel_relaxed(lli_dst->lcsp02, &lcpa[0].lcsp2);
	writel_relaxed(lli_dst->lcsp13, &lcpa[0].lcsp3);
329 330 331 332 333
}

void d40_log_lli_lcla_write(struct d40_log_lli *lcla,
			   struct d40_log_lli *lli_dst,
			   struct d40_log_lli *lli_src,
R
Rabin Vincent 已提交
334
			   int next, unsigned int flags)
335
{
R
Rabin Vincent 已提交
336
	d40_log_lli_link(lli_dst, lli_src, next, flags);
337

338 339 340 341
	writel_relaxed(lli_src->lcsp02, &lcla[0].lcsp02);
	writel_relaxed(lli_src->lcsp13, &lcla[0].lcsp13);
	writel_relaxed(lli_dst->lcsp02, &lcla[1].lcsp02);
	writel_relaxed(lli_dst->lcsp13, &lcla[1].lcsp13);
342 343
}

344 345 346 347
static void d40_log_fill_lli(struct d40_log_lli *lli,
			     dma_addr_t data, u32 data_size,
			     u32 reg_cfg,
			     u32 data_width,
348
			     unsigned int flags)
349
{
350 351
	bool addr_inc = flags & LLI_ADDR_INC;

352 353 354 355 356
	lli->lcsp13 = reg_cfg;

	/* The number of elements to transfer */
	lli->lcsp02 = ((data_size >> data_width) <<
		       D40_MEM_LCSP0_ECNT_POS) & D40_MEM_LCSP0_ECNT_MASK;
357 358 359

	BUG_ON((data_size >> data_width) > STEDMA40_MAX_SEG_SIZE);

360 361 362 363 364 365 366 367 368 369
	/* 16 LSBs address of the current element */
	lli->lcsp02 |= data & D40_MEM_LCSP0_SPTR_MASK;
	/* 16 MSBs address of the current element */
	lli->lcsp13 |= data & D40_MEM_LCSP1_SPTR_MASK;

	if (addr_inc)
		lli->lcsp13 |= D40_MEM_LCSP1_SCFG_INCR_MASK;

}

370
static struct d40_log_lli *d40_log_buf_to_lli(struct d40_log_lli *lli_sg,
371 372 373 374 375
				       dma_addr_t addr,
				       int size,
				       u32 lcsp13, /* src or dst*/
				       u32 data_width1,
				       u32 data_width2,
376
				       unsigned int flags)
377
{
378
	bool addr_inc = flags & LLI_ADDR_INC;
379 380 381 382 383 384 385 386 387 388 389 390
	struct d40_log_lli *lli = lli_sg;
	int size_rest = size;
	int size_seg = 0;

	do {
		size_seg = d40_seg_size(size_rest, data_width1, data_width2);
		size_rest -= size_seg;

		d40_log_fill_lli(lli,
				 addr,
				 size_seg,
				 lcsp13, data_width1,
391
				 flags);
392 393 394 395 396 397 398 399
		if (addr_inc)
			addr += size_seg;
		lli++;
	} while (size_rest);

	return lli;
}

400
int d40_log_sg_to_lli(struct scatterlist *sg,
401
		      int sg_len,
402
		      dma_addr_t dev_addr,
403 404
		      struct d40_log_lli *lli_sg,
		      u32 lcsp13, /* src or dst*/
405
		      u32 data_width1, u32 data_width2)
406 407 408 409
{
	int total_size = 0;
	struct scatterlist *current_sg = sg;
	int i;
410
	struct d40_log_lli *lli = lli_sg;
411 412 413 414
	unsigned long flags = 0;

	if (!dev_addr)
		flags |= LLI_ADDR_INC;
415 416

	for_each_sg(sg, current_sg, sg_len, i) {
417 418 419 420
		dma_addr_t sg_addr = sg_dma_address(current_sg);
		unsigned int len = sg_dma_len(current_sg);
		dma_addr_t addr = dev_addr ?: sg_addr;

421
		total_size += sg_dma_len(current_sg);
422 423

		lli = d40_log_buf_to_lli(lli, addr, len,
424
					 lcsp13,
425 426
					 data_width1,
					 data_width2,
427
					 flags);
428
	}
429

430 431
	return total_size;
}