sh_mmcif.c 41.2 KB
Newer Older
Y
Yusuke Goda 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * MMCIF eMMC driver.
 *
 * Copyright (C) 2010 Renesas Solutions Corp.
 * Yusuke Goda <yusuke.goda.sx@renesas.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License.
 *
 *
 * TODO
 *  1. DMA
 *  2. Power management
 *  3. Handle MMC errors better
 *
 */

19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
/*
 * The MMCIF driver is now processing MMC requests asynchronously, according
 * to the Linux MMC API requirement.
 *
 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
 * data, and optional stop. To achieve asynchronous processing each of these
 * stages is split into two halves: a top and a bottom half. The top half
 * initialises the hardware, installs a timeout handler to handle completion
 * timeouts, and returns. In case of the command stage this immediately returns
 * control to the caller, leaving all further processing to run asynchronously.
 * All further request processing is performed by the bottom halves.
 *
 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
 * thread, a DMA completion callback, if DMA is used, a timeout work, and
 * request- and stage-specific handler methods.
 *
 * Each bottom half run begins with either a hardware interrupt, a DMA callback
 * invocation, or a timeout work run. In case of an error or a successful
 * processing completion, the MMC core is informed and the request processing is
 * finished. In case processing has to continue, i.e., if data has to be read
 * from or written to the card, or if a stop command has to be sent, the next
 * top half is called, which performs the necessary hardware handling and
 * reschedules the timeout work. This returns the driver state machine into the
 * bottom half waiting state.
 */

45
#include <linux/bitops.h>
46 47
#include <linux/clk.h>
#include <linux/completion.h>
48
#include <linux/delay.h>
Y
Yusuke Goda 已提交
49
#include <linux/dma-mapping.h>
50
#include <linux/dmaengine.h>
Y
Yusuke Goda 已提交
51 52
#include <linux/mmc/card.h>
#include <linux/mmc/core.h>
53
#include <linux/mmc/host.h>
Y
Yusuke Goda 已提交
54 55 56
#include <linux/mmc/mmc.h>
#include <linux/mmc/sdio.h>
#include <linux/mmc/sh_mmcif.h>
57
#include <linux/mmc/slot-gpio.h>
58
#include <linux/mod_devicetable.h>
59
#include <linux/mutex.h>
60
#include <linux/pagemap.h>
61
#include <linux/platform_device.h>
62
#include <linux/pm_qos.h>
63
#include <linux/pm_runtime.h>
64
#include <linux/spinlock.h>
65
#include <linux/module.h>
Y
Yusuke Goda 已提交
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91

#define DRIVER_NAME	"sh_mmcif"
#define DRIVER_VERSION	"2010-04-28"

/* CE_CMD_SET */
#define CMD_MASK		0x3f000000
#define CMD_SET_RTYP_NO		((0 << 23) | (0 << 22))
#define CMD_SET_RTYP_6B		((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
#define CMD_SET_RTYP_17B	((1 << 23) | (0 << 22)) /* R2 */
#define CMD_SET_RBSY		(1 << 21) /* R1b */
#define CMD_SET_CCSEN		(1 << 20)
#define CMD_SET_WDAT		(1 << 19) /* 1: on data, 0: no data */
#define CMD_SET_DWEN		(1 << 18) /* 1: write, 0: read */
#define CMD_SET_CMLTE		(1 << 17) /* 1: multi block trans, 0: single */
#define CMD_SET_CMD12EN		(1 << 16) /* 1: CMD12 auto issue */
#define CMD_SET_RIDXC_INDEX	((0 << 15) | (0 << 14)) /* index check */
#define CMD_SET_RIDXC_BITS	((0 << 15) | (1 << 14)) /* check bits check */
#define CMD_SET_RIDXC_NO	((1 << 15) | (0 << 14)) /* no check */
#define CMD_SET_CRC7C		((0 << 13) | (0 << 12)) /* CRC7 check*/
#define CMD_SET_CRC7C_BITS	((0 << 13) | (1 << 12)) /* check bits check*/
#define CMD_SET_CRC7C_INTERNAL	((1 << 13) | (0 << 12)) /* internal CRC7 check*/
#define CMD_SET_CRC16C		(1 << 10) /* 0: CRC16 check*/
#define CMD_SET_CRCSTE		(1 << 8) /* 1: not receive CRC status */
#define CMD_SET_TBIT		(1 << 7) /* 1: tran mission bit "Low" */
#define CMD_SET_OPDM		(1 << 6) /* 1: open/drain */
#define CMD_SET_CCSH		(1 << 5)
92
#define CMD_SET_DARS		(1 << 2) /* Dual Data Rate */
Y
Yusuke Goda 已提交
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
#define CMD_SET_DATW_1		((0 << 1) | (0 << 0)) /* 1bit */
#define CMD_SET_DATW_4		((0 << 1) | (1 << 0)) /* 4bit */
#define CMD_SET_DATW_8		((1 << 1) | (0 << 0)) /* 8bit */

/* CE_CMD_CTRL */
#define CMD_CTRL_BREAK		(1 << 0)

/* CE_BLOCK_SET */
#define BLOCK_SIZE_MASK		0x0000ffff

/* CE_INT */
#define INT_CCSDE		(1 << 29)
#define INT_CMD12DRE		(1 << 26)
#define INT_CMD12RBE		(1 << 25)
#define INT_CMD12CRE		(1 << 24)
#define INT_DTRANE		(1 << 23)
#define INT_BUFRE		(1 << 22)
#define INT_BUFWEN		(1 << 21)
#define INT_BUFREN		(1 << 20)
#define INT_CCSRCV		(1 << 19)
#define INT_RBSYE		(1 << 17)
#define INT_CRSPE		(1 << 16)
#define INT_CMDVIO		(1 << 15)
#define INT_BUFVIO		(1 << 14)
#define INT_WDATERR		(1 << 11)
#define INT_RDATERR		(1 << 10)
#define INT_RIDXERR		(1 << 9)
#define INT_RSPERR		(1 << 8)
#define INT_CCSTO		(1 << 5)
#define INT_CRCSTO		(1 << 4)
#define INT_WDATTO		(1 << 3)
#define INT_RDATTO		(1 << 2)
#define INT_RBSYTO		(1 << 1)
#define INT_RSPTO		(1 << 0)
#define INT_ERR_STS		(INT_CMDVIO | INT_BUFVIO | INT_WDATERR |  \
				 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
				 INT_CCSTO | INT_CRCSTO | INT_WDATTO |	  \
				 INT_RDATTO | INT_RBSYTO | INT_RSPTO)

/* CE_INT_MASK */
#define MASK_ALL		0x00000000
#define MASK_MCCSDE		(1 << 29)
#define MASK_MCMD12DRE		(1 << 26)
#define MASK_MCMD12RBE		(1 << 25)
#define MASK_MCMD12CRE		(1 << 24)
#define MASK_MDTRANE		(1 << 23)
#define MASK_MBUFRE		(1 << 22)
#define MASK_MBUFWEN		(1 << 21)
#define MASK_MBUFREN		(1 << 20)
#define MASK_MCCSRCV		(1 << 19)
#define MASK_MRBSYE		(1 << 17)
#define MASK_MCRSPE		(1 << 16)
#define MASK_MCMDVIO		(1 << 15)
#define MASK_MBUFVIO		(1 << 14)
#define MASK_MWDATERR		(1 << 11)
#define MASK_MRDATERR		(1 << 10)
#define MASK_MRIDXERR		(1 << 9)
#define MASK_MRSPERR		(1 << 8)
#define MASK_MCCSTO		(1 << 5)
#define MASK_MCRCSTO		(1 << 4)
#define MASK_MWDATTO		(1 << 3)
#define MASK_MRDATTO		(1 << 2)
#define MASK_MRBSYTO		(1 << 1)
#define MASK_MRSPTO		(1 << 0)

158 159 160 161 162
#define MASK_START_CMD		(MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
				 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
				 MASK_MCCSTO | MASK_MCRCSTO | MASK_MWDATTO | \
				 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)

Y
Yusuke Goda 已提交
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
/* CE_HOST_STS1 */
#define STS1_CMDSEQ		(1 << 31)

/* CE_HOST_STS2 */
#define STS2_CRCSTE		(1 << 31)
#define STS2_CRC16E		(1 << 30)
#define STS2_AC12CRCE		(1 << 29)
#define STS2_RSPCRC7E		(1 << 28)
#define STS2_CRCSTEBE		(1 << 27)
#define STS2_RDATEBE		(1 << 26)
#define STS2_AC12REBE		(1 << 25)
#define STS2_RSPEBE		(1 << 24)
#define STS2_AC12IDXE		(1 << 23)
#define STS2_RSPIDXE		(1 << 22)
#define STS2_CCSTO		(1 << 15)
#define STS2_RDATTO		(1 << 14)
#define STS2_DATBSYTO		(1 << 13)
#define STS2_CRCSTTO		(1 << 12)
#define STS2_AC12BSYTO		(1 << 11)
#define STS2_RSPBSYTO		(1 << 10)
#define STS2_AC12RSPTO		(1 << 9)
#define STS2_RSPTO		(1 << 8)
#define STS2_CRC_ERR		(STS2_CRCSTE | STS2_CRC16E |		\
				 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
#define STS2_TIMEOUT_ERR	(STS2_CCSTO | STS2_RDATTO |		\
				 STS2_DATBSYTO | STS2_CRCSTTO |		\
				 STS2_AC12BSYTO | STS2_RSPBSYTO |	\
				 STS2_AC12RSPTO | STS2_RSPTO)

#define CLKDEV_EMMC_DATA	52000000 /* 52MHz */
#define CLKDEV_MMC_DATA		20000000 /* 20MHz */
#define CLKDEV_INIT		400000   /* 400 KHz */

196 197 198 199
enum mmcif_state {
	STATE_IDLE,
	STATE_REQUEST,
	STATE_IOS,
200
	STATE_TIMEOUT,
201 202
};

203 204 205 206 207 208 209 210 211 212 213 214
enum mmcif_wait_for {
	MMCIF_WAIT_FOR_REQUEST,
	MMCIF_WAIT_FOR_CMD,
	MMCIF_WAIT_FOR_MREAD,
	MMCIF_WAIT_FOR_MWRITE,
	MMCIF_WAIT_FOR_READ,
	MMCIF_WAIT_FOR_WRITE,
	MMCIF_WAIT_FOR_READ_END,
	MMCIF_WAIT_FOR_WRITE_END,
	MMCIF_WAIT_FOR_STOP,
};

Y
Yusuke Goda 已提交
215 216
struct sh_mmcif_host {
	struct mmc_host *mmc;
217
	struct mmc_request *mrq;
Y
Yusuke Goda 已提交
218 219 220 221
	struct platform_device *pd;
	struct clk *hclk;
	unsigned int clk;
	int bus_width;
222
	unsigned char timing;
223
	bool sd_error;
224
	bool dying;
Y
Yusuke Goda 已提交
225 226
	long timeout;
	void __iomem *addr;
227
	u32 *pio_ptr;
228
	spinlock_t lock;		/* protect sh_mmcif_host::state */
229
	enum mmcif_state state;
230 231 232 233 234
	enum mmcif_wait_for wait_for;
	struct delayed_work timeout_work;
	size_t blocksize;
	int sg_idx;
	int sg_blkidx;
235
	bool power;
236
	bool card_present;
237
	struct mutex thread_lock;
Y
Yusuke Goda 已提交
238

239 240 241 242
	/* DMA support */
	struct dma_chan		*chan_rx;
	struct dma_chan		*chan_tx;
	struct completion	dma_complete;
243
	bool			dma_active;
244
};
Y
Yusuke Goda 已提交
245 246 247 248

static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
					unsigned int reg, u32 val)
{
249
	writel(val | readl(host->addr + reg), host->addr + reg);
Y
Yusuke Goda 已提交
250 251 252 253 254
}

static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
					unsigned int reg, u32 val)
{
255
	writel(~val & readl(host->addr + reg), host->addr + reg);
Y
Yusuke Goda 已提交
256 257
}

258 259 260
static void mmcif_dma_complete(void *arg)
{
	struct sh_mmcif_host *host = arg;
261
	struct mmc_request *mrq = host->mrq;
262

263 264
	dev_dbg(&host->pd->dev, "Command completed\n");

265
	if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
266 267 268 269 270 271 272 273
		 dev_name(&host->pd->dev)))
		return;

	complete(&host->dma_complete);
}

static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
{
274 275
	struct mmc_data *data = host->mrq->data;
	struct scatterlist *sg = data->sg;
276 277 278 279 280
	struct dma_async_tx_descriptor *desc = NULL;
	struct dma_chan *chan = host->chan_rx;
	dma_cookie_t cookie = -EINVAL;
	int ret;

281
	ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
282
			 DMA_FROM_DEVICE);
283
	if (ret > 0) {
284
		host->dma_active = true;
285
		desc = dmaengine_prep_slave_sg(chan, sg, ret,
286
			DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
287 288 289 290 291
	}

	if (desc) {
		desc->callback = mmcif_dma_complete;
		desc->callback_param = host;
292 293 294
		cookie = dmaengine_submit(desc);
		sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
		dma_async_issue_pending(chan);
295 296
	}
	dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
297
		__func__, data->sg_len, ret, cookie);
298 299 300 301 302 303

	if (!desc) {
		/* DMA failed, fall back to PIO */
		if (ret >= 0)
			ret = -EIO;
		host->chan_rx = NULL;
304
		host->dma_active = false;
305 306 307 308 309 310 311 312 313 314 315 316 317
		dma_release_channel(chan);
		/* Free the Tx channel too */
		chan = host->chan_tx;
		if (chan) {
			host->chan_tx = NULL;
			dma_release_channel(chan);
		}
		dev_warn(&host->pd->dev,
			 "DMA failed: %d, falling back to PIO\n", ret);
		sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	}

	dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
318
		desc, cookie, data->sg_len);
319 320 321 322
}

static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
{
323 324
	struct mmc_data *data = host->mrq->data;
	struct scatterlist *sg = data->sg;
325 326 327 328 329
	struct dma_async_tx_descriptor *desc = NULL;
	struct dma_chan *chan = host->chan_tx;
	dma_cookie_t cookie = -EINVAL;
	int ret;

330
	ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
331
			 DMA_TO_DEVICE);
332
	if (ret > 0) {
333
		host->dma_active = true;
334
		desc = dmaengine_prep_slave_sg(chan, sg, ret,
335
			DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
336 337 338 339 340
	}

	if (desc) {
		desc->callback = mmcif_dma_complete;
		desc->callback_param = host;
341 342 343
		cookie = dmaengine_submit(desc);
		sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
		dma_async_issue_pending(chan);
344 345
	}
	dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
346
		__func__, data->sg_len, ret, cookie);
347 348 349 350 351 352

	if (!desc) {
		/* DMA failed, fall back to PIO */
		if (ret >= 0)
			ret = -EIO;
		host->chan_tx = NULL;
353
		host->dma_active = false;
354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
		dma_release_channel(chan);
		/* Free the Rx channel too */
		chan = host->chan_rx;
		if (chan) {
			host->chan_rx = NULL;
			dma_release_channel(chan);
		}
		dev_warn(&host->pd->dev,
			 "DMA failed: %d, falling back to PIO\n", ret);
		sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	}

	dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
		desc, cookie);
}

static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
				 struct sh_mmcif_plat_data *pdata)
{
373 374 375 376
	struct resource *res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
	struct dma_slave_config cfg;
	dma_cap_mask_t mask;
	int ret;
377

378
	host->dma_active = false;
379

380 381 382
	if (!pdata)
		return;

383 384
	if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
		return;
385

386 387 388
	/* We can only either use DMA for both Tx and Rx or not use it at all */
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);
389

390 391 392 393
	host->chan_tx = dma_request_channel(mask, shdma_chan_filter,
					    (void *)pdata->slave_id_tx);
	dev_dbg(&host->pd->dev, "%s: TX: got channel %p\n", __func__,
		host->chan_tx);
394

395 396
	if (!host->chan_tx)
		return;
397

398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
	cfg.slave_id = pdata->slave_id_tx;
	cfg.direction = DMA_MEM_TO_DEV;
	cfg.dst_addr = res->start + MMCIF_CE_DATA;
	cfg.src_addr = 0;
	ret = dmaengine_slave_config(host->chan_tx, &cfg);
	if (ret < 0)
		goto ecfgtx;

	host->chan_rx = dma_request_channel(mask, shdma_chan_filter,
					    (void *)pdata->slave_id_rx);
	dev_dbg(&host->pd->dev, "%s: RX: got channel %p\n", __func__,
		host->chan_rx);

	if (!host->chan_rx)
		goto erqrx;

	cfg.slave_id = pdata->slave_id_rx;
	cfg.direction = DMA_DEV_TO_MEM;
	cfg.dst_addr = 0;
	cfg.src_addr = res->start + MMCIF_CE_DATA;
	ret = dmaengine_slave_config(host->chan_rx, &cfg);
	if (ret < 0)
		goto ecfgrx;

	return;

ecfgrx:
	dma_release_channel(host->chan_rx);
	host->chan_rx = NULL;
erqrx:
ecfgtx:
	dma_release_channel(host->chan_tx);
	host->chan_tx = NULL;
431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
}

static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
{
	sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	/* Descriptors are freed automatically */
	if (host->chan_tx) {
		struct dma_chan *chan = host->chan_tx;
		host->chan_tx = NULL;
		dma_release_channel(chan);
	}
	if (host->chan_rx) {
		struct dma_chan *chan = host->chan_rx;
		host->chan_rx = NULL;
		dma_release_channel(chan);
	}

448
	host->dma_active = false;
449
}
Y
Yusuke Goda 已提交
450 451 452 453

static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
{
	struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
454
	bool sup_pclk = p ? p->sup_pclk : false;
Y
Yusuke Goda 已提交
455 456 457 458 459 460

	sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
	sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);

	if (!clk)
		return;
461
	if (sup_pclk && clk == host->clk)
Y
Yusuke Goda 已提交
462 463 464
		sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
	else
		sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
S
Simon Horman 已提交
465 466
				((fls(DIV_ROUND_UP(host->clk,
						   clk) - 1) - 1) << 16));
Y
Yusuke Goda 已提交
467 468 469 470 471 472 473 474

	sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
}

static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
{
	u32 tmp;

475
	tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Y
Yusuke Goda 已提交
476

477 478
	sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
	sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Y
Yusuke Goda 已提交
479 480 481 482 483 484 485 486 487
	sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
		SRSPTO_256 | SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
	/* byte swap on */
	sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
}

static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
{
	u32 state1, state2;
488
	int ret, timeout;
Y
Yusuke Goda 已提交
489

490
	host->sd_error = false;
Y
Yusuke Goda 已提交
491

492 493
	state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
	state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
494 495
	dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
	dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
Y
Yusuke Goda 已提交
496 497 498 499

	if (state1 & STS1_CMDSEQ) {
		sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
		sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
500
		for (timeout = 10000000; timeout; timeout--) {
501
			if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
502
			      & STS1_CMDSEQ))
Y
Yusuke Goda 已提交
503 504 505
				break;
			mdelay(1);
		}
506 507 508 509 510
		if (!timeout) {
			dev_err(&host->pd->dev,
				"Forced end of command sequence timeout err\n");
			return -EIO;
		}
Y
Yusuke Goda 已提交
511
		sh_mmcif_sync_reset(host);
512
		dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
Y
Yusuke Goda 已提交
513 514 515 516
		return -EIO;
	}

	if (state2 & STS2_CRC_ERR) {
517 518
		dev_err(&host->pd->dev, " CRC error: state %u, wait %u\n",
			host->state, host->wait_for);
Y
Yusuke Goda 已提交
519 520
		ret = -EIO;
	} else if (state2 & STS2_TIMEOUT_ERR) {
521 522
		dev_err(&host->pd->dev, " Timeout: state %u, wait %u\n",
			host->state, host->wait_for);
Y
Yusuke Goda 已提交
523 524
		ret = -ETIMEDOUT;
	} else {
525 526
		dev_dbg(&host->pd->dev, " End/Index error: state %u, wait %u\n",
			host->state, host->wait_for);
Y
Yusuke Goda 已提交
527 528 529 530 531
		ret = -EIO;
	}
	return ret;
}

532
static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Y
Yusuke Goda 已提交
533
{
534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
	struct mmc_data *data = host->mrq->data;

	host->sg_blkidx += host->blocksize;

	/* data->sg->length must be a multiple of host->blocksize? */
	BUG_ON(host->sg_blkidx > data->sg->length);

	if (host->sg_blkidx == data->sg->length) {
		host->sg_blkidx = 0;
		if (++host->sg_idx < data->sg_len)
			host->pio_ptr = sg_virt(++data->sg);
	} else {
		host->pio_ptr = p;
	}

549
	return host->sg_idx != data->sg_len;
550 551 552 553 554 555 556 557 558
}

static void sh_mmcif_single_read(struct sh_mmcif_host *host,
				 struct mmc_request *mrq)
{
	host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
			   BLOCK_SIZE_MASK) + 3;

	host->wait_for = MMCIF_WAIT_FOR_READ;
Y
Yusuke Goda 已提交
559 560 561

	/* buf read enable */
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
562 563 564 565 566 567 568 569 570 571
}

static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = sg_virt(data->sg);
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
572
		dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
573 574 575 576
		return false;
	}

	for (i = 0; i < host->blocksize / 4; i++)
577
		*p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Y
Yusuke Goda 已提交
578 579 580

	/* buffer read end */
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
581
	host->wait_for = MMCIF_WAIT_FOR_READ_END;
Y
Yusuke Goda 已提交
582

583
	return true;
Y
Yusuke Goda 已提交
584 585
}

586 587
static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
				struct mmc_request *mrq)
Y
Yusuke Goda 已提交
588 589
{
	struct mmc_data *data = mrq->data;
590 591 592 593 594 595 596 597 598 599 600

	if (!data->sg_len || !data->sg->length)
		return;

	host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
		BLOCK_SIZE_MASK;

	host->wait_for = MMCIF_WAIT_FOR_MREAD;
	host->sg_idx = 0;
	host->sg_blkidx = 0;
	host->pio_ptr = sg_virt(data->sg);
601

602 603 604 605 606 607 608 609 610 611 612
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
}

static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = host->pio_ptr;
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
613
		dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
614
		return false;
Y
Yusuke Goda 已提交
615
	}
616 617 618 619 620 621 622 623 624 625 626 627

	BUG_ON(!data->sg->length);

	for (i = 0; i < host->blocksize / 4; i++)
		*p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);

	if (!sh_mmcif_next_block(host, p))
		return false;

	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);

	return true;
Y
Yusuke Goda 已提交
628 629
}

630
static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Y
Yusuke Goda 已提交
631 632
					struct mmc_request *mrq)
{
633 634
	host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
			   BLOCK_SIZE_MASK) + 3;
Y
Yusuke Goda 已提交
635

636
	host->wait_for = MMCIF_WAIT_FOR_WRITE;
Y
Yusuke Goda 已提交
637 638

	/* buf write enable */
639 640 641 642 643 644 645 646 647 648 649
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
}

static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = sg_virt(data->sg);
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
650
		dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
651 652 653 654
		return false;
	}

	for (i = 0; i < host->blocksize / 4; i++)
655
		sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Y
Yusuke Goda 已提交
656 657 658

	/* buffer write end */
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
659
	host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Y
Yusuke Goda 已提交
660

661
	return true;
Y
Yusuke Goda 已提交
662 663
}

664 665
static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
				struct mmc_request *mrq)
Y
Yusuke Goda 已提交
666 667 668
{
	struct mmc_data *data = mrq->data;

669 670
	if (!data->sg_len || !data->sg->length)
		return;
Y
Yusuke Goda 已提交
671

672 673
	host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
		BLOCK_SIZE_MASK;
Y
Yusuke Goda 已提交
674

675 676 677 678
	host->wait_for = MMCIF_WAIT_FOR_MWRITE;
	host->sg_idx = 0;
	host->sg_blkidx = 0;
	host->pio_ptr = sg_virt(data->sg);
679

680 681
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
}
Y
Yusuke Goda 已提交
682

683 684 685 686 687 688 689 690
static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = host->pio_ptr;
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
691
		dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
692
		return false;
Y
Yusuke Goda 已提交
693
	}
694 695 696 697 698 699 700 701 702 703 704 705

	BUG_ON(!data->sg->length);

	for (i = 0; i < host->blocksize / 4; i++)
		sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);

	if (!sh_mmcif_next_block(host, p))
		return false;

	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);

	return true;
Y
Yusuke Goda 已提交
706 707 708 709 710 711
}

static void sh_mmcif_get_response(struct sh_mmcif_host *host,
						struct mmc_command *cmd)
{
	if (cmd->flags & MMC_RSP_136) {
712 713 714 715
		cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
		cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
		cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
		cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Y
Yusuke Goda 已提交
716
	} else
717
		cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Y
Yusuke Goda 已提交
718 719 720 721 722
}

static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
						struct mmc_command *cmd)
{
723
	cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Y
Yusuke Goda 已提交
724 725 726
}

static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
727
			    struct mmc_request *mrq)
Y
Yusuke Goda 已提交
728
{
729 730 731
	struct mmc_data *data = mrq->data;
	struct mmc_command *cmd = mrq->cmd;
	u32 opc = cmd->opcode;
Y
Yusuke Goda 已提交
732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747
	u32 tmp = 0;

	/* Response Type check */
	switch (mmc_resp_type(cmd)) {
	case MMC_RSP_NONE:
		tmp |= CMD_SET_RTYP_NO;
		break;
	case MMC_RSP_R1:
	case MMC_RSP_R1B:
	case MMC_RSP_R3:
		tmp |= CMD_SET_RTYP_6B;
		break;
	case MMC_RSP_R2:
		tmp |= CMD_SET_RTYP_17B;
		break;
	default:
748
		dev_err(&host->pd->dev, "Unsupported response type.\n");
Y
Yusuke Goda 已提交
749 750 751 752
		break;
	}
	switch (opc) {
	/* RBSY */
753
	case MMC_SLEEP_AWAKE:
Y
Yusuke Goda 已提交
754 755 756 757 758 759 760 761 762
	case MMC_SWITCH:
	case MMC_STOP_TRANSMISSION:
	case MMC_SET_WRITE_PROT:
	case MMC_CLR_WRITE_PROT:
	case MMC_ERASE:
		tmp |= CMD_SET_RBSY;
		break;
	}
	/* WDAT / DATW */
763
	if (data) {
Y
Yusuke Goda 已提交
764 765 766 767 768 769 770 771 772 773 774 775
		tmp |= CMD_SET_WDAT;
		switch (host->bus_width) {
		case MMC_BUS_WIDTH_1:
			tmp |= CMD_SET_DATW_1;
			break;
		case MMC_BUS_WIDTH_4:
			tmp |= CMD_SET_DATW_4;
			break;
		case MMC_BUS_WIDTH_8:
			tmp |= CMD_SET_DATW_8;
			break;
		default:
776
			dev_err(&host->pd->dev, "Unsupported bus width.\n");
Y
Yusuke Goda 已提交
777 778
			break;
		}
779 780 781 782 783 784 785 786 787 788 789
		switch (host->timing) {
		case MMC_TIMING_UHS_DDR50:
			/*
			 * MMC core will only set this timing, if the host
			 * advertises the MMC_CAP_UHS_DDR50 capability. MMCIF
			 * implementations with this capability, e.g. sh73a0,
			 * will have to set it in their platform data.
			 */
			tmp |= CMD_SET_DARS;
			break;
		}
Y
Yusuke Goda 已提交
790 791 792 793 794 795 796 797
	}
	/* DWEN */
	if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
		tmp |= CMD_SET_DWEN;
	/* CMLTE/CMD12EN */
	if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
		tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
		sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
798
				data->blocks << 16);
Y
Yusuke Goda 已提交
799 800 801 802 803 804 805 806 807 808 809 810 811
	}
	/* RIDXC[1:0] check bits */
	if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
	    opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
		tmp |= CMD_SET_RIDXC_BITS;
	/* RCRC7C[1:0] check bits */
	if (opc == MMC_SEND_OP_COND)
		tmp |= CMD_SET_CRC7C_BITS;
	/* RCRC7C[1:0] internal CRC7 */
	if (opc == MMC_ALL_SEND_CID ||
		opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
		tmp |= CMD_SET_CRC7C_INTERNAL;

812
	return (opc << 24) | tmp;
Y
Yusuke Goda 已提交
813 814
}

815
static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
816
			       struct mmc_request *mrq, u32 opc)
Y
Yusuke Goda 已提交
817 818 819
{
	switch (opc) {
	case MMC_READ_MULTIPLE_BLOCK:
820 821
		sh_mmcif_multi_read(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
822
	case MMC_WRITE_MULTIPLE_BLOCK:
823 824
		sh_mmcif_multi_write(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
825
	case MMC_WRITE_BLOCK:
826 827
		sh_mmcif_single_write(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
828 829
	case MMC_READ_SINGLE_BLOCK:
	case MMC_SEND_EXT_CSD:
830 831
		sh_mmcif_single_read(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
832
	default:
833
		dev_err(&host->pd->dev, "Unsupported CMD%d\n", opc);
834
		return -EINVAL;
Y
Yusuke Goda 已提交
835 836 837 838
	}
}

static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
839
			       struct mmc_request *mrq)
Y
Yusuke Goda 已提交
840
{
841
	struct mmc_command *cmd = mrq->cmd;
842 843
	u32 opc = cmd->opcode;
	u32 mask;
Y
Yusuke Goda 已提交
844 845

	switch (opc) {
846
	/* response busy check */
847
	case MMC_SLEEP_AWAKE:
Y
Yusuke Goda 已提交
848 849 850 851 852
	case MMC_SWITCH:
	case MMC_STOP_TRANSMISSION:
	case MMC_SET_WRITE_PROT:
	case MMC_CLR_WRITE_PROT:
	case MMC_ERASE:
853
		mask = MASK_START_CMD | MASK_MRBSYE;
Y
Yusuke Goda 已提交
854 855
		break;
	default:
856
		mask = MASK_START_CMD | MASK_MCRSPE;
Y
Yusuke Goda 已提交
857 858 859
		break;
	}

860
	if (mrq->data) {
861 862 863
		sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
		sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
				mrq->data->blksz);
Y
Yusuke Goda 已提交
864
	}
865
	opc = sh_mmcif_set_cmd(host, mrq);
Y
Yusuke Goda 已提交
866

867 868
	sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
	sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Y
Yusuke Goda 已提交
869
	/* set arg */
870
	sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Y
Yusuke Goda 已提交
871
	/* set cmd */
872
	sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Y
Yusuke Goda 已提交
873

874 875
	host->wait_for = MMCIF_WAIT_FOR_CMD;
	schedule_delayed_work(&host->timeout_work, host->timeout);
Y
Yusuke Goda 已提交
876 877 878
}

static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
879
			      struct mmc_request *mrq)
Y
Yusuke Goda 已提交
880
{
881 882
	switch (mrq->cmd->opcode) {
	case MMC_READ_MULTIPLE_BLOCK:
Y
Yusuke Goda 已提交
883
		sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
884 885
		break;
	case MMC_WRITE_MULTIPLE_BLOCK:
Y
Yusuke Goda 已提交
886
		sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
887 888
		break;
	default:
889
		dev_err(&host->pd->dev, "unsupported stop cmd\n");
890
		mrq->stop->error = sh_mmcif_error_manage(host);
Y
Yusuke Goda 已提交
891 892 893
		return;
	}

894
	host->wait_for = MMCIF_WAIT_FOR_STOP;
Y
Yusuke Goda 已提交
895 896 897 898 899
}

static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sh_mmcif_host *host = mmc_priv(mmc);
900 901 902 903
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	if (host->state != STATE_IDLE) {
904
		dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
905 906 907 908 909 910 911 912
		spin_unlock_irqrestore(&host->lock, flags);
		mrq->cmd->error = -EAGAIN;
		mmc_request_done(mmc, mrq);
		return;
	}

	host->state = STATE_REQUEST;
	spin_unlock_irqrestore(&host->lock, flags);
Y
Yusuke Goda 已提交
913 914 915

	switch (mrq->cmd->opcode) {
	/* MMCIF does not support SD/SDIO command */
916 917 918 919
	case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
	case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
		if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
			break;
Y
Yusuke Goda 已提交
920
	case MMC_APP_CMD:
921
	case SD_IO_RW_DIRECT:
922
		host->state = STATE_IDLE;
Y
Yusuke Goda 已提交
923 924 925 926 927 928
		mrq->cmd->error = -ETIMEDOUT;
		mmc_request_done(mmc, mrq);
		return;
	default:
		break;
	}
929 930

	host->mrq = mrq;
Y
Yusuke Goda 已提交
931

932
	sh_mmcif_start_cmd(host, mrq);
Y
Yusuke Goda 已提交
933 934
}

935 936 937 938 939 940 941 942 943 944 945 946 947
static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
{
	int ret = clk_enable(host->hclk);

	if (!ret) {
		host->clk = clk_get_rate(host->hclk);
		host->mmc->f_max = host->clk / 2;
		host->mmc->f_min = host->clk / 512;
	}

	return ret;
}

948 949 950 951 952
static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
{
	struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
	struct mmc_host *mmc = host->mmc;

953
	if (pd && pd->set_pwr)
954 955 956 957 958 959 960
		pd->set_pwr(host->pd, ios->power_mode != MMC_POWER_OFF);
	if (!IS_ERR(mmc->supply.vmmc))
		/* Errors ignored... */
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
				      ios->power_mode ? ios->vdd : 0);
}

Y
Yusuke Goda 已提交
961 962 963
static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sh_mmcif_host *host = mmc_priv(mmc);
964 965 966 967
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	if (host->state != STATE_IDLE) {
968
		dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
969 970 971 972 973 974
		spin_unlock_irqrestore(&host->lock, flags);
		return;
	}

	host->state = STATE_IOS;
	spin_unlock_irqrestore(&host->lock, flags);
Y
Yusuke Goda 已提交
975

976
	if (ios->power_mode == MMC_POWER_UP) {
977
		if (!host->card_present) {
978 979
			/* See if we also get DMA */
			sh_mmcif_request_dma(host, host->pd->dev.platform_data);
980
			host->card_present = true;
981
		}
982
		sh_mmcif_set_power(host, ios);
983
	} else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
Y
Yusuke Goda 已提交
984 985
		/* clock stop */
		sh_mmcif_clock_control(host, 0);
986
		if (ios->power_mode == MMC_POWER_OFF) {
987
			if (host->card_present) {
988
				sh_mmcif_release_dma(host);
989
				host->card_present = false;
990
			}
991 992
		}
		if (host->power) {
993
			pm_runtime_put_sync(&host->pd->dev);
994
			clk_disable(host->hclk);
995
			host->power = false;
996 997
			if (ios->power_mode == MMC_POWER_OFF)
				sh_mmcif_set_power(host, ios);
998
		}
999
		host->state = STATE_IDLE;
Y
Yusuke Goda 已提交
1000 1001 1002
		return;
	}

1003 1004
	if (ios->clock) {
		if (!host->power) {
1005
			sh_mmcif_clk_update(host);
1006 1007 1008 1009
			pm_runtime_get_sync(&host->pd->dev);
			host->power = true;
			sh_mmcif_sync_reset(host);
		}
Y
Yusuke Goda 已提交
1010
		sh_mmcif_clock_control(host, ios->clock);
1011
	}
Y
Yusuke Goda 已提交
1012

1013
	host->timing = ios->timing;
Y
Yusuke Goda 已提交
1014
	host->bus_width = ios->bus_width;
1015
	host->state = STATE_IDLE;
Y
Yusuke Goda 已提交
1016 1017
}

1018 1019 1020 1021
static int sh_mmcif_get_cd(struct mmc_host *mmc)
{
	struct sh_mmcif_host *host = mmc_priv(mmc);
	struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
1022 1023 1024 1025
	int ret = mmc_gpio_get_cd(mmc);

	if (ret >= 0)
		return ret;
1026

1027
	if (!p || !p->get_cd)
1028 1029 1030 1031 1032
		return -ENOSYS;
	else
		return p->get_cd(host->pd);
}

Y
Yusuke Goda 已提交
1033 1034 1035
static struct mmc_host_ops sh_mmcif_ops = {
	.request	= sh_mmcif_request,
	.set_ios	= sh_mmcif_set_ios,
1036
	.get_cd		= sh_mmcif_get_cd,
Y
Yusuke Goda 已提交
1037 1038
};

1039 1040 1041
static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
{
	struct mmc_command *cmd = host->mrq->cmd;
1042
	struct mmc_data *data = host->mrq->data;
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
	long time;

	if (host->sd_error) {
		switch (cmd->opcode) {
		case MMC_ALL_SEND_CID:
		case MMC_SELECT_CARD:
		case MMC_APP_CMD:
			cmd->error = -ETIMEDOUT;
			break;
		default:
			cmd->error = sh_mmcif_error_manage(host);
			break;
		}
1056 1057
		dev_dbg(&host->pd->dev, "CMD%d error %d\n",
			cmd->opcode, cmd->error);
1058
		host->sd_error = false;
1059 1060 1061 1062 1063 1064 1065 1066 1067
		return false;
	}
	if (!(cmd->flags & MMC_RSP_PRESENT)) {
		cmd->error = 0;
		return false;
	}

	sh_mmcif_get_response(host, cmd);

1068
	if (!data)
1069 1070
		return false;

1071 1072 1073 1074 1075 1076
	/*
	 * Completion can be signalled from DMA callback and error, so, have to
	 * reset here, before setting .dma_active
	 */
	init_completion(&host->dma_complete);

1077
	if (data->flags & MMC_DATA_READ) {
1078 1079 1080 1081 1082 1083 1084 1085
		if (host->chan_rx)
			sh_mmcif_start_dma_rx(host);
	} else {
		if (host->chan_tx)
			sh_mmcif_start_dma_tx(host);
	}

	if (!host->dma_active) {
1086
		data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
1087
		return !data->error;
1088 1089 1090 1091 1092
	}

	/* Running in the IRQ thread, can sleep */
	time = wait_for_completion_interruptible_timeout(&host->dma_complete,
							 host->timeout);
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102

	if (data->flags & MMC_DATA_READ)
		dma_unmap_sg(host->chan_rx->device->dev,
			     data->sg, data->sg_len,
			     DMA_FROM_DEVICE);
	else
		dma_unmap_sg(host->chan_tx->device->dev,
			     data->sg, data->sg_len,
			     DMA_TO_DEVICE);

1103 1104 1105 1106
	if (host->sd_error) {
		dev_err(host->mmc->parent,
			"Error IRQ while waiting for DMA completion!\n");
		/* Woken up by an error IRQ: abort DMA */
1107
		data->error = sh_mmcif_error_manage(host);
1108
	} else if (!time) {
1109
		dev_err(host->mmc->parent, "DMA timeout!\n");
1110
		data->error = -ETIMEDOUT;
1111
	} else if (time < 0) {
1112 1113
		dev_err(host->mmc->parent,
			"wait_for_completion_...() error %ld!\n", time);
1114
		data->error = time;
1115 1116 1117 1118 1119
	}
	sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
			BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	host->dma_active = false;

1120
	if (data->error) {
1121
		data->bytes_xfered = 0;
1122 1123 1124 1125 1126 1127
		/* Abort DMA */
		if (data->flags & MMC_DATA_READ)
			dmaengine_terminate_all(host->chan_rx);
		else
			dmaengine_terminate_all(host->chan_tx);
	}
1128 1129 1130 1131 1132 1133 1134

	return false;
}

static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
{
	struct sh_mmcif_host *host = dev_id;
1135
	struct mmc_request *mrq;
1136
	bool wait = false;
1137 1138 1139

	cancel_delayed_work_sync(&host->timeout_work);

1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	mutex_lock(&host->thread_lock);

	mrq = host->mrq;
	if (!mrq) {
		dev_dbg(&host->pd->dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
			host->state, host->wait_for);
		mutex_unlock(&host->thread_lock);
		return IRQ_HANDLED;
	}

1150 1151 1152 1153 1154 1155 1156
	/*
	 * All handlers return true, if processing continues, and false, if the
	 * request has to be completed - successfully or not
	 */
	switch (host->wait_for) {
	case MMCIF_WAIT_FOR_REQUEST:
		/* We're too late, the timeout has already kicked in */
1157
		mutex_unlock(&host->thread_lock);
1158 1159
		return IRQ_HANDLED;
	case MMCIF_WAIT_FOR_CMD:
1160 1161
		/* Wait for data? */
		wait = sh_mmcif_end_cmd(host);
1162 1163
		break;
	case MMCIF_WAIT_FOR_MREAD:
1164 1165
		/* Wait for more data? */
		wait = sh_mmcif_mread_block(host);
1166 1167
		break;
	case MMCIF_WAIT_FOR_READ:
1168 1169
		/* Wait for data end? */
		wait = sh_mmcif_read_block(host);
1170 1171
		break;
	case MMCIF_WAIT_FOR_MWRITE:
1172 1173
		/* Wait data to write? */
		wait = sh_mmcif_mwrite_block(host);
1174 1175
		break;
	case MMCIF_WAIT_FOR_WRITE:
1176 1177
		/* Wait for data end? */
		wait = sh_mmcif_write_block(host);
1178 1179 1180 1181
		break;
	case MMCIF_WAIT_FOR_STOP:
		if (host->sd_error) {
			mrq->stop->error = sh_mmcif_error_manage(host);
1182
			dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->stop->error);
1183 1184 1185 1186 1187 1188 1189
			break;
		}
		sh_mmcif_get_cmd12response(host, mrq->stop);
		mrq->stop->error = 0;
		break;
	case MMCIF_WAIT_FOR_READ_END:
	case MMCIF_WAIT_FOR_WRITE_END:
1190
		if (host->sd_error) {
1191
			mrq->data->error = sh_mmcif_error_manage(host);
1192 1193
			dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->data->error);
		}
1194 1195 1196 1197 1198
		break;
	default:
		BUG();
	}

1199 1200 1201
	if (wait) {
		schedule_delayed_work(&host->timeout_work, host->timeout);
		/* Wait for more data */
1202
		mutex_unlock(&host->thread_lock);
1203 1204 1205
		return IRQ_HANDLED;
	}

1206
	if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
1207
		struct mmc_data *data = mrq->data;
1208 1209 1210
		if (!mrq->cmd->error && data && !data->error)
			data->bytes_xfered =
				data->blocks * data->blksz;
1211

1212
		if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
1213
			sh_mmcif_stop_cmd(host, mrq);
1214 1215
			if (!mrq->stop->error) {
				schedule_delayed_work(&host->timeout_work, host->timeout);
1216
				mutex_unlock(&host->thread_lock);
1217
				return IRQ_HANDLED;
1218
			}
1219 1220 1221 1222 1223
		}
	}

	host->wait_for = MMCIF_WAIT_FOR_REQUEST;
	host->state = STATE_IDLE;
1224
	host->mrq = NULL;
1225 1226
	mmc_request_done(host->mmc, mrq);

1227 1228
	mutex_unlock(&host->thread_lock);

1229 1230 1231
	return IRQ_HANDLED;
}

Y
Yusuke Goda 已提交
1232 1233 1234
static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
{
	struct sh_mmcif_host *host = dev_id;
1235
	u32 state;
Y
Yusuke Goda 已提交
1236 1237
	int err = 0;

1238
	state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Y
Yusuke Goda 已提交
1239

1240 1241 1242 1243 1244 1245
	if (state & INT_ERR_STS) {
		/* error interrupts - process first */
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
		err = 1;
	} else if (state & INT_RBSYE) {
1246 1247
		sh_mmcif_writel(host->addr, MMCIF_CE_INT,
				~(INT_RBSYE | INT_CRSPE));
Y
Yusuke Goda 已提交
1248 1249
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MRBSYE);
	} else if (state & INT_CRSPE) {
1250
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_CRSPE);
Y
Yusuke Goda 已提交
1251 1252
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCRSPE);
	} else if (state & INT_BUFREN) {
1253
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFREN);
Y
Yusuke Goda 已提交
1254 1255
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
	} else if (state & INT_BUFWEN) {
1256 1257 1258
		sh_mmcif_writel(host->addr, MMCIF_CE_INT,
				~(INT_BUFWEN | INT_DTRANE | INT_CMD12DRE |
				  INT_CMD12RBE | INT_CMD12CRE));
Y
Yusuke Goda 已提交
1259 1260
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
	} else if (state & INT_CMD12DRE) {
1261
		sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Y
Yusuke Goda 已提交
1262 1263 1264 1265
			~(INT_CMD12DRE | INT_CMD12RBE |
			  INT_CMD12CRE | INT_BUFRE));
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
	} else if (state & INT_BUFRE) {
1266
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFRE);
Y
Yusuke Goda 已提交
1267 1268
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
	} else if (state & INT_DTRANE) {
1269 1270 1271
		sh_mmcif_writel(host->addr, MMCIF_CE_INT,
			~(INT_CMD12DRE | INT_CMD12RBE |
			  INT_CMD12CRE | INT_DTRANE));
Y
Yusuke Goda 已提交
1272 1273
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
	} else if (state & INT_CMD12RBE) {
1274
		sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Y
Yusuke Goda 已提交
1275 1276 1277
				~(INT_CMD12RBE | INT_CMD12CRE));
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
	} else {
1278
		dev_dbg(&host->pd->dev, "Unsupported interrupt: 0x%x\n", state);
1279
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
Y
Yusuke Goda 已提交
1280 1281 1282 1283
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
		err = 1;
	}
	if (err) {
1284
		host->sd_error = true;
1285
		dev_dbg(&host->pd->dev, "int err state = %08x\n", state);
Y
Yusuke Goda 已提交
1286
	}
1287 1288 1289 1290 1291 1292
	if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
		if (!host->dma_active)
			return IRQ_WAKE_THREAD;
		else if (host->sd_error)
			mmcif_dma_complete(host);
	} else {
1293
		dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
1294
	}
Y
Yusuke Goda 已提交
1295 1296 1297 1298

	return IRQ_HANDLED;
}

1299 1300 1301 1302 1303
static void mmcif_timeout_work(struct work_struct *work)
{
	struct delayed_work *d = container_of(work, struct delayed_work, work);
	struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
	struct mmc_request *mrq = host->mrq;
1304
	unsigned long flags;
1305 1306 1307 1308 1309

	if (host->dying)
		/* Don't run after mmc_remove_host() */
		return;

1310
	dev_err(&host->pd->dev, "Timeout waiting for %u on CMD%u\n",
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
		host->wait_for, mrq->cmd->opcode);

	spin_lock_irqsave(&host->lock, flags);
	if (host->state == STATE_IDLE) {
		spin_unlock_irqrestore(&host->lock, flags);
		return;
	}

	host->state = STATE_TIMEOUT;
	spin_unlock_irqrestore(&host->lock, flags);

1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
	/*
	 * Handle races with cancel_delayed_work(), unless
	 * cancel_delayed_work_sync() is used
	 */
	switch (host->wait_for) {
	case MMCIF_WAIT_FOR_CMD:
		mrq->cmd->error = sh_mmcif_error_manage(host);
		break;
	case MMCIF_WAIT_FOR_STOP:
		mrq->stop->error = sh_mmcif_error_manage(host);
		break;
	case MMCIF_WAIT_FOR_MREAD:
	case MMCIF_WAIT_FOR_MWRITE:
	case MMCIF_WAIT_FOR_READ:
	case MMCIF_WAIT_FOR_WRITE:
	case MMCIF_WAIT_FOR_READ_END:
	case MMCIF_WAIT_FOR_WRITE_END:
1339
		mrq->data->error = sh_mmcif_error_manage(host);
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
		break;
	default:
		BUG();
	}

	host->state = STATE_IDLE;
	host->wait_for = MMCIF_WAIT_FOR_REQUEST;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
}

1351 1352 1353 1354 1355 1356 1357
static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
{
	struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
	struct mmc_host *mmc = host->mmc;

	mmc_regulator_get_supply(mmc);

1358 1359 1360
	if (!pd)
		return;

1361 1362 1363 1364 1365 1366
	if (!mmc->ocr_avail)
		mmc->ocr_avail = pd->ocr;
	else if (pd->ocr)
		dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
}

B
Bill Pemberton 已提交
1367
static int sh_mmcif_probe(struct platform_device *pdev)
Y
Yusuke Goda 已提交
1368 1369 1370
{
	int ret = 0, irq[2];
	struct mmc_host *mmc;
1371
	struct sh_mmcif_host *host;
1372
	struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
Y
Yusuke Goda 已提交
1373 1374
	struct resource *res;
	void __iomem *reg;
1375
	const char *name;
Y
Yusuke Goda 已提交
1376 1377 1378

	irq[0] = platform_get_irq(pdev, 0);
	irq[1] = platform_get_irq(pdev, 1);
1379
	if (irq[0] < 0) {
1380
		dev_err(&pdev->dev, "Get irq error\n");
Y
Yusuke Goda 已提交
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
		return -ENXIO;
	}
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(&pdev->dev, "platform_get_resource error.\n");
		return -ENXIO;
	}
	reg = ioremap(res->start, resource_size(res));
	if (!reg) {
		dev_err(&pdev->dev, "ioremap error.\n");
		return -ENOMEM;
	}
1393

Y
Yusuke Goda 已提交
1394 1395 1396
	mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
	if (!mmc) {
		ret = -ENOMEM;
1397
		goto ealloch;
Y
Yusuke Goda 已提交
1398 1399 1400 1401
	}
	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->addr	= reg;
1402
	host->timeout	= msecs_to_jiffies(1000);
Y
Yusuke Goda 已提交
1403 1404 1405

	host->pd = pdev;

1406
	spin_lock_init(&host->lock);
Y
Yusuke Goda 已提交
1407 1408

	mmc->ops = &sh_mmcif_ops;
1409 1410
	sh_mmcif_init_ocr(host);

1411
	mmc->caps = MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
1412
	if (pd && pd->caps)
Y
Yusuke Goda 已提交
1413
		mmc->caps |= pd->caps;
1414
	mmc->max_segs = 32;
Y
Yusuke Goda 已提交
1415
	mmc->max_blk_size = 512;
1416 1417
	mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
	mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Y
Yusuke Goda 已提交
1418 1419 1420
	mmc->max_seg_size = mmc->max_req_size;

	platform_set_drvdata(pdev, host);
1421

1422 1423 1424
	pm_runtime_enable(&pdev->dev);
	host->power = false;

1425
	host->hclk = clk_get(&pdev->dev, NULL);
1426 1427
	if (IS_ERR(host->hclk)) {
		ret = PTR_ERR(host->hclk);
1428
		dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
1429 1430
		goto eclkget;
	}
1431 1432 1433
	ret = sh_mmcif_clk_update(host);
	if (ret < 0)
		goto eclkupdate;
1434

1435 1436
	ret = pm_runtime_resume(&pdev->dev);
	if (ret < 0)
1437
		goto eresume;
1438

1439
	INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
Y
Yusuke Goda 已提交
1440

1441
	sh_mmcif_sync_reset(host);
1442 1443
	sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);

1444 1445
	name = irq[1] < 0 ? dev_name(&pdev->dev) : "sh_mmc:error";
	ret = request_threaded_irq(irq[0], sh_mmcif_intr, sh_mmcif_irqt, 0, name, host);
Y
Yusuke Goda 已提交
1446
	if (ret) {
1447
		dev_err(&pdev->dev, "request_irq error (%s)\n", name);
1448
		goto ereqirq0;
Y
Yusuke Goda 已提交
1449
	}
1450 1451 1452 1453 1454 1455 1456
	if (irq[1] >= 0) {
		ret = request_threaded_irq(irq[1], sh_mmcif_intr, sh_mmcif_irqt,
					   0, "sh_mmc:int", host);
		if (ret) {
			dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
			goto ereqirq1;
		}
Y
Yusuke Goda 已提交
1457 1458
	}

1459 1460 1461 1462 1463 1464
	if (pd && pd->use_cd_gpio) {
		ret = mmc_gpio_request_cd(mmc, pd->cd_gpio);
		if (ret < 0)
			goto erqcd;
	}

1465 1466
	mutex_init(&host->thread_lock);

1467
	clk_disable(host->hclk);
1468 1469
	ret = mmc_add_host(mmc);
	if (ret < 0)
1470
		goto emmcaddh;
Y
Yusuke Goda 已提交
1471

1472 1473
	dev_pm_qos_expose_latency_limit(&pdev->dev, 100);

1474 1475
	dev_info(&pdev->dev, "driver version %s\n", DRIVER_VERSION);
	dev_dbg(&pdev->dev, "chip ver H'%04x\n",
1476
		sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0x0000ffff);
Y
Yusuke Goda 已提交
1477 1478
	return ret;

1479
emmcaddh:
1480
erqcd:
1481 1482
	if (irq[1] >= 0)
		free_irq(irq[1], host);
1483
ereqirq1:
1484
	free_irq(irq[0], host);
1485
ereqirq0:
1486
	pm_runtime_suspend(&pdev->dev);
1487
eresume:
Y
Yusuke Goda 已提交
1488
	clk_disable(host->hclk);
1489
eclkupdate:
1490
	clk_put(host->hclk);
1491
eclkget:
1492
	pm_runtime_disable(&pdev->dev);
Y
Yusuke Goda 已提交
1493
	mmc_free_host(mmc);
1494 1495
ealloch:
	iounmap(reg);
Y
Yusuke Goda 已提交
1496 1497 1498
	return ret;
}

B
Bill Pemberton 已提交
1499
static int sh_mmcif_remove(struct platform_device *pdev)
Y
Yusuke Goda 已提交
1500 1501 1502 1503
{
	struct sh_mmcif_host *host = platform_get_drvdata(pdev);
	int irq[2];

1504
	host->dying = true;
1505
	clk_enable(host->hclk);
1506
	pm_runtime_get_sync(&pdev->dev);
Y
Yusuke Goda 已提交
1507

1508 1509
	dev_pm_qos_hide_latency_limit(&pdev->dev);

1510
	mmc_remove_host(host->mmc);
1511 1512
	sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);

1513 1514 1515 1516 1517 1518 1519
	/*
	 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
	 * mmc_remove_host() call above. But swapping order doesn't help either
	 * (a query on the linux-mmc mailing list didn't bring any replies).
	 */
	cancel_delayed_work_sync(&host->timeout_work);

Y
Yusuke Goda 已提交
1520 1521 1522
	if (host->addr)
		iounmap(host->addr);

1523 1524
	irq[0] = platform_get_irq(pdev, 0);
	irq[1] = platform_get_irq(pdev, 1);
Y
Yusuke Goda 已提交
1525 1526

	free_irq(irq[0], host);
1527 1528
	if (irq[1] >= 0)
		free_irq(irq[1], host);
Y
Yusuke Goda 已提交
1529

1530 1531
	platform_set_drvdata(pdev, NULL);

1532
	clk_disable(host->hclk);
Y
Yusuke Goda 已提交
1533
	mmc_free_host(host->mmc);
1534 1535
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
Y
Yusuke Goda 已提交
1536 1537 1538 1539

	return 0;
}

1540 1541 1542
#ifdef CONFIG_PM
static int sh_mmcif_suspend(struct device *dev)
{
1543
	struct sh_mmcif_host *host = dev_get_drvdata(dev);
1544 1545
	int ret = mmc_suspend_host(host->mmc);

1546
	if (!ret)
1547 1548 1549 1550 1551 1552 1553
		sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);

	return ret;
}

static int sh_mmcif_resume(struct device *dev)
{
1554
	struct sh_mmcif_host *host = dev_get_drvdata(dev);
1555 1556 1557 1558 1559 1560 1561 1562

	return mmc_resume_host(host->mmc);
}
#else
#define sh_mmcif_suspend	NULL
#define sh_mmcif_resume		NULL
#endif	/* CONFIG_PM */

1563 1564 1565 1566 1567 1568
static const struct of_device_id mmcif_of_match[] = {
	{ .compatible = "renesas,sh-mmcif" },
	{ }
};
MODULE_DEVICE_TABLE(of, mmcif_of_match);

1569 1570 1571 1572 1573
static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
	.suspend = sh_mmcif_suspend,
	.resume = sh_mmcif_resume,
};

Y
Yusuke Goda 已提交
1574 1575 1576 1577 1578
static struct platform_driver sh_mmcif_driver = {
	.probe		= sh_mmcif_probe,
	.remove		= sh_mmcif_remove,
	.driver		= {
		.name	= DRIVER_NAME,
1579
		.pm	= &sh_mmcif_dev_pm_ops,
1580 1581
		.owner	= THIS_MODULE,
		.of_match_table = mmcif_of_match,
Y
Yusuke Goda 已提交
1582 1583 1584
	},
};

1585
module_platform_driver(sh_mmcif_driver);
Y
Yusuke Goda 已提交
1586 1587 1588

MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
MODULE_LICENSE("GPL");
1589
MODULE_ALIAS("platform:" DRIVER_NAME);
Y
Yusuke Goda 已提交
1590
MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");