sh_mmcif.c 38.0 KB
Newer Older
Y
Yusuke Goda 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * MMCIF eMMC driver.
 *
 * Copyright (C) 2010 Renesas Solutions Corp.
 * Yusuke Goda <yusuke.goda.sx@renesas.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License.
 *
 *
 * TODO
 *  1. DMA
 *  2. Power management
 *  3. Handle MMC errors better
 *
 */

19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
/*
 * The MMCIF driver is now processing MMC requests asynchronously, according
 * to the Linux MMC API requirement.
 *
 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
 * data, and optional stop. To achieve asynchronous processing each of these
 * stages is split into two halves: a top and a bottom half. The top half
 * initialises the hardware, installs a timeout handler to handle completion
 * timeouts, and returns. In case of the command stage this immediately returns
 * control to the caller, leaving all further processing to run asynchronously.
 * All further request processing is performed by the bottom halves.
 *
 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
 * thread, a DMA completion callback, if DMA is used, a timeout work, and
 * request- and stage-specific handler methods.
 *
 * Each bottom half run begins with either a hardware interrupt, a DMA callback
 * invocation, or a timeout work run. In case of an error or a successful
 * processing completion, the MMC core is informed and the request processing is
 * finished. In case processing has to continue, i.e., if data has to be read
 * from or written to the card, or if a stop command has to be sent, the next
 * top half is called, which performs the necessary hardware handling and
 * reschedules the timeout work. This returns the driver state machine into the
 * bottom half waiting state.
 */

45
#include <linux/bitops.h>
46 47
#include <linux/clk.h>
#include <linux/completion.h>
48
#include <linux/delay.h>
Y
Yusuke Goda 已提交
49
#include <linux/dma-mapping.h>
50
#include <linux/dmaengine.h>
Y
Yusuke Goda 已提交
51 52
#include <linux/mmc/card.h>
#include <linux/mmc/core.h>
53
#include <linux/mmc/host.h>
Y
Yusuke Goda 已提交
54 55 56
#include <linux/mmc/mmc.h>
#include <linux/mmc/sdio.h>
#include <linux/mmc/sh_mmcif.h>
57
#include <linux/pagemap.h>
58
#include <linux/platform_device.h>
59
#include <linux/pm_qos.h>
60
#include <linux/pm_runtime.h>
61
#include <linux/spinlock.h>
62
#include <linux/module.h>
Y
Yusuke Goda 已提交
63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153

#define DRIVER_NAME	"sh_mmcif"
#define DRIVER_VERSION	"2010-04-28"

/* CE_CMD_SET */
#define CMD_MASK		0x3f000000
#define CMD_SET_RTYP_NO		((0 << 23) | (0 << 22))
#define CMD_SET_RTYP_6B		((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
#define CMD_SET_RTYP_17B	((1 << 23) | (0 << 22)) /* R2 */
#define CMD_SET_RBSY		(1 << 21) /* R1b */
#define CMD_SET_CCSEN		(1 << 20)
#define CMD_SET_WDAT		(1 << 19) /* 1: on data, 0: no data */
#define CMD_SET_DWEN		(1 << 18) /* 1: write, 0: read */
#define CMD_SET_CMLTE		(1 << 17) /* 1: multi block trans, 0: single */
#define CMD_SET_CMD12EN		(1 << 16) /* 1: CMD12 auto issue */
#define CMD_SET_RIDXC_INDEX	((0 << 15) | (0 << 14)) /* index check */
#define CMD_SET_RIDXC_BITS	((0 << 15) | (1 << 14)) /* check bits check */
#define CMD_SET_RIDXC_NO	((1 << 15) | (0 << 14)) /* no check */
#define CMD_SET_CRC7C		((0 << 13) | (0 << 12)) /* CRC7 check*/
#define CMD_SET_CRC7C_BITS	((0 << 13) | (1 << 12)) /* check bits check*/
#define CMD_SET_CRC7C_INTERNAL	((1 << 13) | (0 << 12)) /* internal CRC7 check*/
#define CMD_SET_CRC16C		(1 << 10) /* 0: CRC16 check*/
#define CMD_SET_CRCSTE		(1 << 8) /* 1: not receive CRC status */
#define CMD_SET_TBIT		(1 << 7) /* 1: tran mission bit "Low" */
#define CMD_SET_OPDM		(1 << 6) /* 1: open/drain */
#define CMD_SET_CCSH		(1 << 5)
#define CMD_SET_DATW_1		((0 << 1) | (0 << 0)) /* 1bit */
#define CMD_SET_DATW_4		((0 << 1) | (1 << 0)) /* 4bit */
#define CMD_SET_DATW_8		((1 << 1) | (0 << 0)) /* 8bit */

/* CE_CMD_CTRL */
#define CMD_CTRL_BREAK		(1 << 0)

/* CE_BLOCK_SET */
#define BLOCK_SIZE_MASK		0x0000ffff

/* CE_INT */
#define INT_CCSDE		(1 << 29)
#define INT_CMD12DRE		(1 << 26)
#define INT_CMD12RBE		(1 << 25)
#define INT_CMD12CRE		(1 << 24)
#define INT_DTRANE		(1 << 23)
#define INT_BUFRE		(1 << 22)
#define INT_BUFWEN		(1 << 21)
#define INT_BUFREN		(1 << 20)
#define INT_CCSRCV		(1 << 19)
#define INT_RBSYE		(1 << 17)
#define INT_CRSPE		(1 << 16)
#define INT_CMDVIO		(1 << 15)
#define INT_BUFVIO		(1 << 14)
#define INT_WDATERR		(1 << 11)
#define INT_RDATERR		(1 << 10)
#define INT_RIDXERR		(1 << 9)
#define INT_RSPERR		(1 << 8)
#define INT_CCSTO		(1 << 5)
#define INT_CRCSTO		(1 << 4)
#define INT_WDATTO		(1 << 3)
#define INT_RDATTO		(1 << 2)
#define INT_RBSYTO		(1 << 1)
#define INT_RSPTO		(1 << 0)
#define INT_ERR_STS		(INT_CMDVIO | INT_BUFVIO | INT_WDATERR |  \
				 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
				 INT_CCSTO | INT_CRCSTO | INT_WDATTO |	  \
				 INT_RDATTO | INT_RBSYTO | INT_RSPTO)

/* CE_INT_MASK */
#define MASK_ALL		0x00000000
#define MASK_MCCSDE		(1 << 29)
#define MASK_MCMD12DRE		(1 << 26)
#define MASK_MCMD12RBE		(1 << 25)
#define MASK_MCMD12CRE		(1 << 24)
#define MASK_MDTRANE		(1 << 23)
#define MASK_MBUFRE		(1 << 22)
#define MASK_MBUFWEN		(1 << 21)
#define MASK_MBUFREN		(1 << 20)
#define MASK_MCCSRCV		(1 << 19)
#define MASK_MRBSYE		(1 << 17)
#define MASK_MCRSPE		(1 << 16)
#define MASK_MCMDVIO		(1 << 15)
#define MASK_MBUFVIO		(1 << 14)
#define MASK_MWDATERR		(1 << 11)
#define MASK_MRDATERR		(1 << 10)
#define MASK_MRIDXERR		(1 << 9)
#define MASK_MRSPERR		(1 << 8)
#define MASK_MCCSTO		(1 << 5)
#define MASK_MCRCSTO		(1 << 4)
#define MASK_MWDATTO		(1 << 3)
#define MASK_MRDATTO		(1 << 2)
#define MASK_MRBSYTO		(1 << 1)
#define MASK_MRSPTO		(1 << 0)

154 155 156 157 158
#define MASK_START_CMD		(MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
				 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
				 MASK_MCCSTO | MASK_MCRCSTO | MASK_MWDATTO | \
				 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)

Y
Yusuke Goda 已提交
159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
/* CE_HOST_STS1 */
#define STS1_CMDSEQ		(1 << 31)

/* CE_HOST_STS2 */
#define STS2_CRCSTE		(1 << 31)
#define STS2_CRC16E		(1 << 30)
#define STS2_AC12CRCE		(1 << 29)
#define STS2_RSPCRC7E		(1 << 28)
#define STS2_CRCSTEBE		(1 << 27)
#define STS2_RDATEBE		(1 << 26)
#define STS2_AC12REBE		(1 << 25)
#define STS2_RSPEBE		(1 << 24)
#define STS2_AC12IDXE		(1 << 23)
#define STS2_RSPIDXE		(1 << 22)
#define STS2_CCSTO		(1 << 15)
#define STS2_RDATTO		(1 << 14)
#define STS2_DATBSYTO		(1 << 13)
#define STS2_CRCSTTO		(1 << 12)
#define STS2_AC12BSYTO		(1 << 11)
#define STS2_RSPBSYTO		(1 << 10)
#define STS2_AC12RSPTO		(1 << 9)
#define STS2_RSPTO		(1 << 8)
#define STS2_CRC_ERR		(STS2_CRCSTE | STS2_CRC16E |		\
				 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
#define STS2_TIMEOUT_ERR	(STS2_CCSTO | STS2_RDATTO |		\
				 STS2_DATBSYTO | STS2_CRCSTTO |		\
				 STS2_AC12BSYTO | STS2_RSPBSYTO |	\
				 STS2_AC12RSPTO | STS2_RSPTO)

#define CLKDEV_EMMC_DATA	52000000 /* 52MHz */
#define CLKDEV_MMC_DATA		20000000 /* 20MHz */
#define CLKDEV_INIT		400000   /* 400 KHz */

192 193 194 195 196 197
enum mmcif_state {
	STATE_IDLE,
	STATE_REQUEST,
	STATE_IOS,
};

198 199 200 201 202 203 204 205 206 207 208 209
enum mmcif_wait_for {
	MMCIF_WAIT_FOR_REQUEST,
	MMCIF_WAIT_FOR_CMD,
	MMCIF_WAIT_FOR_MREAD,
	MMCIF_WAIT_FOR_MWRITE,
	MMCIF_WAIT_FOR_READ,
	MMCIF_WAIT_FOR_WRITE,
	MMCIF_WAIT_FOR_READ_END,
	MMCIF_WAIT_FOR_WRITE_END,
	MMCIF_WAIT_FOR_STOP,
};

Y
Yusuke Goda 已提交
210 211
struct sh_mmcif_host {
	struct mmc_host *mmc;
212
	struct mmc_request *mrq;
Y
Yusuke Goda 已提交
213
	struct platform_device *pd;
214 215
	struct sh_dmae_slave dma_slave_tx;
	struct sh_dmae_slave dma_slave_rx;
Y
Yusuke Goda 已提交
216 217 218
	struct clk *hclk;
	unsigned int clk;
	int bus_width;
219
	bool sd_error;
220
	bool dying;
Y
Yusuke Goda 已提交
221 222
	long timeout;
	void __iomem *addr;
223
	u32 *pio_ptr;
224
	spinlock_t lock;		/* protect sh_mmcif_host::state */
225
	enum mmcif_state state;
226 227 228 229 230
	enum mmcif_wait_for wait_for;
	struct delayed_work timeout_work;
	size_t blocksize;
	int sg_idx;
	int sg_blkidx;
231
	bool power;
232
	bool card_present;
Y
Yusuke Goda 已提交
233

234 235 236 237
	/* DMA support */
	struct dma_chan		*chan_rx;
	struct dma_chan		*chan_tx;
	struct completion	dma_complete;
238
	bool			dma_active;
239
};
Y
Yusuke Goda 已提交
240 241 242 243

static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
					unsigned int reg, u32 val)
{
244
	writel(val | readl(host->addr + reg), host->addr + reg);
Y
Yusuke Goda 已提交
245 246 247 248 249
}

static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
					unsigned int reg, u32 val)
{
250
	writel(~val & readl(host->addr + reg), host->addr + reg);
Y
Yusuke Goda 已提交
251 252
}

253 254 255
static void mmcif_dma_complete(void *arg)
{
	struct sh_mmcif_host *host = arg;
256 257
	struct mmc_data *data = host->mrq->data;

258 259
	dev_dbg(&host->pd->dev, "Command completed\n");

260
	if (WARN(!data, "%s: NULL data in DMA completion!\n",
261 262 263
		 dev_name(&host->pd->dev)))
		return;

264
	if (data->flags & MMC_DATA_READ)
265
		dma_unmap_sg(host->chan_rx->device->dev,
266
			     data->sg, data->sg_len,
267 268
			     DMA_FROM_DEVICE);
	else
269
		dma_unmap_sg(host->chan_tx->device->dev,
270
			     data->sg, data->sg_len,
271 272 273 274 275 276 277
			     DMA_TO_DEVICE);

	complete(&host->dma_complete);
}

static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
{
278 279
	struct mmc_data *data = host->mrq->data;
	struct scatterlist *sg = data->sg;
280 281 282 283 284
	struct dma_async_tx_descriptor *desc = NULL;
	struct dma_chan *chan = host->chan_rx;
	dma_cookie_t cookie = -EINVAL;
	int ret;

285
	ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
286
			 DMA_FROM_DEVICE);
287
	if (ret > 0) {
288
		host->dma_active = true;
289
		desc = dmaengine_prep_slave_sg(chan, sg, ret,
290
			DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
291 292 293 294 295
	}

	if (desc) {
		desc->callback = mmcif_dma_complete;
		desc->callback_param = host;
296 297 298
		cookie = dmaengine_submit(desc);
		sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
		dma_async_issue_pending(chan);
299 300
	}
	dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
301
		__func__, data->sg_len, ret, cookie);
302 303 304 305 306 307

	if (!desc) {
		/* DMA failed, fall back to PIO */
		if (ret >= 0)
			ret = -EIO;
		host->chan_rx = NULL;
308
		host->dma_active = false;
309 310 311 312 313 314 315 316 317 318 319 320 321
		dma_release_channel(chan);
		/* Free the Tx channel too */
		chan = host->chan_tx;
		if (chan) {
			host->chan_tx = NULL;
			dma_release_channel(chan);
		}
		dev_warn(&host->pd->dev,
			 "DMA failed: %d, falling back to PIO\n", ret);
		sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	}

	dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
322
		desc, cookie, data->sg_len);
323 324 325 326
}

static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
{
327 328
	struct mmc_data *data = host->mrq->data;
	struct scatterlist *sg = data->sg;
329 330 331 332 333
	struct dma_async_tx_descriptor *desc = NULL;
	struct dma_chan *chan = host->chan_tx;
	dma_cookie_t cookie = -EINVAL;
	int ret;

334
	ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
335
			 DMA_TO_DEVICE);
336
	if (ret > 0) {
337
		host->dma_active = true;
338
		desc = dmaengine_prep_slave_sg(chan, sg, ret,
339
			DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
340 341 342 343 344
	}

	if (desc) {
		desc->callback = mmcif_dma_complete;
		desc->callback_param = host;
345 346 347
		cookie = dmaengine_submit(desc);
		sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
		dma_async_issue_pending(chan);
348 349
	}
	dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
350
		__func__, data->sg_len, ret, cookie);
351 352 353 354 355 356

	if (!desc) {
		/* DMA failed, fall back to PIO */
		if (ret >= 0)
			ret = -EIO;
		host->chan_tx = NULL;
357
		host->dma_active = false;
358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
		dma_release_channel(chan);
		/* Free the Rx channel too */
		chan = host->chan_rx;
		if (chan) {
			host->chan_rx = NULL;
			dma_release_channel(chan);
		}
		dev_warn(&host->pd->dev,
			 "DMA failed: %d, falling back to PIO\n", ret);
		sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	}

	dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
		desc, cookie);
}

static bool sh_mmcif_filter(struct dma_chan *chan, void *arg)
{
	dev_dbg(chan->device->dev, "%s: slave data %p\n", __func__, arg);
	chan->private = arg;
	return true;
}

static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
				 struct sh_mmcif_plat_data *pdata)
{
384
	struct sh_dmae_slave *tx, *rx;
385
	host->dma_active = false;
386 387 388

	/* We can only either use DMA for both Tx and Rx or not use it at all */
	if (pdata->dma) {
389 390 391 392 393 394 395 396 397 398 399
		dev_warn(&host->pd->dev,
			 "Update your platform to use embedded DMA slave IDs\n");
		tx = &pdata->dma->chan_priv_tx;
		rx = &pdata->dma->chan_priv_rx;
	} else {
		tx = &host->dma_slave_tx;
		tx->slave_id = pdata->slave_id_tx;
		rx = &host->dma_slave_rx;
		rx->slave_id = pdata->slave_id_rx;
	}
	if (tx->slave_id > 0 && rx->slave_id > 0) {
400 401 402 403 404
		dma_cap_mask_t mask;

		dma_cap_zero(mask);
		dma_cap_set(DMA_SLAVE, mask);

405
		host->chan_tx = dma_request_channel(mask, sh_mmcif_filter, tx);
406 407 408 409 410 411
		dev_dbg(&host->pd->dev, "%s: TX: got channel %p\n", __func__,
			host->chan_tx);

		if (!host->chan_tx)
			return;

412
		host->chan_rx = dma_request_channel(mask, sh_mmcif_filter, rx);
413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
		dev_dbg(&host->pd->dev, "%s: RX: got channel %p\n", __func__,
			host->chan_rx);

		if (!host->chan_rx) {
			dma_release_channel(host->chan_tx);
			host->chan_tx = NULL;
			return;
		}

		init_completion(&host->dma_complete);
	}
}

static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
{
	sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	/* Descriptors are freed automatically */
	if (host->chan_tx) {
		struct dma_chan *chan = host->chan_tx;
		host->chan_tx = NULL;
		dma_release_channel(chan);
	}
	if (host->chan_rx) {
		struct dma_chan *chan = host->chan_rx;
		host->chan_rx = NULL;
		dma_release_channel(chan);
	}

441
	host->dma_active = false;
442
}
Y
Yusuke Goda 已提交
443 444 445 446 447 448 449 450 451 452 453 454 455 456

static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
{
	struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;

	sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
	sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);

	if (!clk)
		return;
	if (p->sup_pclk && clk == host->clk)
		sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
	else
		sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
S
Simon Horman 已提交
457 458
				((fls(DIV_ROUND_UP(host->clk,
						   clk) - 1) - 1) << 16));
Y
Yusuke Goda 已提交
459 460 461 462 463 464 465 466

	sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
}

static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
{
	u32 tmp;

467
	tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Y
Yusuke Goda 已提交
468

469 470
	sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
	sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Y
Yusuke Goda 已提交
471 472 473 474 475 476 477 478 479
	sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
		SRSPTO_256 | SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
	/* byte swap on */
	sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
}

static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
{
	u32 state1, state2;
480
	int ret, timeout;
Y
Yusuke Goda 已提交
481

482
	host->sd_error = false;
Y
Yusuke Goda 已提交
483

484 485
	state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
	state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
486 487
	dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
	dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
Y
Yusuke Goda 已提交
488 489 490 491

	if (state1 & STS1_CMDSEQ) {
		sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
		sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
492
		for (timeout = 10000000; timeout; timeout--) {
493
			if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
494
			      & STS1_CMDSEQ))
Y
Yusuke Goda 已提交
495 496 497
				break;
			mdelay(1);
		}
498 499 500 501 502
		if (!timeout) {
			dev_err(&host->pd->dev,
				"Forced end of command sequence timeout err\n");
			return -EIO;
		}
Y
Yusuke Goda 已提交
503
		sh_mmcif_sync_reset(host);
504
		dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
Y
Yusuke Goda 已提交
505 506 507 508
		return -EIO;
	}

	if (state2 & STS2_CRC_ERR) {
509
		dev_dbg(&host->pd->dev, ": CRC error\n");
Y
Yusuke Goda 已提交
510 511
		ret = -EIO;
	} else if (state2 & STS2_TIMEOUT_ERR) {
512
		dev_dbg(&host->pd->dev, ": Timeout\n");
Y
Yusuke Goda 已提交
513 514
		ret = -ETIMEDOUT;
	} else {
515
		dev_dbg(&host->pd->dev, ": End/Index error\n");
Y
Yusuke Goda 已提交
516 517 518 519 520
		ret = -EIO;
	}
	return ret;
}

521
static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Y
Yusuke Goda 已提交
522
{
523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551
	struct mmc_data *data = host->mrq->data;

	host->sg_blkidx += host->blocksize;

	/* data->sg->length must be a multiple of host->blocksize? */
	BUG_ON(host->sg_blkidx > data->sg->length);

	if (host->sg_blkidx == data->sg->length) {
		host->sg_blkidx = 0;
		if (++host->sg_idx < data->sg_len)
			host->pio_ptr = sg_virt(++data->sg);
	} else {
		host->pio_ptr = p;
	}

	if (host->sg_idx == data->sg_len)
		return false;

	return true;
}

static void sh_mmcif_single_read(struct sh_mmcif_host *host,
				 struct mmc_request *mrq)
{
	host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
			   BLOCK_SIZE_MASK) + 3;

	host->wait_for = MMCIF_WAIT_FOR_READ;
	schedule_delayed_work(&host->timeout_work, host->timeout);
Y
Yusuke Goda 已提交
552 553 554

	/* buf read enable */
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
555 556 557 558 559 560 561 562 563 564 565 566 567 568
}

static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = sg_virt(data->sg);
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
		return false;
	}

	for (i = 0; i < host->blocksize / 4; i++)
569
		*p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Y
Yusuke Goda 已提交
570 571 572

	/* buffer read end */
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
573
	host->wait_for = MMCIF_WAIT_FOR_READ_END;
Y
Yusuke Goda 已提交
574

575
	return true;
Y
Yusuke Goda 已提交
576 577
}

578 579
static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
				struct mmc_request *mrq)
Y
Yusuke Goda 已提交
580 581
{
	struct mmc_data *data = mrq->data;
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605

	if (!data->sg_len || !data->sg->length)
		return;

	host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
		BLOCK_SIZE_MASK;

	host->wait_for = MMCIF_WAIT_FOR_MREAD;
	host->sg_idx = 0;
	host->sg_blkidx = 0;
	host->pio_ptr = sg_virt(data->sg);
	schedule_delayed_work(&host->timeout_work, host->timeout);
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
}

static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = host->pio_ptr;
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
		return false;
Y
Yusuke Goda 已提交
606
	}
607 608 609 610 611 612 613 614 615 616 617 618 619

	BUG_ON(!data->sg->length);

	for (i = 0; i < host->blocksize / 4; i++)
		*p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);

	if (!sh_mmcif_next_block(host, p))
		return false;

	schedule_delayed_work(&host->timeout_work, host->timeout);
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);

	return true;
Y
Yusuke Goda 已提交
620 621
}

622
static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Y
Yusuke Goda 已提交
623 624
					struct mmc_request *mrq)
{
625 626
	host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
			   BLOCK_SIZE_MASK) + 3;
Y
Yusuke Goda 已提交
627

628 629
	host->wait_for = MMCIF_WAIT_FOR_WRITE;
	schedule_delayed_work(&host->timeout_work, host->timeout);
Y
Yusuke Goda 已提交
630 631

	/* buf write enable */
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
}

static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = sg_virt(data->sg);
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
		return false;
	}

	for (i = 0; i < host->blocksize / 4; i++)
647
		sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Y
Yusuke Goda 已提交
648 649 650

	/* buffer write end */
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
651
	host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Y
Yusuke Goda 已提交
652

653
	return true;
Y
Yusuke Goda 已提交
654 655
}

656 657
static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
				struct mmc_request *mrq)
Y
Yusuke Goda 已提交
658 659 660
{
	struct mmc_data *data = mrq->data;

661 662
	if (!data->sg_len || !data->sg->length)
		return;
Y
Yusuke Goda 已提交
663

664 665
	host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
		BLOCK_SIZE_MASK;
Y
Yusuke Goda 已提交
666

667 668 669 670 671 672 673
	host->wait_for = MMCIF_WAIT_FOR_MWRITE;
	host->sg_idx = 0;
	host->sg_blkidx = 0;
	host->pio_ptr = sg_virt(data->sg);
	schedule_delayed_work(&host->timeout_work, host->timeout);
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
}
Y
Yusuke Goda 已提交
674

675 676 677 678 679 680 681 682 683
static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = host->pio_ptr;
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
		return false;
Y
Yusuke Goda 已提交
684
	}
685 686 687 688 689 690 691 692 693 694 695 696 697

	BUG_ON(!data->sg->length);

	for (i = 0; i < host->blocksize / 4; i++)
		sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);

	if (!sh_mmcif_next_block(host, p))
		return false;

	schedule_delayed_work(&host->timeout_work, host->timeout);
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);

	return true;
Y
Yusuke Goda 已提交
698 699 700 701 702 703
}

static void sh_mmcif_get_response(struct sh_mmcif_host *host,
						struct mmc_command *cmd)
{
	if (cmd->flags & MMC_RSP_136) {
704 705 706 707
		cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
		cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
		cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
		cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Y
Yusuke Goda 已提交
708
	} else
709
		cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Y
Yusuke Goda 已提交
710 711 712 713 714
}

static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
						struct mmc_command *cmd)
{
715
	cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Y
Yusuke Goda 已提交
716 717 718
}

static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
719
			    struct mmc_request *mrq)
Y
Yusuke Goda 已提交
720
{
721 722 723
	struct mmc_data *data = mrq->data;
	struct mmc_command *cmd = mrq->cmd;
	u32 opc = cmd->opcode;
Y
Yusuke Goda 已提交
724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
	u32 tmp = 0;

	/* Response Type check */
	switch (mmc_resp_type(cmd)) {
	case MMC_RSP_NONE:
		tmp |= CMD_SET_RTYP_NO;
		break;
	case MMC_RSP_R1:
	case MMC_RSP_R1B:
	case MMC_RSP_R3:
		tmp |= CMD_SET_RTYP_6B;
		break;
	case MMC_RSP_R2:
		tmp |= CMD_SET_RTYP_17B;
		break;
	default:
740
		dev_err(&host->pd->dev, "Unsupported response type.\n");
Y
Yusuke Goda 已提交
741 742 743 744 745 746 747 748 749 750 751 752 753
		break;
	}
	switch (opc) {
	/* RBSY */
	case MMC_SWITCH:
	case MMC_STOP_TRANSMISSION:
	case MMC_SET_WRITE_PROT:
	case MMC_CLR_WRITE_PROT:
	case MMC_ERASE:
		tmp |= CMD_SET_RBSY;
		break;
	}
	/* WDAT / DATW */
754
	if (data) {
Y
Yusuke Goda 已提交
755 756 757 758 759 760 761 762 763 764 765 766
		tmp |= CMD_SET_WDAT;
		switch (host->bus_width) {
		case MMC_BUS_WIDTH_1:
			tmp |= CMD_SET_DATW_1;
			break;
		case MMC_BUS_WIDTH_4:
			tmp |= CMD_SET_DATW_4;
			break;
		case MMC_BUS_WIDTH_8:
			tmp |= CMD_SET_DATW_8;
			break;
		default:
767
			dev_err(&host->pd->dev, "Unsupported bus width.\n");
Y
Yusuke Goda 已提交
768 769 770 771 772 773 774 775 776 777
			break;
		}
	}
	/* DWEN */
	if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
		tmp |= CMD_SET_DWEN;
	/* CMLTE/CMD12EN */
	if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
		tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
		sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
778
				data->blocks << 16);
Y
Yusuke Goda 已提交
779 780 781 782 783 784 785 786 787 788 789 790 791
	}
	/* RIDXC[1:0] check bits */
	if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
	    opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
		tmp |= CMD_SET_RIDXC_BITS;
	/* RCRC7C[1:0] check bits */
	if (opc == MMC_SEND_OP_COND)
		tmp |= CMD_SET_CRC7C_BITS;
	/* RCRC7C[1:0] internal CRC7 */
	if (opc == MMC_ALL_SEND_CID ||
		opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
		tmp |= CMD_SET_CRC7C_INTERNAL;

792
	return (opc << 24) | tmp;
Y
Yusuke Goda 已提交
793 794
}

795
static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
796
			       struct mmc_request *mrq, u32 opc)
Y
Yusuke Goda 已提交
797 798 799
{
	switch (opc) {
	case MMC_READ_MULTIPLE_BLOCK:
800 801
		sh_mmcif_multi_read(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
802
	case MMC_WRITE_MULTIPLE_BLOCK:
803 804
		sh_mmcif_multi_write(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
805
	case MMC_WRITE_BLOCK:
806 807
		sh_mmcif_single_write(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
808 809
	case MMC_READ_SINGLE_BLOCK:
	case MMC_SEND_EXT_CSD:
810 811
		sh_mmcif_single_read(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
812
	default:
813
		dev_err(&host->pd->dev, "UNSUPPORTED CMD = d'%08d\n", opc);
814
		return -EINVAL;
Y
Yusuke Goda 已提交
815 816 817 818
	}
}

static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
819
			       struct mmc_request *mrq)
Y
Yusuke Goda 已提交
820
{
821
	struct mmc_command *cmd = mrq->cmd;
822 823
	u32 opc = cmd->opcode;
	u32 mask;
Y
Yusuke Goda 已提交
824 825

	switch (opc) {
826
	/* response busy check */
Y
Yusuke Goda 已提交
827 828 829 830 831
	case MMC_SWITCH:
	case MMC_STOP_TRANSMISSION:
	case MMC_SET_WRITE_PROT:
	case MMC_CLR_WRITE_PROT:
	case MMC_ERASE:
832
		mask = MASK_START_CMD | MASK_MRBSYE;
Y
Yusuke Goda 已提交
833 834
		break;
	default:
835
		mask = MASK_START_CMD | MASK_MCRSPE;
Y
Yusuke Goda 已提交
836 837 838
		break;
	}

839
	if (mrq->data) {
840 841 842
		sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
		sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
				mrq->data->blksz);
Y
Yusuke Goda 已提交
843
	}
844
	opc = sh_mmcif_set_cmd(host, mrq);
Y
Yusuke Goda 已提交
845

846 847
	sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
	sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Y
Yusuke Goda 已提交
848
	/* set arg */
849
	sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Y
Yusuke Goda 已提交
850
	/* set cmd */
851
	sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Y
Yusuke Goda 已提交
852

853 854
	host->wait_for = MMCIF_WAIT_FOR_CMD;
	schedule_delayed_work(&host->timeout_work, host->timeout);
Y
Yusuke Goda 已提交
855 856 857
}

static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
858
			      struct mmc_request *mrq)
Y
Yusuke Goda 已提交
859
{
860 861
	switch (mrq->cmd->opcode) {
	case MMC_READ_MULTIPLE_BLOCK:
Y
Yusuke Goda 已提交
862
		sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
863 864
		break;
	case MMC_WRITE_MULTIPLE_BLOCK:
Y
Yusuke Goda 已提交
865
		sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
866 867
		break;
	default:
868
		dev_err(&host->pd->dev, "unsupported stop cmd\n");
869
		mrq->stop->error = sh_mmcif_error_manage(host);
Y
Yusuke Goda 已提交
870 871 872
		return;
	}

873 874
	host->wait_for = MMCIF_WAIT_FOR_STOP;
	schedule_delayed_work(&host->timeout_work, host->timeout);
Y
Yusuke Goda 已提交
875 876 877 878 879
}

static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sh_mmcif_host *host = mmc_priv(mmc);
880 881 882 883 884 885 886 887 888 889 890 891
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	if (host->state != STATE_IDLE) {
		spin_unlock_irqrestore(&host->lock, flags);
		mrq->cmd->error = -EAGAIN;
		mmc_request_done(mmc, mrq);
		return;
	}

	host->state = STATE_REQUEST;
	spin_unlock_irqrestore(&host->lock, flags);
Y
Yusuke Goda 已提交
892 893 894

	switch (mrq->cmd->opcode) {
	/* MMCIF does not support SD/SDIO command */
895 896 897 898
	case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
	case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
		if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
			break;
Y
Yusuke Goda 已提交
899
	case MMC_APP_CMD:
900
		host->state = STATE_IDLE;
Y
Yusuke Goda 已提交
901 902 903 904 905 906
		mrq->cmd->error = -ETIMEDOUT;
		mmc_request_done(mmc, mrq);
		return;
	default:
		break;
	}
907 908

	host->mrq = mrq;
Y
Yusuke Goda 已提交
909

910
	sh_mmcif_start_cmd(host, mrq);
Y
Yusuke Goda 已提交
911 912
}

913 914 915 916 917 918 919 920 921 922 923 924 925
static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
{
	int ret = clk_enable(host->hclk);

	if (!ret) {
		host->clk = clk_get_rate(host->hclk);
		host->mmc->f_max = host->clk / 2;
		host->mmc->f_min = host->clk / 512;
	}

	return ret;
}

Y
Yusuke Goda 已提交
926 927 928 929
static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sh_mmcif_host *host = mmc_priv(mmc);
	struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
930 931 932 933 934 935 936 937 938 939
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	if (host->state != STATE_IDLE) {
		spin_unlock_irqrestore(&host->lock, flags);
		return;
	}

	host->state = STATE_IOS;
	spin_unlock_irqrestore(&host->lock, flags);
Y
Yusuke Goda 已提交
940

941
	if (ios->power_mode == MMC_POWER_UP) {
942
		if (!host->card_present) {
943 944
			/* See if we also get DMA */
			sh_mmcif_request_dma(host, host->pd->dev.platform_data);
945
			host->card_present = true;
946
		}
947
	} else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
Y
Yusuke Goda 已提交
948 949
		/* clock stop */
		sh_mmcif_clock_control(host, 0);
950
		if (ios->power_mode == MMC_POWER_OFF) {
951
			if (host->card_present) {
952
				sh_mmcif_release_dma(host);
953
				host->card_present = false;
954
			}
955 956 957
		}
		if (host->power) {
			pm_runtime_put(&host->pd->dev);
958
			clk_disable(host->hclk);
959
			host->power = false;
960 961
			if (p->set_pwr && ios->power_mode == MMC_POWER_OFF)
				p->set_pwr(host->pd, 0);
962
		}
963
		host->state = STATE_IDLE;
Y
Yusuke Goda 已提交
964 965 966
		return;
	}

967 968 969 970
	if (ios->clock) {
		if (!host->power) {
			if (p->set_pwr)
				p->set_pwr(host->pd, ios->power_mode);
971
			sh_mmcif_clk_update(host);
972 973 974 975
			pm_runtime_get_sync(&host->pd->dev);
			host->power = true;
			sh_mmcif_sync_reset(host);
		}
Y
Yusuke Goda 已提交
976
		sh_mmcif_clock_control(host, ios->clock);
977
	}
Y
Yusuke Goda 已提交
978 979

	host->bus_width = ios->bus_width;
980
	host->state = STATE_IDLE;
Y
Yusuke Goda 已提交
981 982
}

983 984 985 986 987 988 989 990 991 992 993
static int sh_mmcif_get_cd(struct mmc_host *mmc)
{
	struct sh_mmcif_host *host = mmc_priv(mmc);
	struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;

	if (!p->get_cd)
		return -ENOSYS;
	else
		return p->get_cd(host->pd);
}

Y
Yusuke Goda 已提交
994 995 996
static struct mmc_host_ops sh_mmcif_ops = {
	.request	= sh_mmcif_request,
	.set_ios	= sh_mmcif_set_ios,
997
	.get_cd		= sh_mmcif_get_cd,
Y
Yusuke Goda 已提交
998 999
};

1000 1001 1002
static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
{
	struct mmc_command *cmd = host->mrq->cmd;
1003
	struct mmc_data *data = host->mrq->data;
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
	long time;

	if (host->sd_error) {
		switch (cmd->opcode) {
		case MMC_ALL_SEND_CID:
		case MMC_SELECT_CARD:
		case MMC_APP_CMD:
			cmd->error = -ETIMEDOUT;
			host->sd_error = false;
			break;
		default:
			cmd->error = sh_mmcif_error_manage(host);
			dev_dbg(&host->pd->dev, "Cmd(d'%d) error %d\n",
				cmd->opcode, cmd->error);
			break;
		}
		return false;
	}
	if (!(cmd->flags & MMC_RSP_PRESENT)) {
		cmd->error = 0;
		return false;
	}

	sh_mmcif_get_response(host, cmd);

1029
	if (!data)
1030 1031
		return false;

1032
	if (data->flags & MMC_DATA_READ) {
1033 1034 1035 1036 1037 1038 1039 1040
		if (host->chan_rx)
			sh_mmcif_start_dma_rx(host);
	} else {
		if (host->chan_tx)
			sh_mmcif_start_dma_tx(host);
	}

	if (!host->dma_active) {
1041 1042
		data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
		if (!data->error)
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
			return true;
		return false;
	}

	/* Running in the IRQ thread, can sleep */
	time = wait_for_completion_interruptible_timeout(&host->dma_complete,
							 host->timeout);
	if (host->sd_error) {
		dev_err(host->mmc->parent,
			"Error IRQ while waiting for DMA completion!\n");
		/* Woken up by an error IRQ: abort DMA */
1054
		if (data->flags & MMC_DATA_READ)
1055 1056 1057
			dmaengine_terminate_all(host->chan_rx);
		else
			dmaengine_terminate_all(host->chan_tx);
1058
		data->error = sh_mmcif_error_manage(host);
1059
	} else if (!time) {
1060
		data->error = -ETIMEDOUT;
1061
	} else if (time < 0) {
1062
		data->error = time;
1063 1064 1065 1066 1067
	}
	sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
			BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	host->dma_active = false;

1068 1069
	if (data->error)
		data->bytes_xfered = 0;
1070 1071 1072 1073 1074 1075 1076 1077

	return false;
}

static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
{
	struct sh_mmcif_host *host = dev_id;
	struct mmc_request *mrq = host->mrq;
1078
	struct mmc_data *data = mrq->data;
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125

	cancel_delayed_work_sync(&host->timeout_work);

	/*
	 * All handlers return true, if processing continues, and false, if the
	 * request has to be completed - successfully or not
	 */
	switch (host->wait_for) {
	case MMCIF_WAIT_FOR_REQUEST:
		/* We're too late, the timeout has already kicked in */
		return IRQ_HANDLED;
	case MMCIF_WAIT_FOR_CMD:
		if (sh_mmcif_end_cmd(host))
			/* Wait for data */
			return IRQ_HANDLED;
		break;
	case MMCIF_WAIT_FOR_MREAD:
		if (sh_mmcif_mread_block(host))
			/* Wait for more data */
			return IRQ_HANDLED;
		break;
	case MMCIF_WAIT_FOR_READ:
		if (sh_mmcif_read_block(host))
			/* Wait for data end */
			return IRQ_HANDLED;
		break;
	case MMCIF_WAIT_FOR_MWRITE:
		if (sh_mmcif_mwrite_block(host))
			/* Wait data to write */
			return IRQ_HANDLED;
		break;
	case MMCIF_WAIT_FOR_WRITE:
		if (sh_mmcif_write_block(host))
			/* Wait for data end */
			return IRQ_HANDLED;
		break;
	case MMCIF_WAIT_FOR_STOP:
		if (host->sd_error) {
			mrq->stop->error = sh_mmcif_error_manage(host);
			break;
		}
		sh_mmcif_get_cmd12response(host, mrq->stop);
		mrq->stop->error = 0;
		break;
	case MMCIF_WAIT_FOR_READ_END:
	case MMCIF_WAIT_FOR_WRITE_END:
		if (host->sd_error)
1126
			data->error = sh_mmcif_error_manage(host);
1127 1128 1129 1130 1131 1132
		break;
	default:
		BUG();
	}

	if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
1133 1134 1135
		if (!mrq->cmd->error && data && !data->error)
			data->bytes_xfered =
				data->blocks * data->blksz;
1136

1137
		if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
1138 1139 1140 1141 1142 1143 1144 1145
			sh_mmcif_stop_cmd(host, mrq);
			if (!mrq->stop->error)
				return IRQ_HANDLED;
		}
	}

	host->wait_for = MMCIF_WAIT_FOR_REQUEST;
	host->state = STATE_IDLE;
1146
	host->mrq = NULL;
1147 1148 1149 1150 1151
	mmc_request_done(host->mmc, mrq);

	return IRQ_HANDLED;
}

Y
Yusuke Goda 已提交
1152 1153 1154
static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
{
	struct sh_mmcif_host *host = dev_id;
1155
	u32 state;
Y
Yusuke Goda 已提交
1156 1157
	int err = 0;

1158
	state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Y
Yusuke Goda 已提交
1159

1160 1161 1162 1163 1164 1165
	if (state & INT_ERR_STS) {
		/* error interrupts - process first */
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
		err = 1;
	} else if (state & INT_RBSYE) {
1166 1167
		sh_mmcif_writel(host->addr, MMCIF_CE_INT,
				~(INT_RBSYE | INT_CRSPE));
Y
Yusuke Goda 已提交
1168 1169
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MRBSYE);
	} else if (state & INT_CRSPE) {
1170
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_CRSPE);
Y
Yusuke Goda 已提交
1171 1172
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCRSPE);
	} else if (state & INT_BUFREN) {
1173
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFREN);
Y
Yusuke Goda 已提交
1174 1175
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
	} else if (state & INT_BUFWEN) {
1176
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFWEN);
Y
Yusuke Goda 已提交
1177 1178
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
	} else if (state & INT_CMD12DRE) {
1179
		sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Y
Yusuke Goda 已提交
1180 1181 1182 1183
			~(INT_CMD12DRE | INT_CMD12RBE |
			  INT_CMD12CRE | INT_BUFRE));
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
	} else if (state & INT_BUFRE) {
1184
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFRE);
Y
Yusuke Goda 已提交
1185 1186
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
	} else if (state & INT_DTRANE) {
1187
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_DTRANE);
Y
Yusuke Goda 已提交
1188 1189
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
	} else if (state & INT_CMD12RBE) {
1190
		sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Y
Yusuke Goda 已提交
1191 1192 1193
				~(INT_CMD12RBE | INT_CMD12CRE));
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
	} else {
1194
		dev_dbg(&host->pd->dev, "Unsupported interrupt: 0x%x\n", state);
1195
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
Y
Yusuke Goda 已提交
1196 1197 1198 1199
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
		err = 1;
	}
	if (err) {
1200
		host->sd_error = true;
1201
		dev_dbg(&host->pd->dev, "int err state = %08x\n", state);
Y
Yusuke Goda 已提交
1202
	}
1203 1204 1205 1206 1207 1208
	if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
		if (!host->dma_active)
			return IRQ_WAKE_THREAD;
		else if (host->sd_error)
			mmcif_dma_complete(host);
	} else {
1209
		dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
1210
	}
Y
Yusuke Goda 已提交
1211 1212 1213 1214

	return IRQ_HANDLED;
}

1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
static void mmcif_timeout_work(struct work_struct *work)
{
	struct delayed_work *d = container_of(work, struct delayed_work, work);
	struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
	struct mmc_request *mrq = host->mrq;

	if (host->dying)
		/* Don't run after mmc_remove_host() */
		return;

	/*
	 * Handle races with cancel_delayed_work(), unless
	 * cancel_delayed_work_sync() is used
	 */
	switch (host->wait_for) {
	case MMCIF_WAIT_FOR_CMD:
		mrq->cmd->error = sh_mmcif_error_manage(host);
		break;
	case MMCIF_WAIT_FOR_STOP:
		mrq->stop->error = sh_mmcif_error_manage(host);
		break;
	case MMCIF_WAIT_FOR_MREAD:
	case MMCIF_WAIT_FOR_MWRITE:
	case MMCIF_WAIT_FOR_READ:
	case MMCIF_WAIT_FOR_WRITE:
	case MMCIF_WAIT_FOR_READ_END:
	case MMCIF_WAIT_FOR_WRITE_END:
1242
		mrq->data->error = sh_mmcif_error_manage(host);
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
		break;
	default:
		BUG();
	}

	host->state = STATE_IDLE;
	host->wait_for = MMCIF_WAIT_FOR_REQUEST;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
}

Y
Yusuke Goda 已提交
1254 1255 1256 1257
static int __devinit sh_mmcif_probe(struct platform_device *pdev)
{
	int ret = 0, irq[2];
	struct mmc_host *mmc;
1258
	struct sh_mmcif_host *host;
1259
	struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
Y
Yusuke Goda 已提交
1260 1261 1262 1263
	struct resource *res;
	void __iomem *reg;
	char clk_name[8];

1264 1265 1266 1267 1268
	if (!pd) {
		dev_err(&pdev->dev, "sh_mmcif plat data error.\n");
		return -ENXIO;
	}

Y
Yusuke Goda 已提交
1269 1270 1271
	irq[0] = platform_get_irq(pdev, 0);
	irq[1] = platform_get_irq(pdev, 1);
	if (irq[0] < 0 || irq[1] < 0) {
1272
		dev_err(&pdev->dev, "Get irq error\n");
Y
Yusuke Goda 已提交
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
		return -ENXIO;
	}
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(&pdev->dev, "platform_get_resource error.\n");
		return -ENXIO;
	}
	reg = ioremap(res->start, resource_size(res));
	if (!reg) {
		dev_err(&pdev->dev, "ioremap error.\n");
		return -ENOMEM;
	}
1285

Y
Yusuke Goda 已提交
1286 1287 1288
	mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
	if (!mmc) {
		ret = -ENOMEM;
1289
		goto ealloch;
Y
Yusuke Goda 已提交
1290 1291 1292 1293 1294 1295 1296 1297
	}
	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->addr	= reg;
	host->timeout	= 1000;

	host->pd = pdev;

1298
	spin_lock_init(&host->lock);
Y
Yusuke Goda 已提交
1299 1300 1301 1302 1303 1304 1305

	mmc->ops = &sh_mmcif_ops;
	if (pd->ocr)
		mmc->ocr_avail = pd->ocr;
	mmc->caps = MMC_CAP_MMC_HIGHSPEED;
	if (pd->caps)
		mmc->caps |= pd->caps;
1306
	mmc->max_segs = 32;
Y
Yusuke Goda 已提交
1307
	mmc->max_blk_size = 512;
1308 1309
	mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
	mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Y
Yusuke Goda 已提交
1310 1311 1312
	mmc->max_seg_size = mmc->max_req_size;

	platform_set_drvdata(pdev, host);
1313

1314 1315 1316
	pm_runtime_enable(&pdev->dev);
	host->power = false;

1317 1318 1319 1320 1321 1322 1323
	snprintf(clk_name, sizeof(clk_name), "mmc%d", pdev->id);
	host->hclk = clk_get(&pdev->dev, clk_name);
	if (IS_ERR(host->hclk)) {
		ret = PTR_ERR(host->hclk);
		dev_err(&pdev->dev, "cannot get clock \"%s\": %d\n", clk_name, ret);
		goto eclkget;
	}
1324 1325 1326
	ret = sh_mmcif_clk_update(host);
	if (ret < 0)
		goto eclkupdate;
1327

1328 1329
	ret = pm_runtime_resume(&pdev->dev);
	if (ret < 0)
1330
		goto eresume;
1331

1332
	INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
Y
Yusuke Goda 已提交
1333

1334
	sh_mmcif_sync_reset(host);
1335 1336
	sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);

1337
	ret = request_threaded_irq(irq[0], sh_mmcif_intr, sh_mmcif_irqt, 0, "sh_mmc:error", host);
Y
Yusuke Goda 已提交
1338
	if (ret) {
1339
		dev_err(&pdev->dev, "request_irq error (sh_mmc:error)\n");
1340
		goto ereqirq0;
Y
Yusuke Goda 已提交
1341
	}
1342
	ret = request_threaded_irq(irq[1], sh_mmcif_intr, sh_mmcif_irqt, 0, "sh_mmc:int", host);
Y
Yusuke Goda 已提交
1343
	if (ret) {
1344
		dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
1345
		goto ereqirq1;
Y
Yusuke Goda 已提交
1346 1347
	}

1348
	clk_disable(host->hclk);
1349 1350
	ret = mmc_add_host(mmc);
	if (ret < 0)
1351
		goto emmcaddh;
Y
Yusuke Goda 已提交
1352

1353 1354
	dev_pm_qos_expose_latency_limit(&pdev->dev, 100);

1355 1356
	dev_info(&pdev->dev, "driver version %s\n", DRIVER_VERSION);
	dev_dbg(&pdev->dev, "chip ver H'%04x\n",
1357
		sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0x0000ffff);
Y
Yusuke Goda 已提交
1358 1359
	return ret;

1360
emmcaddh:
1361
	free_irq(irq[1], host);
1362
ereqirq1:
1363
	free_irq(irq[0], host);
1364
ereqirq0:
1365
	pm_runtime_suspend(&pdev->dev);
1366
eresume:
Y
Yusuke Goda 已提交
1367
	clk_disable(host->hclk);
1368
eclkupdate:
1369
	clk_put(host->hclk);
1370
eclkget:
1371
	pm_runtime_disable(&pdev->dev);
Y
Yusuke Goda 已提交
1372
	mmc_free_host(mmc);
1373 1374
ealloch:
	iounmap(reg);
Y
Yusuke Goda 已提交
1375 1376 1377 1378 1379 1380 1381 1382
	return ret;
}

static int __devexit sh_mmcif_remove(struct platform_device *pdev)
{
	struct sh_mmcif_host *host = platform_get_drvdata(pdev);
	int irq[2];

1383
	host->dying = true;
1384
	clk_enable(host->hclk);
1385
	pm_runtime_get_sync(&pdev->dev);
Y
Yusuke Goda 已提交
1386

1387 1388
	dev_pm_qos_hide_latency_limit(&pdev->dev);

1389
	mmc_remove_host(host->mmc);
1390 1391
	sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);

1392 1393 1394 1395 1396 1397 1398
	/*
	 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
	 * mmc_remove_host() call above. But swapping order doesn't help either
	 * (a query on the linux-mmc mailing list didn't bring any replies).
	 */
	cancel_delayed_work_sync(&host->timeout_work);

Y
Yusuke Goda 已提交
1399 1400 1401
	if (host->addr)
		iounmap(host->addr);

1402 1403
	irq[0] = platform_get_irq(pdev, 0);
	irq[1] = platform_get_irq(pdev, 1);
Y
Yusuke Goda 已提交
1404 1405 1406 1407

	free_irq(irq[0], host);
	free_irq(irq[1], host);

1408 1409
	platform_set_drvdata(pdev, NULL);

Y
Yusuke Goda 已提交
1410
	mmc_free_host(host->mmc);
1411
	pm_runtime_put_sync(&pdev->dev);
1412
	clk_disable(host->hclk);
1413
	pm_runtime_disable(&pdev->dev);
Y
Yusuke Goda 已提交
1414 1415 1416 1417

	return 0;
}

1418 1419 1420
#ifdef CONFIG_PM
static int sh_mmcif_suspend(struct device *dev)
{
1421
	struct sh_mmcif_host *host = dev_get_drvdata(dev);
1422 1423
	int ret = mmc_suspend_host(host->mmc);

1424
	if (!ret)
1425 1426 1427 1428 1429 1430 1431
		sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);

	return ret;
}

static int sh_mmcif_resume(struct device *dev)
{
1432
	struct sh_mmcif_host *host = dev_get_drvdata(dev);
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445

	return mmc_resume_host(host->mmc);
}
#else
#define sh_mmcif_suspend	NULL
#define sh_mmcif_resume		NULL
#endif	/* CONFIG_PM */

static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
	.suspend = sh_mmcif_suspend,
	.resume = sh_mmcif_resume,
};

Y
Yusuke Goda 已提交
1446 1447 1448 1449 1450
static struct platform_driver sh_mmcif_driver = {
	.probe		= sh_mmcif_probe,
	.remove		= sh_mmcif_remove,
	.driver		= {
		.name	= DRIVER_NAME,
1451
		.pm	= &sh_mmcif_dev_pm_ops,
Y
Yusuke Goda 已提交
1452 1453 1454
	},
};

1455
module_platform_driver(sh_mmcif_driver);
Y
Yusuke Goda 已提交
1456 1457 1458

MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
MODULE_LICENSE("GPL");
1459
MODULE_ALIAS("platform:" DRIVER_NAME);
Y
Yusuke Goda 已提交
1460
MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");