Kconfig 13.5 KB
Newer Older
A
Alan Cox 已提交
1 2
#
#	EDAC Kconfig
3
#	Copyright (c) 2008 Doug Thompson www.softwarebitmaker.com
A
Alan Cox 已提交
4
#	Licensed and distributed under the GPL
5 6 7

config EDAC_ATOMIC_SCRUB
	bool
A
Alan Cox 已提交
8

B
Borislav Petkov 已提交
9 10 11
config EDAC_SUPPORT
	bool

12
menuconfig EDAC
B
Borislav Petkov 已提交
13 14
	tristate "EDAC (Error Detection And Correction) reporting"
	depends on HAS_IOMEM && EDAC_SUPPORT && RAS
A
Alan Cox 已提交
15 16 17
	help
	  EDAC is designed to report errors in the core system.
	  These are low-level errors that are reported in the CPU or
18 19 20
	  supporting chipset or other subsystems:
	  memory errors, cache errors, PCI errors, thermal throttling, etc..
	  If unsure, select 'Y'.
A
Alan Cox 已提交
21

T
Tim Small 已提交
22 23 24 25 26 27 28 29 30 31 32 33
	  If this code is reporting problems on your system, please
	  see the EDAC project web pages for more information at:

	  <http://bluesmoke.sourceforge.net/>

	  and:

	  <http://buttersideup.com/edacwiki>

	  There is also a mailing list for the EDAC project, which can
	  be found via the sourceforge page.

34
if EDAC
A
Alan Cox 已提交
35

36 37 38 39 40 41 42 43
config EDAC_LEGACY_SYSFS
	bool "EDAC legacy sysfs"
	default y
	help
	  Enable the compatibility sysfs nodes.
	  Use 'Y' if your edac utilities aren't ported to work with the newer
	  structures.

A
Alan Cox 已提交
44 45
config EDAC_DEBUG
	bool "Debugging"
B
Borislav Petkov 已提交
46
	select DEBUG_FS
A
Alan Cox 已提交
47
	help
48 49 50 51
	  This turns on debugging information for the entire EDAC subsystem.
	  You do so by inserting edac_module with "edac_debug_level=x." Valid
	  levels are 0-4 (from low to high) and by default it is set to 2.
	  Usually you should select 'N' here.
A
Alan Cox 已提交
52

B
Borislav Petkov 已提交
53
config EDAC_DECODE_MCE
54
	tristate "Decode MCEs in human-readable form (only on AMD for now)"
55
	depends on CPU_SUP_AMD && X86_MCE_AMD
56 57 58
	default y
	---help---
	  Enable this option if you want to decode Machine Check Exceptions
L
Lucas De Marchi 已提交
59
	  occurring on your machine in human-readable form.
60 61 62 63 64

	  You should definitely say Y here in case you want to decode MCEs
	  which occur really early upon boot, before the module infrastructure
	  has been initialized.

65 66
config EDAC_GHES
	bool "Output ACPI APEI/GHES BIOS detected errors via EDAC"
B
Borislav Petkov 已提交
67
	depends on ACPI_APEI_GHES && (EDAC=y)
68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
	default y
	help
	  Not all machines support hardware-driven error report. Some of those
	  provide a BIOS-driven error report mechanism via ACPI, using the
	  APEI/GHES driver. By enabling this option, the error reports provided
	  by GHES are sent to userspace via the EDAC API.

	  When this option is enabled, it will disable the hardware-driven
	  mechanisms, if a GHES BIOS is detected, entering into the
	  "Firmware First" mode.

	  It should be noticed that keeping both GHES and a hardware-driven
	  error mechanism won't work well, as BIOS will race with OS, while
	  reading the error registers. So, if you want to not use "Firmware
	  first" GHES error mechanism, you should disable GHES either at
	  compilation time or by passing "ghes.disable=1" Kernel parameter
	  at boot time.

	  In doubt, say 'Y'.

88
config EDAC_AMD64
T
Tomasz Pala 已提交
89
	tristate "AMD64 (Opteron, Athlon64)"
B
Borislav Petkov 已提交
90
	depends on AMD_NB && EDAC_DECODE_MCE
91
	help
92
	  Support for error detection and correction of DRAM ECC errors on
T
Tomasz Pala 已提交
93
	  the AMD64 families (>= K8) of memory controllers.
94 95

config EDAC_AMD64_ERROR_INJECTION
B
Borislav Petkov 已提交
96
	bool "Sysfs HW Error injection facilities"
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
	depends on EDAC_AMD64
	help
	  Recent Opterons (Family 10h and later) provide for Memory Error
	  Injection into the ECC detection circuits. The amd64_edac module
	  allows the operator/user to inject Uncorrectable and Correctable
	  errors into DRAM.

	  When enabled, in each of the respective memory controller directories
	  (/sys/devices/system/edac/mc/mcX), there are 3 input files:

	  - inject_section (0..3, 16-byte section of 64-byte cacheline),
	  - inject_word (0..8, 16-bit word of 16-byte section),
	  - inject_ecc_vector (hex ecc vector: select bits of inject word)

	  In addition, there are two control files, inject_read and inject_write,
	  which trigger the DRAM ECC Read and Write respectively.
A
Alan Cox 已提交
113 114 115

config EDAC_AMD76X
	tristate "AMD 76x (760, 762, 768)"
B
Borislav Petkov 已提交
116
	depends on PCI && X86_32
A
Alan Cox 已提交
117 118 119 120 121 122
	help
	  Support for error detection and correction on the AMD 76x
	  series of chipsets used with the Athlon processor.

config EDAC_E7XXX
	tristate "Intel e7xxx (e7205, e7500, e7501, e7505)"
B
Borislav Petkov 已提交
123
	depends on PCI && X86_32
A
Alan Cox 已提交
124 125 126 127 128
	help
	  Support for error detection and correction on the Intel
	  E7205, E7500, E7501 and E7505 server chipsets.

config EDAC_E752X
129
	tristate "Intel e752x (e7520, e7525, e7320) and 3100"
B
Borislav Petkov 已提交
130
	depends on PCI && X86
A
Alan Cox 已提交
131 132 133 134
	help
	  Support for error detection and correction on the Intel
	  E7520, E7525, E7320 server chipsets.

135 136
config EDAC_I82443BXGX
	tristate "Intel 82443BX/GX (440BX/GX)"
B
Borislav Petkov 已提交
137
	depends on PCI && X86_32
138
	depends on BROKEN
139 140 141 142
	help
	  Support for error detection and correction on the Intel
	  82443BX/GX memory controllers (440BX/GX chipsets).

A
Alan Cox 已提交
143 144
config EDAC_I82875P
	tristate "Intel 82875p (D82875P, E7210)"
B
Borislav Petkov 已提交
145
	depends on PCI && X86_32
A
Alan Cox 已提交
146 147 148 149
	help
	  Support for error detection and correction on the Intel
	  DP82785P and E7210 server chipsets.

150 151
config EDAC_I82975X
	tristate "Intel 82975x (D82975x)"
B
Borislav Petkov 已提交
152
	depends on PCI && X86
153 154 155 156
	help
	  Support for error detection and correction on the Intel
	  DP82975x server chipsets.

157 158
config EDAC_I3000
	tristate "Intel 3000/3010"
B
Borislav Petkov 已提交
159
	depends on PCI && X86
160 161 162 163
	help
	  Support for error detection and correction on the Intel
	  3000 and 3010 server chipsets.

164 165
config EDAC_I3200
	tristate "Intel 3200"
B
Borislav Petkov 已提交
166
	depends on PCI && X86
167 168 169 170
	help
	  Support for error detection and correction on the Intel
	  3200 and 3210 server chipsets.

J
Jason Baron 已提交
171 172
config EDAC_IE31200
	tristate "Intel e312xx"
B
Borislav Petkov 已提交
173
	depends on PCI && X86
J
Jason Baron 已提交
174 175 176 177
	help
	  Support for error detection and correction on the Intel
	  E3-1200 based DRAM controllers.

H
Hitoshi Mitake 已提交
178 179
config EDAC_X38
	tristate "Intel X38"
B
Borislav Petkov 已提交
180
	depends on PCI && X86
H
Hitoshi Mitake 已提交
181 182 183 184
	help
	  Support for error detection and correction on the Intel
	  X38 server chipsets.

185 186
config EDAC_I5400
	tristate "Intel 5400 (Seaburg) chipsets"
B
Borislav Petkov 已提交
187
	depends on PCI && X86
188 189 190 191
	help
	  Support for error detection and correction the Intel
	  i5400 MCH chipset (Seaburg).

192 193
config EDAC_I7CORE
	tristate "Intel i7 Core (Nehalem) processors"
B
Borislav Petkov 已提交
194
	depends on PCI && X86 && X86_MCE_INTEL
195 196
	help
	  Support for error detection and correction the Intel
197 198 199
	  i7 Core (Nehalem) Integrated Memory Controller that exists on
	  newer processors like i7 Core, i7 Core Extreme, Xeon 35xx
	  and Xeon 55xx processors.
200

A
Alan Cox 已提交
201 202
config EDAC_I82860
	tristate "Intel 82860"
B
Borislav Petkov 已提交
203
	depends on PCI && X86_32
A
Alan Cox 已提交
204 205 206 207 208 209
	help
	  Support for error detection and correction on the Intel
	  82860 chipset.

config EDAC_R82600
	tristate "Radisys 82600 embedded chipset"
B
Borislav Petkov 已提交
210
	depends on PCI && X86_32
A
Alan Cox 已提交
211 212 213 214
	help
	  Support for error detection and correction on the Radisys
	  82600 embedded chipset.

215 216
config EDAC_I5000
	tristate "Intel Greencreek/Blackford chipset"
B
Borislav Petkov 已提交
217
	depends on X86 && PCI
218 219 220 221
	help
	  Support for error detection and correction the Intel
	  Greekcreek/Blackford chipsets.

222 223
config EDAC_I5100
	tristate "Intel San Clemente MCH"
B
Borislav Petkov 已提交
224
	depends on X86 && PCI
225 226 227 228
	help
	  Support for error detection and correction the Intel
	  San Clemente MCH.

229 230
config EDAC_I7300
	tristate "Intel Clarksboro MCH"
B
Borislav Petkov 已提交
231
	depends on X86 && PCI
232 233 234 235
	help
	  Support for error detection and correction the Intel
	  Clarksboro MCH (Intel 7300 chipset).

236
config EDAC_SBRIDGE
237
	tristate "Intel Sandy-Bridge/Ivy-Bridge/Haswell Integrated MC"
B
Borislav Petkov 已提交
238
	depends on PCI && X86_64 && X86_MCE_INTEL && PCI_MMCONFIG
239 240
	help
	  Support for error detection and correction the Intel
241
	  Sandy Bridge, Ivy Bridge and Haswell Integrated Memory Controllers.
242

243 244
config EDAC_SKX
	tristate "Intel Skylake server Integrated MC"
B
Borislav Petkov 已提交
245
	depends on PCI && X86_64 && X86_MCE_INTEL && PCI_MMCONFIG
246 247 248 249
	help
	  Support for error detection and correction the Intel
	  Skylake server Integrated Memory Controllers.

250 251
config EDAC_PND2
	tristate "Intel Pondicherry2"
B
Borislav Petkov 已提交
252
	depends on PCI && X86_64 && X86_MCE_INTEL
253 254 255 256 257 258
	help
	  Support for error detection and correction on the Intel
	  Pondicherry2 Integrated Memory Controller. This SoC IP is
	  first used on the Apollo Lake platform and Denverton
	  micro-server but may appear on others in the future.

259
config EDAC_MPC85XX
260
	tristate "Freescale MPC83xx / MPC85xx"
B
Borislav Petkov 已提交
261
	depends on FSL_SOC
262 263
	help
	  Support for error detection and correction on the Freescale
Y
York Sun 已提交
264
	  MPC8349, MPC8560, MPC8540, MPC8548, T4240
265

266 267
config EDAC_LAYERSCAPE
	tristate "Freescale Layerscape DDR"
B
Borislav Petkov 已提交
268
	depends on ARCH_LAYERSCAPE
269 270 271 272
	help
	  Support for error detection and correction on Freescale memory
	  controllers on Layerscape SoCs.

273 274
config EDAC_MV64X60
	tristate "Marvell MV64x60"
B
Borislav Petkov 已提交
275
	depends on MV64X60
276 277 278 279
	help
	  Support for error detection and correction on the Marvell
	  MV64360 and MV64460 chipsets.

280 281
config EDAC_PASEMI
	tristate "PA Semi PWRficient"
B
Borislav Petkov 已提交
282
	depends on PPC_PASEMI && PCI
283 284 285 286
	help
	  Support for error detection and correction on PA Semi
	  PWRficient.

287 288
config EDAC_CELL
	tristate "Cell Broadband Engine memory controller"
B
Borislav Petkov 已提交
289
	depends on PPC_CELL_COMMON
290 291 292 293
	help
	  Support for error detection and correction on the
	  Cell Broadband Engine internal memory controller
	  on platform without a hypervisor
294

G
Grant Erickson 已提交
295 296
config EDAC_PPC4XX
	tristate "PPC4xx IBM DDR2 Memory Controller"
B
Borislav Petkov 已提交
297
	depends on 4xx
G
Grant Erickson 已提交
298 299 300 301 302 303
	help
	  This enables support for EDAC on the ECC memory used
	  with the IBM DDR2 memory controller found in various
	  PowerPC 4xx embedded processors such as the 405EX[r],
	  440SP, 440SPe, 460EX, 460GT and 460SX.

304 305
config EDAC_AMD8131
	tristate "AMD8131 HyperTransport PCI-X Tunnel"
B
Borislav Petkov 已提交
306
	depends on PCI && PPC_MAPLE
307 308 309
	help
	  Support for error detection and correction on the
	  AMD8131 HyperTransport PCI-X Tunnel chip.
310 311
	  Note, add more Kconfig dependency if it's adopted
	  on some machine other than Maple.
312

313 314
config EDAC_AMD8111
	tristate "AMD8111 HyperTransport I/O Hub"
B
Borislav Petkov 已提交
315
	depends on PCI && PPC_MAPLE
316 317 318
	help
	  Support for error detection and correction on the
	  AMD8111 HyperTransport I/O Hub chip.
319 320
	  Note, add more Kconfig dependency if it's adopted
	  on some machine other than Maple.
321

322 323
config EDAC_CPC925
	tristate "IBM CPC925 Memory Controller (PPC970FX)"
B
Borislav Petkov 已提交
324
	depends on PPC64
325 326 327 328 329 330
	help
	  Support for error detection and correction on the
	  IBM CPC925 Bridge and Memory Controller, which is
	  a companion chip to the PowerPC 970 family of
	  processors.

331 332
config EDAC_TILE
	tristate "Tilera Memory Controller"
B
Borislav Petkov 已提交
333
	depends on TILE
334 335 336 337 338
	default y
	help
	  Support for error detection and correction on the
	  Tilera memory controller.

339 340
config EDAC_HIGHBANK_MC
	tristate "Highbank Memory Controller"
B
Borislav Petkov 已提交
341
	depends on ARCH_HIGHBANK
342 343 344 345
	help
	  Support for error detection and correction on the
	  Calxeda Highbank memory controller.

346 347
config EDAC_HIGHBANK_L2
	tristate "Highbank L2 Cache"
B
Borislav Petkov 已提交
348
	depends on ARCH_HIGHBANK
349 350 351 352
	help
	  Support for error detection and correction on the
	  Calxeda Highbank memory controller.

R
Ralf Baechle 已提交
353 354
config EDAC_OCTEON_PC
	tristate "Cavium Octeon Primary Caches"
B
Borislav Petkov 已提交
355
	depends on CPU_CAVIUM_OCTEON
R
Ralf Baechle 已提交
356 357 358 359 360 361
	help
	  Support for error detection and correction on the primary caches of
	  the cnMIPS cores of Cavium Octeon family SOCs.

config EDAC_OCTEON_L2C
	tristate "Cavium Octeon Secondary Caches (L2C)"
B
Borislav Petkov 已提交
362
	depends on CAVIUM_OCTEON_SOC
R
Ralf Baechle 已提交
363 364 365 366 367 368
	help
	  Support for error detection and correction on the
	  Cavium Octeon family of SOCs.

config EDAC_OCTEON_LMC
	tristate "Cavium Octeon DRAM Memory Controller (LMC)"
B
Borislav Petkov 已提交
369
	depends on CAVIUM_OCTEON_SOC
R
Ralf Baechle 已提交
370 371 372 373 374 375
	help
	  Support for error detection and correction on the
	  Cavium Octeon family of SOCs.

config EDAC_OCTEON_PCI
	tristate "Cavium Octeon PCI Controller"
B
Borislav Petkov 已提交
376
	depends on PCI && CAVIUM_OCTEON_SOC
R
Ralf Baechle 已提交
377 378 379 380
	help
	  Support for error detection and correction on the
	  Cavium Octeon family of SOCs.

381 382 383 384 385 386 387 388 389 390
config EDAC_THUNDERX
	tristate "Cavium ThunderX EDAC"
	depends on ARM64
	depends on PCI
	help
	  Support for error detection and correction on the
	  Cavium ThunderX memory controllers (LMC), Cache
	  Coherent Processor Interconnect (CCPI) and L2 cache
	  blocks (TAD, CBC, MCI).

391 392
config EDAC_ALTERA
	bool "Altera SOCFPGA ECC"
B
Borislav Petkov 已提交
393
	depends on EDAC=y && ARCH_SOCFPGA
394 395
	help
	  Support for error detection and correction on the
396 397 398 399 400 401
	  Altera SOCs. This must be selected for SDRAM ECC.
	  Note that the preloader must initialize the SDRAM
	  before loading the kernel.

config EDAC_ALTERA_L2C
	bool "Altera L2 Cache ECC"
402
	depends on EDAC_ALTERA=y && CACHE_L2X0
403 404 405
	help
	  Support for error detection and correction on the
	  Altera L2 cache Memory for Altera SoCs. This option
406
	  requires L2 cache.
407 408 409 410 411 412 413

config EDAC_ALTERA_OCRAM
	bool "Altera On-Chip RAM ECC"
	depends on EDAC_ALTERA=y && SRAM && GENERIC_ALLOCATOR
	help
	  Support for error detection and correction on the
	  Altera On-Chip RAM Memory for Altera SoCs.
414

415 416 417 418 419 420 421
config EDAC_ALTERA_ETHERNET
	bool "Altera Ethernet FIFO ECC"
	depends on EDAC_ALTERA=y
	help
	  Support for error detection and correction on the
	  Altera Ethernet FIFO Memory for Altera SoCs.

422 423 424 425 426 427 428
config EDAC_ALTERA_NAND
	bool "Altera NAND FIFO ECC"
	depends on EDAC_ALTERA=y && MTD_NAND_DENALI
	help
	  Support for error detection and correction on the
	  Altera NAND FIFO Memory for Altera SoCs.

429 430 431 432 433 434 435
config EDAC_ALTERA_DMA
	bool "Altera DMA FIFO ECC"
	depends on EDAC_ALTERA=y && PL330_DMA=y
	help
	  Support for error detection and correction on the
	  Altera DMA FIFO Memory for Altera SoCs.

436 437 438 439 440 441 442
config EDAC_ALTERA_USB
	bool "Altera USB FIFO ECC"
	depends on EDAC_ALTERA=y && USB_DWC2
	help
	  Support for error detection and correction on the
	  Altera USB FIFO Memory for Altera SoCs.

443 444 445 446 447 448 449
config EDAC_ALTERA_QSPI
	bool "Altera QSPI FIFO ECC"
	depends on EDAC_ALTERA=y && SPI_CADENCE_QUADSPI
	help
	  Support for error detection and correction on the
	  Altera QSPI FIFO Memory for Altera SoCs.

450 451 452 453 454 455 456
config EDAC_ALTERA_SDMMC
	bool "Altera SDMMC FIFO ECC"
	depends on EDAC_ALTERA=y && MMC_DW
	help
	  Support for error detection and correction on the
	  Altera SDMMC FIFO Memory for Altera SoCs.

457 458
config EDAC_SYNOPSYS
	tristate "Synopsys DDR Memory Controller"
B
Borislav Petkov 已提交
459
	depends on ARCH_ZYNQ
460 461 462 463
	help
	  Support for error detection and correction on the Synopsys DDR
	  memory controller.

L
Loc Ho 已提交
464 465
config EDAC_XGENE
	tristate "APM X-Gene SoC"
B
Borislav Petkov 已提交
466
	depends on (ARM64 || COMPILE_TEST)
L
Loc Ho 已提交
467 468 469 470
	help
	  Support for error detection and correction on the
	  APM X-Gene family of SOCs.

471
endif # EDAC