amdgpu_amdkfd.c 19.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2014 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */

#include "amdgpu_amdkfd.h"
24
#include "amd_pcie.h"
25
#include "amd_shared.h"
26

27
#include "amdgpu.h"
28
#include "amdgpu_gfx.h"
29
#include "amdgpu_dma_buf.h"
30
#include <linux/module.h>
31
#include <linux/dma-buf.h>
32
#include "amdgpu_xgmi.h"
33
#include <uapi/linux/kfd_ioctl.h>
34 35
#include "amdgpu_ras.h"
#include "amdgpu_umc.h"
36
#include "amdgpu_reset.h"
37

38 39 40 41 42
/* Total memory size in system memory and all GPU VRAM. Used to
 * estimate worst case amount of memory to reserve for page tables
 */
uint64_t amdgpu_amdkfd_total_mem_size;

43
static bool kfd_initialized;
44

45
int amdgpu_amdkfd_init(void)
46
{
47
	struct sysinfo si;
48 49
	int ret;

50
	si_meminfo(&si);
51
	amdgpu_amdkfd_total_mem_size = si.freeram - si.freehigh;
52 53
	amdgpu_amdkfd_total_mem_size *= si.mem_unit;

54
	ret = kgd2kfd_init();
55
	amdgpu_amdkfd_gpuvm_init_mem_limits();
56
	kfd_initialized = !ret;
57

58
	return ret;
59 60
}

61 62
void amdgpu_amdkfd_fini(void)
{
63 64 65 66
	if (kfd_initialized) {
		kgd2kfd_exit();
		kfd_initialized = false;
	}
67 68 69
}

void amdgpu_amdkfd_device_probe(struct amdgpu_device *adev)
70
{
71
	bool vf = amdgpu_sriov_vf(adev);
72

73 74 75
	if (!kfd_initialized)
		return;

76
	adev->kfd.dev = kgd2kfd_probe(adev, vf);
77 78 79

	if (adev->kfd.dev)
		amdgpu_amdkfd_total_mem_size += adev->gmc.real_vram_size;
80 81
}

82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
/**
 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
 *                                setup amdkfd
 *
 * @adev: amdgpu_device pointer
 * @aperture_base: output returning doorbell aperture base physical address
 * @aperture_size: output returning doorbell aperture size in bytes
 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
 *
 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
 * takes doorbells required for its own rings and reports the setup to amdkfd.
 * amdgpu reserved doorbells are at the start of the doorbell aperture.
 */
static void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
					 phys_addr_t *aperture_base,
					 size_t *aperture_size,
					 size_t *start_offset)
{
	/*
	 * The first num_doorbells are used by amdgpu.
	 * amdkfd takes whatever's left in the aperture.
	 */
104 105 106 107 108 109 110 111 112 113 114 115
	if (adev->enable_mes) {
		/*
		 * With MES enabled, we only need to initialize
		 * the base address. The size and offset are
		 * not initialized as AMDGPU manages the whole
		 * doorbell space.
		 */
		*aperture_base = adev->doorbell.base;
		*aperture_size = 0;
		*start_offset = 0;
	} else if (adev->doorbell.size > adev->doorbell.num_doorbells *
						sizeof(u32)) {
116 117 118 119 120 121 122 123 124 125
		*aperture_base = adev->doorbell.base;
		*aperture_size = adev->doorbell.size;
		*start_offset = adev->doorbell.num_doorbells * sizeof(u32);
	} else {
		*aperture_base = 0;
		*aperture_size = 0;
		*start_offset = 0;
	}
}

126 127 128 129 130 131

static void amdgpu_amdkfd_reset_work(struct work_struct *work)
{
	struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
						  kfd.reset_work);

132 133 134 135 136 137
	struct amdgpu_reset_context reset_context;
	memset(&reset_context, 0, sizeof(reset_context));

	reset_context.method = AMD_RESET_METHOD_NONE;
	reset_context.reset_req_dev = adev;
	clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
138
	clear_bit(AMDGPU_SKIP_MODE2_RESET, &reset_context.flags);
139 140

	amdgpu_device_gpu_recover(adev, NULL, &reset_context);
141 142
}

143
void amdgpu_amdkfd_device_init(struct amdgpu_device *adev)
144
{
145
	int i;
146
	int last_valid_bit;
147 148

	if (adev->kfd.dev) {
149
		struct kgd2kfd_shared_resources gpu_resources = {
150 151 152
			.compute_vmid_bitmap =
				((1 << AMDGPU_NUM_VMID) - 1) -
				((1 << adev->vm_manager.first_kfd_vmid) - 1),
153
			.num_pipe_per_mec = adev->gfx.mec.num_pipe_per_mec,
154 155 156
			.num_queue_per_pipe = adev->gfx.mec.num_queue_per_pipe,
			.gpuvm_size = min(adev->vm_manager.max_pfn
					  << AMDGPU_GPU_PAGE_SHIFT,
157
					  AMDGPU_GMC_HOLE_START),
158
			.drm_render_minor = adev_to_drm(adev)->render->index,
159
			.sdma_doorbell_idx = adev->doorbell_index.sdma_engine,
160
			.enable_mes = adev->enable_mes,
161 162
		};

163
		/* this is going to have a few of the MSBs set that we need to
K
Kent Russell 已提交
164 165
		 * clear
		 */
166
		bitmap_complement(gpu_resources.cp_queue_bitmap,
167 168 169 170
				  adev->gfx.mec.queue_bitmap,
				  KGD_MAX_QUEUES);

		/* According to linux/bitmap.h we shouldn't use bitmap_clear if
K
Kent Russell 已提交
171 172
		 * nbits is not compile time constant
		 */
173
		last_valid_bit = 1 /* only first MEC can have compute queues */
174 175 176
				* adev->gfx.mec.num_pipe_per_mec
				* adev->gfx.mec.num_queue_per_pipe;
		for (i = last_valid_bit; i < KGD_MAX_QUEUES; ++i)
177
			clear_bit(i, gpu_resources.cp_queue_bitmap);
178

179
		amdgpu_doorbell_get_kfd_info(adev,
180 181 182
				&gpu_resources.doorbell_physical_address,
				&gpu_resources.doorbell_aperture_size,
				&gpu_resources.doorbell_start_offset);
183

184 185 186 187 188 189 190
		/* Since SOC15, BIF starts to statically use the
		 * lower 12 bits of doorbell addresses for routing
		 * based on settings in registers like
		 * SDMA0_DOORBELL_RANGE etc..
		 * In order to route a doorbell to CP engine, the lower
		 * 12 bits of its address has to be outside the range
		 * set for SDMA, VCN, and IH blocks.
191
		 */
192 193 194 195 196 197
		if (adev->asic_type >= CHIP_VEGA10) {
			gpu_resources.non_cp_doorbells_start =
					adev->doorbell_index.first_non_cp;
			gpu_resources.non_cp_doorbells_end =
					adev->doorbell_index.last_non_cp;
		}
198

199 200
		adev->kfd.init_complete = kgd2kfd_device_init(adev->kfd.dev,
						adev_to_drm(adev), &gpu_resources);
201 202

		INIT_WORK(&adev->kfd.reset_work, amdgpu_amdkfd_reset_work);
203 204 205
	}
}

206
void amdgpu_amdkfd_device_fini_sw(struct amdgpu_device *adev)
207
{
208
	if (adev->kfd.dev) {
209
		kgd2kfd_device_exit(adev->kfd.dev);
210
		adev->kfd.dev = NULL;
211 212 213
	}
}

214
void amdgpu_amdkfd_interrupt(struct amdgpu_device *adev,
215 216
		const void *ih_ring_entry)
{
217
	if (adev->kfd.dev)
218
		kgd2kfd_interrupt(adev->kfd.dev, ih_ring_entry);
219 220
}

221
void amdgpu_amdkfd_suspend(struct amdgpu_device *adev, bool run_pm)
222
{
223
	if (adev->kfd.dev)
224
		kgd2kfd_suspend(adev->kfd.dev, run_pm);
225 226
}

227 228 229 230 231 232 233 234 235 236
int amdgpu_amdkfd_resume_iommu(struct amdgpu_device *adev)
{
	int r = 0;

	if (adev->kfd.dev)
		r = kgd2kfd_resume_iommu(adev->kfd.dev);

	return r;
}

237
int amdgpu_amdkfd_resume(struct amdgpu_device *adev, bool run_pm)
238 239 240
{
	int r = 0;

241
	if (adev->kfd.dev)
242
		r = kgd2kfd_resume(adev->kfd.dev, run_pm);
243 244 245 246

	return r;
}

247 248 249 250
int amdgpu_amdkfd_pre_reset(struct amdgpu_device *adev)
{
	int r = 0;

251
	if (adev->kfd.dev)
252
		r = kgd2kfd_pre_reset(adev->kfd.dev);
253 254 255 256 257 258 259 260

	return r;
}

int amdgpu_amdkfd_post_reset(struct amdgpu_device *adev)
{
	int r = 0;

261
	if (adev->kfd.dev)
262
		r = kgd2kfd_post_reset(adev->kfd.dev);
263 264 265 266

	return r;
}

267
void amdgpu_amdkfd_gpu_reset(struct amdgpu_device *adev)
268
{
269
	if (amdgpu_device_should_recover_gpu(adev))
270 271
		amdgpu_reset_domain_schedule(adev->reset_domain,
					     &adev->kfd.reset_work);
272 273
}

274
int amdgpu_amdkfd_alloc_gtt_mem(struct amdgpu_device *adev, size_t size,
275
				void **mem_obj, uint64_t *gpu_addr,
276
				void **cpu_ptr, bool cp_mqd_gfx9)
277
{
278
	struct amdgpu_bo *bo = NULL;
279
	struct amdgpu_bo_param bp;
280
	int r;
281
	void *cpu_ptr_tmp = NULL;
282

283 284 285 286 287 288 289
	memset(&bp, 0, sizeof(bp));
	bp.size = size;
	bp.byte_align = PAGE_SIZE;
	bp.domain = AMDGPU_GEM_DOMAIN_GTT;
	bp.flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
	bp.type = ttm_bo_type_kernel;
	bp.resv = NULL;
290
	bp.bo_ptr_size = sizeof(struct amdgpu_bo);
291

292 293
	if (cp_mqd_gfx9)
		bp.flags |= AMDGPU_GEM_CREATE_CP_MQD_GFX9;
294

295
	r = amdgpu_bo_create(adev, &bp, &bo);
296
	if (r) {
297
		dev_err(adev->dev,
298 299 300 301 302
			"failed to allocate BO for amdkfd (%d)\n", r);
		return r;
	}

	/* map the buffer */
303
	r = amdgpu_bo_reserve(bo, true);
304
	if (r) {
305
		dev_err(adev->dev, "(%d) failed to reserve bo for amdkfd\n", r);
306 307 308
		goto allocate_mem_reserve_bo_failed;
	}

309
	r = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
310
	if (r) {
311
		dev_err(adev->dev, "(%d) failed to pin bo for amdkfd\n", r);
312 313 314
		goto allocate_mem_pin_bo_failed;
	}

315 316 317 318 319 320
	r = amdgpu_ttm_alloc_gart(&bo->tbo);
	if (r) {
		dev_err(adev->dev, "%p bind failed\n", bo);
		goto allocate_mem_kmap_bo_failed;
	}

321
	r = amdgpu_bo_kmap(bo, &cpu_ptr_tmp);
322
	if (r) {
323
		dev_err(adev->dev,
324 325 326 327
			"(%d) failed to map bo to kernel for amdkfd\n", r);
		goto allocate_mem_kmap_bo_failed;
	}

328
	*mem_obj = bo;
329
	*gpu_addr = amdgpu_bo_gpu_offset(bo);
330 331 332
	*cpu_ptr = cpu_ptr_tmp;

	amdgpu_bo_unreserve(bo);
333 334 335 336

	return 0;

allocate_mem_kmap_bo_failed:
337
	amdgpu_bo_unpin(bo);
338
allocate_mem_pin_bo_failed:
339
	amdgpu_bo_unreserve(bo);
340
allocate_mem_reserve_bo_failed:
341
	amdgpu_bo_unref(&bo);
342 343 344 345

	return r;
}

346
void amdgpu_amdkfd_free_gtt_mem(struct amdgpu_device *adev, void *mem_obj)
347
{
348 349 350 351 352 353 354
	struct amdgpu_bo *bo = (struct amdgpu_bo *) mem_obj;

	amdgpu_bo_reserve(bo, true);
	amdgpu_bo_kunmap(bo);
	amdgpu_bo_unpin(bo);
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&(bo));
355 356
}

357
int amdgpu_amdkfd_alloc_gws(struct amdgpu_device *adev, size_t size,
358 359 360
				void **mem_obj)
{
	struct amdgpu_bo *bo = NULL;
361
	struct amdgpu_bo_user *ubo;
362 363 364 365 366 367 368 369 370 371
	struct amdgpu_bo_param bp;
	int r;

	memset(&bp, 0, sizeof(bp));
	bp.size = size;
	bp.byte_align = 1;
	bp.domain = AMDGPU_GEM_DOMAIN_GWS;
	bp.flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
	bp.type = ttm_bo_type_device;
	bp.resv = NULL;
372
	bp.bo_ptr_size = sizeof(struct amdgpu_bo);
373

374
	r = amdgpu_bo_create_user(adev, &bp, &ubo);
375 376 377 378 379 380
	if (r) {
		dev_err(adev->dev,
			"failed to allocate gws BO for amdkfd (%d)\n", r);
		return r;
	}

381
	bo = &ubo->bo;
382 383 384 385
	*mem_obj = bo;
	return 0;
}

386
void amdgpu_amdkfd_free_gws(struct amdgpu_device *adev, void *mem_obj)
387 388 389 390 391 392
{
	struct amdgpu_bo *bo = (struct amdgpu_bo *)mem_obj;

	amdgpu_bo_unref(&bo);
}

393
uint32_t amdgpu_amdkfd_get_fw_version(struct amdgpu_device *adev,
394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
				      enum kgd_engine_type type)
{
	switch (type) {
	case KGD_ENGINE_PFP:
		return adev->gfx.pfp_fw_version;

	case KGD_ENGINE_ME:
		return adev->gfx.me_fw_version;

	case KGD_ENGINE_CE:
		return adev->gfx.ce_fw_version;

	case KGD_ENGINE_MEC1:
		return adev->gfx.mec_fw_version;

	case KGD_ENGINE_MEC2:
		return adev->gfx.mec2_fw_version;

	case KGD_ENGINE_RLC:
		return adev->gfx.rlc_fw_version;

	case KGD_ENGINE_SDMA1:
		return adev->sdma.instance[0].fw_version;

	case KGD_ENGINE_SDMA2:
		return adev->sdma.instance[1].fw_version;

	default:
		return 0;
	}

	return 0;
}

428
void amdgpu_amdkfd_get_local_mem_info(struct amdgpu_device *adev,
429
				      struct kfd_local_mem_info *mem_info)
430 431
{
	memset(mem_info, 0, sizeof(*mem_info));
432 433 434 435 436

	mem_info->local_mem_size_public = adev->gmc.visible_vram_size;
	mem_info->local_mem_size_private = adev->gmc.real_vram_size -
						adev->gmc.visible_vram_size;

437
	mem_info->vram_width = adev->gmc.vram_width;
438

439 440
	pr_debug("Address base: %pap public 0x%llx private 0x%llx\n",
			&adev->gmc.aper_base,
441 442 443 444 445
			mem_info->local_mem_size_public,
			mem_info->local_mem_size_private);

	if (amdgpu_sriov_vf(adev))
		mem_info->mem_clk_max = adev->clock.default_mclk / 100;
446
	else if (adev->pm.dpm_enabled) {
447 448 449 450 451
		if (amdgpu_emu_mode == 1)
			mem_info->mem_clk_max = 0;
		else
			mem_info->mem_clk_max = amdgpu_dpm_get_mclk(adev, false) / 100;
	} else
452
		mem_info->mem_clk_max = 100;
453 454
}

455
uint64_t amdgpu_amdkfd_get_gpu_clock_counter(struct amdgpu_device *adev)
456
{
457 458
	if (adev->gfx.funcs->get_gpu_clock_counter)
		return adev->gfx.funcs->get_gpu_clock_counter(adev);
459 460 461
	return 0;
}

462
uint32_t amdgpu_amdkfd_get_max_engine_clock_in_mhz(struct amdgpu_device *adev)
463
{
464 465 466
	/* the sclk is in quantas of 10kHz */
	if (amdgpu_sriov_vf(adev))
		return adev->clock.default_sclk / 100;
467
	else if (adev->pm.dpm_enabled)
468 469 470
		return amdgpu_dpm_get_sclk(adev, false) / 100;
	else
		return 100;
471
}
472

473
void amdgpu_amdkfd_get_cu_info(struct amdgpu_device *adev, struct kfd_cu_info *cu_info)
474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
{
	struct amdgpu_cu_info acu_info = adev->gfx.cu_info;

	memset(cu_info, 0, sizeof(*cu_info));
	if (sizeof(cu_info->cu_bitmap) != sizeof(acu_info.bitmap))
		return;

	cu_info->cu_active_number = acu_info.number;
	cu_info->cu_ao_mask = acu_info.ao_cu_mask;
	memcpy(&cu_info->cu_bitmap[0], &acu_info.bitmap[0],
	       sizeof(acu_info.bitmap));
	cu_info->num_shader_engines = adev->gfx.config.max_shader_engines;
	cu_info->num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
	cu_info->num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
	cu_info->simd_per_cu = acu_info.simd_per_cu;
	cu_info->max_waves_per_simd = acu_info.max_waves_per_simd;
	cu_info->wave_front_size = acu_info.wave_front_size;
	cu_info->max_scratch_slots_per_cu = acu_info.max_scratch_slots_per_cu;
	cu_info->lds_size = acu_info.lds_size;
}
494

495 496
int amdgpu_amdkfd_get_dmabuf_info(struct amdgpu_device *adev, int dma_buf_fd,
				  struct amdgpu_device **dmabuf_adev,
497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515
				  uint64_t *bo_size, void *metadata_buffer,
				  size_t buffer_size, uint32_t *metadata_size,
				  uint32_t *flags)
{
	struct dma_buf *dma_buf;
	struct drm_gem_object *obj;
	struct amdgpu_bo *bo;
	uint64_t metadata_flags;
	int r = -EINVAL;

	dma_buf = dma_buf_get(dma_buf_fd);
	if (IS_ERR(dma_buf))
		return PTR_ERR(dma_buf);

	if (dma_buf->ops != &amdgpu_dmabuf_ops)
		/* Can't handle non-graphics buffers */
		goto out_put;

	obj = dma_buf->priv;
516
	if (obj->dev->driver != adev_to_drm(adev)->driver)
517 518 519
		/* Can't handle buffers from different drivers */
		goto out_put;

520
	adev = drm_to_adev(obj->dev);
521 522 523 524 525 526 527
	bo = gem_to_amdgpu_bo(obj);
	if (!(bo->preferred_domains & (AMDGPU_GEM_DOMAIN_VRAM |
				    AMDGPU_GEM_DOMAIN_GTT)))
		/* Only VRAM and GTT BOs are supported */
		goto out_put;

	r = 0;
528 529
	if (dmabuf_adev)
		*dmabuf_adev = adev;
530 531 532 533 534 535 536
	if (bo_size)
		*bo_size = amdgpu_bo_size(bo);
	if (metadata_buffer)
		r = amdgpu_bo_get_metadata(bo, metadata_buffer, buffer_size,
					   metadata_size, &metadata_flags);
	if (flags) {
		*flags = (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
537 538
				KFD_IOC_ALLOC_MEM_FLAGS_VRAM
				: KFD_IOC_ALLOC_MEM_FLAGS_GTT;
539 540

		if (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
541
			*flags |= KFD_IOC_ALLOC_MEM_FLAGS_PUBLIC;
542 543 544 545 546 547 548
	}

out_put:
	dma_buf_put(dma_buf);
	return r;
}

549 550
uint8_t amdgpu_amdkfd_get_xgmi_hops_count(struct amdgpu_device *dst,
					  struct amdgpu_device *src)
551
{
552 553
	struct amdgpu_device *peer_adev = src;
	struct amdgpu_device *adev = dst;
554 555 556 557 558 559 560 561 562 563
	int ret = amdgpu_xgmi_get_hops_count(adev, peer_adev);

	if (ret < 0) {
		DRM_ERROR("amdgpu: failed to get  xgmi hops count between node %d and %d. ret = %d\n",
			adev->gmc.xgmi.physical_node_id,
			peer_adev->gmc.xgmi.physical_node_id, ret);
		ret = 0;
	}
	return  (uint8_t)ret;
}
564

565 566 567
int amdgpu_amdkfd_get_xgmi_bandwidth_mbytes(struct amdgpu_device *dst,
					    struct amdgpu_device *src,
					    bool is_min)
568
{
569
	struct amdgpu_device *adev = dst, *peer_adev;
570 571 572 573 574 575
	int num_links;

	if (adev->asic_type != CHIP_ALDEBARAN)
		return 0;

	if (src)
576
		peer_adev = src;
577 578 579 580 581 582 583 584 585 586 587 588

	/* num links returns 0 for indirect peers since indirect route is unknown. */
	num_links = is_min ? 1 : amdgpu_xgmi_get_num_links(adev, peer_adev);
	if (num_links < 0) {
		DRM_ERROR("amdgpu: failed to get xgmi num links between node %d and %d. ret = %d\n",
			adev->gmc.xgmi.physical_node_id,
			peer_adev->gmc.xgmi.physical_node_id, num_links);
		num_links = 0;
	}

	/* Aldebaran xGMI DPM is defeatured so assume x16 x 25Gbps for bandwidth. */
	return (num_links * 16 * 25000)/BITS_PER_BYTE;
589 590
}

591
int amdgpu_amdkfd_get_pcie_bandwidth_mbytes(struct amdgpu_device *adev, bool is_min)
592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
{
	int num_lanes_shift = (is_min ? ffs(adev->pm.pcie_mlw_mask) :
							fls(adev->pm.pcie_mlw_mask)) - 1;
	int gen_speed_shift = (is_min ? ffs(adev->pm.pcie_gen_mask &
						CAIL_PCIE_LINK_SPEED_SUPPORT_MASK) :
					fls(adev->pm.pcie_gen_mask &
						CAIL_PCIE_LINK_SPEED_SUPPORT_MASK)) - 1;
	uint32_t num_lanes_mask = 1 << num_lanes_shift;
	uint32_t gen_speed_mask = 1 << gen_speed_shift;
	int num_lanes_factor = 0, gen_speed_mbits_factor = 0;

	switch (num_lanes_mask) {
	case CAIL_PCIE_LINK_WIDTH_SUPPORT_X1:
		num_lanes_factor = 1;
		break;
	case CAIL_PCIE_LINK_WIDTH_SUPPORT_X2:
		num_lanes_factor = 2;
		break;
	case CAIL_PCIE_LINK_WIDTH_SUPPORT_X4:
		num_lanes_factor = 4;
		break;
	case CAIL_PCIE_LINK_WIDTH_SUPPORT_X8:
		num_lanes_factor = 8;
		break;
	case CAIL_PCIE_LINK_WIDTH_SUPPORT_X12:
		num_lanes_factor = 12;
		break;
	case CAIL_PCIE_LINK_WIDTH_SUPPORT_X16:
		num_lanes_factor = 16;
		break;
	case CAIL_PCIE_LINK_WIDTH_SUPPORT_X32:
		num_lanes_factor = 32;
		break;
	}

	switch (gen_speed_mask) {
	case CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1:
		gen_speed_mbits_factor = 2500;
		break;
	case CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2:
		gen_speed_mbits_factor = 5000;
		break;
	case CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3:
		gen_speed_mbits_factor = 8000;
		break;
	case CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4:
		gen_speed_mbits_factor = 16000;
		break;
	case CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5:
		gen_speed_mbits_factor = 32000;
		break;
	}

	return (num_lanes_factor * gen_speed_mbits_factor)/BITS_PER_BYTE;
646 647
}

648 649
int amdgpu_amdkfd_submit_ib(struct amdgpu_device *adev,
				enum kgd_engine_type engine,
650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
				uint32_t vmid, uint64_t gpu_addr,
				uint32_t *ib_cmd, uint32_t ib_len)
{
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct amdgpu_ring *ring;
	struct dma_fence *f = NULL;
	int ret;

	switch (engine) {
	case KGD_ENGINE_MEC1:
		ring = &adev->gfx.compute_ring[0];
		break;
	case KGD_ENGINE_SDMA1:
		ring = &adev->sdma.instance[0].ring;
		break;
	case KGD_ENGINE_SDMA2:
		ring = &adev->sdma.instance[1].ring;
		break;
	default:
		pr_err("Invalid engine in IB submission: %d\n", engine);
		ret = -EINVAL;
		goto err;
	}

	ret = amdgpu_job_alloc(adev, 1, &job, NULL);
	if (ret)
		goto err;

	ib = &job->ibs[0];
	memset(ib, 0, sizeof(struct amdgpu_ib));

	ib->gpu_addr = gpu_addr;
	ib->ptr = ib_cmd;
	ib->length_dw = ib_len;
	/* This works for NO_HWS. TODO: need to handle without knowing VMID */
	job->vmid = vmid;

	ret = amdgpu_ib_schedule(ring, 1, ib, job, &f);
D
Dennis Li 已提交
689

690 691 692 693 694
	if (ret) {
		DRM_ERROR("amdgpu: failed to schedule IB.\n");
		goto err_ib_sched;
	}

695 696
	/* Drop the initial kref_init count (see drm_sched_main as example) */
	dma_fence_put(f);
697 698 699 700 701 702 703 704
	ret = dma_fence_wait(f, false);

err_ib_sched:
	amdgpu_job_free(job);
err:
	return ret;
}

705
void amdgpu_amdkfd_set_compute_idle(struct amdgpu_device *adev, bool idle)
706
{
707 708 709
	amdgpu_dpm_switch_power_profile(adev,
					PP_SMC_POWER_PROFILE_COMPUTE,
					!idle);
710 711
}

712 713
bool amdgpu_amdkfd_is_kfd_vmid(struct amdgpu_device *adev, u32 vmid)
{
714 715
	if (adev->kfd.dev)
		return vmid >= adev->vm_manager.first_kfd_vmid;
716 717 718

	return false;
}
719

720 721
int amdgpu_amdkfd_flush_gpu_tlb_vmid(struct amdgpu_device *adev,
				     uint16_t vmid)
722 723 724 725 726 727 728 729 730 731 732 733 734
{
	if (adev->family == AMDGPU_FAMILY_AI) {
		int i;

		for (i = 0; i < adev->num_vmhubs; i++)
			amdgpu_gmc_flush_gpu_tlb(adev, vmid, i, 0);
	} else {
		amdgpu_gmc_flush_gpu_tlb(adev, vmid, AMDGPU_GFXHUB_0, 0);
	}

	return 0;
}

735 736
int amdgpu_amdkfd_flush_gpu_tlb_pasid(struct amdgpu_device *adev,
				      uint16_t pasid, enum TLB_FLUSH_TYPE flush_type)
737 738 739
{
	bool all_hub = false;

740 741
	if (adev->family == AMDGPU_FAMILY_AI ||
	    adev->family == AMDGPU_FAMILY_RV)
742 743 744 745 746
		all_hub = true;

	return amdgpu_gmc_flush_gpu_tlb_pasid(adev, pasid, flush_type, all_hub);
}

747
bool amdgpu_amdkfd_have_atomics_support(struct amdgpu_device *adev)
748 749 750
{
	return adev->have_atomics_support;
}
751

752
void amdgpu_amdkfd_ras_poison_consumption_handler(struct amdgpu_device *adev, bool reset)
753 754 755 756 757
{
	struct ras_err_data err_data = {0, 0, 0, NULL};

	/* CPU MCA will handle page retirement if connected_to_cpu is 1 */
	if (!adev->gmc.xgmi.connected_to_cpu)
758
		amdgpu_umc_poison_handler(adev, &err_data, reset);
759
	else if (reset)
760
		amdgpu_amdkfd_gpu_reset(adev);
761
}
762 763 764

bool amdgpu_amdkfd_ras_query_utcl2_poison_status(struct amdgpu_device *adev)
{
765
	if (adev->gfx.ras && adev->gfx.ras->query_utcl2_poison_status)
766 767 768 769
		return adev->gfx.ras->query_utcl2_poison_status(adev);
	else
		return false;
}