amdgpu_amdkfd.c 9.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2014 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */

#include "amdgpu_amdkfd.h"
24
#include "amd_shared.h"
25 26
#include <drm/drmP.h>
#include "amdgpu.h"
27
#include "amdgpu_gfx.h"
28 29 30
#include <linux/module.h>

const struct kgd2kfd_calls *kgd2kfd;
31
bool (*kgd2kfd_init_p)(unsigned int, const struct kgd2kfd_calls**);
32

33
int amdgpu_amdkfd_init(void)
34
{
35 36
	int ret;

37
#if defined(CONFIG_HSA_AMD_MODULE)
38
	int (*kgd2kfd_init_p)(unsigned int, const struct kgd2kfd_calls**);
39 40 41 42

	kgd2kfd_init_p = symbol_request(kgd2kfd_init);

	if (kgd2kfd_init_p == NULL)
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
		return -ENOENT;

	ret = kgd2kfd_init_p(KFD_INTERFACE_VERSION, &kgd2kfd);
	if (ret) {
		symbol_put(kgd2kfd_init);
		kgd2kfd = NULL;
	}

#elif defined(CONFIG_HSA_AMD)
	ret = kgd2kfd_init(KFD_INTERFACE_VERSION, &kgd2kfd);
	if (ret)
		kgd2kfd = NULL;

#else
	ret = -ENOENT;
58
#endif
59 60

	return ret;
61 62
}

63 64 65 66 67 68 69 70 71
void amdgpu_amdkfd_fini(void)
{
	if (kgd2kfd) {
		kgd2kfd->exit();
		symbol_put(kgd2kfd_init);
	}
}

void amdgpu_amdkfd_device_probe(struct amdgpu_device *adev)
72
{
73 74 75 76 77
	const struct kfd2kgd_calls *kfd2kgd;

	if (!kgd2kfd)
		return;

78
	switch (adev->asic_type) {
79
#ifdef CONFIG_DRM_AMDGPU_CIK
80
	case CHIP_KAVERI:
81
	case CHIP_HAWAII:
82 83
		kfd2kgd = amdgpu_amdkfd_gfx_7_get_functions();
		break;
84
#endif
85
	case CHIP_CARRIZO:
86 87 88 89
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
90 91
		kfd2kgd = amdgpu_amdkfd_gfx_8_0_get_functions();
		break;
92
	default:
93
		dev_dbg(adev->dev, "kfd not supported on this ASIC\n");
94
		return;
95 96
	}

97 98
	adev->kfd = kgd2kfd->probe((struct kgd_dev *)adev,
				   adev->pdev, kfd2kgd);
99 100
}

101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
/**
 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
 *                                setup amdkfd
 *
 * @adev: amdgpu_device pointer
 * @aperture_base: output returning doorbell aperture base physical address
 * @aperture_size: output returning doorbell aperture size in bytes
 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
 *
 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
 * takes doorbells required for its own rings and reports the setup to amdkfd.
 * amdgpu reserved doorbells are at the start of the doorbell aperture.
 */
static void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
					 phys_addr_t *aperture_base,
					 size_t *aperture_size,
					 size_t *start_offset)
{
	/*
	 * The first num_doorbells are used by amdgpu.
	 * amdkfd takes whatever's left in the aperture.
	 */
	if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
		*aperture_base = adev->doorbell.base;
		*aperture_size = adev->doorbell.size;
		*start_offset = adev->doorbell.num_doorbells * sizeof(u32);
	} else {
		*aperture_base = 0;
		*aperture_size = 0;
		*start_offset = 0;
	}
}

134
void amdgpu_amdkfd_device_init(struct amdgpu_device *adev)
135
{
136 137
	int i;
	int last_valid_bit;
138
	if (adev->kfd) {
139 140
		struct kgd2kfd_shared_resources gpu_resources = {
			.compute_vmid_bitmap = 0xFF00,
141 142
			.num_pipe_per_mec = adev->gfx.mec.num_pipe_per_mec,
			.num_queue_per_pipe = adev->gfx.mec.num_queue_per_pipe
143 144
		};

145 146 147 148 149 150
		/* this is going to have a few of the MSBs set that we need to
		 * clear */
		bitmap_complement(gpu_resources.queue_bitmap,
				  adev->gfx.mec.queue_bitmap,
				  KGD_MAX_QUEUES);

151 152
		/* remove the KIQ bit as well */
		if (adev->gfx.kiq.ring.ready)
153 154 155 156
			clear_bit(amdgpu_gfx_queue_to_bit(adev,
							  adev->gfx.kiq.ring.me - 1,
							  adev->gfx.kiq.ring.pipe,
							  adev->gfx.kiq.ring.queue),
157 158
				  gpu_resources.queue_bitmap);

159 160
		/* According to linux/bitmap.h we shouldn't use bitmap_clear if
		 * nbits is not compile time constant */
161
		last_valid_bit = 1 /* only first MEC can have compute queues */
162 163 164 165 166
				* adev->gfx.mec.num_pipe_per_mec
				* adev->gfx.mec.num_queue_per_pipe;
		for (i = last_valid_bit; i < KGD_MAX_QUEUES; ++i)
			clear_bit(i, gpu_resources.queue_bitmap);

167
		amdgpu_doorbell_get_kfd_info(adev,
168 169 170 171
				&gpu_resources.doorbell_physical_address,
				&gpu_resources.doorbell_aperture_size,
				&gpu_resources.doorbell_start_offset);

172
		kgd2kfd->device_init(adev->kfd, &gpu_resources);
173 174 175
	}
}

176
void amdgpu_amdkfd_device_fini(struct amdgpu_device *adev)
177
{
178 179 180
	if (adev->kfd) {
		kgd2kfd->device_exit(adev->kfd);
		adev->kfd = NULL;
181 182 183
	}
}

184
void amdgpu_amdkfd_interrupt(struct amdgpu_device *adev,
185 186
		const void *ih_ring_entry)
{
187 188
	if (adev->kfd)
		kgd2kfd->interrupt(adev->kfd, ih_ring_entry);
189 190
}

191
void amdgpu_amdkfd_suspend(struct amdgpu_device *adev)
192
{
193 194
	if (adev->kfd)
		kgd2kfd->suspend(adev->kfd);
195 196
}

197
int amdgpu_amdkfd_resume(struct amdgpu_device *adev)
198 199 200
{
	int r = 0;

201 202
	if (adev->kfd)
		r = kgd2kfd->resume(adev->kfd);
203 204 205 206 207 208 209 210

	return r;
}

int alloc_gtt_mem(struct kgd_dev *kgd, size_t size,
			void **mem_obj, uint64_t *gpu_addr,
			void **cpu_ptr)
{
211
	struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
212
	struct amdgpu_bo *bo = NULL;
213
	int r;
214 215
	uint64_t gpu_addr_tmp = 0;
	void *cpu_ptr_tmp = NULL;
216

217
	r = amdgpu_bo_create(adev, size, PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_GTT,
218
			AMDGPU_GEM_CREATE_CPU_GTT_USWC, NULL, NULL, &bo);
219
	if (r) {
220
		dev_err(adev->dev,
221 222 223 224 225
			"failed to allocate BO for amdkfd (%d)\n", r);
		return r;
	}

	/* map the buffer */
226
	r = amdgpu_bo_reserve(bo, true);
227
	if (r) {
228
		dev_err(adev->dev, "(%d) failed to reserve bo for amdkfd\n", r);
229 230 231
		goto allocate_mem_reserve_bo_failed;
	}

232 233
	r = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT,
				&gpu_addr_tmp);
234
	if (r) {
235
		dev_err(adev->dev, "(%d) failed to pin bo for amdkfd\n", r);
236 237 238
		goto allocate_mem_pin_bo_failed;
	}

239
	r = amdgpu_bo_kmap(bo, &cpu_ptr_tmp);
240
	if (r) {
241
		dev_err(adev->dev,
242 243 244 245
			"(%d) failed to map bo to kernel for amdkfd\n", r);
		goto allocate_mem_kmap_bo_failed;
	}

246 247 248 249 250
	*mem_obj = bo;
	*gpu_addr = gpu_addr_tmp;
	*cpu_ptr = cpu_ptr_tmp;

	amdgpu_bo_unreserve(bo);
251 252 253 254

	return 0;

allocate_mem_kmap_bo_failed:
255
	amdgpu_bo_unpin(bo);
256
allocate_mem_pin_bo_failed:
257
	amdgpu_bo_unreserve(bo);
258
allocate_mem_reserve_bo_failed:
259
	amdgpu_bo_unref(&bo);
260 261 262 263 264 265

	return r;
}

void free_gtt_mem(struct kgd_dev *kgd, void *mem_obj)
{
266 267 268 269 270 271 272
	struct amdgpu_bo *bo = (struct amdgpu_bo *) mem_obj;

	amdgpu_bo_reserve(bo, true);
	amdgpu_bo_kunmap(bo);
	amdgpu_bo_unpin(bo);
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&(bo));
273 274
}

275 276 277 278 279 280
void get_local_mem_info(struct kgd_dev *kgd,
			struct kfd_local_mem_info *mem_info)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
	uint64_t address_mask = adev->dev->dma_mask ? ~*adev->dev->dma_mask :
					     ~((1ULL << 32) - 1);
281
	resource_size_t aper_limit = adev->gmc.aper_base + adev->gmc.aper_size;
282 283

	memset(mem_info, 0, sizeof(*mem_info));
284 285 286 287
	if (!(adev->gmc.aper_base & address_mask || aper_limit & address_mask)) {
		mem_info->local_mem_size_public = adev->gmc.visible_vram_size;
		mem_info->local_mem_size_private = adev->gmc.real_vram_size -
				adev->gmc.visible_vram_size;
288 289
	} else {
		mem_info->local_mem_size_public = 0;
290
		mem_info->local_mem_size_private = adev->gmc.real_vram_size;
291
	}
292
	mem_info->vram_width = adev->gmc.vram_width;
293

294
	pr_debug("Address base: %pap limit %pap public 0x%llx private 0x%llx\n",
295
			&adev->gmc.aper_base, &aper_limit,
296 297 298
			mem_info->local_mem_size_public,
			mem_info->local_mem_size_private);

299 300 301 302 303
	if (amdgpu_emu_mode == 1) {
		mem_info->mem_clk_max = 100;
		return;
	}

304 305 306 307 308 309
	if (amdgpu_sriov_vf(adev))
		mem_info->mem_clk_max = adev->clock.default_mclk / 100;
	else
		mem_info->mem_clk_max = amdgpu_dpm_get_mclk(adev, false) / 100;
}

310 311
uint64_t get_gpu_clock_counter(struct kgd_dev *kgd)
{
312
	struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
313

314 315
	if (adev->gfx.funcs->get_gpu_clock_counter)
		return adev->gfx.funcs->get_gpu_clock_counter(adev);
316 317 318 319 320
	return 0;
}

uint32_t get_max_engine_clock_in_mhz(struct kgd_dev *kgd)
{
321
	struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
322

323
	/* the sclk is in quantas of 10kHz */
324 325 326
	if (amdgpu_emu_mode == 1)
		return 100;

327 328 329 330
	if (amdgpu_sriov_vf(adev))
		return adev->clock.default_sclk / 100;

	return amdgpu_dpm_get_sclk(adev, false) / 100;
331
}
332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354

void get_cu_info(struct kgd_dev *kgd, struct kfd_cu_info *cu_info)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
	struct amdgpu_cu_info acu_info = adev->gfx.cu_info;

	memset(cu_info, 0, sizeof(*cu_info));
	if (sizeof(cu_info->cu_bitmap) != sizeof(acu_info.bitmap))
		return;

	cu_info->cu_active_number = acu_info.number;
	cu_info->cu_ao_mask = acu_info.ao_cu_mask;
	memcpy(&cu_info->cu_bitmap[0], &acu_info.bitmap[0],
	       sizeof(acu_info.bitmap));
	cu_info->num_shader_engines = adev->gfx.config.max_shader_engines;
	cu_info->num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
	cu_info->num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
	cu_info->simd_per_cu = acu_info.simd_per_cu;
	cu_info->max_waves_per_simd = acu_info.max_waves_per_simd;
	cu_info->wave_front_size = acu_info.wave_front_size;
	cu_info->max_scratch_slots_per_cu = acu_info.max_scratch_slots_per_cu;
	cu_info->lds_size = acu_info.lds_size;
}
355 356 357 358 359 360 361

uint64_t amdgpu_amdkfd_get_vram_usage(struct kgd_dev *kgd)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)kgd;

	return amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
}