sdio.c 117.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Copyright (c) 2010 Broadcom Corporation
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/types.h>
18
#include <linux/atomic.h>
19 20 21 22 23 24
#include <linux/kernel.h>
#include <linux/kthread.h>
#include <linux/printk.h>
#include <linux/pci_ids.h>
#include <linux/netdevice.h>
#include <linux/interrupt.h>
25
#include <linux/sched/signal.h>
26
#include <linux/mmc/sdio.h>
27
#include <linux/mmc/sdio_ids.h>
28 29 30 31
#include <linux/mmc/sdio_func.h>
#include <linux/mmc/card.h>
#include <linux/semaphore.h>
#include <linux/firmware.h>
32
#include <linux/module.h>
33
#include <linux/bcma/bcma.h>
34
#include <linux/debugfs.h>
35
#include <linux/vmalloc.h>
36 37 38 39 40 41
#include <asm/unaligned.h>
#include <defs.h>
#include <brcmu_wifi.h>
#include <brcmu_utils.h>
#include <brcm_hw_ids.h>
#include <soc.h>
42
#include "sdio.h"
43
#include "chip.h"
44
#include "firmware.h"
45 46
#include "core.h"
#include "common.h"
47
#include "bcdc.h"
48

49 50
#define DCMD_RESP_TIMEOUT	msecs_to_jiffies(2500)
#define CTL_DONE_TIMEOUT	msecs_to_jiffies(2500)
51

J
Joe Perches 已提交
52
#ifdef DEBUG
53 54 55 56 57

#define BRCMF_TRAP_INFO_SIZE	80

#define CBUF_LEN	(128)

58 59 60
/* Device console log buffer state */
#define CONSOLE_BUFFER_MAX	2024

61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
struct rte_log_le {
	__le32 buf;		/* Can't be pointer on (64-bit) hosts */
	__le32 buf_size;
	__le32 idx;
	char *_buf_compat;	/* Redundant pointer for backward compat. */
};

struct rte_console {
	/* Virtual UART
	 * When there is no UART (e.g. Quickturn),
	 * the host should write a complete
	 * input line directly into cbuf and then write
	 * the length into vcons_in.
	 * This may also be used when there is a real UART
	 * (at risk of conflicting with
	 * the real UART).  vcons_out is currently unused.
	 */
	uint vcons_in;
	uint vcons_out;

	/* Output (logging) buffer
	 * Console output is written to a ring buffer log_buf at index log_idx.
	 * The host may read the output when it sees log_idx advance.
	 * Output will be lost if the output wraps around faster than the host
	 * polls.
	 */
	struct rte_log_le log_le;

	/* Console input line buffer
	 * Characters are read one at a time into cbuf
	 * until <CR> is received, then
	 * the buffer is processed as a command line.
	 * Also used for virtual UART.
	 */
	uint cbuf_idx;
	char cbuf[CBUF_LEN];
};

J
Joe Perches 已提交
99
#endif				/* DEBUG */
100 101
#include <chipcommon.h>

102
#include "bus.h"
103
#include "debug.h"
104
#include "tracepoint.h"
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127

#define TXQLEN		2048	/* bulk tx queue length */
#define TXHI		(TXQLEN - 256)	/* turn on flow control above TXHI */
#define TXLOW		(TXHI - 256)	/* turn off flow control below TXLOW */
#define PRIOMASK	7

#define TXRETRIES	2	/* # of retries for tx frames */

#define BRCMF_RXBOUND	50	/* Default for max rx frames in
				 one scheduling */

#define BRCMF_TXBOUND	20	/* Default for max tx frames in
				 one scheduling */

#define BRCMF_TXMINMAX	1	/* Max tx frames if rx still pending */

#define MEMBLOCK	2048	/* Block size used for downloading
				 of dongle image */
#define MAX_DATA_BUF	(32 * 1024)	/* Must be large enough to hold
				 biggest possible glom */

#define BRCMF_FIRSTREAD	(1 << 6)

128
#define BRCMF_CONSOLE	10	/* watchdog interval to poll console */
129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161

/* SBSDIO_DEVICE_CTL */

/* 1: device will assert busy signal when receiving CMD53 */
#define SBSDIO_DEVCTL_SETBUSY		0x01
/* 1: assertion of sdio interrupt is synchronous to the sdio clock */
#define SBSDIO_DEVCTL_SPI_INTR_SYNC	0x02
/* 1: mask all interrupts to host except the chipActive (rev 8) */
#define SBSDIO_DEVCTL_CA_INT_ONLY	0x04
/* 1: isolate internal sdio signals, put external pads in tri-state; requires
 * sdio bus power cycle to clear (rev 9) */
#define SBSDIO_DEVCTL_PADS_ISO		0x08
/* Force SD->SB reset mapping (rev 11) */
#define SBSDIO_DEVCTL_SB_RST_CTL	0x30
/*   Determined by CoreControl bit */
#define SBSDIO_DEVCTL_RST_CORECTL	0x00
/*   Force backplane reset */
#define SBSDIO_DEVCTL_RST_BPRESET	0x10
/*   Force no backplane reset */
#define SBSDIO_DEVCTL_RST_NOBPRESET	0x20

/* direct(mapped) cis space */

/* MAPPED common CIS address */
#define SBSDIO_CIS_BASE_COMMON		0x1000
/* maximum bytes in one CIS */
#define SBSDIO_CIS_SIZE_LIMIT		0x200
/* cis offset addr is < 17 bits */
#define SBSDIO_CIS_OFT_ADDR_MASK	0x1FFFF

/* manfid tuple length, include tuple, link bytes */
#define SBSDIO_CIS_MANFID_TUPLE_LEN	6

I
Ian Molton 已提交
162 163
#define SD_REG(field) \
		(offsetof(struct sdpcmd_regs, field))
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181

/* SDIO function 1 register CHIPCLKCSR */
/* Force ALP request to backplane */
#define SBSDIO_FORCE_ALP		0x01
/* Force HT request to backplane */
#define SBSDIO_FORCE_HT			0x02
/* Force ILP request to backplane */
#define SBSDIO_FORCE_ILP		0x04
/* Make ALP ready (power up xtal) */
#define SBSDIO_ALP_AVAIL_REQ		0x08
/* Make HT ready (power up PLL) */
#define SBSDIO_HT_AVAIL_REQ		0x10
/* Squelch clock requests from HW */
#define SBSDIO_FORCE_HW_CLKREQ_OFF	0x20
/* Status: ALP is ready */
#define SBSDIO_ALP_AVAIL		0x40
/* Status: HT is ready */
#define SBSDIO_HT_AVAIL			0x80
182
#define SBSDIO_CSR_MASK			0x1F
183 184 185 186 187 188 189
#define SBSDIO_AVBITS		(SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
#define SBSDIO_ALPAV(regval)	((regval) & SBSDIO_AVBITS)
#define SBSDIO_HTAV(regval)	(((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
#define SBSDIO_ALPONLY(regval)	(SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
#define SBSDIO_CLKAV(regval, alponly) \
	(SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
/* intstatus */
#define I_SMB_SW0	(1 << 0)	/* To SB Mail S/W interrupt 0 */
#define I_SMB_SW1	(1 << 1)	/* To SB Mail S/W interrupt 1 */
#define I_SMB_SW2	(1 << 2)	/* To SB Mail S/W interrupt 2 */
#define I_SMB_SW3	(1 << 3)	/* To SB Mail S/W interrupt 3 */
#define I_SMB_SW_MASK	0x0000000f	/* To SB Mail S/W interrupts mask */
#define I_SMB_SW_SHIFT	0	/* To SB Mail S/W interrupts shift */
#define I_HMB_SW0	(1 << 4)	/* To Host Mail S/W interrupt 0 */
#define I_HMB_SW1	(1 << 5)	/* To Host Mail S/W interrupt 1 */
#define I_HMB_SW2	(1 << 6)	/* To Host Mail S/W interrupt 2 */
#define I_HMB_SW3	(1 << 7)	/* To Host Mail S/W interrupt 3 */
#define I_HMB_SW_MASK	0x000000f0	/* To Host Mail S/W interrupts mask */
#define I_HMB_SW_SHIFT	4	/* To Host Mail S/W interrupts shift */
#define I_WR_OOSYNC	(1 << 8)	/* Write Frame Out Of Sync */
#define I_RD_OOSYNC	(1 << 9)	/* Read Frame Out Of Sync */
#define	I_PC		(1 << 10)	/* descriptor error */
#define	I_PD		(1 << 11)	/* data error */
#define	I_DE		(1 << 12)	/* Descriptor protocol Error */
#define	I_RU		(1 << 13)	/* Receive descriptor Underflow */
#define	I_RO		(1 << 14)	/* Receive fifo Overflow */
#define	I_XU		(1 << 15)	/* Transmit fifo Underflow */
#define	I_RI		(1 << 16)	/* Receive Interrupt */
#define I_BUSPWR	(1 << 17)	/* SDIO Bus Power Change (rev 9) */
#define I_XMTDATA_AVAIL (1 << 23)	/* bits in fifo */
#define	I_XI		(1 << 24)	/* Transmit Interrupt */
#define I_RF_TERM	(1 << 25)	/* Read Frame Terminate */
#define I_WF_TERM	(1 << 26)	/* Write Frame Terminate */
#define I_PCMCIA_XU	(1 << 27)	/* PCMCIA Transmit FIFO Underflow */
#define I_SBINT		(1 << 28)	/* sbintstatus Interrupt */
#define I_CHIPACTIVE	(1 << 29)	/* chip from doze to active state */
#define I_SRESET	(1 << 30)	/* CCCR RES interrupt */
#define I_IOE2		(1U << 31)	/* CCCR IOE2 Bit Changed */
#define	I_ERRORS	(I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
#define I_DMA		(I_RI | I_XI | I_ERRORS)

/* corecontrol */
#define CC_CISRDY		(1 << 0)	/* CIS Ready */
#define CC_BPRESEN		(1 << 1)	/* CCCR RES signal */
#define CC_F2RDY		(1 << 2)	/* set CCCR IOR2 bit */
#define CC_CLRPADSISO		(1 << 3)	/* clear SDIO pads isolation */
#define CC_XMTDATAAVAIL_MODE	(1 << 4)
#define CC_XMTDATAAVAIL_CTRL	(1 << 5)

/* SDA_FRAMECTRL */
#define SFC_RF_TERM	(1 << 0)	/* Read Frame Terminate */
#define SFC_WF_TERM	(1 << 1)	/* Write Frame Terminate */
#define SFC_CRC4WOOS	(1 << 2)	/* CRC error for write out of sync */
#define SFC_ABORTALL	(1 << 3)	/* Abort all in-progress frames */

/*
 * Software allocation of To SB Mailbox resources
 */

/* tosbmailbox bits corresponding to intstatus bits */
#define SMB_NAK		(1 << 0)	/* Frame NAK */
#define SMB_INT_ACK	(1 << 1)	/* Host Interrupt ACK */
#define SMB_USE_OOB	(1 << 2)	/* Use OOB Wakeup */
#define SMB_DEV_INT	(1 << 3)	/* Miscellaneous Interrupt */

/* tosbmailboxdata */
#define SMB_DATA_VERSION_SHIFT	16	/* host protocol version */

/*
 * Software allocation of To Host Mailbox resources
 */

/* intstatus bits */
#define I_HMB_FC_STATE	I_HMB_SW0	/* Flow Control State */
#define I_HMB_FC_CHANGE	I_HMB_SW1	/* Flow Control State Changed */
#define I_HMB_FRAME_IND	I_HMB_SW2	/* Frame Indication */
#define I_HMB_HOST_INT	I_HMB_SW3	/* Miscellaneous Interrupt */

/* tohostmailboxdata */
263 264 265 266 267
#define HMB_DATA_NAKHANDLED	0x0001	/* retransmit NAK'd frame */
#define HMB_DATA_DEVREADY	0x0002	/* talk to host after enable */
#define HMB_DATA_FC		0x0004	/* per prio flowcontrol update flag */
#define HMB_DATA_FWREADY	0x0008	/* fw ready for protocol activity */
#define HMB_DATA_FWHALT		0x0010	/* firmware halted */
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285

#define HMB_DATA_FCDATA_MASK	0xff000000
#define HMB_DATA_FCDATA_SHIFT	24

#define HMB_DATA_VERSION_MASK	0x00ff0000
#define HMB_DATA_VERSION_SHIFT	16

/*
 * Software-defined protocol header
 */

/* Current protocol version */
#define SDPCM_PROT_VERSION	4

/*
 * Shared structure between dongle and the host.
 * The structure contains pointers to trap or assert information.
 */
286
#define SDPCM_SHARED_VERSION       0x0003
287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
#define SDPCM_SHARED_VERSION_MASK  0x00FF
#define SDPCM_SHARED_ASSERT_BUILT  0x0100
#define SDPCM_SHARED_ASSERT        0x0200
#define SDPCM_SHARED_TRAP          0x0400

/* Space for header read, limit for data packets */
#define MAX_HDR_READ	(1 << 6)
#define MAX_RX_DATASZ	2048

/* Bump up limit on waiting for HT to account for first startup;
 * if the image is doing a CRC calculation before programming the PMU
 * for HT availability, it could take a couple hundred ms more, so
 * max out at a 1 second (1000000us).
 */
#undef PMU_MAX_TRANSITION_DLY
#define PMU_MAX_TRANSITION_DLY 1000000

/* Value for ChipClockCSR during initial setup */
#define BRCMF_INIT_CLKCTL1	(SBSDIO_FORCE_HW_CLKREQ_OFF |	\
					SBSDIO_ALP_AVAIL_REQ)

/* Flags for SDH calls */
#define F2SYNC	(SDIO_REQ_4BYTE | SDIO_REQ_FIXED)

311 312 313 314 315
#define BRCMF_IDLE_ACTIVE	0	/* Do not request any SD clock change
					 * when idle
					 */
#define BRCMF_IDLE_INTERVAL	1

316 317
#define KSO_WAIT_US 50
#define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
318
#define BRCMF_SDIO_MAX_ACCESS_ERRORS	5
319

320 321 322 323 324 325 326 327 328
/*
 * Conversion of 802.1D priority to precedence level
 */
static uint prio2prec(u32 prio)
{
	return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
	       (prio^2) : prio;
}

J
Joe Perches 已提交
329
#ifdef DEBUG
330 331 332 333 334 335 336 337 338
/* Device console log buffer state */
struct brcmf_console {
	uint count;		/* Poll interval msec counter */
	uint log_addr;		/* Log struct address (fixed) */
	struct rte_log_le log_le;	/* Log struct (host copy) */
	uint bufsize;		/* Size of log buffer */
	u8 *buf;		/* Log buffer (host copy) */
	uint last;		/* Last buffer read index */
};
339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361

struct brcmf_trap_info {
	__le32		type;
	__le32		epc;
	__le32		cpsr;
	__le32		spsr;
	__le32		r0;	/* a1 */
	__le32		r1;	/* a2 */
	__le32		r2;	/* a3 */
	__le32		r3;	/* a4 */
	__le32		r4;	/* v1 */
	__le32		r5;	/* v2 */
	__le32		r6;	/* v3 */
	__le32		r7;	/* v4 */
	__le32		r8;	/* v5 */
	__le32		r9;	/* sb/v6 */
	__le32		r10;	/* sl/v7 */
	__le32		r11;	/* fp/v8 */
	__le32		r12;	/* ip */
	__le32		r13;	/* sp */
	__le32		r14;	/* lr */
	__le32		pc;	/* r15 */
};
J
Joe Perches 已提交
362
#endif				/* DEBUG */
363 364 365 366 367 368 369 370 371 372

struct sdpcm_shared {
	u32 flags;
	u32 trap_addr;
	u32 assert_exp_addr;
	u32 assert_file_addr;
	u32 assert_line;
	u32 console_addr;	/* Address of struct rte_console */
	u32 msgtrace_addr;
	u8 tag[32];
373
	u32 brpt_addr;
374 375 376 377 378 379 380 381 382 383 384
};

struct sdpcm_shared_le {
	__le32 flags;
	__le32 trap_addr;
	__le32 assert_exp_addr;
	__le32 assert_file_addr;
	__le32 assert_line;
	__le32 console_addr;	/* Address of struct rte_console */
	__le32 msgtrace_addr;
	u8 tag[32];
385
	__le32 brpt_addr;
386 387
};

388 389
/* dongle SDIO bus specific header info */
struct brcmf_sdio_hdrinfo {
390 391 392 393 394 395
	u8 seq_num;
	u8 channel;
	u16 len;
	u16 len_left;
	u16 len_nxtfrm;
	u8 dat_offset;
396 397
	bool lastfrm;
	u16 tail_pad;
398
};
399

400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
/*
 * hold counter variables
 */
struct brcmf_sdio_count {
	uint intrcount;		/* Count of device interrupt callbacks */
	uint lastintrs;		/* Count as of last watchdog timer */
	uint pollcnt;		/* Count of active polls */
	uint regfails;		/* Count of R_REG failures */
	uint tx_sderrs;		/* Count of tx attempts with sd errors */
	uint fcqueued;		/* Tx packets that got queued */
	uint rxrtx;		/* Count of rtx requests (NAK to dongle) */
	uint rx_toolong;	/* Receive frames too long to receive */
	uint rxc_errors;	/* SDIO errors when reading control frames */
	uint rx_hdrfail;	/* SDIO errors on header reads */
	uint rx_badhdr;		/* Bad received headers (roosync?) */
	uint rx_badseq;		/* Mismatched rx sequence number */
	uint fc_rcvd;		/* Number of flow-control events received */
	uint fc_xoff;		/* Number which turned on flow-control */
	uint fc_xon;		/* Number which turned off flow-control */
	uint rxglomfail;	/* Failed deglom attempts */
	uint rxglomframes;	/* Number of glom frames (superframes) */
	uint rxglompkts;	/* Number of packets from glom frames */
	uint f2rxhdrs;		/* Number of header reads */
	uint f2rxdata;		/* Number of frame data reads */
	uint f2txdata;		/* Number of f2 frame writes */
	uint f1regdata;		/* Number of f1 register accesses */
	uint tickcnt;		/* Number of watchdog been schedule */
	ulong tx_ctlerrs;	/* Err of sending ctrl frames */
	ulong tx_ctlpkts;	/* Ctrl frames sent to dongle */
	ulong rx_ctlerrs;	/* Err of processing rx ctrl frames */
	ulong rx_ctlpkts;	/* Ctrl frames processed from dongle */
	ulong rx_readahead_cnt;	/* packets where header read-ahead was used */
};

434 435
/* misc chip info needed by some of the routines */
/* Private data for SDIO bus interaction */
436
struct brcmf_sdio {
437
	struct brcmf_sdio_dev *sdiodev;	/* sdio device handler */
438
	struct brcmf_chip *ci;	/* Chip info struct */
439
	struct brcmf_core *sdio_core; /* sdio core info struct */
440 441

	u32 hostintmask;	/* Copy of Host Interrupt Mask */
442 443
	atomic_t intstatus;	/* Intstatus bits (events) pending */
	atomic_t fcstate;	/* State of dongle flow-control */
444 445 446 447 448 449 450 451 452

	uint blocksize;		/* Block size of SDIO transfers */
	uint roundup;		/* Max roundup limit */

	struct pktq txq;	/* Queue length used for flow-control */
	u8 flowcontrol;	/* per prio flow control bitmask */
	u8 tx_seq;		/* Transmit sequence number (next) */
	u8 tx_max;		/* Maximum transmit sequence allowed */

453
	u8 *hdrbuf;		/* buffer for handling rx frame */
454 455
	u8 *rxhdr;		/* Header of current rx frame (in hdrbuf) */
	u8 rx_seq;		/* Receive sequence number (expected) */
456
	struct brcmf_sdio_hdrinfo cur_read;
457
				/* info of current read frame */
458
	bool rxskip;		/* Skip receive (awaiting NAK ACK) */
459
	bool rxpending;		/* Data frame pending in dongle */
460 461 462 463 464 465

	uint rxbound;		/* Rx frames to read before resched */
	uint txbound;		/* Tx frames to send before resched */
	uint txminmax;

	struct sk_buff *glomd;	/* Packet containing glomming descriptor */
466
	struct sk_buff_head glom; /* Packet list for glommed superframe */
467 468 469 470

	u8 *rxbuf;		/* Buffer for receiving control packets */
	uint rxblen;		/* Allocated length of rxbuf */
	u8 *rxctl;		/* Aligned pointer into rxbuf */
471
	u8 *rxctl_orig;		/* pointer for freeing rxctl */
472
	uint rxlen;		/* Length of valid data in buffer */
473
	spinlock_t rxctl_lock;	/* protection lock for ctrl frame resources */
474 475 476 477 478

	u8 sdpcm_ver;	/* Bus protocol reported by dongle */

	bool intr;		/* Use interrupts */
	bool poll;		/* Use polling */
479
	atomic_t ipend;		/* Device interrupt is pending */
480 481 482 483
	uint spurious;		/* Count of spurious interrupts */
	uint pollrate;		/* Ticks between device polls */
	uint polltick;		/* Tick counter */

J
Joe Perches 已提交
484
#ifdef DEBUG
485 486 487
	uint console_interval;
	struct brcmf_console console;	/* Console output polling support */
	uint console_addr;	/* Console address from shared struct */
J
Joe Perches 已提交
488
#endif				/* DEBUG */
489 490 491

	uint clkstate;		/* State of sd and backplane clock(s) */
	s32 idletime;		/* Control for activity timeout */
492 493
	s32 idlecount;		/* Activity timeout counter */
	s32 idleclock;		/* How to set bus driver when idle */
494 495 496 497 498
	bool rxflow_mode;	/* Rx flow control mode */
	bool rxflow;		/* Is rx flow control on */
	bool alp_only;		/* Don't use HT clock (ALP only) */

	u8 *ctrl_frame_buf;
499
	u16 ctrl_frame_len;
500
	bool ctrl_frame_stat;
501
	int ctrl_frame_err;
502

503
	spinlock_t txq_lock;		/* protect bus->txq */
504 505 506 507 508 509
	wait_queue_head_t ctrl_wait;
	wait_queue_head_t dcmd_resp_wait;

	struct timer_list timer;
	struct completion watchdog_wait;
	struct task_struct *watchdog_tsk;
510
	bool wd_active;
511

512 513
	struct workqueue_struct *brcmf_wq;
	struct work_struct datawork;
514 515
	bool dpc_triggered;
	bool dpc_running;
516

517
	bool txoff;		/* Transmit flow-controlled */
518
	struct brcmf_sdio_count sdcnt;
519
	bool sr_enabled; /* SaveRestore enabled */
520
	bool sleeping;
521 522

	u8 tx_hdrlen;		/* sdio bus header length for tx packet */
523
	bool txglom;		/* host tx glomming enable flag */
524 525
	u16 head_align;		/* buffer pointer alignment */
	u16 sgentry_align;	/* scatter-gather buffer alignment */
526 527 528 529 530
};

/* clkstate */
#define CLK_NONE	0
#define CLK_SDONLY	1
531
#define CLK_PENDING	2
532 533
#define CLK_AVAIL	3

J
Joe Perches 已提交
534
#ifdef DEBUG
535
static int qcount[NUMPRIO];
J
Joe Perches 已提交
536
#endif				/* DEBUG */
537

538
#define DEFAULT_SDIO_DRIVE_STRENGTH	6	/* in milliamps */
539 540 541 542 543 544

#define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)

/* Limit on rounding up frames */
static const uint max_roundup = 512;

545 546 547
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
#define ALIGNMENT  8
#else
548
#define ALIGNMENT  4
549
#endif
550

551 552 553 554 555 556
enum brcmf_sdio_frmtype {
	BRCMF_SDIO_FT_NORMAL,
	BRCMF_SDIO_FT_SUPER,
	BRCMF_SDIO_FT_SUB,
};

557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
#define SDIOD_DRVSTR_KEY(chip, pmu)     (((chip) << 16) | (pmu))

/* SDIO Pad drive strength to select value mappings */
struct sdiod_drive_str {
	u8 strength;	/* Pad Drive Strength in mA */
	u8 sel;		/* Chip-specific select value */
};

/* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
	{32, 0x6},
	{26, 0x7},
	{22, 0x4},
	{16, 0x5},
	{12, 0x2},
	{8, 0x3},
	{4, 0x0},
	{0, 0x1}
};

/* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
	{6, 0x7},
	{5, 0x6},
	{4, 0x5},
	{3, 0x4},
	{2, 0x2},
	{1, 0x1},
	{0, 0x0}
};

/* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
	{3, 0x3},
	{2, 0x2},
	{1, 0x1},
	{0, 0x0} };

/* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
	{16, 0x7},
	{12, 0x5},
	{8,  0x3},
	{4,  0x1}
};

603 604 605 606 607 608 609 610 611 612 613 614 615 616
BRCMF_FW_NVRAM_DEF(43143, "brcmfmac43143-sdio.bin", "brcmfmac43143-sdio.txt");
BRCMF_FW_NVRAM_DEF(43241B0, "brcmfmac43241b0-sdio.bin",
		   "brcmfmac43241b0-sdio.txt");
BRCMF_FW_NVRAM_DEF(43241B4, "brcmfmac43241b4-sdio.bin",
		   "brcmfmac43241b4-sdio.txt");
BRCMF_FW_NVRAM_DEF(43241B5, "brcmfmac43241b5-sdio.bin",
		   "brcmfmac43241b5-sdio.txt");
BRCMF_FW_NVRAM_DEF(4329, "brcmfmac4329-sdio.bin", "brcmfmac4329-sdio.txt");
BRCMF_FW_NVRAM_DEF(4330, "brcmfmac4330-sdio.bin", "brcmfmac4330-sdio.txt");
BRCMF_FW_NVRAM_DEF(4334, "brcmfmac4334-sdio.bin", "brcmfmac4334-sdio.txt");
BRCMF_FW_NVRAM_DEF(43340, "brcmfmac43340-sdio.bin", "brcmfmac43340-sdio.txt");
BRCMF_FW_NVRAM_DEF(4335, "brcmfmac4335-sdio.bin", "brcmfmac4335-sdio.txt");
BRCMF_FW_NVRAM_DEF(43362, "brcmfmac43362-sdio.bin", "brcmfmac43362-sdio.txt");
BRCMF_FW_NVRAM_DEF(4339, "brcmfmac4339-sdio.bin", "brcmfmac4339-sdio.txt");
617 618 619
BRCMF_FW_NVRAM_DEF(43430A0, "brcmfmac43430a0-sdio.bin", "brcmfmac43430a0-sdio.txt");
/* Note the names are not postfixed with a1 for backward compatibility */
BRCMF_FW_NVRAM_DEF(43430A1, "brcmfmac43430-sdio.bin", "brcmfmac43430-sdio.txt");
620 621
BRCMF_FW_NVRAM_DEF(43455, "brcmfmac43455-sdio.bin", "brcmfmac43455-sdio.txt");
BRCMF_FW_NVRAM_DEF(4354, "brcmfmac4354-sdio.bin", "brcmfmac4354-sdio.txt");
622
BRCMF_FW_NVRAM_DEF(4356, "brcmfmac4356-sdio.bin", "brcmfmac4356-sdio.txt");
623
BRCMF_FW_NVRAM_DEF(4373, "brcmfmac4373-sdio.bin", "brcmfmac4373-sdio.txt");
624 625 626 627 628 629 630 631 632 633

static struct brcmf_firmware_mapping brcmf_sdio_fwnames[] = {
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43143_CHIP_ID, 0xFFFFFFFF, 43143),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0x0000001F, 43241B0),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0x00000020, 43241B4),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0xFFFFFFC0, 43241B5),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4329_CHIP_ID, 0xFFFFFFFF, 4329),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4330_CHIP_ID, 0xFFFFFFFF, 4330),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4334_CHIP_ID, 0xFFFFFFFF, 4334),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43340_CHIP_ID, 0xFFFFFFFF, 43340),
634
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43341_CHIP_ID, 0xFFFFFFFF, 43340),
635 636 637
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4335_CHIP_ID, 0xFFFFFFFF, 4335),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43362_CHIP_ID, 0xFFFFFFFE, 43362),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4339_CHIP_ID, 0xFFFFFFFF, 4339),
638 639
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43430_CHIP_ID, 0x00000001, 43430A0),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43430_CHIP_ID, 0xFFFFFFFE, 43430A1),
640
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4345_CHIP_ID, 0xFFFFFFC0, 43455),
641
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4354_CHIP_ID, 0xFFFFFFFF, 4354),
642 643
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4356_CHIP_ID, 0xFFFFFFFF, 4356),
	BRCMF_FW_NVRAM_ENTRY(CY_CC_4373_CHIP_ID, 0xFFFFFFFF, 4373)
644 645
};

646 647 648 649 650 651 652 653 654 655 656
static void pkt_align(struct sk_buff *p, int len, int align)
{
	uint datalign;
	datalign = (unsigned long)(p->data);
	datalign = roundup(datalign, (align)) - datalign;
	if (datalign)
		skb_pull(p, datalign);
	__skb_trim(p, len);
}

/* To check if there's window offered */
657
static bool data_ok(struct brcmf_sdio *bus)
658 659 660 661 662
{
	return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
	       ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
}

663
static int
664
brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
665 666 667
{
	u8 wr_val = 0, rd_val, cmp_val, bmask;
	int err = 0;
668
	int err_cnt = 0;
669 670
	int try_cnt = 0;

671
	brcmf_dbg(TRACE, "Enter: on=%d\n", on);
672 673 674

	wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
	/* 1st KSO write goes to AOS wake up core if device is asleep  */
675
	brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, wr_val, &err);
676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700

	if (on) {
		/* device WAKEUP through KSO:
		 * write bit 0 & read back until
		 * both bits 0 (kso bit) & 1 (dev on status) are set
		 */
		cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
			  SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
		bmask = cmp_val;
		usleep_range(2000, 3000);
	} else {
		/* Put device to sleep, turn off KSO */
		cmp_val = 0;
		/* only check for bit0, bit1(dev on status) may not
		 * get cleared right away
		 */
		bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
	}

	do {
		/* reliable KSO bit set/clr:
		 * the sdiod sleep write access is synced to PMU 32khz clk
		 * just one write attempt may fail,
		 * read it back until it matches written value
		 */
701
		rd_val = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
702
					   &err);
703 704 705 706 707 708 709
		if (!err) {
			if ((rd_val & bmask) == cmp_val)
				break;
			err_cnt = 0;
		}
		/* bail out upon subsequent access errors */
		if (err && (err_cnt++ > BRCMF_SDIO_MAX_ACCESS_ERRORS))
710
			break;
711

712
		udelay(KSO_WAIT_US);
713 714 715
		brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, wr_val,
				   &err);

716 717
	} while (try_cnt++ < MAX_KSO_ATTEMPTS);

718 719 720 721 722 723 724
	if (try_cnt > 2)
		brcmf_dbg(SDIO, "try_cnt=%d rd_val=0x%x err=%d\n", try_cnt,
			  rd_val, err);

	if (try_cnt > MAX_KSO_ATTEMPTS)
		brcmf_err("max tries: rd_val=0x%x err=%d\n", rd_val, err);

725 726 727
	return err;
}

728 729 730
#define HOSTINTMASK		(I_HMB_SW_MASK | I_CHIPACTIVE)

/* Turn backplane clock on or off */
731
static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
732 733 734 735 736
{
	int err;
	u8 clkctl, clkreq, devctl;
	unsigned long timeout;

737
	brcmf_dbg(SDIO, "Enter\n");
738 739 740

	clkctl = 0;

741 742 743 744 745
	if (bus->sr_enabled) {
		bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
		return 0;
	}

746 747 748 749 750
	if (on) {
		/* Request HT Avail */
		clkreq =
		    bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;

751 752
		brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				   clkreq, &err);
753
		if (err) {
754
			brcmf_err("HT Avail request error: %d\n", err);
755 756 757 758
			return -EBADE;
		}

		/* Check current status */
759
		clkctl = brcmf_sdiod_readb(bus->sdiodev,
760
					   SBSDIO_FUNC1_CHIPCLKCSR, &err);
761
		if (err) {
762
			brcmf_err("HT Avail read error: %d\n", err);
763 764 765 766 767 768
			return -EBADE;
		}

		/* Go to pending and await interrupt if appropriate */
		if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
			/* Allow only clock-available interrupt */
769
			devctl = brcmf_sdiod_readb(bus->sdiodev,
770
						   SBSDIO_DEVICE_CTL, &err);
771
			if (err) {
772
				brcmf_err("Devctl error setting CA: %d\n", err);
773 774 775 776
				return -EBADE;
			}

			devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
777 778
			brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					   devctl, &err);
779
			brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
780 781 782 783 784
			bus->clkstate = CLK_PENDING;

			return 0;
		} else if (bus->clkstate == CLK_PENDING) {
			/* Cancel CA-only interrupt filter */
785
			devctl = brcmf_sdiod_readb(bus->sdiodev,
786
						   SBSDIO_DEVICE_CTL, &err);
787
			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
788 789
			brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					   devctl, &err);
790 791 792 793 794 795
		}

		/* Otherwise, wait here (polling) for HT Avail */
		timeout = jiffies +
			  msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
		while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
796
			clkctl = brcmf_sdiod_readb(bus->sdiodev,
797 798
						   SBSDIO_FUNC1_CHIPCLKCSR,
						   &err);
799 800 801 802 803 804
			if (time_after(jiffies, timeout))
				break;
			else
				usleep_range(5000, 10000);
		}
		if (err) {
805
			brcmf_err("HT Avail request error: %d\n", err);
806 807 808
			return -EBADE;
		}
		if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
809
			brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
810 811 812 813 814 815
				  PMU_MAX_TRANSITION_DLY, clkctl);
			return -EBADE;
		}

		/* Mark clock available */
		bus->clkstate = CLK_AVAIL;
816
		brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
817

J
Joe Perches 已提交
818
#if defined(DEBUG)
819
		if (!bus->alp_only) {
820
			if (SBSDIO_ALPONLY(clkctl))
821
				brcmf_err("HT Clock should be on\n");
822
		}
J
Joe Perches 已提交
823
#endif				/* defined (DEBUG) */
824 825 826 827 828 829

	} else {
		clkreq = 0;

		if (bus->clkstate == CLK_PENDING) {
			/* Cancel CA-only interrupt filter */
830
			devctl = brcmf_sdiod_readb(bus->sdiodev,
831
						   SBSDIO_DEVICE_CTL, &err);
832
			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
833 834
			brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					   devctl, &err);
835 836 837
		}

		bus->clkstate = CLK_SDONLY;
838 839
		brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				   clkreq, &err);
840
		brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
841
		if (err) {
842
			brcmf_err("Failed access turning clock off: %d\n",
843 844 845 846 847 848 849 850
				  err);
			return -EBADE;
		}
	}
	return 0;
}

/* Change idle/active SD state */
851
static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
852
{
853
	brcmf_dbg(SDIO, "Enter\n");
854 855 856 857 858 859 860 861 862 863

	if (on)
		bus->clkstate = CLK_SDONLY;
	else
		bus->clkstate = CLK_NONE;

	return 0;
}

/* Transition SD and backplane clock readiness */
864
static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
865
{
J
Joe Perches 已提交
866
#ifdef DEBUG
867
	uint oldstate = bus->clkstate;
J
Joe Perches 已提交
868
#endif				/* DEBUG */
869

870
	brcmf_dbg(SDIO, "Enter\n");
871 872

	/* Early exit if we're already there */
873
	if (bus->clkstate == target)
874 875 876 877 878 879
		return 0;

	switch (target) {
	case CLK_AVAIL:
		/* Make sure SD clock is available */
		if (bus->clkstate == CLK_NONE)
880
			brcmf_sdio_sdclk(bus, true);
881
		/* Now request HT Avail on the backplane */
882
		brcmf_sdio_htclk(bus, true, pendok);
883 884 885 886 887
		break;

	case CLK_SDONLY:
		/* Remove HT request, or bring up SD clock */
		if (bus->clkstate == CLK_NONE)
888
			brcmf_sdio_sdclk(bus, true);
889
		else if (bus->clkstate == CLK_AVAIL)
890
			brcmf_sdio_htclk(bus, false, false);
891
		else
892
			brcmf_err("request for %d -> %d\n",
893 894 895 896 897 898
				  bus->clkstate, target);
		break;

	case CLK_NONE:
		/* Make sure to remove HT request */
		if (bus->clkstate == CLK_AVAIL)
899
			brcmf_sdio_htclk(bus, false, false);
900
		/* Now remove the SD clock */
901
		brcmf_sdio_sdclk(bus, false);
902 903
		break;
	}
J
Joe Perches 已提交
904
#ifdef DEBUG
905
	brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
J
Joe Perches 已提交
906
#endif				/* DEBUG */
907 908 909 910

	return 0;
}

911
static int
912
brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
913 914
{
	int err = 0;
915
	u8 clkcsr;
916 917

	brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
918
		  (sleep ? "SLEEP" : "WAKE"),
919
		  (bus->sleeping ? "SLEEP" : "WAKE"));
920 921 922 923

	/* If SR is enabled control bus state with KSO */
	if (bus->sr_enabled) {
		/* Done if we're already in the requested state */
924
		if (sleep == bus->sleeping)
925 926 927 928
			goto end;

		/* Going to sleep */
		if (sleep) {
929
			clkcsr = brcmf_sdiod_readb(bus->sdiodev,
930 931 932 933
						   SBSDIO_FUNC1_CHIPCLKCSR,
						   &err);
			if ((clkcsr & SBSDIO_CSR_MASK) == 0) {
				brcmf_dbg(SDIO, "no clock, set ALP\n");
934 935 936
				brcmf_sdiod_writeb(bus->sdiodev,
						   SBSDIO_FUNC1_CHIPCLKCSR,
						   SBSDIO_ALP_AVAIL_REQ, &err);
937
			}
938
			err = brcmf_sdio_kso_control(bus, false);
939
		} else {
940
			err = brcmf_sdio_kso_control(bus, true);
941
		}
942
		if (err) {
943 944
			brcmf_err("error while changing bus sleep state %d\n",
				  err);
945
			goto done;
946 947 948 949 950 951 952
		}
	}

end:
	/* control clocks */
	if (sleep) {
		if (!bus->sr_enabled)
953
			brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
954
	} else {
955
		brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
956
		brcmf_sdio_wd_timer(bus, true);
957
	}
958
	bus->sleeping = sleep;
959 960
	brcmf_dbg(SDIO, "new state %s\n",
		  (sleep ? "SLEEP" : "WAKE"));
961 962
done:
	brcmf_dbg(SDIO, "Exit: err=%d\n", err);
963 964 965 966
	return err;

}

967 968 969 970 971 972 973 974 975
#ifdef DEBUG
static inline bool brcmf_sdio_valid_shared_address(u32 addr)
{
	return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
}

static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
				 struct sdpcm_shared *sh)
{
976
	u32 addr = 0;
977 978 979 980 981
	int rv;
	u32 shaddr = 0;
	struct sdpcm_shared_le sh_le;
	__le32 addr_le;

982
	sdio_claim_host(bus->sdiodev->func1);
983
	brcmf_sdio_bus_sleep(bus, false, false);
984 985 986 987 988

	/*
	 * Read last word in socram to determine
	 * address of sdpcm_shared structure
	 */
989 990 991 992 993
	shaddr = bus->ci->rambase + bus->ci->ramsize - 4;
	if (!bus->ci->rambase && brcmf_chip_sr_capable(bus->ci))
		shaddr -= bus->ci->srsize;
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr,
			       (u8 *)&addr_le, 4);
994
	if (rv < 0)
995
		goto fail;
996 997 998 999 1000

	/*
	 * Check if addr is valid.
	 * NVRAM length at the end of memory should have been overwritten.
	 */
1001
	addr = le32_to_cpu(addr_le);
1002
	if (!brcmf_sdio_valid_shared_address(addr)) {
1003 1004 1005
		brcmf_err("invalid sdpcm_shared address 0x%08X\n", addr);
		rv = -EINVAL;
		goto fail;
1006 1007
	}

1008 1009
	brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);

1010 1011 1012 1013
	/* Read hndrte_shared structure */
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
			       sizeof(struct sdpcm_shared_le));
	if (rv < 0)
1014 1015
		goto fail;

1016
	sdio_release_host(bus->sdiodev->func1);
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033

	/* Endianness */
	sh->flags = le32_to_cpu(sh_le.flags);
	sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
	sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
	sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
	sh->assert_line = le32_to_cpu(sh_le.assert_line);
	sh->console_addr = le32_to_cpu(sh_le.console_addr);
	sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);

	if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
		brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
			  SDPCM_SHARED_VERSION,
			  sh->flags & SDPCM_SHARED_VERSION_MASK);
		return -EPROTO;
	}
	return 0;
1034 1035 1036 1037

fail:
	brcmf_err("unable to obtain sdpcm_shared info: rv=%d (addr=0x%x)\n",
		  rv, addr);
1038
	sdio_release_host(bus->sdiodev->func1);
1039
	return rv;
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
}

static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
{
	struct sdpcm_shared sh;

	if (brcmf_sdio_readshared(bus, &sh) == 0)
		bus->console_addr = sh.console_addr;
}
#else
static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
{
}
#endif /* DEBUG */

1055
static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
1056
{
I
Ian Molton 已提交
1057 1058
	struct brcmf_sdio_dev *sdiod = bus->sdiodev;
	struct brcmf_core *core = bus->sdio_core;
1059 1060 1061
	u32 intstatus = 0;
	u32 hmb_data;
	u8 fcbits;
1062
	int ret;
1063

1064
	brcmf_dbg(SDIO, "Enter\n");
1065 1066

	/* Read mailbox data and ack that we did so */
I
Ian Molton 已提交
1067 1068 1069 1070 1071 1072 1073
	hmb_data = brcmf_sdiod_readl(sdiod,
				     core->base + SD_REG(tohostmailboxdata),
				     &ret);

	if (!ret)
		brcmf_sdiod_writel(sdiod, core->base + SD_REG(tosbmailbox),
				   SMB_INT_ACK, &ret);
1074

1075
	bus->sdcnt.f1regdata += 2;
1076

1077 1078 1079 1080
	/* dongle indicates the firmware has halted/crashed */
	if (hmb_data & HMB_DATA_FWHALT)
		brcmf_err("mailbox indicates firmware halted\n");

1081 1082
	/* Dongle recomposed rx frames, accept them again */
	if (hmb_data & HMB_DATA_NAKHANDLED) {
1083
		brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
1084 1085
			  bus->rx_seq);
		if (!bus->rxskip)
1086
			brcmf_err("unexpected NAKHANDLED!\n");
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099

		bus->rxskip = false;
		intstatus |= I_HMB_FRAME_IND;
	}

	/*
	 * DEVREADY does not occur with gSPI.
	 */
	if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
		bus->sdpcm_ver =
		    (hmb_data & HMB_DATA_VERSION_MASK) >>
		    HMB_DATA_VERSION_SHIFT;
		if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
1100
			brcmf_err("Version mismatch, dongle reports %d, "
1101 1102 1103
				  "expecting %d\n",
				  bus->sdpcm_ver, SDPCM_PROT_VERSION);
		else
1104
			brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
1105
				  bus->sdpcm_ver);
1106 1107 1108 1109 1110 1111

		/*
		 * Retrieve console state address now that firmware should have
		 * updated it.
		 */
		brcmf_sdio_get_console_addr(bus);
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
	}

	/*
	 * Flow Control has been moved into the RX headers and this out of band
	 * method isn't used any more.
	 * remaining backward compatible with older dongles.
	 */
	if (hmb_data & HMB_DATA_FC) {
		fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
							HMB_DATA_FCDATA_SHIFT;

		if (fcbits & ~bus->flowcontrol)
1124
			bus->sdcnt.fc_xoff++;
1125 1126

		if (bus->flowcontrol & ~fcbits)
1127
			bus->sdcnt.fc_xon++;
1128

1129
		bus->sdcnt.fc_rcvd++;
1130 1131 1132 1133 1134 1135 1136 1137
		bus->flowcontrol = fcbits;
	}

	/* Shouldn't be any others */
	if (hmb_data & ~(HMB_DATA_DEVREADY |
			 HMB_DATA_NAKHANDLED |
			 HMB_DATA_FC |
			 HMB_DATA_FWREADY |
1138
			 HMB_DATA_FWHALT |
1139
			 HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
1140
		brcmf_err("Unknown mailbox data content: 0x%02x\n",
1141 1142 1143 1144 1145
			  hmb_data);

	return intstatus;
}

1146
static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
1147
{
I
Ian Molton 已提交
1148 1149
	struct brcmf_sdio_dev *sdiod = bus->sdiodev;
	struct brcmf_core *core = bus->sdio_core;
1150 1151 1152 1153 1154
	uint retries = 0;
	u16 lastrbc;
	u8 hi, lo;
	int err;

1155
	brcmf_err("%sterminate frame%s\n",
1156 1157 1158 1159
		  abort ? "abort command, " : "",
		  rtx ? ", send NAK" : "");

	if (abort)
1160
		brcmf_sdiod_abort(bus->sdiodev, bus->sdiodev->func2);
1161

1162 1163
	brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_RF_TERM,
			   &err);
1164
	bus->sdcnt.f1regdata++;
1165 1166 1167

	/* Wait until the packet has been flushed (device/FIFO stable) */
	for (lastrbc = retries = 0xffff; retries > 0; retries--) {
1168 1169 1170 1171
		hi = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_RFRAMEBCHI,
				       &err);
		lo = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_RFRAMEBCLO,
				       &err);
1172
		bus->sdcnt.f1regdata += 2;
1173 1174 1175 1176 1177

		if ((hi == 0) && (lo == 0))
			break;

		if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
1178
			brcmf_err("count growing: last 0x%04x now 0x%04x\n",
1179 1180 1181 1182 1183 1184
				  lastrbc, (hi << 8) + lo);
		}
		lastrbc = (hi << 8) + lo;
	}

	if (!retries)
1185
		brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
1186
	else
1187
		brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
1188 1189

	if (rtx) {
1190
		bus->sdcnt.rxrtx++;
I
Ian Molton 已提交
1191 1192
		brcmf_sdiod_writel(sdiod, core->base + SD_REG(tosbmailbox),
				   SMB_NAK, &err);
1193

1194
		bus->sdcnt.f1regdata++;
1195
		if (err == 0)
1196 1197 1198 1199
			bus->rxskip = true;
	}

	/* Clear partial in any case */
1200
	bus->cur_read.len = 0;
1201 1202
}

1203 1204 1205 1206 1207 1208 1209 1210 1211
static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
{
	struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
	u8 i, hi, lo;

	/* On failure, abort the command and terminate the frame */
	brcmf_err("sdio error, abort command and terminate frame\n");
	bus->sdcnt.tx_sderrs++;

1212
	brcmf_sdiod_abort(sdiodev, sdiodev->func2);
1213
	brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
1214 1215 1216
	bus->sdcnt.f1regdata++;

	for (i = 0; i < 3; i++) {
1217 1218
		hi = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
		lo = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
1219 1220 1221 1222 1223 1224
		bus->sdcnt.f1regdata += 2;
		if ((hi == 0) && (lo == 0))
			break;
	}
}

1225
/* return total length of buffer chain */
1226
static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
{
	struct sk_buff *p;
	uint total;

	total = 0;
	skb_queue_walk(&bus->glom, p)
		total += p->len;
	return total;
}

1237
static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
1238 1239 1240 1241 1242 1243 1244 1245 1246
{
	struct sk_buff *cur, *next;

	skb_queue_walk_safe(&bus->glom, cur, next) {
		skb_unlink(cur, &bus->glom);
		brcmu_pkt_buf_free_skb(cur);
	}
}

1247 1248 1249 1250 1251 1252
/**
 * brcmfmac sdio bus specific header
 * This is the lowest layer header wrapped on the packets transmitted between
 * host and WiFi dongle which contains information needed for SDIO core and
 * firmware
 *
1253 1254
 * It consists of 3 parts: hardware header, hardware extension header and
 * software header
1255 1256 1257
 * hardware header (frame tag) - 4 bytes
 * Byte 0~1: Frame length
 * Byte 2~3: Checksum, bit-wise inverse of frame length
1258 1259 1260 1261 1262 1263 1264
 * hardware extension header - 8 bytes
 * Tx glom mode only, N/A for Rx or normal Tx
 * Byte 0~1: Packet length excluding hw frame tag
 * Byte 2: Reserved
 * Byte 3: Frame flags, bit 0: last frame indication
 * Byte 4~5: Reserved
 * Byte 6~7: Tail padding length
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
 * software header - 8 bytes
 * Byte 0: Rx/Tx sequence number
 * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
 * Byte 2: Length of next data frame, reserved for Tx
 * Byte 3: Data offset
 * Byte 4: Flow control bits, reserved for Tx
 * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
 * Byte 6~7: Reserved
 */
#define SDPCM_HWHDR_LEN			4
1275
#define SDPCM_HWEXT_LEN			8
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
#define SDPCM_SWHDR_LEN			8
#define SDPCM_HDRLEN			(SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
/* software header */
#define SDPCM_SEQ_MASK			0x000000ff
#define SDPCM_SEQ_WRAP			256
#define SDPCM_CHANNEL_MASK		0x00000f00
#define SDPCM_CHANNEL_SHIFT		8
#define SDPCM_CONTROL_CHANNEL		0	/* Control */
#define SDPCM_EVENT_CHANNEL		1	/* Asyc Event Indication */
#define SDPCM_DATA_CHANNEL		2	/* Data Xmit/Recv */
#define SDPCM_GLOM_CHANNEL		3	/* Coalesced packets */
#define SDPCM_TEST_CHANNEL		15	/* Test/debug packets */
#define SDPCM_GLOMDESC(p)		(((u8 *)p)[1] & 0x80)
#define SDPCM_NEXTLEN_MASK		0x00ff0000
#define SDPCM_NEXTLEN_SHIFT		16
#define SDPCM_DOFFSET_MASK		0xff000000
#define SDPCM_DOFFSET_SHIFT		24
#define SDPCM_FCMASK_MASK		0x000000ff
#define SDPCM_WINDOW_MASK		0x0000ff00
#define SDPCM_WINDOW_SHIFT		8

static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
{
	u32 hdrvalue;
	hdrvalue = *(u32 *)swheader;
	return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
}

1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
static inline bool brcmf_sdio_fromevntchan(u8 *swheader)
{
	u32 hdrvalue;
	u8 ret;

	hdrvalue = *(u32 *)swheader;
	ret = (u8)((hdrvalue & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT);

	return (ret == SDPCM_EVENT_CHANNEL);
}

1315 1316 1317
static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
			      struct brcmf_sdio_hdrinfo *rd,
			      enum brcmf_sdio_frmtype type)
1318 1319 1320
{
	u16 len, checksum;
	u8 rx_seq, fc, tx_seq_max;
1321
	u32 swheader;
1322

1323
	trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
1324

1325
	/* hw header */
1326 1327 1328 1329 1330
	len = get_unaligned_le16(header);
	checksum = get_unaligned_le16(header + sizeof(u16));
	/* All zero means no more to read */
	if (!(len | checksum)) {
		bus->rxpending = false;
1331
		return -ENODATA;
1332 1333
	}
	if ((u16)(~(len ^ checksum))) {
1334
		brcmf_err("HW header checksum error\n");
1335
		bus->sdcnt.rx_badhdr++;
1336
		brcmf_sdio_rxfail(bus, false, false);
1337
		return -EIO;
1338 1339
	}
	if (len < SDPCM_HDRLEN) {
1340
		brcmf_err("HW header length error\n");
1341
		return -EPROTO;
1342
	}
1343 1344
	if (type == BRCMF_SDIO_FT_SUPER &&
	    (roundup(len, bus->blocksize) != rd->len)) {
1345
		brcmf_err("HW superframe header length error\n");
1346
		return -EPROTO;
1347 1348
	}
	if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
1349
		brcmf_err("HW subframe header length error\n");
1350
		return -EPROTO;
1351
	}
1352 1353
	rd->len = len;

1354 1355 1356 1357
	/* software header */
	header += SDPCM_HWHDR_LEN;
	swheader = le32_to_cpu(*(__le32 *)header);
	if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
1358
		brcmf_err("Glom descriptor found in superframe head\n");
1359
		rd->len = 0;
1360
		return -EINVAL;
1361
	}
1362 1363
	rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
	rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
1364 1365
	if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
	    type != BRCMF_SDIO_FT_SUPER) {
1366
		brcmf_err("HW header length too long\n");
1367
		bus->sdcnt.rx_toolong++;
1368
		brcmf_sdio_rxfail(bus, false, false);
1369
		rd->len = 0;
1370
		return -EPROTO;
1371
	}
1372
	if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
1373
		brcmf_err("Wrong channel for superframe\n");
1374
		rd->len = 0;
1375
		return -EINVAL;
1376 1377 1378
	}
	if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
	    rd->channel != SDPCM_EVENT_CHANNEL) {
1379
		brcmf_err("Wrong channel for subframe\n");
1380
		rd->len = 0;
1381
		return -EINVAL;
1382
	}
1383
	rd->dat_offset = brcmf_sdio_getdatoffset(header);
1384
	if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
1385
		brcmf_err("seq %d: bad data offset\n", rx_seq);
1386
		bus->sdcnt.rx_badhdr++;
1387
		brcmf_sdio_rxfail(bus, false, false);
1388
		rd->len = 0;
1389
		return -ENXIO;
1390 1391
	}
	if (rd->seq_num != rx_seq) {
1392
		brcmf_dbg(SDIO, "seq %d, expected %d\n", rx_seq, rd->seq_num);
1393 1394 1395
		bus->sdcnt.rx_badseq++;
		rd->seq_num = rx_seq;
	}
1396 1397
	/* no need to check the reset for subframe */
	if (type == BRCMF_SDIO_FT_SUB)
1398
		return 0;
1399
	rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
1400 1401 1402
	if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
		/* only warm for NON glom packet */
		if (rd->channel != SDPCM_GLOM_CHANNEL)
1403
			brcmf_err("seq %d: next length error\n", rx_seq);
1404 1405
		rd->len_nxtfrm = 0;
	}
1406 1407
	swheader = le32_to_cpu(*(__le32 *)(header + 4));
	fc = swheader & SDPCM_FCMASK_MASK;
1408 1409 1410 1411 1412 1413 1414 1415
	if (bus->flowcontrol != fc) {
		if (~bus->flowcontrol & fc)
			bus->sdcnt.fc_xoff++;
		if (bus->flowcontrol & ~fc)
			bus->sdcnt.fc_xon++;
		bus->sdcnt.fc_rcvd++;
		bus->flowcontrol = fc;
	}
1416
	tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
1417
	if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
1418
		brcmf_err("seq %d: max tx seq number error\n", rx_seq);
1419 1420 1421 1422
		tx_seq_max = bus->tx_seq + 2;
	}
	bus->tx_max = tx_seq_max;

1423
	return 0;
1424 1425
}

1426 1427 1428 1429 1430 1431 1432 1433 1434
static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
{
	*(__le16 *)header = cpu_to_le16(frm_length);
	*(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
}

static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
			      struct brcmf_sdio_hdrinfo *hd_info)
{
1435 1436
	u32 hdrval;
	u8 hdr_offset;
1437 1438

	brcmf_sdio_update_hwhdr(header, hd_info->len);
1439 1440 1441 1442 1443 1444 1445 1446 1447
	hdr_offset = SDPCM_HWHDR_LEN;

	if (bus->txglom) {
		hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
		*((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
		hdrval = (u16)hd_info->tail_pad << 16;
		*(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
		hdr_offset += SDPCM_HWEXT_LEN;
	}
1448

1449 1450 1451 1452 1453 1454 1455 1456
	hdrval = hd_info->seq_num;
	hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
		  SDPCM_CHANNEL_MASK;
	hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
		  SDPCM_DOFFSET_MASK;
	*((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
	*(((__le32 *)(header + hdr_offset)) + 1) = 0;
	trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
1457 1458
}

1459
static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
1460 1461 1462
{
	u16 dlen, totlen;
	u8 *dptr, num = 0;
1463
	u16 sublen;
1464
	struct sk_buff *pfirst, *pnext;
1465 1466

	int errcode;
1467
	u8 doff, sfdoff;
1468

1469
	struct brcmf_sdio_hdrinfo rd_new;
1470 1471 1472 1473

	/* If packets, issue read(s) and send up packet chain */
	/* Return sequence numbers consumed? */

1474
	brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
1475
		  bus->glomd, skb_peek(&bus->glom));
1476 1477 1478

	/* If there's a descriptor, generate the packet chain */
	if (bus->glomd) {
1479
		pfirst = pnext = NULL;
1480 1481 1482
		dlen = (u16) (bus->glomd->len);
		dptr = bus->glomd->data;
		if (!dlen || (dlen & 1)) {
1483
			brcmf_err("bad glomd len(%d), ignore descriptor\n",
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
				  dlen);
			dlen = 0;
		}

		for (totlen = num = 0; dlen; num++) {
			/* Get (and move past) next length */
			sublen = get_unaligned_le16(dptr);
			dlen -= sizeof(u16);
			dptr += sizeof(u16);
			if ((sublen < SDPCM_HDRLEN) ||
			    ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
1495
				brcmf_err("descriptor len %d bad: %d\n",
1496 1497 1498 1499
					  num, sublen);
				pnext = NULL;
				break;
			}
1500
			if (sublen % bus->sgentry_align) {
1501
				brcmf_err("sublen %d not multiple of %d\n",
1502
					  sublen, bus->sgentry_align);
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
			}
			totlen += sublen;

			/* For last frame, adjust read len so total
				 is a block multiple */
			if (!dlen) {
				sublen +=
				    (roundup(totlen, bus->blocksize) - totlen);
				totlen = roundup(totlen, bus->blocksize);
			}

			/* Allocate/chain packet for next subframe */
1515
			pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
1516
			if (pnext == NULL) {
1517
				brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
1518 1519 1520
					  num, sublen);
				break;
			}
1521
			skb_queue_tail(&bus->glom, pnext);
1522 1523

			/* Adhere to start alignment requirements */
1524
			pkt_align(pnext, sublen, bus->sgentry_align);
1525 1526 1527 1528 1529 1530 1531
		}

		/* If all allocations succeeded, save packet chain
			 in bus structure */
		if (pnext) {
			brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
				  totlen, num);
1532 1533
			if (BRCMF_GLOM_ON() && bus->cur_read.len &&
			    totlen != bus->cur_read.len) {
1534
				brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
1535
					  bus->cur_read.len, totlen, rxseq);
1536 1537 1538
			}
			pfirst = pnext = NULL;
		} else {
1539
			brcmf_sdio_free_glom(bus);
1540 1541 1542 1543 1544 1545
			num = 0;
		}

		/* Done with descriptor packet */
		brcmu_pkt_buf_free_skb(bus->glomd);
		bus->glomd = NULL;
1546
		bus->cur_read.len = 0;
1547 1548 1549 1550
	}

	/* Ok -- either we just generated a packet chain,
		 or had one from before */
1551
	if (!skb_queue_empty(&bus->glom)) {
1552 1553
		if (BRCMF_GLOM_ON()) {
			brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
1554
			skb_queue_walk(&bus->glom, pnext) {
1555 1556 1557 1558 1559 1560
				brcmf_dbg(GLOM, "    %p: %p len 0x%04x (%d)\n",
					  pnext, (u8 *) (pnext->data),
					  pnext->len, pnext->len);
			}
		}

1561
		pfirst = skb_peek(&bus->glom);
1562
		dlen = (u16) brcmf_sdio_glom_len(bus);
1563 1564 1565 1566 1567

		/* Do an SDIO read for the superframe.  Configurable iovar to
		 * read directly into the chained packet, or allocate a large
		 * packet and and copy into the chain.
		 */
1568
		sdio_claim_host(bus->sdiodev->func1);
1569 1570
		errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
						 &bus->glom, dlen);
1571
		sdio_release_host(bus->sdiodev->func1);
1572
		bus->sdcnt.f2rxdata++;
1573

1574
		/* On failure, kill the superframe */
1575
		if (errcode < 0) {
1576
			brcmf_err("glom read of %d bytes failed: %d\n",
1577 1578
				  dlen, errcode);

1579
			sdio_claim_host(bus->sdiodev->func1);
1580 1581 1582
			brcmf_sdio_rxfail(bus, true, false);
			bus->sdcnt.rxglomfail++;
			brcmf_sdio_free_glom(bus);
1583
			sdio_release_host(bus->sdiodev->func1);
1584 1585
			return 0;
		}
1586 1587 1588 1589

		brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
				   pfirst->data, min_t(int, pfirst->len, 48),
				   "SUPERFRAME:\n");
1590

1591 1592
		rd_new.seq_num = rxseq;
		rd_new.len = dlen;
1593
		sdio_claim_host(bus->sdiodev->func1);
1594 1595
		errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
					     BRCMF_SDIO_FT_SUPER);
1596
		sdio_release_host(bus->sdiodev->func1);
1597
		bus->cur_read.len = rd_new.len_nxtfrm << 4;
1598 1599

		/* Remove superframe header, remember offset */
1600 1601
		skb_pull(pfirst, rd_new.dat_offset);
		sfdoff = rd_new.dat_offset;
1602
		num = 0;
1603 1604

		/* Validate all the subframe headers */
1605 1606 1607 1608 1609
		skb_queue_walk(&bus->glom, pnext) {
			/* leave when invalid subframe is found */
			if (errcode)
				break;

1610 1611
			rd_new.len = pnext->len;
			rd_new.seq_num = rxseq++;
1612
			sdio_claim_host(bus->sdiodev->func1);
1613 1614
			errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
						     BRCMF_SDIO_FT_SUB);
1615
			sdio_release_host(bus->sdiodev->func1);
1616
			brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1617
					   pnext->data, 32, "subframe:\n");
1618

1619
			num++;
1620 1621 1622
		}

		if (errcode) {
1623
			/* Terminate frame on error */
1624
			sdio_claim_host(bus->sdiodev->func1);
1625 1626 1627
			brcmf_sdio_rxfail(bus, true, false);
			bus->sdcnt.rxglomfail++;
			brcmf_sdio_free_glom(bus);
1628
			sdio_release_host(bus->sdiodev->func1);
1629
			bus->cur_read.len = 0;
1630 1631 1632 1633 1634
			return 0;
		}

		/* Basic SD framing looks ok - process each packet (header) */

1635
		skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
1636 1637
			dptr = (u8 *) (pfirst->data);
			sublen = get_unaligned_le16(dptr);
1638
			doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
1639

1640
			brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
1641 1642
					   dptr, pfirst->len,
					   "Rx Subframe Data:\n");
1643 1644 1645 1646 1647

			__skb_trim(pfirst, sublen);
			skb_pull(pfirst, doff);

			if (pfirst->len == 0) {
1648
				skb_unlink(pfirst, &bus->glom);
1649 1650 1651 1652
				brcmu_pkt_buf_free_skb(pfirst);
				continue;
			}

1653 1654 1655 1656 1657 1658 1659
			brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
					   pfirst->data,
					   min_t(int, pfirst->len, 32),
					   "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
					   bus->glom.qlen, pfirst, pfirst->data,
					   pfirst->len, pfirst->next,
					   pfirst->prev);
1660
			skb_unlink(pfirst, &bus->glom);
1661
			if (brcmf_sdio_fromevntchan(&dptr[SDPCM_HWHDR_LEN]))
1662 1663 1664 1665
				brcmf_rx_event(bus->sdiodev->dev, pfirst);
			else
				brcmf_rx_frame(bus->sdiodev->dev, pfirst,
					       false);
1666
			bus->sdcnt.rxglompkts++;
1667 1668
		}

1669
		bus->sdcnt.rxglomframes++;
1670 1671 1672 1673
	}
	return num;
}

1674 1675
static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
				     bool *pending)
1676 1677
{
	DECLARE_WAITQUEUE(wait, current);
1678
	int timeout = DCMD_RESP_TIMEOUT;
1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695

	/* Wait until control frame is available */
	add_wait_queue(&bus->dcmd_resp_wait, &wait);
	set_current_state(TASK_INTERRUPTIBLE);

	while (!(*condition) && (!signal_pending(current) && timeout))
		timeout = schedule_timeout(timeout);

	if (signal_pending(current))
		*pending = true;

	set_current_state(TASK_RUNNING);
	remove_wait_queue(&bus->dcmd_resp_wait, &wait);

	return timeout;
}

1696
static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
1697
{
1698
	wake_up_interruptible(&bus->dcmd_resp_wait);
1699 1700 1701 1702

	return 0;
}
static void
1703
brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
1704 1705
{
	uint rdlen, pad;
1706
	u8 *buf = NULL, *rbuf;
1707 1708
	int sdret;

1709
	brcmf_dbg(SDIO, "Enter\n");
1710 1711
	if (bus->rxblen)
		buf = vzalloc(bus->rxblen);
1712
	if (!buf)
1713
		goto done;
1714

1715
	rbuf = bus->rxbuf;
1716
	pad = ((unsigned long)rbuf % bus->head_align);
1717
	if (pad)
1718
		rbuf += (bus->head_align - pad);
1719 1720

	/* Copy the already-read portion over */
1721
	memcpy(buf, hdr, BRCMF_FIRSTREAD);
1722 1723 1724 1725 1726 1727 1728 1729
	if (len <= BRCMF_FIRSTREAD)
		goto gotpkt;

	/* Raise rdlen to next SDIO block to avoid tail command */
	rdlen = len - BRCMF_FIRSTREAD;
	if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
		pad = bus->blocksize - (rdlen % bus->blocksize);
		if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
1730
		    ((len + pad) < bus->sdiodev->bus_if->maxctl))
1731
			rdlen += pad;
1732 1733
	} else if (rdlen % bus->head_align) {
		rdlen += bus->head_align - (rdlen % bus->head_align);
1734 1735 1736
	}

	/* Drop if the read is too big or it exceeds our maximum */
1737
	if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
1738
		brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
1739
			  rdlen, bus->sdiodev->bus_if->maxctl);
1740
		brcmf_sdio_rxfail(bus, false, false);
1741 1742 1743
		goto done;
	}

1744
	if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
1745
		brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
1746
			  len, len - doff, bus->sdiodev->bus_if->maxctl);
1747
		bus->sdcnt.rx_toolong++;
1748
		brcmf_sdio_rxfail(bus, false, false);
1749 1750 1751
		goto done;
	}

1752
	/* Read remain of frame body */
1753
	sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
1754
	bus->sdcnt.f2rxdata++;
1755 1756 1757

	/* Control frame failures need retransmission */
	if (sdret < 0) {
1758
		brcmf_err("read %d control bytes failed: %d\n",
1759
			  rdlen, sdret);
1760
		bus->sdcnt.rxc_errors++;
1761
		brcmf_sdio_rxfail(bus, true, true);
1762
		goto done;
1763 1764
	} else
		memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
1765 1766 1767

gotpkt:

1768
	brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
1769
			   buf, len, "RxCtrl:\n");
1770 1771

	/* Point to valid data and indicate its length */
1772 1773
	spin_lock_bh(&bus->rxctl_lock);
	if (bus->rxctl) {
1774
		brcmf_err("last control frame is being processed.\n");
1775 1776 1777 1778 1779 1780
		spin_unlock_bh(&bus->rxctl_lock);
		vfree(buf);
		goto done;
	}
	bus->rxctl = buf + doff;
	bus->rxctl_orig = buf;
1781
	bus->rxlen = len - doff;
1782
	spin_unlock_bh(&bus->rxctl_lock);
1783 1784 1785

done:
	/* Awake any waiters */
1786
	brcmf_sdio_dcmd_resp_wake(bus);
1787 1788 1789
}

/* Pad read to blocksize for efficiency */
1790
static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
1791 1792 1793 1794 1795 1796
{
	if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
		*pad = bus->blocksize - (*rdlen % bus->blocksize);
		if (*pad <= bus->roundup && *pad < bus->blocksize &&
		    *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
			*rdlen += *pad;
1797 1798
	} else if (*rdlen % bus->head_align) {
		*rdlen += bus->head_align - (*rdlen % bus->head_align);
1799 1800 1801
	}
}

1802
static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
1803 1804 1805 1806
{
	struct sk_buff *pkt;		/* Packet for event or data frames */
	u16 pad;		/* Number of pad bytes to read */
	uint rxleft = 0;	/* Remaining number of frames allowed */
1807
	int ret;		/* Return code from calls */
1808
	uint rxcount = 0;	/* Total frames read */
1809
	struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
1810
	u8 head_read = 0;
1811

1812
	brcmf_dbg(SDIO, "Enter\n");
1813 1814

	/* Not finished unless we encounter no more frames indication */
1815
	bus->rxpending = true;
1816

1817
	for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
1818
	     !bus->rxskip && rxleft && bus->sdiodev->state == BRCMF_SDIOD_DATA;
1819
	     rd->seq_num++, rxleft--) {
1820 1821

		/* Handle glomming separately */
1822
		if (bus->glomd || !skb_queue_empty(&bus->glom)) {
1823 1824
			u8 cnt;
			brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
1825
				  bus->glomd, skb_peek(&bus->glom));
1826
			cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
1827
			brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
1828
			rd->seq_num += cnt - 1;
1829 1830 1831 1832
			rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
			continue;
		}

1833 1834
		rd->len_left = rd->len;
		/* read header first for unknow frame length */
1835
		sdio_claim_host(bus->sdiodev->func1);
1836
		if (!rd->len) {
1837 1838
			ret = brcmf_sdiod_recv_buf(bus->sdiodev,
						   bus->rxhdr, BRCMF_FIRSTREAD);
1839
			bus->sdcnt.f2rxhdrs++;
1840
			if (ret < 0) {
1841
				brcmf_err("RXHEADER FAILED: %d\n",
1842
					  ret);
1843
				bus->sdcnt.rx_hdrfail++;
1844
				brcmf_sdio_rxfail(bus, true, true);
1845
				sdio_release_host(bus->sdiodev->func1);
1846 1847 1848
				continue;
			}

1849
			brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
1850 1851
					   bus->rxhdr, SDPCM_HDRLEN,
					   "RxHdr:\n");
1852

1853 1854
			if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
					       BRCMF_SDIO_FT_NORMAL)) {
1855
				sdio_release_host(bus->sdiodev->func1);
1856 1857 1858 1859
				if (!bus->rxpending)
					break;
				else
					continue;
1860 1861
			}

1862
			if (rd->channel == SDPCM_CONTROL_CHANNEL) {
1863 1864 1865
				brcmf_sdio_read_control(bus, bus->rxhdr,
							rd->len,
							rd->dat_offset);
1866 1867 1868 1869 1870
				/* prepare the descriptor for the next read */
				rd->len = rd->len_nxtfrm << 4;
				rd->len_nxtfrm = 0;
				/* treat all packet as event if we don't know */
				rd->channel = SDPCM_EVENT_CHANNEL;
1871
				sdio_release_host(bus->sdiodev->func1);
1872 1873
				continue;
			}
1874 1875 1876
			rd->len_left = rd->len > BRCMF_FIRSTREAD ?
				       rd->len - BRCMF_FIRSTREAD : 0;
			head_read = BRCMF_FIRSTREAD;
1877 1878
		}

1879
		brcmf_sdio_pad(bus, &pad, &rd->len_left);
1880

1881
		pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
1882
					    bus->head_align);
1883 1884
		if (!pkt) {
			/* Give up on data, request rtx of events */
1885
			brcmf_err("brcmu_pkt_buf_get_skb failed\n");
1886
			brcmf_sdio_rxfail(bus, false,
1887
					    RETRYCHAN(rd->channel));
1888
			sdio_release_host(bus->sdiodev->func1);
1889 1890
			continue;
		}
1891
		skb_pull(pkt, head_read);
1892
		pkt_align(pkt, rd->len_left, bus->head_align);
1893

1894
		ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
1895
		bus->sdcnt.f2rxdata++;
1896
		sdio_release_host(bus->sdiodev->func1);
1897

1898
		if (ret < 0) {
1899
			brcmf_err("read %d bytes from channel %d failed: %d\n",
1900
				  rd->len, rd->channel, ret);
1901
			brcmu_pkt_buf_free_skb(pkt);
1902
			sdio_claim_host(bus->sdiodev->func1);
1903
			brcmf_sdio_rxfail(bus, true,
1904
					    RETRYCHAN(rd->channel));
1905
			sdio_release_host(bus->sdiodev->func1);
1906 1907 1908
			continue;
		}

1909 1910 1911 1912 1913 1914 1915
		if (head_read) {
			skb_push(pkt, head_read);
			memcpy(pkt->data, bus->rxhdr, head_read);
			head_read = 0;
		} else {
			memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
			rd_new.seq_num = rd->seq_num;
1916
			sdio_claim_host(bus->sdiodev->func1);
1917 1918
			if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
					       BRCMF_SDIO_FT_NORMAL)) {
1919 1920 1921 1922 1923
				rd->len = 0;
				brcmu_pkt_buf_free_skb(pkt);
			}
			bus->sdcnt.rx_readahead_cnt++;
			if (rd->len != roundup(rd_new.len, 16)) {
1924
				brcmf_err("frame length mismatch:read %d, should be %d\n",
1925 1926 1927
					  rd->len,
					  roundup(rd_new.len, 16) >> 4);
				rd->len = 0;
1928
				brcmf_sdio_rxfail(bus, true, true);
1929
				sdio_release_host(bus->sdiodev->func1);
1930 1931 1932
				brcmu_pkt_buf_free_skb(pkt);
				continue;
			}
1933
			sdio_release_host(bus->sdiodev->func1);
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
			rd->len_nxtfrm = rd_new.len_nxtfrm;
			rd->channel = rd_new.channel;
			rd->dat_offset = rd_new.dat_offset;

			brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
					     BRCMF_DATA_ON()) &&
					   BRCMF_HDRS_ON(),
					   bus->rxhdr, SDPCM_HDRLEN,
					   "RxHdr:\n");

			if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
1945
				brcmf_err("readahead on control packet %d?\n",
1946 1947 1948
					  rd_new.seq_num);
				/* Force retry w/normal header read */
				rd->len = 0;
1949
				sdio_claim_host(bus->sdiodev->func1);
1950
				brcmf_sdio_rxfail(bus, false, true);
1951
				sdio_release_host(bus->sdiodev->func1);
1952 1953 1954 1955
				brcmu_pkt_buf_free_skb(pkt);
				continue;
			}
		}
1956

1957
		brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
1958
				   pkt->data, rd->len, "Rx Data:\n");
1959 1960

		/* Save superframe descriptor and allocate packet frame */
1961
		if (rd->channel == SDPCM_GLOM_CHANNEL) {
1962
			if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
1963
				brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
1964
					  rd->len);
1965
				brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1966
						   pkt->data, rd->len,
1967
						   "Glom Data:\n");
1968
				__skb_trim(pkt, rd->len);
1969 1970 1971
				skb_pull(pkt, SDPCM_HDRLEN);
				bus->glomd = pkt;
			} else {
1972
				brcmf_err("%s: glom superframe w/o "
1973
					  "descriptor!\n", __func__);
1974
				sdio_claim_host(bus->sdiodev->func1);
1975
				brcmf_sdio_rxfail(bus, false, false);
1976
				sdio_release_host(bus->sdiodev->func1);
1977
			}
1978 1979 1980 1981 1982
			/* prepare the descriptor for the next read */
			rd->len = rd->len_nxtfrm << 4;
			rd->len_nxtfrm = 0;
			/* treat all packet as event if we don't know */
			rd->channel = SDPCM_EVENT_CHANNEL;
1983 1984 1985 1986
			continue;
		}

		/* Fill in packet len and prio, deliver upward */
1987 1988 1989
		__skb_trim(pkt, rd->len);
		skb_pull(pkt, rd->dat_offset);

1990 1991 1992 1993 1994 1995 1996 1997
		if (pkt->len == 0)
			brcmu_pkt_buf_free_skb(pkt);
		else if (rd->channel == SDPCM_EVENT_CHANNEL)
			brcmf_rx_event(bus->sdiodev->dev, pkt);
		else
			brcmf_rx_frame(bus->sdiodev->dev, pkt,
				       false);

1998 1999 2000 2001 2002
		/* prepare the descriptor for the next read */
		rd->len = rd->len_nxtfrm << 4;
		rd->len_nxtfrm = 0;
		/* treat all packet as event if we don't know */
		rd->channel = SDPCM_EVENT_CHANNEL;
2003
	}
2004

2005 2006 2007
	rxcount = maxframes - rxleft;
	/* Message if we hit the limit */
	if (!rxleft)
2008
		brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
2009 2010 2011 2012
	else
		brcmf_dbg(DATA, "processed %d frames\n", rxcount);
	/* Back off rxseq if awaiting rtx, update rx_seq */
	if (bus->rxskip)
2013 2014
		rd->seq_num--;
	bus->rx_seq = rd->seq_num;
2015 2016 2017 2018 2019

	return rxcount;
}

static void
2020
brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
2021
{
2022
	wake_up_interruptible(&bus->ctrl_wait);
2023 2024 2025
	return;
}

2026 2027
static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
{
2028
	struct brcmf_bus_stats *stats;
2029
	u16 head_pad;
2030 2031 2032 2033 2034
	u8 *dat_buf;

	dat_buf = (u8 *)(pkt->data);

	/* Check head padding */
2035
	head_pad = ((unsigned long)dat_buf % bus->head_align);
2036 2037
	if (head_pad) {
		if (skb_headroom(pkt) < head_pad) {
2038 2039 2040 2041
			stats = &bus->sdiodev->bus_if->stats;
			atomic_inc(&stats->pktcowed);
			if (skb_cow_head(pkt, head_pad)) {
				atomic_inc(&stats->pktcow_failed);
2042
				return -ENOMEM;
2043
			}
2044
			head_pad = 0;
2045 2046 2047 2048
		}
		skb_push(pkt, head_pad);
		dat_buf = (u8 *)(pkt->data);
	}
2049
	memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
2050
	return head_pad;
2051 2052
}

2053
/*
2054 2055 2056
 * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
 * bus layer usage.
 */
2057
/* flag marking a dummy skb added for DMA alignment requirement */
2058
#define ALIGN_SKB_FLAG		0x8000
2059
/* bit mask of data length chopped from the previous packet */
2060 2061
#define ALIGN_SKB_CHOP_LEN_MASK	0x7fff

2062
static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
2063
				    struct sk_buff_head *pktq,
2064
				    struct sk_buff *pkt, u16 total_len)
2065
{
2066
	struct brcmf_sdio_dev *sdiodev;
2067
	struct sk_buff *pkt_pad;
2068
	u16 tail_pad, tail_chop, chain_pad;
2069
	unsigned int blksize;
2070 2071
	bool lastfrm;
	int ntail, ret;
2072

2073
	sdiodev = bus->sdiodev;
2074
	blksize = sdiodev->func2->cur_blksize;
2075
	/* sg entry alignment should be a divisor of block size */
2076
	WARN_ON(blksize % bus->sgentry_align);
2077 2078

	/* Check tail padding */
2079 2080
	lastfrm = skb_queue_is_last(pktq, pkt);
	tail_pad = 0;
2081
	tail_chop = pkt->len % bus->sgentry_align;
2082
	if (tail_chop)
2083
		tail_pad = bus->sgentry_align - tail_chop;
2084 2085 2086
	chain_pad = (total_len + tail_pad) % blksize;
	if (lastfrm && chain_pad)
		tail_pad += blksize - chain_pad;
2087
	if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
2088 2089
		pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
						bus->head_align);
2090 2091
		if (pkt_pad == NULL)
			return -ENOMEM;
2092
		ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
2093 2094
		if (unlikely(ret < 0)) {
			kfree_skb(pkt_pad);
2095
			return ret;
2096
		}
2097 2098 2099
		memcpy(pkt_pad->data,
		       pkt->data + pkt->len - tail_chop,
		       tail_chop);
2100
		*(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
2101
		skb_trim(pkt, pkt->len - tail_chop);
2102
		skb_trim(pkt_pad, tail_pad + tail_chop);
2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
		__skb_queue_after(pktq, pkt, pkt_pad);
	} else {
		ntail = pkt->data_len + tail_pad -
			(pkt->end - pkt->tail);
		if (skb_cloned(pkt) || ntail > 0)
			if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
				return -ENOMEM;
		if (skb_linearize(pkt))
			return -ENOMEM;
		__skb_put(pkt, tail_pad);
	}

2115
	return tail_pad;
2116 2117
}

2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132
/**
 * brcmf_sdio_txpkt_prep - packet preparation for transmit
 * @bus: brcmf_sdio structure pointer
 * @pktq: packet list pointer
 * @chan: virtual channel to transmit the packet
 *
 * Processes to be applied to the packet
 *	- Align data buffer pointer
 *	- Align data buffer length
 *	- Prepare header
 * Return: negative value if there is error
 */
static int
brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
		      uint chan)
2133
{
2134
	u16 head_pad, total_len;
2135
	struct sk_buff *pkt_next;
2136 2137
	u8 txseq;
	int ret;
2138
	struct brcmf_sdio_hdrinfo hd_info = {0};
2139

2140 2141 2142 2143 2144 2145 2146 2147
	txseq = bus->tx_seq;
	total_len = 0;
	skb_queue_walk(pktq, pkt_next) {
		/* alignment packet inserted in previous
		 * loop cycle can be skipped as it is
		 * already properly aligned and does not
		 * need an sdpcm header.
		 */
2148
		if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
2149
			continue;
2150

2151 2152 2153 2154 2155 2156
		/* align packet data pointer */
		ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
		if (ret < 0)
			return ret;
		head_pad = (u16)ret;
		if (head_pad)
2157
			memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
2158

2159
		total_len += pkt_next->len;
2160

2161
		hd_info.len = pkt_next->len;
2162 2163 2164 2165 2166 2167 2168 2169 2170
		hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
		if (bus->txglom && pktq->qlen > 1) {
			ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
						       pkt_next, total_len);
			if (ret < 0)
				return ret;
			hd_info.tail_pad = (u16)ret;
			total_len += (u16)ret;
		}
2171

2172 2173 2174 2175 2176 2177 2178 2179 2180 2181
		hd_info.channel = chan;
		hd_info.dat_offset = head_pad + bus->tx_hdrlen;
		hd_info.seq_num = txseq++;

		/* Now fill the header */
		brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);

		if (BRCMF_BYTES_ON() &&
		    ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
		     (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
2182
			brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
2183 2184
					   "Tx Frame:\n");
		else if (BRCMF_HDRS_ON())
2185
			brcmf_dbg_hex_dump(true, pkt_next->data,
2186 2187 2188 2189 2190 2191 2192 2193
					   head_pad + bus->tx_hdrlen,
					   "Tx Header:\n");
	}
	/* Hardware length tag of the first packet should be total
	 * length of the chain (including padding)
	 */
	if (bus->txglom)
		brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
2194 2195
	return 0;
}
2196

2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
/**
 * brcmf_sdio_txpkt_postp - packet post processing for transmit
 * @bus: brcmf_sdio structure pointer
 * @pktq: packet list pointer
 *
 * Processes to be applied to the packet
 *	- Remove head padding
 *	- Remove tail padding
 */
static void
brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
{
	u8 *hdr;
	u32 dat_offset;
2211
	u16 tail_pad;
2212
	u16 dummy_flags, chop_len;
2213 2214 2215
	struct sk_buff *pkt_next, *tmp, *pkt_prev;

	skb_queue_walk_safe(pktq, pkt_next, tmp) {
2216
		dummy_flags = *(u16 *)(pkt_next->cb);
2217 2218
		if (dummy_flags & ALIGN_SKB_FLAG) {
			chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
2219 2220 2221 2222 2223 2224 2225
			if (chop_len) {
				pkt_prev = pkt_next->prev;
				skb_put(pkt_prev, chop_len);
			}
			__skb_unlink(pkt_next, pktq);
			brcmu_pkt_buf_free_skb(pkt_next);
		} else {
2226
			hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
2227 2228 2229 2230
			dat_offset = le32_to_cpu(*(__le32 *)hdr);
			dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
				     SDPCM_DOFFSET_SHIFT;
			skb_pull(pkt_next, dat_offset);
2231 2232 2233 2234
			if (bus->txglom) {
				tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
				skb_trim(pkt_next, pkt_next->len - tail_pad);
			}
2235
		}
2236
	}
2237
}
2238

2239 2240
/* Writes a HW/SW header into the packet and sends it. */
/* Assumes: (a) header space already there, (b) caller holds lock */
2241 2242
static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
			    uint chan)
2243 2244
{
	int ret;
2245
	struct sk_buff *pkt_next, *tmp;
2246 2247 2248

	brcmf_dbg(TRACE, "Enter\n");

2249
	ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
2250 2251
	if (ret)
		goto done;
2252

2253
	sdio_claim_host(bus->sdiodev->func1);
2254
	ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
2255
	bus->sdcnt.f2txdata++;
2256

2257 2258
	if (ret < 0)
		brcmf_sdio_txfail(bus);
2259

2260
	sdio_release_host(bus->sdiodev->func1);
2261 2262

done:
2263 2264 2265 2266 2267
	brcmf_sdio_txpkt_postp(bus, pktq);
	if (ret == 0)
		bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
	skb_queue_walk_safe(pktq, pkt_next, tmp) {
		__skb_unlink(pkt_next, pktq);
2268 2269
		brcmf_proto_bcdc_txcomplete(bus->sdiodev->dev, pkt_next,
					    ret == 0);
2270
	}
2271 2272 2273
	return ret;
}

2274
static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
2275 2276
{
	struct sk_buff *pkt;
2277
	struct sk_buff_head pktq;
I
Ian Molton 已提交
2278
	u32 intstat_addr = bus->sdio_core->base + SD_REG(intstatus);
2279
	u32 intstatus = 0;
2280
	int ret = 0, prec_out, i;
2281
	uint cnt = 0;
2282
	u8 tx_prec_map, pkt_num;
2283 2284 2285 2286 2287 2288

	brcmf_dbg(TRACE, "Enter\n");

	tx_prec_map = ~bus->flowcontrol;

	/* Send frames until the limit or some other event */
2289 2290 2291 2292
	for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
		pkt_num = 1;
		if (bus->txglom)
			pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
2293
					bus->sdiodev->txglomsz);
2294 2295
		pkt_num = min_t(u32, pkt_num,
				brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
2296 2297
		__skb_queue_head_init(&pktq);
		spin_lock_bh(&bus->txq_lock);
2298 2299 2300 2301 2302 2303
		for (i = 0; i < pkt_num; i++) {
			pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
					      &prec_out);
			if (pkt == NULL)
				break;
			__skb_queue_tail(&pktq, pkt);
2304
		}
2305
		spin_unlock_bh(&bus->txq_lock);
2306
		if (i == 0)
2307
			break;
2308

2309
		ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
2310

2311
		cnt += i;
2312 2313

		/* In poll mode, need to check for other events */
2314
		if (!bus->intr) {
2315
			/* Check device status, signal pending interrupt */
2316
			sdio_claim_host(bus->sdiodev->func1);
I
Ian Molton 已提交
2317 2318
			intstatus = brcmf_sdiod_readl(bus->sdiodev,
						      intstat_addr, &ret);
2319 2320
			sdio_release_host(bus->sdiodev->func1);

2321
			bus->sdcnt.f2txdata++;
2322
			if (ret != 0)
2323 2324
				break;
			if (intstatus & bus->hostintmask)
2325
				atomic_set(&bus->ipend, 1);
2326 2327 2328 2329
		}
	}

	/* Deflow-control stack if needed */
2330
	if ((bus->sdiodev->state == BRCMF_SDIOD_DATA) &&
2331
	    bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
2332
		bus->txoff = false;
2333
		brcmf_proto_bcdc_txflowblock(bus->sdiodev->dev, false);
2334
	}
2335 2336 2337 2338

	return cnt;
}

2339 2340 2341 2342 2343 2344 2345 2346
static int brcmf_sdio_tx_ctrlframe(struct brcmf_sdio *bus, u8 *frame, u16 len)
{
	u8 doff;
	u16 pad;
	uint retries = 0;
	struct brcmf_sdio_hdrinfo hd_info = {0};
	int ret;

2347
	brcmf_dbg(SDIO, "Enter\n");
2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400

	/* Back the pointer to make room for bus header */
	frame -= bus->tx_hdrlen;
	len += bus->tx_hdrlen;

	/* Add alignment padding (optional for ctl frames) */
	doff = ((unsigned long)frame % bus->head_align);
	if (doff) {
		frame -= doff;
		len += doff;
		memset(frame + bus->tx_hdrlen, 0, doff);
	}

	/* Round send length to next SDIO block */
	pad = 0;
	if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
		pad = bus->blocksize - (len % bus->blocksize);
		if ((pad > bus->roundup) || (pad >= bus->blocksize))
			pad = 0;
	} else if (len % bus->head_align) {
		pad = bus->head_align - (len % bus->head_align);
	}
	len += pad;

	hd_info.len = len - pad;
	hd_info.channel = SDPCM_CONTROL_CHANNEL;
	hd_info.dat_offset = doff + bus->tx_hdrlen;
	hd_info.seq_num = bus->tx_seq;
	hd_info.lastfrm = true;
	hd_info.tail_pad = pad;
	brcmf_sdio_hdpack(bus, frame, &hd_info);

	if (bus->txglom)
		brcmf_sdio_update_hwhdr(frame, len);

	brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
			   frame, len, "Tx Frame:\n");
	brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
			   BRCMF_HDRS_ON(),
			   frame, min_t(u16, len, 16), "TxHdr:\n");

	do {
		ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);

		if (ret < 0)
			brcmf_sdio_txfail(bus);
		else
			bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
	} while (ret < 0 && retries++ < TXRETRIES);

	return ret;
}

2401
static void brcmf_sdio_bus_stop(struct device *dev)
2402 2403
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2404
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2405
	struct brcmf_sdio *bus = sdiodev->bus;
I
Ian Molton 已提交
2406 2407 2408 2409
	struct brcmf_core *core = bus->sdio_core;
	u32 local_hostintmask;
	u8 saveclk;
	int err;
2410 2411 2412 2413 2414 2415 2416 2417 2418

	brcmf_dbg(TRACE, "Enter\n");

	if (bus->watchdog_tsk) {
		send_sig(SIGTERM, bus->watchdog_tsk, 1);
		kthread_stop(bus->watchdog_tsk);
		bus->watchdog_tsk = NULL;
	}

2419
	if (sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
2420
		sdio_claim_host(sdiodev->func1);
2421 2422 2423 2424 2425

		/* Enable clock for device interrupts */
		brcmf_sdio_bus_sleep(bus, false, false);

		/* Disable and clear interrupts at the chip level also */
I
Ian Molton 已提交
2426 2427 2428
		brcmf_sdiod_writel(sdiodev, core->base + SD_REG(hostintmask),
				   0, NULL);

2429 2430 2431 2432
		local_hostintmask = bus->hostintmask;
		bus->hostintmask = 0;

		/* Force backplane clocks to assure F2 interrupt propagates */
2433
		saveclk = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
2434 2435
					    &err);
		if (!err)
2436 2437
			brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
					   (saveclk | SBSDIO_FORCE_HT), &err);
2438 2439 2440
		if (err)
			brcmf_err("Failed to force clock for F2: err %d\n",
				  err);
2441

2442 2443
		/* Turn off the bus (F2), free any pending packets */
		brcmf_dbg(INTR, "disable SDIO interrupts\n");
2444
		sdio_disable_func(sdiodev->func2);
2445

2446
		/* Clear any pending interrupts now that F2 is disabled */
I
Ian Molton 已提交
2447 2448
		brcmf_sdiod_writel(sdiodev, core->base + SD_REG(intstatus),
				   local_hostintmask, NULL);
2449

2450
		sdio_release_host(sdiodev->func1);
2451 2452 2453 2454 2455
	}
	/* Clear the data packet queues */
	brcmu_pktq_flush(&bus->txq, true, NULL, NULL);

	/* Clear any held glomming stuff */
2456
	brcmu_pkt_buf_free_skb(bus->glomd);
2457
	brcmf_sdio_free_glom(bus);
2458 2459

	/* Clear rx control and wake any waiters */
2460
	spin_lock_bh(&bus->rxctl_lock);
2461
	bus->rxlen = 0;
2462
	spin_unlock_bh(&bus->rxctl_lock);
2463
	brcmf_sdio_dcmd_resp_wake(bus);
2464 2465 2466 2467 2468 2469

	/* Reset some F2 state stuff */
	bus->rxskip = false;
	bus->tx_seq = bus->rx_seq = 0;
}

2470
static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
2471
{
2472
	struct brcmf_sdio_dev *sdiodev;
2473 2474
	unsigned long flags;

2475 2476 2477 2478 2479 2480
	sdiodev = bus->sdiodev;
	if (sdiodev->oob_irq_requested) {
		spin_lock_irqsave(&sdiodev->irq_en_lock, flags);
		if (!sdiodev->irq_en && !atomic_read(&bus->ipend)) {
			enable_irq(sdiodev->settings->bus.sdio.oob_irq_nr);
			sdiodev->irq_en = true;
2481
		}
2482
		spin_unlock_irqrestore(&sdiodev->irq_en_lock, flags);
2483 2484 2485
	}
}

2486 2487
static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
{
2488
	struct brcmf_core *core = bus->sdio_core;
2489 2490
	u32 addr;
	unsigned long val;
2491
	int ret;
2492

2493
	addr = core->base + SD_REG(intstatus);
2494

2495
	val = brcmf_sdiod_readl(bus->sdiodev, addr, &ret);
2496 2497
	bus->sdcnt.f1regdata++;
	if (ret != 0)
2498
		return ret;
2499 2500 2501 2502 2503 2504

	val &= bus->hostintmask;
	atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));

	/* Clear interrupts */
	if (val) {
2505
		brcmf_sdiod_writel(bus->sdiodev, addr, val, &ret);
2506
		bus->sdcnt.f1regdata++;
2507
		atomic_or(val, &bus->intstatus);
2508 2509 2510 2511 2512
	}

	return ret;
}

2513
static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
2514
{
I
Ian Molton 已提交
2515
	struct brcmf_sdio_dev *sdiod = bus->sdiodev;
2516
	u32 newstatus = 0;
I
Ian Molton 已提交
2517
	u32 intstat_addr = bus->sdio_core->base + SD_REG(intstatus);
2518
	unsigned long intstatus;
2519
	uint txlimit = bus->txbound;	/* Tx frames to send before resched */
2520
	uint framecnt;			/* Temporary counter of tx/rx frames */
2521
	int err = 0;
2522

2523
	brcmf_dbg(SDIO, "Enter\n");
2524

2525
	sdio_claim_host(bus->sdiodev->func1);
2526 2527

	/* If waiting for HTAVAIL, check status */
2528
	if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
2529 2530
		u8 clkctl, devctl = 0;

J
Joe Perches 已提交
2531
#ifdef DEBUG
2532
		/* Check for inconsistent device control */
2533 2534
		devctl = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					   &err);
J
Joe Perches 已提交
2535
#endif				/* DEBUG */
2536 2537

		/* Read CSR, if clock on switch to AVAIL, else ignore */
2538
		clkctl = brcmf_sdiod_readb(bus->sdiodev,
2539
					   SBSDIO_FUNC1_CHIPCLKCSR, &err);
2540

2541
		brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
2542 2543 2544
			  devctl, clkctl);

		if (SBSDIO_HTAV(clkctl)) {
2545
			devctl = brcmf_sdiod_readb(bus->sdiodev,
2546
						   SBSDIO_DEVICE_CTL, &err);
2547
			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
2548 2549
			brcmf_sdiod_writeb(bus->sdiodev,
					   SBSDIO_DEVICE_CTL, devctl, &err);
2550 2551 2552 2553 2554
			bus->clkstate = CLK_AVAIL;
		}
	}

	/* Make sure backplane clock is on */
2555
	brcmf_sdio_bus_sleep(bus, false, true);
2556 2557

	/* Pending interrupt indicates new device status */
2558 2559
	if (atomic_read(&bus->ipend) > 0) {
		atomic_set(&bus->ipend, 0);
2560
		err = brcmf_sdio_intr_rstatus(bus);
2561 2562
	}

2563 2564
	/* Start with leftover status bits */
	intstatus = atomic_xchg(&bus->intstatus, 0);
2565 2566 2567 2568 2569 2570 2571

	/* Handle flow-control change: read new state in case our ack
	 * crossed another change interrupt.  If change still set, assume
	 * FC ON for safety, let next loop through do the debounce.
	 */
	if (intstatus & I_HMB_FC_CHANGE) {
		intstatus &= ~I_HMB_FC_CHANGE;
I
Ian Molton 已提交
2572 2573 2574
		brcmf_sdiod_writel(sdiod, intstat_addr, I_HMB_FC_CHANGE, &err);

		newstatus = brcmf_sdiod_readl(sdiod, intstat_addr, &err);
2575

2576
		bus->sdcnt.f1regdata += 2;
2577 2578
		atomic_set(&bus->fcstate,
			   !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
2579 2580 2581 2582 2583 2584
		intstatus |= (newstatus & bus->hostintmask);
	}

	/* Handle host mailbox indication */
	if (intstatus & I_HMB_HOST_INT) {
		intstatus &= ~I_HMB_HOST_INT;
2585
		intstatus |= brcmf_sdio_hostmail(bus);
2586 2587
	}

2588
	sdio_release_host(bus->sdiodev->func1);
2589

2590 2591
	/* Generally don't ask for these, can get CRC errors... */
	if (intstatus & I_WR_OOSYNC) {
2592
		brcmf_err("Dongle reports WR_OOSYNC\n");
2593 2594 2595 2596
		intstatus &= ~I_WR_OOSYNC;
	}

	if (intstatus & I_RD_OOSYNC) {
2597
		brcmf_err("Dongle reports RD_OOSYNC\n");
2598 2599 2600 2601
		intstatus &= ~I_RD_OOSYNC;
	}

	if (intstatus & I_SBINT) {
2602
		brcmf_err("Dongle reports SBINT\n");
2603 2604 2605 2606 2607
		intstatus &= ~I_SBINT;
	}

	/* Would be active due to wake-wlan in gSPI */
	if (intstatus & I_CHIPACTIVE) {
2608
		brcmf_dbg(SDIO, "Dongle reports CHIPACTIVE\n");
2609 2610 2611 2612 2613 2614 2615 2616
		intstatus &= ~I_CHIPACTIVE;
	}

	/* Ignore frame indications if rxskip is set */
	if (bus->rxskip)
		intstatus &= ~I_HMB_FRAME_IND;

	/* On frame indication, read available frames */
2617 2618
	if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
		brcmf_sdio_readframes(bus, bus->rxbound);
2619
		if (!bus->rxpending)
2620 2621 2622 2623
			intstatus &= ~I_HMB_FRAME_IND;
	}

	/* Keep still-pending events for next scheduling */
2624
	if (intstatus)
2625
		atomic_or(intstatus, &bus->intstatus);
2626

2627
	brcmf_sdio_clrintr(bus);
2628

2629
	if (bus->ctrl_frame_stat && (bus->clkstate == CLK_AVAIL) &&
2630
	    data_ok(bus)) {
2631
		sdio_claim_host(bus->sdiodev->func1);
2632 2633 2634 2635
		if (bus->ctrl_frame_stat) {
			err = brcmf_sdio_tx_ctrlframe(bus,  bus->ctrl_frame_buf,
						      bus->ctrl_frame_len);
			bus->ctrl_frame_err = err;
2636
			wmb();
2637 2638
			bus->ctrl_frame_stat = false;
		}
2639
		sdio_release_host(bus->sdiodev->func1);
2640
		brcmf_sdio_wait_event_wakeup(bus);
2641 2642
	}
	/* Send queued frames (limit 1 if rx may still be pending) */
2643 2644 2645
	if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
	    brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit &&
	    data_ok(bus)) {
2646 2647
		framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
					    txlimit;
2648
		brcmf_sdio_sendfromq(bus, framecnt);
2649 2650
	}

2651
	if ((bus->sdiodev->state != BRCMF_SDIOD_DATA) || (err != 0)) {
2652
		brcmf_err("failed backplane access over SDIO, halting operation\n");
2653
		atomic_set(&bus->intstatus, 0);
2654
		if (bus->ctrl_frame_stat) {
2655
			sdio_claim_host(bus->sdiodev->func1);
2656 2657
			if (bus->ctrl_frame_stat) {
				bus->ctrl_frame_err = -ENODEV;
2658
				wmb();
2659 2660 2661
				bus->ctrl_frame_stat = false;
				brcmf_sdio_wait_event_wakeup(bus);
			}
2662
			sdio_release_host(bus->sdiodev->func1);
2663
		}
2664 2665 2666 2667
	} else if (atomic_read(&bus->intstatus) ||
		   atomic_read(&bus->ipend) > 0 ||
		   (!atomic_read(&bus->fcstate) &&
		    brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
2668
		    data_ok(bus))) {
2669
		bus->dpc_triggered = true;
2670 2671 2672
	}
}

2673
static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
2674 2675 2676 2677 2678 2679 2680 2681
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;

	return &bus->txq;
}

2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
static bool brcmf_sdio_prec_enq(struct pktq *q, struct sk_buff *pkt, int prec)
{
	struct sk_buff *p;
	int eprec = -1;		/* precedence to evict from */

	/* Fast case, precedence queue is not full and we are also not
	 * exceeding total queue length
	 */
	if (!pktq_pfull(q, prec) && !pktq_full(q)) {
		brcmu_pktq_penq(q, prec, pkt);
		return true;
	}

	/* Determine precedence from which to evict packet, if any */
	if (pktq_pfull(q, prec)) {
		eprec = prec;
	} else if (pktq_full(q)) {
		p = brcmu_pktq_peek_tail(q, &eprec);
		if (eprec > prec)
			return false;
	}

	/* Evict if needed */
	if (eprec >= 0) {
		/* Detect queueing to unconfigured precedence */
		if (eprec == prec)
			return false;	/* refuse newer (incoming) packet */
		/* Evict packet according to discard policy */
		p = brcmu_pktq_pdeq_tail(q, eprec);
		if (p == NULL)
			brcmf_err("brcmu_pktq_pdeq_tail() failed\n");
		brcmu_pkt_buf_free_skb(p);
	}

	/* Enqueue */
	p = brcmu_pktq_penq(q, prec, pkt);
	if (p == NULL)
		brcmf_err("brcmu_pktq_penq() failed\n");

	return p != NULL;
}

2724
static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
2725 2726
{
	int ret = -EBADE;
2727
	uint prec;
2728
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2729
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2730
	struct brcmf_sdio *bus = sdiodev->bus;
2731

2732
	brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
2733 2734
	if (sdiodev->state != BRCMF_SDIOD_DATA)
		return -EIO;
2735 2736

	/* Add space for the header */
2737
	skb_push(pkt, bus->tx_hdrlen);
2738 2739 2740 2741 2742 2743 2744
	/* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */

	prec = prio2prec((pkt->priority & PRIOMASK));

	/* Check for existing queue, current flow-control,
			 pending event, or pending clock */
	brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
2745
	bus->sdcnt.fcqueued++;
2746 2747

	/* Priority based enq */
2748
	spin_lock_bh(&bus->txq_lock);
2749 2750
	/* reset bus_flags in packet cb */
	*(u16 *)(pkt->cb) = 0;
2751
	if (!brcmf_sdio_prec_enq(&bus->txq, pkt, prec)) {
2752
		skb_pull(pkt, bus->tx_hdrlen);
2753
		brcmf_err("out of bus->txq !!!\n");
2754 2755 2756 2757 2758
		ret = -ENOSR;
	} else {
		ret = 0;
	}

2759
	if (pktq_len(&bus->txq) >= TXHI) {
2760
		bus->txoff = true;
2761
		brcmf_proto_bcdc_txflowblock(dev, true);
2762
	}
2763
	spin_unlock_bh(&bus->txq_lock);
2764

J
Joe Perches 已提交
2765
#ifdef DEBUG
2766 2767 2768
	if (pktq_plen(&bus->txq, prec) > qcount[prec])
		qcount[prec] = pktq_plen(&bus->txq, prec);
#endif
2769

2770
	brcmf_sdio_trigger_dpc(bus);
2771 2772 2773
	return ret;
}

J
Joe Perches 已提交
2774
#ifdef DEBUG
2775 2776
#define CONSOLE_LINE_MAX	192

2777
static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789
{
	struct brcmf_console *c = &bus->console;
	u8 line[CONSOLE_LINE_MAX], ch;
	u32 n, idx, addr;
	int rv;

	/* Don't do anything until FWREADY updates console address */
	if (bus->console_addr == 0)
		return 0;

	/* Read console log struct */
	addr = bus->console_addr + offsetof(struct rte_console, log_le);
2790 2791
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
			       sizeof(c->log_le));
2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815
	if (rv < 0)
		return rv;

	/* Allocate console buffer (one time only) */
	if (c->buf == NULL) {
		c->bufsize = le32_to_cpu(c->log_le.buf_size);
		c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
		if (c->buf == NULL)
			return -ENOMEM;
	}

	idx = le32_to_cpu(c->log_le.idx);

	/* Protect against corrupt value */
	if (idx > c->bufsize)
		return -EBADE;

	/* Skip reading the console buffer if the index pointer
	 has not moved */
	if (idx == c->last)
		return 0;

	/* Read the console buffer */
	addr = le32_to_cpu(c->log_le.buf);
2816
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844
	if (rv < 0)
		return rv;

	while (c->last != idx) {
		for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
			if (c->last == idx) {
				/* This would output a partial line.
				 * Instead, back up
				 * the buffer pointer and output this
				 * line next time around.
				 */
				if (c->last >= n)
					c->last -= n;
				else
					c->last = c->bufsize - n;
				goto break2;
			}
			ch = c->buf[c->last];
			c->last = (c->last + 1) % c->bufsize;
			if (ch == '\n')
				break;
			line[n] = ch;
		}

		if (n > 0) {
			if (line[n - 1] == '\r')
				n--;
			line[n] = 0;
2845
			pr_debug("CONSOLE: %s\n", line);
2846 2847 2848 2849 2850 2851
		}
	}
break2:

	return 0;
}
J
Joe Perches 已提交
2852
#endif				/* DEBUG */
2853

2854
static int
2855
brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
2856
{
2857
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2858
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2859
	struct brcmf_sdio *bus = sdiodev->bus;
2860
	int ret;
2861 2862

	brcmf_dbg(TRACE, "Enter\n");
2863 2864
	if (sdiodev->state != BRCMF_SDIOD_DATA)
		return -EIO;
2865

2866 2867 2868
	/* Send from dpc */
	bus->ctrl_frame_buf = msg;
	bus->ctrl_frame_len = msglen;
2869
	wmb();
2870 2871
	bus->ctrl_frame_stat = true;

2872
	brcmf_sdio_trigger_dpc(bus);
2873
	wait_event_interruptible_timeout(bus->ctrl_wait, !bus->ctrl_frame_stat,
2874
					 CTL_DONE_TIMEOUT);
2875 2876
	ret = 0;
	if (bus->ctrl_frame_stat) {
2877
		sdio_claim_host(bus->sdiodev->func1);
2878 2879 2880 2881 2882
		if (bus->ctrl_frame_stat) {
			brcmf_dbg(SDIO, "ctrl_frame timeout\n");
			bus->ctrl_frame_stat = false;
			ret = -ETIMEDOUT;
		}
2883
		sdio_release_host(bus->sdiodev->func1);
2884 2885
	}
	if (!ret) {
2886 2887
		brcmf_dbg(SDIO, "ctrl_frame complete, err=%d\n",
			  bus->ctrl_frame_err);
2888
		rmb();
2889
		ret = bus->ctrl_frame_err;
2890 2891 2892
	}

	if (ret)
2893
		bus->sdcnt.tx_ctlerrs++;
2894
	else
2895
		bus->sdcnt.tx_ctlpkts++;
2896

2897
	return ret;
2898 2899
}

2900
#ifdef DEBUG
2901 2902
static int brcmf_sdio_dump_console(struct seq_file *seq, struct brcmf_sdio *bus,
				   struct sdpcm_shared *sh)
2903 2904 2905 2906 2907 2908 2909 2910
{
	u32 addr, console_ptr, console_size, console_index;
	char *conbuf = NULL;
	__le32 sh_val;
	int rv;

	/* obtain console information from device memory */
	addr = sh->console_addr + offsetof(struct rte_console, log_le);
2911 2912
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
			       (u8 *)&sh_val, sizeof(u32));
2913 2914 2915 2916 2917
	if (rv < 0)
		return rv;
	console_ptr = le32_to_cpu(sh_val);

	addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
2918 2919
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
			       (u8 *)&sh_val, sizeof(u32));
2920 2921 2922 2923 2924
	if (rv < 0)
		return rv;
	console_size = le32_to_cpu(sh_val);

	addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
2925 2926
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
			       (u8 *)&sh_val, sizeof(u32));
2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939
	if (rv < 0)
		return rv;
	console_index = le32_to_cpu(sh_val);

	/* allocate buffer for console data */
	if (console_size <= CONSOLE_BUFFER_MAX)
		conbuf = vzalloc(console_size+1);

	if (!conbuf)
		return -ENOMEM;

	/* obtain the console data from device */
	conbuf[console_size] = '\0';
2940 2941
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
			       console_size);
2942 2943 2944
	if (rv < 0)
		goto done;

2945 2946
	rv = seq_write(seq, conbuf + console_index,
		       console_size - console_index);
2947 2948 2949
	if (rv < 0)
		goto done;

2950 2951 2952
	if (console_index > 0)
		rv = seq_write(seq, conbuf, console_index - 1);

2953 2954 2955 2956 2957
done:
	vfree(conbuf);
	return rv;
}

2958 2959
static int brcmf_sdio_trap_info(struct seq_file *seq, struct brcmf_sdio *bus,
				struct sdpcm_shared *sh)
2960
{
2961
	int error;
2962 2963
	struct brcmf_trap_info tr;

2964 2965
	if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
		brcmf_dbg(INFO, "no trap in firmware\n");
2966
		return 0;
2967
	}
2968

2969 2970
	error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
				  sizeof(struct brcmf_trap_info));
2971 2972 2973
	if (error < 0)
		return error;

2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989
	seq_printf(seq,
		   "dongle trap info: type 0x%x @ epc 0x%08x\n"
		   "  cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
		   "  lr   0x%08x pc   0x%08x offset 0x%x\n"
		   "  r0   0x%08x r1   0x%08x r2 0x%08x r3 0x%08x\n"
		   "  r4   0x%08x r5   0x%08x r6 0x%08x r7 0x%08x\n",
		   le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
		   le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
		   le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
		   le32_to_cpu(tr.pc), sh->trap_addr,
		   le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
		   le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
		   le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
		   le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));

	return 0;
2990 2991
}

2992 2993
static int brcmf_sdio_assert_info(struct seq_file *seq, struct brcmf_sdio *bus,
				  struct sdpcm_shared *sh)
2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006
{
	int error = 0;
	char file[80] = "?";
	char expr[80] = "<???>";

	if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
		brcmf_dbg(INFO, "firmware not built with -assert\n");
		return 0;
	} else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
		brcmf_dbg(INFO, "no assert in dongle\n");
		return 0;
	}

3007
	sdio_claim_host(bus->sdiodev->func1);
3008
	if (sh->assert_file_addr != 0) {
3009 3010
		error = brcmf_sdiod_ramrw(bus->sdiodev, false,
					  sh->assert_file_addr, (u8 *)file, 80);
3011 3012 3013 3014
		if (error < 0)
			return error;
	}
	if (sh->assert_exp_addr != 0) {
3015 3016
		error = brcmf_sdiod_ramrw(bus->sdiodev, false,
					  sh->assert_exp_addr, (u8 *)expr, 80);
3017 3018 3019
		if (error < 0)
			return error;
	}
3020
	sdio_release_host(bus->sdiodev->func1);
3021

3022 3023 3024
	seq_printf(seq, "dongle assert: %s:%d: assert(%s)\n",
		   file, sh->assert_line, expr);
	return 0;
3025 3026
}

3027
static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
{
	int error;
	struct sdpcm_shared sh;

	error = brcmf_sdio_readshared(bus, &sh);

	if (error < 0)
		return error;

	if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
		brcmf_dbg(INFO, "firmware not built with -assert\n");
	else if (sh.flags & SDPCM_SHARED_ASSERT)
3040
		brcmf_err("assertion in dongle\n");
3041 3042

	if (sh.flags & SDPCM_SHARED_TRAP)
3043
		brcmf_err("firmware trap in dongle\n");
3044 3045 3046 3047

	return 0;
}

3048
static int brcmf_sdio_died_dump(struct seq_file *seq, struct brcmf_sdio *bus)
3049 3050 3051 3052 3053 3054 3055 3056
{
	int error = 0;
	struct sdpcm_shared sh;

	error = brcmf_sdio_readshared(bus, &sh);
	if (error < 0)
		goto done;

3057
	error = brcmf_sdio_assert_info(seq, bus, &sh);
3058 3059
	if (error < 0)
		goto done;
3060

3061
	error = brcmf_sdio_trap_info(seq, bus, &sh);
3062 3063
	if (error < 0)
		goto done;
3064

3065
	error = brcmf_sdio_dump_console(seq, bus, &sh);
3066 3067 3068 3069 3070

done:
	return error;
}

3071
static int brcmf_sdio_forensic_read(struct seq_file *seq, void *data)
3072
{
3073 3074
	struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
	struct brcmf_sdio *bus = bus_if->bus_priv.sdio->bus;
3075

3076 3077 3078
	return brcmf_sdio_died_dump(seq, bus);
}

3079
static int brcmf_debugfs_sdio_count_read(struct seq_file *seq, void *data)
3080
{
3081 3082 3083
	struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio_count *sdcnt = &sdiodev->bus->sdcnt;
3084

3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116
	seq_printf(seq,
		   "intrcount:    %u\nlastintrs:    %u\n"
		   "pollcnt:      %u\nregfails:     %u\n"
		   "tx_sderrs:    %u\nfcqueued:     %u\n"
		   "rxrtx:        %u\nrx_toolong:   %u\n"
		   "rxc_errors:   %u\nrx_hdrfail:   %u\n"
		   "rx_badhdr:    %u\nrx_badseq:    %u\n"
		   "fc_rcvd:      %u\nfc_xoff:      %u\n"
		   "fc_xon:       %u\nrxglomfail:   %u\n"
		   "rxglomframes: %u\nrxglompkts:   %u\n"
		   "f2rxhdrs:     %u\nf2rxdata:     %u\n"
		   "f2txdata:     %u\nf1regdata:    %u\n"
		   "tickcnt:      %u\ntx_ctlerrs:   %lu\n"
		   "tx_ctlpkts:   %lu\nrx_ctlerrs:   %lu\n"
		   "rx_ctlpkts:   %lu\nrx_readahead: %lu\n",
		   sdcnt->intrcount, sdcnt->lastintrs,
		   sdcnt->pollcnt, sdcnt->regfails,
		   sdcnt->tx_sderrs, sdcnt->fcqueued,
		   sdcnt->rxrtx, sdcnt->rx_toolong,
		   sdcnt->rxc_errors, sdcnt->rx_hdrfail,
		   sdcnt->rx_badhdr, sdcnt->rx_badseq,
		   sdcnt->fc_rcvd, sdcnt->fc_xoff,
		   sdcnt->fc_xon, sdcnt->rxglomfail,
		   sdcnt->rxglomframes, sdcnt->rxglompkts,
		   sdcnt->f2rxhdrs, sdcnt->f2rxdata,
		   sdcnt->f2txdata, sdcnt->f1regdata,
		   sdcnt->tickcnt, sdcnt->tx_ctlerrs,
		   sdcnt->tx_ctlpkts, sdcnt->rx_ctlerrs,
		   sdcnt->rx_ctlpkts, sdcnt->rx_readahead_cnt);

	return 0;
}
3117

3118 3119 3120
static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
{
	struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
3121
	struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
3122

3123 3124 3125
	if (IS_ERR_OR_NULL(dentry))
		return;

3126 3127
	bus->console_interval = BRCMF_CONSOLE;

3128 3129 3130
	brcmf_debugfs_add_entry(drvr, "forensics", brcmf_sdio_forensic_read);
	brcmf_debugfs_add_entry(drvr, "counters",
				brcmf_debugfs_sdio_count_read);
3131 3132
	debugfs_create_u32("console_interval", 0644, dentry,
			   &bus->console_interval);
3133 3134
}
#else
3135
static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
3136 3137 3138 3139
{
	return 0;
}

3140 3141 3142 3143 3144
static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
{
}
#endif /* DEBUG */

3145
static int
3146
brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
3147 3148 3149 3150
{
	int timeleft;
	uint rxlen = 0;
	bool pending;
3151
	u8 *buf;
3152
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3153
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3154
	struct brcmf_sdio *bus = sdiodev->bus;
3155 3156

	brcmf_dbg(TRACE, "Enter\n");
3157 3158
	if (sdiodev->state != BRCMF_SDIOD_DATA)
		return -EIO;
3159 3160

	/* Wait until control frame is available */
3161
	timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
3162

3163
	spin_lock_bh(&bus->rxctl_lock);
3164 3165
	rxlen = bus->rxlen;
	memcpy(msg, bus->rxctl, min(msglen, rxlen));
3166 3167 3168
	bus->rxctl = NULL;
	buf = bus->rxctl_orig;
	bus->rxctl_orig = NULL;
3169
	bus->rxlen = 0;
3170 3171
	spin_unlock_bh(&bus->rxctl_lock);
	vfree(buf);
3172 3173 3174 3175 3176

	if (rxlen) {
		brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
			  rxlen, msglen);
	} else if (timeleft == 0) {
3177
		brcmf_err("resumed on timeout\n");
3178
		brcmf_sdio_checkdied(bus);
3179
	} else if (pending) {
3180 3181 3182 3183
		brcmf_dbg(CTL, "cancelled\n");
		return -ERESTARTSYS;
	} else {
		brcmf_dbg(CTL, "resumed for unknown reason?\n");
3184
		brcmf_sdio_checkdied(bus);
3185 3186 3187
	}

	if (rxlen)
3188
		bus->sdcnt.rx_ctlpkts++;
3189
	else
3190
		bus->sdcnt.rx_ctlerrs++;
3191 3192 3193 3194

	return rxlen ? (int)rxlen : -ETIMEDOUT;
}

3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248
#ifdef DEBUG
static bool
brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
			u8 *ram_data, uint ram_sz)
{
	char *ram_cmp;
	int err;
	bool ret = true;
	int address;
	int offset;
	int len;

	/* read back and verify */
	brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
		  ram_sz);
	ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
	/* do not proceed while no memory but  */
	if (!ram_cmp)
		return true;

	address = ram_addr;
	offset = 0;
	while (offset < ram_sz) {
		len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
		      ram_sz - offset;
		err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
		if (err) {
			brcmf_err("error %d on reading %d membytes at 0x%08x\n",
				  err, len, address);
			ret = false;
			break;
		} else if (memcmp(ram_cmp, &ram_data[offset], len)) {
			brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
				  offset, len);
			ret = false;
			break;
		}
		offset += len;
		address += len;
	}

	kfree(ram_cmp);

	return ret;
}
#else	/* DEBUG */
static bool
brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
			u8 *ram_data, uint ram_sz)
{
	return true;
}
#endif	/* DEBUG */

3249 3250
static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
					 const struct firmware *fw)
3251
{
3252 3253
	int err;

3254 3255
	brcmf_dbg(TRACE, "Enter\n");

3256 3257 3258 3259 3260 3261 3262 3263
	err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
				(u8 *)fw->data, fw->size);
	if (err)
		brcmf_err("error %d on writing %d membytes at 0x%08x\n",
			  err, (int)fw->size, bus->ci->rambase);
	else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
					  (u8 *)fw->data, fw->size))
		err = -EIO;
3264

3265
	return err;
3266 3267
}

3268
static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
3269
				     void *vars, u32 varsz)
3270
{
3271 3272 3273 3274
	int address;
	int err;

	brcmf_dbg(TRACE, "Enter\n");
3275

3276 3277 3278 3279 3280 3281 3282 3283 3284
	address = bus->ci->ramsize - varsz + bus->ci->rambase;
	err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
	if (err)
		brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
			  err, varsz, address);
	else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
		err = -EIO;

	return err;
3285 3286
}

3287 3288 3289
static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus,
					const struct firmware *fw,
					void *nvram, u32 nvlen)
3290
{
3291
	int bcmerror;
3292
	u32 rstvec;
3293

3294
	sdio_claim_host(bus->sdiodev->func1);
3295
	brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
3296

3297 3298 3299 3300 3301 3302
	rstvec = get_unaligned_le32(fw->data);
	brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);

	bcmerror = brcmf_sdio_download_code_file(bus, fw);
	release_firmware(fw);
	if (bcmerror) {
3303
		brcmf_err("dongle image file download failed\n");
3304
		brcmf_fw_nvram_free(nvram);
3305 3306 3307
		goto err;
	}

3308 3309
	bcmerror = brcmf_sdio_download_nvram(bus, nvram, nvlen);
	brcmf_fw_nvram_free(nvram);
3310
	if (bcmerror) {
3311
		brcmf_err("dongle nvram file download failed\n");
3312 3313
		goto err;
	}
3314 3315

	/* Take arm out of reset */
3316
	if (!brcmf_chip_set_active(bus->ci, rstvec)) {
3317
		brcmf_err("error getting out of ARM core reset\n");
3318 3319 3320 3321
		goto err;
	}

err:
3322
	brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
3323
	sdio_release_host(bus->sdiodev->func1);
3324 3325 3326
	return bcmerror;
}

3327
static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
3328 3329 3330 3331 3332 3333
{
	int err = 0;
	u8 val;

	brcmf_dbg(TRACE, "Enter\n");

3334
	val = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
3335 3336 3337 3338 3339 3340
	if (err) {
		brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
		return;
	}

	val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
3341
	brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
3342 3343 3344 3345 3346 3347
	if (err) {
		brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
		return;
	}

	/* Add CMD14 Support */
3348 3349 3350 3351
	brcmf_sdiod_func0_wb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
			     (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
			      SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
			     &err);
3352 3353 3354 3355 3356
	if (err) {
		brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
		return;
	}

3357 3358
	brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
			   SBSDIO_FORCE_HT, &err);
3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369
	if (err) {
		brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
		return;
	}

	/* set flag */
	bus->sr_enabled = true;
	brcmf_dbg(INFO, "SR enabled\n");
}

/* enable KSO bit */
3370
static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
3371
{
3372
	struct brcmf_core *core = bus->sdio_core;
3373 3374 3375 3376 3377 3378
	u8 val;
	int err = 0;

	brcmf_dbg(TRACE, "Enter\n");

	/* KSO bit added in SDIO core rev 12 */
3379
	if (core->rev < 12)
3380 3381
		return 0;

3382
	val = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
3383 3384 3385 3386 3387 3388 3389 3390
	if (err) {
		brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
		return err;
	}

	if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
		val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
			SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
3391 3392
		brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
				   val, &err);
3393 3394 3395 3396 3397 3398 3399 3400 3401 3402
		if (err) {
			brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
			return err;
		}
	}

	return 0;
}


3403
static int brcmf_sdio_bus_preinit(struct device *dev)
3404 3405 3406 3407
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;
3408
	struct brcmf_core *core = bus->sdio_core;
3409
	uint pad_size;
3410 3411 3412
	u32 value;
	int err;

3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424
	/* maxctl provided by common layer */
	if (WARN_ON(!bus_if->maxctl))
		return -EINVAL;

	/* Allocate control receive buffer */
	bus_if->maxctl += bus->roundup;
	value = roundup((bus_if->maxctl + SDPCM_HDRLEN), ALIGNMENT);
	value += bus->head_align;
	bus->rxbuf = kmalloc(value, GFP_ATOMIC);
	if (bus->rxbuf)
		bus->rxblen = value;

3425 3426
	brcmf_sdio_debugfs_create(bus);

3427 3428 3429 3430
	/* the commands below use the terms tx and rx from
	 * a device perspective, ie. bus:txglom affects the
	 * bus transfers from device to host.
	 */
3431
	if (core->rev < 12) {
3432 3433 3434 3435 3436 3437
		/* for sdio core rev < 12, disable txgloming */
		value = 0;
		err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
					   sizeof(u32));
	} else {
		/* otherwise, set txglomalign */
3438
		value = sdiodev->settings->bus.sdio.sd_sgentry_align;
3439
		/* SDIO ADMA requires at least 32 bit alignment */
3440
		value = max_t(u32, value, ALIGNMENT);
3441 3442 3443
		err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
					   sizeof(u32));
	}
3444 3445 3446 3447 3448 3449 3450 3451

	if (err < 0)
		goto done;

	bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
	if (sdiodev->sg_support) {
		bus->txglom = false;
		value = 1;
3452
		pad_size = bus->sdiodev->func2->cur_blksize << 1;
3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465
		err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
					   &value, sizeof(u32));
		if (err < 0) {
			/* bus:rxglom is allowed to fail */
			err = 0;
		} else {
			bus->txglom = true;
			bus->tx_hdrlen += SDPCM_HWEXT_LEN;
		}
	}
	brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);

done:
3466 3467 3468
	return err;
}

3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493
static size_t brcmf_sdio_bus_get_ramsize(struct device *dev)
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;

	return bus->ci->ramsize - bus->ci->srsize;
}

static int brcmf_sdio_bus_get_memdump(struct device *dev, void *data,
				      size_t mem_size)
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;
	int err;
	int address;
	int offset;
	int len;

	brcmf_dbg(INFO, "dump at 0x%08x: size=%zu\n", bus->ci->rambase,
		  mem_size);

	address = bus->ci->rambase;
	offset = err = 0;
3494
	sdio_claim_host(sdiodev->func1);
3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509
	while (offset < mem_size) {
		len = ((offset + MEMBLOCK) < mem_size) ? MEMBLOCK :
		      mem_size - offset;
		err = brcmf_sdiod_ramrw(sdiodev, false, address, data, len);
		if (err) {
			brcmf_err("error %d on reading %d membytes at 0x%08x\n",
				  err, len, address);
			goto done;
		}
		data += len;
		offset += len;
		address += len;
	}

done:
3510
	sdio_release_host(sdiodev->func1);
3511 3512 3513
	return err;
}

3514 3515
void brcmf_sdio_trigger_dpc(struct brcmf_sdio *bus)
{
3516 3517
	if (!bus->dpc_triggered) {
		bus->dpc_triggered = true;
3518 3519 3520 3521
		queue_work(bus->brcmf_wq, &bus->datawork);
	}
}

3522
void brcmf_sdio_isr(struct brcmf_sdio *bus)
3523 3524 3525 3526
{
	brcmf_dbg(TRACE, "Enter\n");

	if (!bus) {
3527
		brcmf_err("bus is null pointer, exiting\n");
3528 3529 3530 3531
		return;
	}

	/* Count the interrupt call */
3532
	bus->sdcnt.intrcount++;
3533 3534 3535 3536
	if (in_interrupt())
		atomic_set(&bus->ipend, 1);
	else
		if (brcmf_sdio_intr_rstatus(bus)) {
3537
			brcmf_err("failed backplane access\n");
3538
		}
3539 3540 3541

	/* Disable additional interrupts (is this needed now)? */
	if (!bus->intr)
3542
		brcmf_err("isr w/o interrupt configured!\n");
3543

3544
	bus->dpc_triggered = true;
3545
	queue_work(bus->brcmf_wq, &bus->datawork);
3546 3547
}

3548
static void brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
3549 3550 3551 3552
{
	brcmf_dbg(TIMER, "Enter\n");

	/* Poll period: check device if appropriate. */
3553 3554
	if (!bus->sr_enabled &&
	    bus->poll && (++bus->polltick >= bus->pollrate)) {
3555 3556 3557 3558 3559 3560
		u32 intstatus = 0;

		/* Reset poll tick */
		bus->polltick = 0;

		/* Check device if no interrupts */
3561 3562
		if (!bus->intr ||
		    (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
3563

3564
			if (!bus->dpc_triggered) {
3565
				u8 devpend;
3566

3567
				sdio_claim_host(bus->sdiodev->func1);
3568
				devpend = brcmf_sdiod_func0_rb(bus->sdiodev,
3569 3570
						  SDIO_CCCR_INTx, NULL);
				sdio_release_host(bus->sdiodev->func1);
3571 3572
				intstatus = devpend & (INTR_STATUS_FUNC1 |
						       INTR_STATUS_FUNC2);
3573 3574 3575 3576 3577
			}

			/* If there is something, make like the ISR and
				 schedule the DPC */
			if (intstatus) {
3578
				bus->sdcnt.pollcnt++;
3579
				atomic_set(&bus->ipend, 1);
3580

3581
				bus->dpc_triggered = true;
3582
				queue_work(bus->brcmf_wq, &bus->datawork);
3583 3584 3585 3586
			}
		}

		/* Update interrupt tracking */
3587
		bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
3588
	}
J
Joe Perches 已提交
3589
#ifdef DEBUG
3590
	/* Poll for console output periodically */
3591
	if (bus->sdiodev->state == BRCMF_SDIOD_DATA && BRCMF_FWCON_ON() &&
3592
	    bus->console_interval != 0) {
3593
		bus->console.count += jiffies_to_msecs(BRCMF_WD_POLL);
3594 3595
		if (bus->console.count >= bus->console_interval) {
			bus->console.count -= bus->console_interval;
3596
			sdio_claim_host(bus->sdiodev->func1);
3597
			/* Make sure backplane clock is on */
3598 3599
			brcmf_sdio_bus_sleep(bus, false, false);
			if (brcmf_sdio_readconsole(bus) < 0)
3600 3601
				/* stop on error */
				bus->console_interval = 0;
3602
			sdio_release_host(bus->sdiodev->func1);
3603 3604
		}
	}
J
Joe Perches 已提交
3605
#endif				/* DEBUG */
3606 3607

	/* On idle timeout clear activity flag and/or turn off clock */
3608 3609 3610 3611 3612 3613 3614
	if (!bus->dpc_triggered) {
		rmb();
		if ((!bus->dpc_running) && (bus->idletime > 0) &&
		    (bus->clkstate == CLK_AVAIL)) {
			bus->idlecount++;
			if (bus->idlecount > bus->idletime) {
				brcmf_dbg(SDIO, "idle\n");
3615
				sdio_claim_host(bus->sdiodev->func1);
3616
				brcmf_sdio_wd_timer(bus, false);
3617 3618
				bus->idlecount = 0;
				brcmf_sdio_bus_sleep(bus, true, false);
3619
				sdio_release_host(bus->sdiodev->func1);
3620 3621
			}
		} else {
3622 3623
			bus->idlecount = 0;
		}
3624 3625
	} else {
		bus->idlecount = 0;
3626 3627 3628
	}
}

3629 3630 3631 3632 3633
static void brcmf_sdio_dataworker(struct work_struct *work)
{
	struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
					      datawork);

3634 3635
	bus->dpc_running = true;
	wmb();
3636
	while (READ_ONCE(bus->dpc_triggered)) {
3637
		bus->dpc_triggered = false;
3638
		brcmf_sdio_dpc(bus);
3639
		bus->idlecount = 0;
3640
	}
3641
	bus->dpc_running = false;
3642 3643 3644 3645 3646
	if (brcmf_sdiod_freezing(bus->sdiodev)) {
		brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DOWN);
		brcmf_sdiod_try_freeze(bus->sdiodev);
		brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
	}
3647 3648
}

3649 3650
static void
brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
3651
			     struct brcmf_chip *ci, u32 drivestrength)
3652 3653 3654 3655 3656 3657 3658 3659 3660
{
	const struct sdiod_drive_str *str_tab = NULL;
	u32 str_mask;
	u32 str_shift;
	u32 i;
	u32 drivestrength_sel = 0;
	u32 cc_data_temp;
	u32 addr;

3661
	if (!(ci->cc_caps & CC_CAP_PMU))
3662 3663 3664
		return;

	switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
3665
	case SDIOD_DRVSTR_KEY(BRCM_CC_4330_CHIP_ID, 12):
3666 3667 3668 3669
		str_tab = sdiod_drvstr_tab1_1v8;
		str_mask = 0x00003800;
		str_shift = 11;
		break;
3670
	case SDIOD_DRVSTR_KEY(BRCM_CC_4334_CHIP_ID, 17):
3671 3672 3673 3674
		str_tab = sdiod_drvstr_tab6_1v8;
		str_mask = 0x00001800;
		str_shift = 11;
		break;
3675
	case SDIOD_DRVSTR_KEY(BRCM_CC_43143_CHIP_ID, 17):
3676 3677 3678 3679 3680 3681 3682 3683
		/* note: 43143 does not support tristate */
		i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
		if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
			str_tab = sdiod_drvstr_tab2_3v3;
			str_mask = 0x00000007;
			str_shift = 0;
		} else
			brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
3684
				  ci->name, drivestrength);
3685
		break;
3686
	case SDIOD_DRVSTR_KEY(BRCM_CC_43362_CHIP_ID, 13):
3687 3688 3689 3690 3691
		str_tab = sdiod_drive_strength_tab5_1v8;
		str_mask = 0x00003800;
		str_shift = 11;
		break;
	default:
3692
		brcmf_dbg(INFO, "No SDIO driver strength init needed for chip %s rev %d pmurev %d\n",
3693
			  ci->name, ci->chiprev, ci->pmurev);
3694 3695 3696 3697
		break;
	}

	if (str_tab != NULL) {
3698 3699
		struct brcmf_core *pmu = brcmf_chip_get_pmu(ci);

3700 3701 3702 3703 3704 3705
		for (i = 0; str_tab[i].strength != 0; i++) {
			if (drivestrength >= str_tab[i].strength) {
				drivestrength_sel = str_tab[i].sel;
				break;
			}
		}
3706
		addr = CORE_CC_REG(pmu->base, chipcontrol_addr);
3707 3708
		brcmf_sdiod_writel(sdiodev, addr, 1, NULL);
		cc_data_temp = brcmf_sdiod_readl(sdiodev, addr, NULL);
3709 3710 3711
		cc_data_temp &= ~str_mask;
		drivestrength_sel <<= str_shift;
		cc_data_temp |= drivestrength_sel;
3712
		brcmf_sdiod_writel(sdiodev, addr, cc_data_temp, NULL);
3713 3714 3715 3716 3717 3718

		brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
			  str_tab[i].strength, drivestrength, cc_data_temp);
	}
}

3719
static int brcmf_sdio_buscoreprep(void *ctx)
3720
{
3721
	struct brcmf_sdio_dev *sdiodev = ctx;
3722 3723 3724 3725 3726
	int err = 0;
	u8 clkval, clkset;

	/* Try forcing SDIO core to do ALPAvail request only */
	clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
3727
	brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
3728 3729 3730 3731 3732 3733 3734
	if (err) {
		brcmf_err("error writing for HT off\n");
		return err;
	}

	/* If register supported, wait for ALPAvail and then force ALP */
	/* This may take up to 15 milliseconds */
3735
	clkval = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, NULL);
3736 3737 3738 3739 3740 3741 3742

	if ((clkval & ~SBSDIO_AVBITS) != clkset) {
		brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
			  clkset, clkval);
		return -EACCES;
	}

3743 3744 3745 3746 3747
	SPINWAIT(((clkval = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
					      NULL)),
		 !SBSDIO_ALPAV(clkval)),
		 PMU_MAX_TRANSITION_DLY);

3748 3749 3750 3751 3752 3753 3754
	if (!SBSDIO_ALPAV(clkval)) {
		brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
			  clkval);
		return -EBUSY;
	}

	clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
3755
	brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
3756 3757 3758
	udelay(65);

	/* Also, disable the extra SDIO pull-ups */
3759
	brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
3760 3761 3762 3763

	return 0;
}

3764 3765
static void brcmf_sdio_buscore_activate(void *ctx, struct brcmf_chip *chip,
					u32 rstvec)
3766 3767
{
	struct brcmf_sdio_dev *sdiodev = ctx;
3768
	struct brcmf_core *core = sdiodev->bus->sdio_core;
3769 3770 3771
	u32 reg_addr;

	/* clear all interrupts */
I
Ian Molton 已提交
3772
	reg_addr = core->base + SD_REG(intstatus);
3773
	brcmf_sdiod_writel(sdiodev, reg_addr, 0xFFFFFFFF, NULL);
3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785

	if (rstvec)
		/* Write reset vector to address 0 */
		brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
				  sizeof(rstvec));
}

static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
{
	struct brcmf_sdio_dev *sdiodev = ctx;
	u32 val, rev;

3786
	val = brcmf_sdiod_readl(sdiodev, addr, NULL);
3787

3788 3789 3790 3791 3792 3793 3794
	/*
	 * this is a bit of special handling if reading the chipcommon chipid
	 * register. The 4339 is a next-gen of the 4335. It uses the same
	 * SDIO device id as 4335 and the chipid register returns 4335 as well.
	 * It can be identified as 4339 by looking at the chip revision. It
	 * is corrected here so the chip.c module has the right info.
	 */
3795
	if (addr == CORE_CC_REG(SI_ENUM_BASE, chipid) &&
3796 3797
	    (sdiodev->func1->device == SDIO_DEVICE_ID_BROADCOM_4339 ||
	     sdiodev->func1->device == SDIO_DEVICE_ID_BROADCOM_4335_4339)) {
3798 3799 3800
		rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
		if (rev >= 2) {
			val &= ~CID_ID_MASK;
3801
			val |= BRCM_CC_4339_CHIP_ID;
3802 3803
		}
	}
3804

3805 3806 3807 3808 3809 3810 3811
	return val;
}

static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
{
	struct brcmf_sdio_dev *sdiodev = ctx;

3812
	brcmf_sdiod_writel(sdiodev, addr, val, NULL);
3813 3814 3815 3816
}

static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
	.prepare = brcmf_sdio_buscoreprep,
3817
	.activate = brcmf_sdio_buscore_activate,
3818 3819 3820 3821
	.read32 = brcmf_sdio_buscore_read32,
	.write32 = brcmf_sdio_buscore_write32,
};

3822
static bool
3823
brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
3824
{
3825
	struct brcmf_sdio_dev *sdiodev;
3826 3827 3828 3829
	u8 clkctl = 0;
	int err = 0;
	int reg_addr;
	u32 reg_val;
3830
	u32 drivestrength;
3831

3832
	sdiodev = bus->sdiodev;
3833
	sdio_claim_host(sdiodev->func1);
3834

3835
	pr_debug("F1 signature read @0x18000000=0x%4x\n",
3836
		 brcmf_sdiod_readl(sdiodev, SI_ENUM_BASE, NULL));
3837 3838

	/*
3839
	 * Force PLL off until brcmf_chip_attach()
3840 3841 3842
	 * programs PLL control regs
	 */

3843 3844
	brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, BRCMF_INIT_CLKCTL1,
			   &err);
3845
	if (!err)
3846 3847
		clkctl = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
					   &err);
3848 3849

	if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
3850
		brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
3851 3852 3853 3854
			  err, BRCMF_INIT_CLKCTL1, clkctl);
		goto fail;
	}

3855
	bus->ci = brcmf_chip_attach(sdiodev, &brcmf_sdio_buscore_ops);
3856 3857 3858
	if (IS_ERR(bus->ci)) {
		brcmf_err("brcmf_chip_attach failed!\n");
		bus->ci = NULL;
3859 3860
		goto fail;
	}
3861 3862 3863 3864 3865 3866

	/* Pick up the SDIO core info struct from chip.c */
	bus->sdio_core   = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
	if (!bus->sdio_core)
		goto fail;

3867 3868 3869 3870 3871
	/* Pick up the CHIPCOMMON core info struct, for bulk IO in bcmsdh.c */
	sdiodev->cc_core = brcmf_chip_get_core(bus->ci, BCMA_CORE_CHIPCOMMON);
	if (!sdiodev->cc_core)
		goto fail;

3872
	sdiodev->settings = brcmf_get_module_param(sdiodev->dev,
3873 3874 3875
						   BRCMF_BUSTYPE_SDIO,
						   bus->ci->chip,
						   bus->ci->chiprev);
3876 3877 3878 3879
	if (!sdiodev->settings) {
		brcmf_err("Failed to get device parameters\n");
		goto fail;
	}
3880 3881 3882 3883 3884
	/* platform specific configuration:
	 *   alignments must be at least 4 bytes for ADMA
	 */
	bus->head_align = ALIGNMENT;
	bus->sgentry_align = ALIGNMENT;
3885 3886 3887 3888 3889 3890
	if (sdiodev->settings->bus.sdio.sd_head_align > ALIGNMENT)
		bus->head_align = sdiodev->settings->bus.sdio.sd_head_align;
	if (sdiodev->settings->bus.sdio.sd_sgentry_align > ALIGNMENT)
		bus->sgentry_align =
				sdiodev->settings->bus.sdio.sd_sgentry_align;

3891 3892 3893 3894 3895 3896 3897 3898 3899
	/* allocate scatter-gather table. sg support
	 * will be disabled upon allocation failure.
	 */
	brcmf_sdiod_sgtable_alloc(sdiodev);

#ifdef CONFIG_PM_SLEEP
	/* wowl can be supported when KEEP_POWER is true and (WAKE_SDIO_IRQ
	 * is true or when platform data OOB irq is true).
	 */
3900 3901
	if ((sdio_get_host_pm_caps(sdiodev->func1) & MMC_PM_KEEP_POWER) &&
	    ((sdio_get_host_pm_caps(sdiodev->func1) & MMC_PM_WAKE_SDIO_IRQ) ||
3902
	     (sdiodev->settings->bus.sdio.oob_irq_supported)))
3903 3904
		sdiodev->bus_if->wowl_supported = true;
#endif
3905

3906
	if (brcmf_sdio_kso_init(bus)) {
3907 3908 3909 3910
		brcmf_err("error enabling KSO\n");
		goto fail;
	}

3911 3912
	if (sdiodev->settings->bus.sdio.drive_strength)
		drivestrength = sdiodev->settings->bus.sdio.drive_strength;
3913 3914
	else
		drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
3915
	brcmf_sdio_drivestrengthinit(sdiodev, bus->ci, drivestrength);
3916

3917
	/* Set card control so an SDIO card reset does a WLAN backplane reset */
3918
	reg_val = brcmf_sdiod_func0_rb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, &err);
3919 3920 3921 3922 3923
	if (err)
		goto fail;

	reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;

3924
	brcmf_sdiod_func0_wb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
3925 3926 3927 3928
	if (err)
		goto fail;

	/* set PMUControl so a backplane reset does PMU state reload */
3929
	reg_addr = CORE_CC_REG(brcmf_chip_get_pmu(bus->ci)->base, pmucontrol);
3930
	reg_val = brcmf_sdiod_readl(sdiodev, reg_addr, &err);
3931 3932 3933 3934 3935
	if (err)
		goto fail;

	reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);

3936
	brcmf_sdiod_writel(sdiodev, reg_addr, reg_val, &err);
3937 3938 3939
	if (err)
		goto fail;

3940
	sdio_release_host(sdiodev->func1);
3941

3942 3943
	brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);

3944 3945 3946 3947
	/* allocate header buffer */
	bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
	if (!bus->hdrbuf)
		return false;
3948 3949
	/* Locate an appropriately-aligned portion of hdrbuf */
	bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
3950
				    bus->head_align);
3951 3952 3953 3954 3955 3956 3957 3958 3959 3960

	/* Set the poll and/or interrupt flags */
	bus->intr = true;
	bus->poll = false;
	if (bus->poll)
		bus->pollrate = 1;

	return true;

fail:
3961
	sdio_release_host(sdiodev->func1);
3962 3963 3964 3965
	return false;
}

static int
3966
brcmf_sdio_watchdog_thread(void *data)
3967
{
3968
	struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
3969
	int wait;
3970 3971 3972

	allow_signal(SIGTERM);
	/* Run until signal received */
3973
	brcmf_sdiod_freezer_count(bus->sdiodev);
3974 3975 3976
	while (1) {
		if (kthread_should_stop())
			break;
3977 3978 3979 3980 3981
		brcmf_sdiod_freezer_uncount(bus->sdiodev);
		wait = wait_for_completion_interruptible(&bus->watchdog_wait);
		brcmf_sdiod_freezer_count(bus->sdiodev);
		brcmf_sdiod_try_freeze(bus->sdiodev);
		if (!wait) {
3982
			brcmf_sdio_bus_watchdog(bus);
3983
			/* Count the tick for reference */
3984
			bus->sdcnt.tickcnt++;
3985
			reinit_completion(&bus->watchdog_wait);
3986 3987 3988 3989 3990 3991 3992
		} else
			break;
	}
	return 0;
}

static void
3993
brcmf_sdio_watchdog(struct timer_list *t)
3994
{
3995
	struct brcmf_sdio *bus = from_timer(bus, t, timer);
3996 3997 3998 3999

	if (bus->watchdog_tsk) {
		complete(&bus->watchdog_wait);
		/* Reschedule the watchdog */
4000
		if (bus->wd_active)
4001
			mod_timer(&bus->timer,
4002
				  jiffies + BRCMF_WD_POLL);
4003 4004 4005
	}
}

4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023
static int brcmf_sdio_get_fwname(struct device *dev, u32 chip, u32 chiprev,
				 u8 *fw_name)
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	int ret = 0;

	if (sdiodev->fw_name[0] != '\0')
		strlcpy(fw_name, sdiodev->fw_name, BRCMF_FW_NAME_LEN);
	else
		ret = brcmf_fw_map_chip_to_name(chip, chiprev,
						brcmf_sdio_fwnames,
						ARRAY_SIZE(brcmf_sdio_fwnames),
						fw_name, NULL);

	return ret;
}

4024
static const struct brcmf_bus_ops brcmf_sdio_bus_ops = {
4025 4026 4027 4028 4029 4030
	.stop = brcmf_sdio_bus_stop,
	.preinit = brcmf_sdio_bus_preinit,
	.txdata = brcmf_sdio_bus_txdata,
	.txctl = brcmf_sdio_bus_txctl,
	.rxctl = brcmf_sdio_bus_rxctl,
	.gettxq = brcmf_sdio_bus_gettxq,
4031 4032 4033
	.wowl_config = brcmf_sdio_wowl_config,
	.get_ramsize = brcmf_sdio_bus_get_ramsize,
	.get_memdump = brcmf_sdio_bus_get_memdump,
4034
	.get_fwname = brcmf_sdio_get_fwname,
A
Arend van Spriel 已提交
4035 4036
};

4037
static void brcmf_sdio_firmware_callback(struct device *dev, int err,
4038 4039 4040
					 const struct firmware *code,
					 void *nvram, u32 nvram_len)
{
I
Ian Molton 已提交
4041 4042 4043 4044 4045
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;
	struct brcmf_sdio_dev *sdiod = bus->sdiodev;
	struct brcmf_core *core = bus->sdio_core;
4046 4047
	u8 saveclk;

4048
	brcmf_dbg(TRACE, "Enter: dev=%s, err=%d\n", dev_name(dev), err);
I
Ian Molton 已提交
4049

4050 4051
	if (err)
		goto fail;
4052

4053 4054 4055 4056 4057 4058 4059
	/* try to download image and nvram to the dongle */
	bus->alp_only = true;
	err = brcmf_sdio_download_firmware(bus, code, nvram, nvram_len);
	if (err)
		goto fail;
	bus->alp_only = false;

4060 4061
	/* Start the watchdog timer */
	bus->sdcnt.tickcnt = 0;
4062
	brcmf_sdio_wd_timer(bus, true);
4063

4064
	sdio_claim_host(sdiodev->func1);
4065 4066 4067 4068 4069 4070 4071

	/* Make sure backplane clock is on, needed to generate F2 interrupt */
	brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
	if (bus->clkstate != CLK_AVAIL)
		goto release;

	/* Force clocks on backplane to be sure F2 interrupt propagates */
4072
	saveclk = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, &err);
4073
	if (!err) {
4074 4075
		brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				   (saveclk | SBSDIO_FORCE_HT), &err);
4076 4077 4078 4079 4080 4081 4082
	}
	if (err) {
		brcmf_err("Failed to force clock for F2: err %d\n", err);
		goto release;
	}

	/* Enable function 2 (frame transfers) */
I
Ian Molton 已提交
4083 4084 4085
	brcmf_sdiod_writel(sdiod, core->base + SD_REG(tosbmailboxdata),
			   SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT, NULL);

4086
	err = sdio_enable_func(sdiodev->func2);
4087 4088 4089 4090 4091 4092 4093

	brcmf_dbg(INFO, "enable F2: err=%d\n", err);

	/* If F2 successfully enabled, set core and enable interrupts */
	if (!err) {
		/* Set up the interrupt mask and enable interrupts */
		bus->hostintmask = HOSTINTMASK;
I
Ian Molton 已提交
4094 4095 4096
		brcmf_sdiod_writel(sdiod, core->base + SD_REG(hostintmask),
				   bus->hostintmask, NULL);

4097

4098
		brcmf_sdiod_writeb(sdiodev, SBSDIO_WATERMARK, 8, &err);
4099 4100
	} else {
		/* Disable F2 again */
4101
		sdio_disable_func(sdiodev->func2);
4102 4103 4104 4105 4106 4107 4108
		goto release;
	}

	if (brcmf_chip_sr_capable(bus->ci)) {
		brcmf_sdio_sr_init(bus);
	} else {
		/* Restore previous clock setting */
4109 4110
		brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				   saveclk, &err);
4111 4112 4113
	}

	if (err == 0) {
4114 4115 4116
		/* Allow full data communication using DPC from now on. */
		brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);

4117 4118 4119 4120 4121 4122 4123 4124 4125
		err = brcmf_sdiod_intr_register(sdiodev);
		if (err != 0)
			brcmf_err("intr register failed:%d\n", err);
	}

	/* If we didn't come up, turn off backplane clock */
	if (err != 0)
		brcmf_sdio_clkctl(bus, CLK_NONE, false);

4126
	sdio_release_host(sdiodev->func1);
4127

4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138
	/* Assign bus interface call back */
	sdiodev->bus_if->dev = sdiodev->dev;
	sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
	sdiodev->bus_if->chip = bus->ci->chip;
	sdiodev->bus_if->chiprev = bus->ci->chiprev;

	/* Attach to the common layer, reserve hdr space */
	err = brcmf_attach(sdiodev->dev, sdiodev->settings);
	if (err != 0) {
		brcmf_err("brcmf_attach failed\n");
		goto fail;
4139
	}
4140 4141

	/* ready */
4142 4143 4144
	return;

release:
4145
	sdio_release_host(sdiodev->func1);
4146 4147
fail:
	brcmf_dbg(TRACE, "failed: dev=%s, err=%d\n", dev_name(dev), err);
4148
	device_release_driver(&sdiodev->func2->dev);
4149
	device_release_driver(dev);
4150 4151
}

4152
struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
4153 4154
{
	int ret;
4155
	struct brcmf_sdio *bus;
4156
	struct workqueue_struct *wq;
4157 4158 4159 4160

	brcmf_dbg(TRACE, "Enter\n");

	/* Allocate private bus interface state */
4161
	bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
4162 4163 4164 4165 4166
	if (!bus)
		goto fail;

	bus->sdiodev = sdiodev;
	sdiodev->bus = bus;
4167
	skb_queue_head_init(&bus->glom);
4168 4169 4170
	bus->txbound = BRCMF_TXBOUND;
	bus->rxbound = BRCMF_RXBOUND;
	bus->txminmax = BRCMF_TXMINMAX;
4171
	bus->tx_seq = SDPCM_SEQ_WRAP - 1;
4172

4173 4174
	/* single-threaded workqueue */
	wq = alloc_ordered_workqueue("brcmf_wq/%s", WQ_MEM_RECLAIM,
4175
				     dev_name(&sdiodev->func1->dev));
4176
	if (!wq) {
4177
		brcmf_err("insufficient memory to create txworkqueue\n");
4178 4179
		goto fail;
	}
4180 4181 4182
	brcmf_sdiod_freezer_count(sdiodev);
	INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
	bus->brcmf_wq = wq;
4183

4184
	/* attempt to attach to the dongle */
4185 4186
	if (!(brcmf_sdio_probe_attach(bus))) {
		brcmf_err("brcmf_sdio_probe_attach failed\n");
4187 4188 4189
		goto fail;
	}

4190
	spin_lock_init(&bus->rxctl_lock);
4191
	spin_lock_init(&bus->txq_lock);
4192 4193 4194 4195
	init_waitqueue_head(&bus->ctrl_wait);
	init_waitqueue_head(&bus->dcmd_resp_wait);

	/* Set up the watchdog timer */
4196
	timer_setup(&bus->timer, brcmf_sdio_watchdog, 0);
4197 4198
	/* Initialize watchdog thread */
	init_completion(&bus->watchdog_wait);
4199
	bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
4200
					bus, "brcmf_wdog/%s",
4201
					dev_name(&sdiodev->func1->dev));
4202
	if (IS_ERR(bus->watchdog_tsk)) {
4203
		pr_warn("brcmf_watchdog thread failed to start\n");
4204 4205 4206
		bus->watchdog_tsk = NULL;
	}
	/* Initialize DPC thread */
4207 4208
	bus->dpc_triggered = false;
	bus->dpc_running = false;
4209

4210 4211 4212
	/* default sdio bus header length for tx packet */
	bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;

4213
	/* Query the F2 block size, set roundup accordingly */
4214
	bus->blocksize = bus->sdiodev->func2->cur_blksize;
4215 4216
	bus->roundup = min(max_roundup, bus->blocksize);

4217
	sdio_claim_host(bus->sdiodev->func1);
4218 4219

	/* Disable F2 to clear any intermediate frame state on the dongle */
4220
	sdio_disable_func(bus->sdiodev->func2);
4221 4222 4223 4224

	bus->rxflow = false;

	/* Done with backplane-dependent accesses, can drop clock... */
4225
	brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
4226

4227
	sdio_release_host(bus->sdiodev->func1);
4228 4229 4230 4231 4232 4233 4234 4235

	/* ...and initialize clock/power states */
	bus->clkstate = CLK_SDONLY;
	bus->idletime = BRCMF_IDLE_INTERVAL;
	bus->idleclock = BRCMF_IDLE_ACTIVE;

	/* SR state */
	bus->sr_enabled = false;
4236 4237 4238

	brcmf_dbg(INFO, "completed!!\n");

4239 4240 4241 4242
	ret = brcmf_fw_map_chip_to_name(bus->ci->chip, bus->ci->chiprev,
					brcmf_sdio_fwnames,
					ARRAY_SIZE(brcmf_sdio_fwnames),
					sdiodev->fw_name, sdiodev->nvram_name);
4243 4244 4245
	if (ret)
		goto fail;

4246
	ret = brcmf_fw_get_firmwares(sdiodev->dev, BRCMF_FW_REQUEST_NVRAM,
4247
				     sdiodev->fw_name, sdiodev->nvram_name,
4248
				     brcmf_sdio_firmware_callback);
4249
	if (ret != 0) {
4250
		brcmf_err("async firmware request failed: %d\n", ret);
4251
		goto fail;
4252
	}
4253

4254 4255 4256
	return bus;

fail:
4257
	brcmf_sdio_remove(bus);
4258 4259 4260
	return NULL;
}

4261 4262
/* Detach and free everything */
void brcmf_sdio_remove(struct brcmf_sdio *bus)
4263 4264 4265
{
	brcmf_dbg(TRACE, "Enter\n");

4266 4267 4268 4269
	if (bus) {
		/* De-register interrupt handler */
		brcmf_sdiod_intr_unregister(bus->sdiodev);

4270
		brcmf_detach(bus->sdiodev->dev);
4271

4272 4273 4274 4275
		cancel_work_sync(&bus->datawork);
		if (bus->brcmf_wq)
			destroy_workqueue(bus->brcmf_wq);

4276
		if (bus->ci) {
4277
			if (bus->sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
4278
				sdio_claim_host(bus->sdiodev->func1);
4279
				brcmf_sdio_wd_timer(bus, false);
4280 4281
				brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
				/* Leave the device in state where it is
4282 4283
				 * 'passive'. This is done by resetting all
				 * necessary cores.
4284 4285
				 */
				msleep(20);
4286
				brcmf_chip_set_passive(bus->ci);
4287
				brcmf_sdio_clkctl(bus, CLK_NONE, false);
4288
				sdio_release_host(bus->sdiodev->func1);
4289
			}
4290
			brcmf_chip_detach(bus->ci);
4291
		}
4292 4293
		if (bus->sdiodev->settings)
			brcmf_release_module_param(bus->sdiodev->settings);
4294

4295
		kfree(bus->rxbuf);
4296 4297 4298
		kfree(bus->hdrbuf);
		kfree(bus);
	}
4299 4300 4301 4302

	brcmf_dbg(TRACE, "Disconnected\n");
}

4303
void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, bool active)
4304 4305
{
	/* Totally stop the timer */
4306
	if (!active && bus->wd_active) {
4307
		del_timer_sync(&bus->timer);
4308
		bus->wd_active = false;
4309 4310 4311
		return;
	}

4312
	/* don't start the wd until fw is loaded */
4313
	if (bus->sdiodev->state != BRCMF_SDIOD_DATA)
4314 4315
		return;

4316 4317
	if (active) {
		if (!bus->wd_active) {
4318 4319 4320
			/* Create timer again when watchdog period is
			   dynamically changed or in the first instance
			 */
4321
			bus->timer.expires = jiffies + BRCMF_WD_POLL;
4322
			add_timer(&bus->timer);
4323
			bus->wd_active = true;
4324 4325
		} else {
			/* Re arm the timer, at last watchdog period */
4326
			mod_timer(&bus->timer, jiffies + BRCMF_WD_POLL);
4327 4328 4329
		}
	}
}
4330 4331 4332 4333 4334

int brcmf_sdio_sleep(struct brcmf_sdio *bus, bool sleep)
{
	int ret;

4335
	sdio_claim_host(bus->sdiodev->func1);
4336
	ret = brcmf_sdio_bus_sleep(bus, sleep, false);
4337
	sdio_release_host(bus->sdiodev->func1);
4338 4339 4340 4341

	return ret;
}