intel_sprite.c 33.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright © 2011 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *   Jesse Barnes <jbarnes@virtuousgeek.org>
 *
 * New plane/sprite handling.
 *
 * The older chips had a separate interface for programming plane related
 * registers; newer ones are much simpler and we can use the new DRM plane
 * support.
 */
32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_fourcc.h>
35
#include <drm/drm_rect.h>
36
#include <drm/drm_atomic.h>
37
#include <drm/drm_plane_helper.h>
38
#include "intel_drv.h"
39
#include "intel_frontbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

43 44 45 46 47 48 49 50 51 52 53 54 55 56
static bool
format_is_yuv(uint32_t format)
{
	switch (format) {
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_VYUY:
	case DRM_FORMAT_YVYU:
		return true;
	default:
		return false;
	}
}

57 58
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs)
59 60
{
	/* paranoia */
61
	if (!adjusted_mode->crtc_htotal)
62 63
		return 1;

64 65
	return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
			    1000 * adjusted_mode->crtc_htotal);
66 67
}

68 69
#define VBLANK_EVASION_TIME_US 100

70 71 72 73 74 75 76 77 78 79 80 81 82 83
/**
 * intel_pipe_update_start() - start update of a set of display registers
 * @crtc: the crtc of which the registers are going to be updated
 * @start_vbl_count: vblank counter return pointer used for error checking
 *
 * Mark the start of an update to pipe registers that should be updated
 * atomically regarding vblank. If the next vblank will happens within
 * the next 100 us, this function waits until the vblank passes.
 *
 * After a successful call to this function, interrupts will be disabled
 * until a subsequent call to intel_pipe_update_end(). That is done to
 * avoid random delays. The value written to @start_vbl_count should be
 * supplied to intel_pipe_update_end() for error checking.
 */
84
void intel_pipe_update_start(struct intel_crtc *crtc)
85
{
86
	const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
87 88
	long timeout = msecs_to_jiffies_timeout(1);
	int scanline, min, max, vblank_start;
89
	wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
90 91
	DEFINE_WAIT(wait);

92 93
	vblank_start = adjusted_mode->crtc_vblank_start;
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
94 95 96
		vblank_start = DIV_ROUND_UP(vblank_start, 2);

	/* FIXME needs to be calibrated sensibly */
97 98
	min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
						      VBLANK_EVASION_TIME_US);
99 100
	max = vblank_start - 1;

101 102
	local_irq_disable();

103
	if (min <= 0 || max <= 0)
104
		return;
105

106
	if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
107
		return;
108

109 110 111
	crtc->debug.min_vbl = min;
	crtc->debug.max_vbl = max;
	trace_i915_pipe_update_start(crtc);
112

113 114 115 116 117 118
	for (;;) {
		/*
		 * prepare_to_wait() has a memory barrier, which guarantees
		 * other CPUs can see the task state update by the time we
		 * read the scanline.
		 */
119
		prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137

		scanline = intel_get_crtc_scanline(crtc);
		if (scanline < min || scanline > max)
			break;

		if (timeout <= 0) {
			DRM_ERROR("Potential atomic update failure on pipe %c\n",
				  pipe_name(crtc->pipe));
			break;
		}

		local_irq_enable();

		timeout = schedule_timeout(timeout);

		local_irq_disable();
	}

138
	finish_wait(wq, &wait);
139

140
	drm_crtc_vblank_put(&crtc->base);
141

142 143
	crtc->debug.scanline_start = scanline;
	crtc->debug.start_vbl_time = ktime_get();
144
	crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
145

146
	trace_i915_pipe_update_vblank_evaded(crtc);
147 148
}

149 150 151 152 153 154 155 156 157
/**
 * intel_pipe_update_end() - end update of a set of display registers
 * @crtc: the crtc of which the registers were updated
 * @start_vbl_count: start vblank counter (used for error checking)
 *
 * Mark the end of an update started with intel_pipe_update_start(). This
 * re-enables interrupts and verifies the update was actually completed
 * before a vblank using the value of @start_vbl_count.
 */
158
void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
159 160
{
	enum pipe pipe = crtc->pipe;
161
	int scanline_end = intel_get_crtc_scanline(crtc);
162
	u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
163
	ktime_t end_vbl_time = ktime_get();
164
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
165

166 167 168 169 170 171
	if (work) {
		work->flip_queued_vblank = end_vbl_count;
		smp_mb__before_atomic();
		atomic_set(&work->pending, 1);
	}

172
	trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
173

174 175 176 177 178 179 180 181 182 183 184 185 186 187
	/* We're still in the vblank-evade critical section, this can't race.
	 * Would be slightly nice to just grab the vblank count and arm the
	 * event outside of the critical section - the spinlock might spin for a
	 * while ... */
	if (crtc->base.state->event) {
		WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);

		spin_lock(&crtc->base.dev->event_lock);
		drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
		spin_unlock(&crtc->base.dev->event_lock);

		crtc->base.state->event = NULL;
	}

188 189
	local_irq_enable();

190 191 192
	if (intel_vgpu_active(dev_priv))
		return;

193 194 195 196 197 198 199 200
	if (crtc->debug.start_vbl_count &&
	    crtc->debug.start_vbl_count != end_vbl_count) {
		DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
			  pipe_name(pipe), crtc->debug.start_vbl_count,
			  end_vbl_count,
			  ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
			  crtc->debug.min_vbl, crtc->debug.max_vbl,
			  crtc->debug.scanline_start, scanline_end);
201 202 203 204 205 206
	} else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
		   VBLANK_EVASION_TIME_US)
		DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
			 pipe_name(pipe),
			 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
			 VBLANK_EVASION_TIME_US);
207 208
}

209
static void
210 211 212
skl_update_plane(struct drm_plane *drm_plane,
		 const struct intel_crtc_state *crtc_state,
		 const struct intel_plane_state *plane_state)
213 214
{
	struct drm_device *dev = drm_plane->dev;
215
	struct drm_i915_private *dev_priv = to_i915(dev);
216
	struct intel_plane *intel_plane = to_intel_plane(drm_plane);
217
	struct drm_framebuffer *fb = plane_state->base.fb;
218 219
	enum plane_id plane_id = intel_plane->id;
	enum pipe pipe = intel_plane->pipe;
220
	u32 plane_ctl;
221
	const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
222
	u32 surf_addr = plane_state->main.offset;
223
	unsigned int rotation = plane_state->base.rotation;
224
	u32 stride = skl_plane_stride(fb, 0, rotation);
225 226 227 228
	int crtc_x = plane_state->base.dst.x1;
	int crtc_y = plane_state->base.dst.y1;
	uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
	uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
229 230
	uint32_t x = plane_state->main.x;
	uint32_t y = plane_state->main.y;
231 232
	uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
	uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
233

234 235 236 237 238
	plane_ctl = PLANE_CTL_ENABLE;

	if (IS_GEMINILAKE(dev_priv)) {
		I915_WRITE(PLANE_COLOR_CTL(pipe, plane_id),
			   PLANE_COLOR_PIPE_GAMMA_ENABLE |
239
			   PLANE_COLOR_PIPE_CSC_ENABLE |
240 241 242 243 244 245 246
			   PLANE_COLOR_PLANE_GAMMA_DISABLE);
	} else {
		plane_ctl |=
			PLANE_CTL_PIPE_GAMMA_ENABLE |
			PLANE_CTL_PIPE_CSC_ENABLE |
			PLANE_CTL_PLANE_GAMMA_DISABLE;
	}
247

V
Ville Syrjälä 已提交
248
	plane_ctl |= skl_plane_ctl_format(fb->format->format);
V
Ville Syrjälä 已提交
249
	plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
250
	plane_ctl |= skl_plane_ctl_rotation(rotation);
251

252
	if (key->flags) {
253 254 255
		I915_WRITE(PLANE_KEYVAL(pipe, plane_id), key->min_value);
		I915_WRITE(PLANE_KEYMAX(pipe, plane_id), key->max_value);
		I915_WRITE(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
256 257 258 259 260 261 262
	}

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;

263 264 265 266 267 268
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

269 270 271
	I915_WRITE(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
	I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
	I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
272 273

	/* program plane scaler */
274 275
	if (plane_state->scaler_id >= 0) {
		int scaler_id = plane_state->scaler_id;
276
		const struct intel_scaler *scaler;
277

278 279 280
		scaler = &crtc_state->scaler_state.scalers[scaler_id];

		I915_WRITE(SKL_PS_CTRL(pipe, scaler_id),
281
			   PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
282 283 284 285 286
		I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
		I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
		I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
			((crtc_w + 1) << 16)|(crtc_h + 1));

287
		I915_WRITE(PLANE_POS(pipe, plane_id), 0);
288
	} else {
289
		I915_WRITE(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
290 291
	}

292 293
	I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
	I915_WRITE(PLANE_SURF(pipe, plane_id),
294
		   intel_plane_ggtt_offset(plane_state) + surf_addr);
295
	POSTING_READ(PLANE_SURF(pipe, plane_id));
296 297 298
}

static void
299
skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
300
{
301
	struct drm_device *dev = dplane->dev;
302
	struct drm_i915_private *dev_priv = to_i915(dev);
303
	struct intel_plane *intel_plane = to_intel_plane(dplane);
304 305
	enum plane_id plane_id = intel_plane->id;
	enum pipe pipe = intel_plane->pipe;
306

307
	I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
308

309 310
	I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
	POSTING_READ(PLANE_SURF(pipe, plane_id));
311 312
}

313 314 315
static void
chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
{
316
	struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
317
	enum plane_id plane_id = intel_plane->id;
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332

	/* Seems RGB data bypasses the CSC always */
	if (!format_is_yuv(format))
		return;

	/*
	 * BT.601 limited range YCbCr -> full range RGB
	 *
	 * |r|   | 6537 4769     0|   |cr  |
	 * |g| = |-3330 4769 -1605| x |y-64|
	 * |b|   |    0 4769  8263|   |cb  |
	 *
	 * Cb and Cr apparently come in as signed already, so no
	 * need for any offset. For Y we need to remove the offset.
	 */
333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
	I915_WRITE(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
	I915_WRITE(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
	I915_WRITE(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));

	I915_WRITE(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
	I915_WRITE(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
	I915_WRITE(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
	I915_WRITE(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
	I915_WRITE(SPCSCC8(plane_id), SPCSC_C0(8263));

	I915_WRITE(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
	I915_WRITE(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
	I915_WRITE(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));

	I915_WRITE(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
	I915_WRITE(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
	I915_WRITE(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
350 351
}

352
static void
353 354 355
vlv_update_plane(struct drm_plane *dplane,
		 const struct intel_crtc_state *crtc_state,
		 const struct intel_plane_state *plane_state)
356 357
{
	struct drm_device *dev = dplane->dev;
358
	struct drm_i915_private *dev_priv = to_i915(dev);
359
	struct intel_plane *intel_plane = to_intel_plane(dplane);
360
	struct drm_framebuffer *fb = plane_state->base.fb;
361 362
	enum pipe pipe = intel_plane->pipe;
	enum plane_id plane_id = intel_plane->id;
363
	u32 sprctl;
364
	u32 sprsurf_offset, linear_offset;
365
	unsigned int rotation = plane_state->base.rotation;
366
	const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
367 368 369 370 371 372 373 374
	int crtc_x = plane_state->base.dst.x1;
	int crtc_y = plane_state->base.dst.y1;
	uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
	uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
	uint32_t x = plane_state->base.src.x1 >> 16;
	uint32_t y = plane_state->base.src.y1 >> 16;
	uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
	uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
375

376
	sprctl = SP_ENABLE;
377

V
Ville Syrjälä 已提交
378
	switch (fb->format->format) {
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
	case DRM_FORMAT_YUYV:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
		break;
	case DRM_FORMAT_RGB565:
		sprctl |= SP_FORMAT_BGR565;
		break;
	case DRM_FORMAT_XRGB8888:
		sprctl |= SP_FORMAT_BGRX8888;
		break;
	case DRM_FORMAT_ARGB8888:
		sprctl |= SP_FORMAT_BGRA8888;
		break;
	case DRM_FORMAT_XBGR2101010:
		sprctl |= SP_FORMAT_RGBX1010102;
		break;
	case DRM_FORMAT_ABGR2101010:
		sprctl |= SP_FORMAT_RGBA1010102;
		break;
	case DRM_FORMAT_XBGR8888:
		sprctl |= SP_FORMAT_RGBX8888;
		break;
	case DRM_FORMAT_ABGR8888:
		sprctl |= SP_FORMAT_RGBA8888;
		break;
	default:
		/*
		 * If we get here one of the upper layers failed to filter
		 * out the unsupported plane formats
		 */
		BUG();
		break;
	}

421 422 423 424 425 426
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	sprctl |= SP_GAMMA_ENABLE;

V
Ville Syrjälä 已提交
427
	if (fb->modifier == I915_FORMAT_MOD_X_TILED)
428 429
		sprctl |= SP_TILED;

430 431 432
	if (rotation & DRM_ROTATE_180)
		sprctl |= SP_ROTATE_180;

433 434 435
	if (rotation & DRM_REFLECT_X)
		sprctl |= SP_MIRROR;

436 437 438 439 440 441
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

442 443
	intel_add_fb_offsets(&x, &y, plane_state, 0);
	sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
444

445
	if (rotation & DRM_ROTATE_180) {
446 447
		x += src_w;
		y += src_h;
448 449
	} else if (rotation & DRM_REFLECT_X) {
		x += src_w;
450 451
	}

452
	linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
453

454
	if (key->flags) {
455 456 457
		I915_WRITE(SPKEYMINVAL(pipe, plane_id), key->min_value);
		I915_WRITE(SPKEYMAXVAL(pipe, plane_id), key->max_value);
		I915_WRITE(SPKEYMSK(pipe, plane_id), key->channel_mask);
458 459 460 461 462
	}

	if (key->flags & I915_SET_COLORKEY_SOURCE)
		sprctl |= SP_SOURCE_KEY;

463
	if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
V
Ville Syrjälä 已提交
464
		chv_update_csc(intel_plane, fb->format->format);
465

466 467
	I915_WRITE(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
	I915_WRITE(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
468

V
Ville Syrjälä 已提交
469
	if (fb->modifier == I915_FORMAT_MOD_X_TILED)
470
		I915_WRITE(SPTILEOFF(pipe, plane_id), (y << 16) | x);
471
	else
472
		I915_WRITE(SPLINOFF(pipe, plane_id), linear_offset);
473

474
	I915_WRITE(SPCONSTALPHA(pipe, plane_id), 0);
475

476 477 478
	I915_WRITE(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
	I915_WRITE(SPCNTR(pipe, plane_id), sprctl);
	I915_WRITE(SPSURF(pipe, plane_id),
479
		   intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
480
	POSTING_READ(SPSURF(pipe, plane_id));
481 482 483
}

static void
484
vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
485 486
{
	struct drm_device *dev = dplane->dev;
487
	struct drm_i915_private *dev_priv = to_i915(dev);
488
	struct intel_plane *intel_plane = to_intel_plane(dplane);
489 490
	enum pipe pipe = intel_plane->pipe;
	enum plane_id plane_id = intel_plane->id;
491

492
	I915_WRITE(SPCNTR(pipe, plane_id), 0);
493

494 495
	I915_WRITE(SPSURF(pipe, plane_id), 0);
	POSTING_READ(SPSURF(pipe, plane_id));
496 497
}

498
static void
499 500 501
ivb_update_plane(struct drm_plane *plane,
		 const struct intel_crtc_state *crtc_state,
		 const struct intel_plane_state *plane_state)
502 503
{
	struct drm_device *dev = plane->dev;
504
	struct drm_i915_private *dev_priv = to_i915(dev);
505
	struct intel_plane *intel_plane = to_intel_plane(plane);
506
	struct drm_framebuffer *fb = plane_state->base.fb;
507
	enum pipe pipe = intel_plane->pipe;
508
	u32 sprctl, sprscale = 0;
509
	u32 sprsurf_offset, linear_offset;
510
	unsigned int rotation = plane_state->base.rotation;
511
	const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
512 513 514 515 516 517 518 519
	int crtc_x = plane_state->base.dst.x1;
	int crtc_y = plane_state->base.dst.y1;
	uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
	uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
	uint32_t x = plane_state->base.src.x1 >> 16;
	uint32_t y = plane_state->base.src.y1 >> 16;
	uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
	uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
520

521
	sprctl = SPRITE_ENABLE;
522

V
Ville Syrjälä 已提交
523
	switch (fb->format->format) {
524
	case DRM_FORMAT_XBGR8888:
525
		sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
526 527
		break;
	case DRM_FORMAT_XRGB8888:
528
		sprctl |= SPRITE_FORMAT_RGBX888;
529 530 531 532 533 534 535 536 537 538 539 540 541 542
		break;
	case DRM_FORMAT_YUYV:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
		break;
	default:
543
		BUG();
544 545
	}

546 547 548 549 550 551
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	sprctl |= SPRITE_GAMMA_ENABLE;

V
Ville Syrjälä 已提交
552
	if (fb->modifier == I915_FORMAT_MOD_X_TILED)
553 554
		sprctl |= SPRITE_TILED;

555 556 557
	if (rotation & DRM_ROTATE_180)
		sprctl |= SPRITE_ROTATE_180;

558
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
559 560 561 562
		sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
	else
		sprctl |= SPRITE_TRICKLE_FEED_DISABLE;

563
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
564 565
		sprctl |= SPRITE_PIPE_CSC_ENABLE;

566 567 568 569 570 571
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

572
	if (crtc_w != src_w || crtc_h != src_h)
573 574
		sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;

575 576
	intel_add_fb_offsets(&x, &y, plane_state, 0);
	sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
577

578 579 580 581 582
	/* HSW+ does this automagically in hardware */
	if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
	    rotation & DRM_ROTATE_180) {
		x += src_w;
		y += src_h;
583 584
	}

585
	linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
586

587 588 589 590 591 592 593 594 595 596 597
	if (key->flags) {
		I915_WRITE(SPRKEYVAL(pipe), key->min_value);
		I915_WRITE(SPRKEYMAX(pipe), key->max_value);
		I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		sprctl |= SPRITE_DEST_KEY;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		sprctl |= SPRITE_SOURCE_KEY;

598 599 600
	I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
	I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);

601 602
	/* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
	 * register */
603
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
604
		I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
V
Ville Syrjälä 已提交
605
	else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
606
		I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
607 608
	else
		I915_WRITE(SPRLINOFF(pipe), linear_offset);
609

610
	I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
611 612
	if (intel_plane->can_scale)
		I915_WRITE(SPRSCALE(pipe), sprscale);
613
	I915_WRITE(SPRCTL(pipe), sprctl);
614
	I915_WRITE(SPRSURF(pipe),
615
		   intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
616
	POSTING_READ(SPRSURF(pipe));
617 618 619
}

static void
620
ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
621 622
{
	struct drm_device *dev = plane->dev;
623
	struct drm_i915_private *dev_priv = to_i915(dev);
624 625 626
	struct intel_plane *intel_plane = to_intel_plane(plane);
	int pipe = intel_plane->pipe;

627
	I915_WRITE(SPRCTL(pipe), 0);
628
	/* Can't leave the scaler enabled... */
629 630
	if (intel_plane->can_scale)
		I915_WRITE(SPRSCALE(pipe), 0);
631

632 633
	I915_WRITE(SPRSURF(pipe), 0);
	POSTING_READ(SPRSURF(pipe));
634 635 636
}

static void
637 638 639
ilk_update_plane(struct drm_plane *plane,
		 const struct intel_crtc_state *crtc_state,
		 const struct intel_plane_state *plane_state)
640 641
{
	struct drm_device *dev = plane->dev;
642
	struct drm_i915_private *dev_priv = to_i915(dev);
643
	struct intel_plane *intel_plane = to_intel_plane(plane);
644
	struct drm_framebuffer *fb = plane_state->base.fb;
V
Ville Syrjälä 已提交
645
	int pipe = intel_plane->pipe;
646
	u32 dvscntr, dvsscale;
647
	u32 dvssurf_offset, linear_offset;
648
	unsigned int rotation = plane_state->base.rotation;
649
	const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
650 651 652 653 654 655 656 657
	int crtc_x = plane_state->base.dst.x1;
	int crtc_y = plane_state->base.dst.y1;
	uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
	uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
	uint32_t x = plane_state->base.src.x1 >> 16;
	uint32_t y = plane_state->base.src.y1 >> 16;
	uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
	uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
658

659
	dvscntr = DVS_ENABLE;
660

V
Ville Syrjälä 已提交
661
	switch (fb->format->format) {
662
	case DRM_FORMAT_XBGR8888:
663
		dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
664 665
		break;
	case DRM_FORMAT_XRGB8888:
666
		dvscntr |= DVS_FORMAT_RGBX888;
667 668 669 670 671 672 673 674 675 676 677 678 679 680
		break;
	case DRM_FORMAT_YUYV:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
		break;
	default:
681
		BUG();
682 683
	}

684 685 686 687 688 689
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	dvscntr |= DVS_GAMMA_ENABLE;

V
Ville Syrjälä 已提交
690
	if (fb->modifier == I915_FORMAT_MOD_X_TILED)
691 692
		dvscntr |= DVS_TILED;

693 694 695
	if (rotation & DRM_ROTATE_180)
		dvscntr |= DVS_ROTATE_180;

696
	if (IS_GEN6(dev_priv))
697
		dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
698 699 700 701 702 703 704

	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

705
	dvsscale = 0;
706
	if (crtc_w != src_w || crtc_h != src_h)
707 708
		dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;

709 710
	intel_add_fb_offsets(&x, &y, plane_state, 0);
	dvssurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
711

712
	if (rotation & DRM_ROTATE_180) {
713 714 715 716
		x += src_w;
		y += src_h;
	}

717
	linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
718

719 720 721 722 723 724 725 726 727 728 729
	if (key->flags) {
		I915_WRITE(DVSKEYVAL(pipe), key->min_value);
		I915_WRITE(DVSKEYMAX(pipe), key->max_value);
		I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		dvscntr |= DVS_DEST_KEY;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		dvscntr |= DVS_SOURCE_KEY;

730 731 732
	I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
	I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);

V
Ville Syrjälä 已提交
733
	if (fb->modifier == I915_FORMAT_MOD_X_TILED)
734
		I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
735 736
	else
		I915_WRITE(DVSLINOFF(pipe), linear_offset);
737 738 739 740

	I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
	I915_WRITE(DVSSCALE(pipe), dvsscale);
	I915_WRITE(DVSCNTR(pipe), dvscntr);
741
	I915_WRITE(DVSSURF(pipe),
742
		   intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
743
	POSTING_READ(DVSSURF(pipe));
744 745 746
}

static void
747
ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
748 749
{
	struct drm_device *dev = plane->dev;
750
	struct drm_i915_private *dev_priv = to_i915(dev);
751 752 753
	struct intel_plane *intel_plane = to_intel_plane(plane);
	int pipe = intel_plane->pipe;

754
	I915_WRITE(DVSCNTR(pipe), 0);
755 756
	/* Disable the scaler */
	I915_WRITE(DVSSCALE(pipe), 0);
757

758
	I915_WRITE(DVSSURF(pipe), 0);
759
	POSTING_READ(DVSSURF(pipe));
760 761 762
}

static int
763
intel_check_sprite_plane(struct drm_plane *plane,
764
			 struct intel_crtc_state *crtc_state,
765
			 struct intel_plane_state *state)
766
{
767
	struct drm_i915_private *dev_priv = to_i915(plane->dev);
768 769
	struct drm_crtc *crtc = state->base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
770
	struct intel_plane *intel_plane = to_intel_plane(plane);
771
	struct drm_framebuffer *fb = state->base.fb;
772 773 774
	int crtc_x, crtc_y;
	unsigned int crtc_w, crtc_h;
	uint32_t src_x, src_y, src_w, src_h;
775 776
	struct drm_rect *src = &state->base.src;
	struct drm_rect *dst = &state->base.dst;
777
	const struct drm_rect *clip = &state->clip;
778 779
	int hscale, vscale;
	int max_scale, min_scale;
780
	bool can_scale;
781
	int ret;
782

783 784
	*src = drm_plane_state_src(&state->base);
	*dst = drm_plane_state_dest(&state->base);
785

786
	if (!fb) {
787
		state->base.visible = false;
788
		return 0;
789
	}
790

791 792 793
	/* Don't modify another pipe's plane */
	if (intel_plane->pipe != intel_crtc->pipe) {
		DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
794
		return -EINVAL;
795
	}
796

797 798 799
	/* FIXME check all gen limits */
	if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
		DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
800
		return -EINVAL;
801
	}
802

803
	/* setup can_scale, min_scale, max_scale */
804
	if (INTEL_GEN(dev_priv) >= 9) {
805
		/* use scaler when colorkey is not required */
806
		if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
807 808 809 810 811 812 813 814 815 816 817 818 819 820
			can_scale = 1;
			min_scale = 1;
			max_scale = skl_max_scale(intel_crtc, crtc_state);
		} else {
			can_scale = 0;
			min_scale = DRM_PLANE_HELPER_NO_SCALING;
			max_scale = DRM_PLANE_HELPER_NO_SCALING;
		}
	} else {
		can_scale = intel_plane->can_scale;
		max_scale = intel_plane->max_downscale << 16;
		min_scale = intel_plane->can_scale ? 1 : (1 << 16);
	}

821 822 823 824 825
	/*
	 * FIXME the following code does a bunch of fuzzy adjustments to the
	 * coordinates and sizes. We probably need some way to decide whether
	 * more strict checking should be done instead.
	 */
826
	drm_rect_rotate(src, fb->width << 16, fb->height << 16,
827
			state->base.rotation);
828

829
	hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
830
	BUG_ON(hscale < 0);
831

832
	vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
833
	BUG_ON(vscale < 0);
834

835
	state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
836

837 838 839 840
	crtc_x = dst->x1;
	crtc_y = dst->y1;
	crtc_w = drm_rect_width(dst);
	crtc_h = drm_rect_height(dst);
841

842
	if (state->base.visible) {
843
		/* check again in case clipping clamped the results */
844
		hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
845 846
		if (hscale < 0) {
			DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
847 848
			drm_rect_debug_print("src: ", src, true);
			drm_rect_debug_print("dst: ", dst, false);
849 850 851 852

			return hscale;
		}

853
		vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
854 855
		if (vscale < 0) {
			DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
856 857
			drm_rect_debug_print("src: ", src, true);
			drm_rect_debug_print("dst: ", dst, false);
858 859 860 861

			return vscale;
		}

862
		/* Make the source viewport size an exact multiple of the scaling factors. */
863 864 865
		drm_rect_adjust_size(src,
				     drm_rect_width(dst) * hscale - drm_rect_width(src),
				     drm_rect_height(dst) * vscale - drm_rect_height(src));
866

867
		drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
868
				    state->base.rotation);
869

870
		/* sanity check to make sure the src viewport wasn't enlarged */
871 872 873 874
		WARN_ON(src->x1 < (int) state->base.src_x ||
			src->y1 < (int) state->base.src_y ||
			src->x2 > (int) state->base.src_x + state->base.src_w ||
			src->y2 > (int) state->base.src_y + state->base.src_h);
875 876 877 878 879 880 881

		/*
		 * Hardware doesn't handle subpixel coordinates.
		 * Adjust to (macro)pixel boundary, but be careful not to
		 * increase the source viewport size, because that could
		 * push the downscaling factor out of bounds.
		 */
882 883 884 885
		src_x = src->x1 >> 16;
		src_w = drm_rect_width(src) >> 16;
		src_y = src->y1 >> 16;
		src_h = drm_rect_height(src) >> 16;
886

V
Ville Syrjälä 已提交
887
		if (format_is_yuv(fb->format->format)) {
888 889 890 891 892 893 894
			src_x &= ~1;
			src_w &= ~1;

			/*
			 * Must keep src and dst the
			 * same if we can't scale.
			 */
895
			if (!can_scale)
896 897 898
				crtc_w &= ~1;

			if (crtc_w == 0)
899
				state->base.visible = false;
900 901 902 903
		}
	}

	/* Check size restrictions when scaling */
904
	if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
905
		unsigned int width_bytes;
906
		int cpp = fb->format->cpp[0];
907

908
		WARN_ON(!can_scale);
909 910 911 912

		/* FIXME interlacing min height is 6 */

		if (crtc_w < 3 || crtc_h < 3)
913
			state->base.visible = false;
914 915

		if (src_w < 3 || src_h < 3)
916
			state->base.visible = false;
917

918
		width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
919

920
		if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
921
		    width_bytes > 4096 || fb->pitches[0] > 4096)) {
922 923 924 925 926
			DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
			return -EINVAL;
		}
	}

927
	if (state->base.visible) {
928 929 930 931
		src->x1 = src_x << 16;
		src->x2 = (src_x + src_w) << 16;
		src->y1 = src_y << 16;
		src->y2 = (src_y + src_h) << 16;
932 933 934 935 936 937 938
	}

	dst->x1 = crtc_x;
	dst->x2 = crtc_x + crtc_w;
	dst->y1 = crtc_y;
	dst->y2 = crtc_y + crtc_h;

939
	if (INTEL_GEN(dev_priv) >= 9) {
940 941 942 943 944
		ret = skl_check_plane_surface(state);
		if (ret)
			return ret;
	}

945 946 947
	return 0;
}

948 949 950
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv)
{
951
	struct drm_i915_private *dev_priv = to_i915(dev);
952 953
	struct drm_intel_sprite_colorkey *set = data;
	struct drm_plane *plane;
954 955 956
	struct drm_plane_state *plane_state;
	struct drm_atomic_state *state;
	struct drm_modeset_acquire_ctx ctx;
957 958 959 960 961 962
	int ret = 0;

	/* Make sure we don't try to enable both src & dest simultaneously */
	if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
		return -EINVAL;

963
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
964 965 966
	    set->flags & I915_SET_COLORKEY_DESTINATION)
		return -EINVAL;

R
Rob Clark 已提交
967
	plane = drm_plane_find(dev, set->plane_id);
968 969
	if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
		return -ENOENT;
970

971
	drm_modeset_acquire_init(&ctx, 0);
972

973 974 975 976
	state = drm_atomic_state_alloc(plane->dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
977
	}
978 979 980 981 982 983 984 985 986
	state->acquire_ctx = &ctx;

	while (1) {
		plane_state = drm_atomic_get_plane_state(state, plane);
		ret = PTR_ERR_OR_ZERO(plane_state);
		if (!ret) {
			to_intel_plane_state(plane_state)->ckey = *set;
			ret = drm_atomic_commit(state);
		}
987

988 989
		if (ret != -EDEADLK)
			break;
990

991 992 993
		drm_atomic_state_clear(state);
		drm_modeset_backoff(&ctx);
	}
994

995
	drm_atomic_state_put(state);
996 997 998 999
out:
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	return ret;
1000 1001
}

1002
static const uint32_t ilk_plane_formats[] = {
1003 1004 1005 1006 1007 1008 1009
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1010
static const uint32_t snb_plane_formats[] = {
1011 1012 1013 1014 1015 1016 1017 1018
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1019
static const uint32_t vlv_plane_formats[] = {
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
	DRM_FORMAT_RGB565,
	DRM_FORMAT_ABGR8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_XBGR2101010,
	DRM_FORMAT_ABGR2101010,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
static uint32_t skl_plane_formats[] = {
	DRM_FORMAT_RGB565,
	DRM_FORMAT_ABGR8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1045
struct intel_plane *
1046 1047
intel_sprite_plane_create(struct drm_i915_private *dev_priv,
			  enum pipe pipe, int plane)
1048
{
1049 1050
	struct intel_plane *intel_plane = NULL;
	struct intel_plane_state *state = NULL;
1051
	unsigned long possible_crtcs;
1052
	const uint32_t *plane_formats;
1053
	unsigned int supported_rotations;
1054
	int num_plane_formats;
1055 1056
	int ret;

1057
	intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
1058 1059 1060 1061
	if (!intel_plane) {
		ret = -ENOMEM;
		goto fail;
	}
1062

1063 1064
	state = intel_create_plane_state(&intel_plane->base);
	if (!state) {
1065 1066
		ret = -ENOMEM;
		goto fail;
1067
	}
1068
	intel_plane->base.state = &state->base;
1069

V
Ville Syrjälä 已提交
1070
	if (INTEL_GEN(dev_priv) >= 9) {
1071
		intel_plane->can_scale = true;
V
Ville Syrjälä 已提交
1072
		state->scaler_id = -1;
1073

V
Ville Syrjälä 已提交
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
		intel_plane->update_plane = skl_update_plane;
		intel_plane->disable_plane = skl_disable_plane;

		plane_formats = skl_plane_formats;
		num_plane_formats = ARRAY_SIZE(skl_plane_formats);
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		intel_plane->can_scale = false;
		intel_plane->max_downscale = 1;

		intel_plane->update_plane = vlv_update_plane;
		intel_plane->disable_plane = vlv_disable_plane;
1085

V
Ville Syrjälä 已提交
1086 1087 1088
		plane_formats = vlv_plane_formats;
		num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
	} else if (INTEL_GEN(dev_priv) >= 7) {
1089
		if (IS_IVYBRIDGE(dev_priv)) {
1090
			intel_plane->can_scale = true;
1091 1092 1093 1094 1095
			intel_plane->max_downscale = 2;
		} else {
			intel_plane->can_scale = false;
			intel_plane->max_downscale = 1;
		}
1096

V
Ville Syrjälä 已提交
1097 1098
		intel_plane->update_plane = ivb_update_plane;
		intel_plane->disable_plane = ivb_disable_plane;
1099

V
Ville Syrjälä 已提交
1100 1101 1102 1103 1104 1105 1106 1107
		plane_formats = snb_plane_formats;
		num_plane_formats = ARRAY_SIZE(snb_plane_formats);
	} else {
		intel_plane->can_scale = true;
		intel_plane->max_downscale = 16;

		intel_plane->update_plane = ilk_update_plane;
		intel_plane->disable_plane = ilk_disable_plane;
1108

V
Ville Syrjälä 已提交
1109
		if (IS_GEN6(dev_priv)) {
1110 1111
			plane_formats = snb_plane_formats;
			num_plane_formats = ARRAY_SIZE(snb_plane_formats);
V
Ville Syrjälä 已提交
1112 1113 1114
		} else {
			plane_formats = ilk_plane_formats;
			num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1115
		}
1116 1117
	}

1118
	if (INTEL_GEN(dev_priv) >= 9) {
1119 1120 1121
		supported_rotations =
			DRM_ROTATE_0 | DRM_ROTATE_90 |
			DRM_ROTATE_180 | DRM_ROTATE_270;
1122 1123 1124 1125
	} else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
		supported_rotations =
			DRM_ROTATE_0 | DRM_ROTATE_180 |
			DRM_REFLECT_X;
1126 1127 1128 1129 1130
	} else {
		supported_rotations =
			DRM_ROTATE_0 | DRM_ROTATE_180;
	}

1131
	intel_plane->pipe = pipe;
1132
	intel_plane->plane = plane;
1133
	intel_plane->id = PLANE_SPRITE0 + plane;
1134
	intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
1135
	intel_plane->check_plane = intel_check_sprite_plane;
1136

1137
	possible_crtcs = (1 << pipe);
1138

V
Ville Syrjälä 已提交
1139
	if (INTEL_GEN(dev_priv) >= 9)
1140 1141
		ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
					       possible_crtcs, &intel_plane_funcs,
1142 1143 1144 1145
					       plane_formats, num_plane_formats,
					       DRM_PLANE_TYPE_OVERLAY,
					       "plane %d%c", plane + 2, pipe_name(pipe));
	else
1146 1147
		ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
					       possible_crtcs, &intel_plane_funcs,
1148 1149 1150
					       plane_formats, num_plane_formats,
					       DRM_PLANE_TYPE_OVERLAY,
					       "sprite %c", sprite_name(pipe, plane));
1151 1152
	if (ret)
		goto fail;
1153

1154 1155 1156
	drm_plane_create_rotation_property(&intel_plane->base,
					   DRM_ROTATE_0,
					   supported_rotations);
1157

1158 1159
	drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);

1160
	return intel_plane;
1161 1162 1163 1164 1165

fail:
	kfree(state);
	kfree(intel_plane);

1166
	return ERR_PTR(ret);
1167
}