intel_sprite.c 33.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright © 2011 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *   Jesse Barnes <jbarnes@virtuousgeek.org>
 *
 * New plane/sprite handling.
 *
 * The older chips had a separate interface for programming plane related
 * registers; newer ones are much simpler and we can use the new DRM plane
 * support.
 */
32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_fourcc.h>
35
#include <drm/drm_rect.h>
36
#include <drm/drm_atomic.h>
37
#include <drm/drm_plane_helper.h>
38
#include "intel_drv.h"
39
#include "intel_frontbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

43 44 45 46 47 48 49 50 51 52 53 54 55 56
static bool
format_is_yuv(uint32_t format)
{
	switch (format) {
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_VYUY:
	case DRM_FORMAT_YVYU:
		return true;
	default:
		return false;
	}
}

57 58
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs)
59 60
{
	/* paranoia */
61
	if (!adjusted_mode->crtc_htotal)
62 63
		return 1;

64 65
	return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
			    1000 * adjusted_mode->crtc_htotal);
66 67
}

68 69 70 71 72 73 74 75 76 77 78 79 80 81
/**
 * intel_pipe_update_start() - start update of a set of display registers
 * @crtc: the crtc of which the registers are going to be updated
 * @start_vbl_count: vblank counter return pointer used for error checking
 *
 * Mark the start of an update to pipe registers that should be updated
 * atomically regarding vblank. If the next vblank will happens within
 * the next 100 us, this function waits until the vblank passes.
 *
 * After a successful call to this function, interrupts will be disabled
 * until a subsequent call to intel_pipe_update_end(). That is done to
 * avoid random delays. The value written to @start_vbl_count should be
 * supplied to intel_pipe_update_end() for error checking.
 */
82
void intel_pipe_update_start(struct intel_crtc *crtc)
83
{
84
	const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
85 86
	long timeout = msecs_to_jiffies_timeout(1);
	int scanline, min, max, vblank_start;
87
	wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
88 89
	DEFINE_WAIT(wait);

90 91
	vblank_start = adjusted_mode->crtc_vblank_start;
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
92 93 94
		vblank_start = DIV_ROUND_UP(vblank_start, 2);

	/* FIXME needs to be calibrated sensibly */
95
	min = vblank_start - intel_usecs_to_scanlines(adjusted_mode, 100);
96 97
	max = vblank_start - 1;

98 99
	local_irq_disable();

100
	if (min <= 0 || max <= 0)
101
		return;
102

103
	if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
104
		return;
105

106 107 108
	crtc->debug.min_vbl = min;
	crtc->debug.max_vbl = max;
	trace_i915_pipe_update_start(crtc);
109

110 111 112 113 114 115
	for (;;) {
		/*
		 * prepare_to_wait() has a memory barrier, which guarantees
		 * other CPUs can see the task state update by the time we
		 * read the scanline.
		 */
116
		prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134

		scanline = intel_get_crtc_scanline(crtc);
		if (scanline < min || scanline > max)
			break;

		if (timeout <= 0) {
			DRM_ERROR("Potential atomic update failure on pipe %c\n",
				  pipe_name(crtc->pipe));
			break;
		}

		local_irq_enable();

		timeout = schedule_timeout(timeout);

		local_irq_disable();
	}

135
	finish_wait(wq, &wait);
136

137
	drm_crtc_vblank_put(&crtc->base);
138

139 140
	crtc->debug.scanline_start = scanline;
	crtc->debug.start_vbl_time = ktime_get();
141
	crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
142

143
	trace_i915_pipe_update_vblank_evaded(crtc);
144 145
}

146 147 148 149 150 151 152 153 154
/**
 * intel_pipe_update_end() - end update of a set of display registers
 * @crtc: the crtc of which the registers were updated
 * @start_vbl_count: start vblank counter (used for error checking)
 *
 * Mark the end of an update started with intel_pipe_update_start(). This
 * re-enables interrupts and verifies the update was actually completed
 * before a vblank using the value of @start_vbl_count.
 */
155
void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
156 157
{
	enum pipe pipe = crtc->pipe;
158
	int scanline_end = intel_get_crtc_scanline(crtc);
159
	u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
160
	ktime_t end_vbl_time = ktime_get();
161

162 163 164 165 166 167
	if (work) {
		work->flip_queued_vblank = end_vbl_count;
		smp_mb__before_atomic();
		atomic_set(&work->pending, 1);
	}

168
	trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
169

170 171 172 173 174 175 176 177 178 179 180 181 182 183
	/* We're still in the vblank-evade critical section, this can't race.
	 * Would be slightly nice to just grab the vblank count and arm the
	 * event outside of the critical section - the spinlock might spin for a
	 * while ... */
	if (crtc->base.state->event) {
		WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);

		spin_lock(&crtc->base.dev->event_lock);
		drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
		spin_unlock(&crtc->base.dev->event_lock);

		crtc->base.state->event = NULL;
	}

184 185
	local_irq_enable();

186 187 188 189 190 191 192 193 194
	if (crtc->debug.start_vbl_count &&
	    crtc->debug.start_vbl_count != end_vbl_count) {
		DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
			  pipe_name(pipe), crtc->debug.start_vbl_count,
			  end_vbl_count,
			  ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
			  crtc->debug.min_vbl, crtc->debug.max_vbl,
			  crtc->debug.scanline_start, scanline_end);
	}
195 196
}

197
static void
198 199 200
skl_update_plane(struct drm_plane *drm_plane,
		 const struct intel_crtc_state *crtc_state,
		 const struct intel_plane_state *plane_state)
201 202
{
	struct drm_device *dev = drm_plane->dev;
203
	struct drm_i915_private *dev_priv = to_i915(dev);
204
	struct intel_plane *intel_plane = to_intel_plane(drm_plane);
205
	struct drm_framebuffer *fb = plane_state->base.fb;
206 207 208
	const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
	struct drm_crtc *crtc = crtc_state->base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
209 210
	const int pipe = intel_plane->pipe;
	const int plane = intel_plane->plane + 1;
211
	u32 plane_ctl;
212
	const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
213
	u32 surf_addr = plane_state->main.offset;
214
	unsigned int rotation = plane_state->base.rotation;
215
	u32 stride = skl_plane_stride(fb, 0, rotation);
216 217 218 219
	int crtc_x = plane_state->base.dst.x1;
	int crtc_y = plane_state->base.dst.y1;
	uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
	uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
220 221
	uint32_t x = plane_state->main.x;
	uint32_t y = plane_state->main.y;
222 223
	uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
	uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
224

225
	plane_ctl = PLANE_CTL_ENABLE |
226
		PLANE_CTL_PIPE_GAMMA_ENABLE |
227
		PLANE_CTL_PIPE_CSC_ENABLE;
228

229 230
	plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
	plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
231

232
	plane_ctl |= skl_plane_ctl_rotation(rotation);
233

234 235 236
	if (wm->dirty_pipes & drm_crtc_mask(crtc))
		skl_write_plane_wm(intel_crtc, wm, plane);

237 238 239 240 241 242 243 244 245 246 247
	if (key->flags) {
		I915_WRITE(PLANE_KEYVAL(pipe, plane), key->min_value);
		I915_WRITE(PLANE_KEYMAX(pipe, plane), key->max_value);
		I915_WRITE(PLANE_KEYMSK(pipe, plane), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;

248 249 250 251 252 253 254
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

	I915_WRITE(PLANE_OFFSET(pipe, plane), (y << 16) | x);
255
	I915_WRITE(PLANE_STRIDE(pipe, plane), stride);
256
	I915_WRITE(PLANE_SIZE(pipe, plane), (src_h << 16) | src_w);
257 258

	/* program plane scaler */
259 260
	if (plane_state->scaler_id >= 0) {
		int scaler_id = plane_state->scaler_id;
261
		const struct intel_scaler *scaler;
262 263 264

		DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n", plane,
			PS_PLANE_SEL(plane));
265 266 267 268 269

		scaler = &crtc_state->scaler_state.scalers[scaler_id];

		I915_WRITE(SKL_PS_CTRL(pipe, scaler_id),
			   PS_SCALER_EN | PS_PLANE_SEL(plane) | scaler->mode);
270 271 272 273 274 275 276 277 278 279
		I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
		I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
		I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
			((crtc_w + 1) << 16)|(crtc_h + 1));

		I915_WRITE(PLANE_POS(pipe, plane), 0);
	} else {
		I915_WRITE(PLANE_POS(pipe, plane), (crtc_y << 16) | crtc_x);
	}

280
	I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl);
281 282
	I915_WRITE(PLANE_SURF(pipe, plane),
		   intel_fb_gtt_offset(fb, rotation) + surf_addr);
283 284 285 286
	POSTING_READ(PLANE_SURF(pipe, plane));
}

static void
287
skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
288
{
289
	struct drm_device *dev = dplane->dev;
290
	struct drm_i915_private *dev_priv = to_i915(dev);
291
	struct intel_plane *intel_plane = to_intel_plane(dplane);
292 293 294
	const int pipe = intel_plane->pipe;
	const int plane = intel_plane->plane + 1;

295 296 297 298 299 300 301
	/*
	 * We only populate skl_results on watermark updates, and if the
	 * plane's visiblity isn't actually changing neither is its watermarks.
	 */
	if (!dplane->state->visible)
		skl_write_plane_wm(to_intel_crtc(crtc),
				   &dev_priv->wm.skl_results, plane);
302

303
	I915_WRITE(PLANE_CTL(pipe, plane), 0);
304

305 306
	I915_WRITE(PLANE_SURF(pipe, plane), 0);
	POSTING_READ(PLANE_SURF(pipe, plane));
307 308
}

309 310 311
static void
chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
{
312
	struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
	int plane = intel_plane->plane;

	/* Seems RGB data bypasses the CSC always */
	if (!format_is_yuv(format))
		return;

	/*
	 * BT.601 limited range YCbCr -> full range RGB
	 *
	 * |r|   | 6537 4769     0|   |cr  |
	 * |g| = |-3330 4769 -1605| x |y-64|
	 * |b|   |    0 4769  8263|   |cb  |
	 *
	 * Cb and Cr apparently come in as signed already, so no
	 * need for any offset. For Y we need to remove the offset.
	 */
	I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
	I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
	I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));

	I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537));
	I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0));
	I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769));
	I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0));
	I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263));

	I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64));
	I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
	I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));

	I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
	I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
	I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
}

348
static void
349 350 351
vlv_update_plane(struct drm_plane *dplane,
		 const struct intel_crtc_state *crtc_state,
		 const struct intel_plane_state *plane_state)
352 353
{
	struct drm_device *dev = dplane->dev;
354
	struct drm_i915_private *dev_priv = to_i915(dev);
355
	struct intel_plane *intel_plane = to_intel_plane(dplane);
356
	struct drm_framebuffer *fb = plane_state->base.fb;
357 358 359
	int pipe = intel_plane->pipe;
	int plane = intel_plane->plane;
	u32 sprctl;
360
	u32 sprsurf_offset, linear_offset;
361
	unsigned int rotation = dplane->state->rotation;
362
	const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
363 364 365 366 367 368 369 370
	int crtc_x = plane_state->base.dst.x1;
	int crtc_y = plane_state->base.dst.y1;
	uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
	uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
	uint32_t x = plane_state->base.src.x1 >> 16;
	uint32_t y = plane_state->base.src.y1 >> 16;
	uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
	uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
371

372
	sprctl = SP_ENABLE;
373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416

	switch (fb->pixel_format) {
	case DRM_FORMAT_YUYV:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
		break;
	case DRM_FORMAT_RGB565:
		sprctl |= SP_FORMAT_BGR565;
		break;
	case DRM_FORMAT_XRGB8888:
		sprctl |= SP_FORMAT_BGRX8888;
		break;
	case DRM_FORMAT_ARGB8888:
		sprctl |= SP_FORMAT_BGRA8888;
		break;
	case DRM_FORMAT_XBGR2101010:
		sprctl |= SP_FORMAT_RGBX1010102;
		break;
	case DRM_FORMAT_ABGR2101010:
		sprctl |= SP_FORMAT_RGBA1010102;
		break;
	case DRM_FORMAT_XBGR8888:
		sprctl |= SP_FORMAT_RGBX8888;
		break;
	case DRM_FORMAT_ABGR8888:
		sprctl |= SP_FORMAT_RGBA8888;
		break;
	default:
		/*
		 * If we get here one of the upper layers failed to filter
		 * out the unsupported plane formats
		 */
		BUG();
		break;
	}

417 418 419 420 421 422
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	sprctl |= SP_GAMMA_ENABLE;

423
	if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
424 425 426 427 428 429 430 431
		sprctl |= SP_TILED;

	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

432 433
	intel_add_fb_offsets(&x, &y, plane_state, 0);
	sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
434

435
	if (rotation == DRM_ROTATE_180) {
436 437 438 439 440 441
		sprctl |= SP_ROTATE_180;

		x += src_w;
		y += src_h;
	}

442
	linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
443

444 445 446 447 448 449 450 451 452
	if (key->flags) {
		I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
		I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
		I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_SOURCE)
		sprctl |= SP_SOURCE_KEY;

453
	if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
454 455
		chv_update_csc(intel_plane, fb->pixel_format);

456 457 458
	I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
	I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);

459
	if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
460 461 462 463
		I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
	else
		I915_WRITE(SPLINOFF(pipe, plane), linear_offset);

464 465
	I915_WRITE(SPCONSTALPHA(pipe, plane), 0);

466 467
	I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
	I915_WRITE(SPCNTR(pipe, plane), sprctl);
468 469
	I915_WRITE(SPSURF(pipe, plane),
		   intel_fb_gtt_offset(fb, rotation) + sprsurf_offset);
470
	POSTING_READ(SPSURF(pipe, plane));
471 472 473
}

static void
474
vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
475 476
{
	struct drm_device *dev = dplane->dev;
477
	struct drm_i915_private *dev_priv = to_i915(dev);
478 479 480 481
	struct intel_plane *intel_plane = to_intel_plane(dplane);
	int pipe = intel_plane->pipe;
	int plane = intel_plane->plane;

482 483
	I915_WRITE(SPCNTR(pipe, plane), 0);

484
	I915_WRITE(SPSURF(pipe, plane), 0);
485
	POSTING_READ(SPSURF(pipe, plane));
486 487
}

488
static void
489 490 491
ivb_update_plane(struct drm_plane *plane,
		 const struct intel_crtc_state *crtc_state,
		 const struct intel_plane_state *plane_state)
492 493
{
	struct drm_device *dev = plane->dev;
494
	struct drm_i915_private *dev_priv = to_i915(dev);
495
	struct intel_plane *intel_plane = to_intel_plane(plane);
496
	struct drm_framebuffer *fb = plane_state->base.fb;
497
	enum pipe pipe = intel_plane->pipe;
498
	u32 sprctl, sprscale = 0;
499
	u32 sprsurf_offset, linear_offset;
500
	unsigned int rotation = plane_state->base.rotation;
501
	const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
502 503 504 505 506 507 508 509
	int crtc_x = plane_state->base.dst.x1;
	int crtc_y = plane_state->base.dst.y1;
	uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
	uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
	uint32_t x = plane_state->base.src.x1 >> 16;
	uint32_t y = plane_state->base.src.y1 >> 16;
	uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
	uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
510

511
	sprctl = SPRITE_ENABLE;
512 513 514

	switch (fb->pixel_format) {
	case DRM_FORMAT_XBGR8888:
515
		sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
516 517
		break;
	case DRM_FORMAT_XRGB8888:
518
		sprctl |= SPRITE_FORMAT_RGBX888;
519 520 521 522 523 524 525 526 527 528 529 530 531 532
		break;
	case DRM_FORMAT_YUYV:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
		break;
	default:
533
		BUG();
534 535
	}

536 537 538 539 540 541
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	sprctl |= SPRITE_GAMMA_ENABLE;

542
	if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
543 544
		sprctl |= SPRITE_TILED;

545
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
546 547 548 549
		sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
	else
		sprctl |= SPRITE_TRICKLE_FEED_DISABLE;

550
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
551 552
		sprctl |= SPRITE_PIPE_CSC_ENABLE;

553 554 555 556 557 558
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

559
	if (crtc_w != src_w || crtc_h != src_h)
560 561
		sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;

562 563
	intel_add_fb_offsets(&x, &y, plane_state, 0);
	sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
564

565
	if (rotation == DRM_ROTATE_180) {
566 567 568
		sprctl |= SPRITE_ROTATE_180;

		/* HSW and BDW does this automagically in hardware */
569
		if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
570 571 572 573 574
			x += src_w;
			y += src_h;
		}
	}

575
	linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
576

577 578 579 580 581 582 583 584 585 586 587
	if (key->flags) {
		I915_WRITE(SPRKEYVAL(pipe), key->min_value);
		I915_WRITE(SPRKEYMAX(pipe), key->max_value);
		I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		sprctl |= SPRITE_DEST_KEY;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		sprctl |= SPRITE_SOURCE_KEY;

588 589 590
	I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
	I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);

591 592
	/* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
	 * register */
593
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
594
		I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
595
	else if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
596
		I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
597 598
	else
		I915_WRITE(SPRLINOFF(pipe), linear_offset);
599

600
	I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
601 602
	if (intel_plane->can_scale)
		I915_WRITE(SPRSCALE(pipe), sprscale);
603
	I915_WRITE(SPRCTL(pipe), sprctl);
604
	I915_WRITE(SPRSURF(pipe),
605
		   intel_fb_gtt_offset(fb, rotation) + sprsurf_offset);
606
	POSTING_READ(SPRSURF(pipe));
607 608 609
}

static void
610
ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
611 612
{
	struct drm_device *dev = plane->dev;
613
	struct drm_i915_private *dev_priv = to_i915(dev);
614 615 616
	struct intel_plane *intel_plane = to_intel_plane(plane);
	int pipe = intel_plane->pipe;

617
	I915_WRITE(SPRCTL(pipe), 0);
618
	/* Can't leave the scaler enabled... */
619 620
	if (intel_plane->can_scale)
		I915_WRITE(SPRSCALE(pipe), 0);
621

622 623
	I915_WRITE(SPRSURF(pipe), 0);
	POSTING_READ(SPRSURF(pipe));
624 625 626
}

static void
627 628 629
ilk_update_plane(struct drm_plane *plane,
		 const struct intel_crtc_state *crtc_state,
		 const struct intel_plane_state *plane_state)
630 631
{
	struct drm_device *dev = plane->dev;
632
	struct drm_i915_private *dev_priv = to_i915(dev);
633
	struct intel_plane *intel_plane = to_intel_plane(plane);
634
	struct drm_framebuffer *fb = plane_state->base.fb;
V
Ville Syrjälä 已提交
635
	int pipe = intel_plane->pipe;
636
	u32 dvscntr, dvsscale;
637
	u32 dvssurf_offset, linear_offset;
638
	unsigned int rotation = plane_state->base.rotation;
639
	const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
640 641 642 643 644 645 646 647
	int crtc_x = plane_state->base.dst.x1;
	int crtc_y = plane_state->base.dst.y1;
	uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
	uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
	uint32_t x = plane_state->base.src.x1 >> 16;
	uint32_t y = plane_state->base.src.y1 >> 16;
	uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
	uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
648

649
	dvscntr = DVS_ENABLE;
650 651 652

	switch (fb->pixel_format) {
	case DRM_FORMAT_XBGR8888:
653
		dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
654 655
		break;
	case DRM_FORMAT_XRGB8888:
656
		dvscntr |= DVS_FORMAT_RGBX888;
657 658 659 660 661 662 663 664 665 666 667 668 669 670
		break;
	case DRM_FORMAT_YUYV:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
		break;
	default:
671
		BUG();
672 673
	}

674 675 676 677 678 679
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	dvscntr |= DVS_GAMMA_ENABLE;

680
	if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
681 682
		dvscntr |= DVS_TILED;

683 684
	if (IS_GEN6(dev))
		dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
685 686 687 688 689 690 691

	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

692
	dvsscale = 0;
693
	if (crtc_w != src_w || crtc_h != src_h)
694 695
		dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;

696 697
	intel_add_fb_offsets(&x, &y, plane_state, 0);
	dvssurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
698

699
	if (rotation == DRM_ROTATE_180) {
700 701 702 703 704 705
		dvscntr |= DVS_ROTATE_180;

		x += src_w;
		y += src_h;
	}

706
	linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
707

708 709 710 711 712 713 714 715 716 717 718
	if (key->flags) {
		I915_WRITE(DVSKEYVAL(pipe), key->min_value);
		I915_WRITE(DVSKEYMAX(pipe), key->max_value);
		I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		dvscntr |= DVS_DEST_KEY;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		dvscntr |= DVS_SOURCE_KEY;

719 720 721
	I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
	I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);

722
	if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
723
		I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
724 725
	else
		I915_WRITE(DVSLINOFF(pipe), linear_offset);
726 727 728 729

	I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
	I915_WRITE(DVSSCALE(pipe), dvsscale);
	I915_WRITE(DVSCNTR(pipe), dvscntr);
730
	I915_WRITE(DVSSURF(pipe),
731
		   intel_fb_gtt_offset(fb, rotation) + dvssurf_offset);
732
	POSTING_READ(DVSSURF(pipe));
733 734 735
}

static void
736
ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
737 738
{
	struct drm_device *dev = plane->dev;
739
	struct drm_i915_private *dev_priv = to_i915(dev);
740 741 742
	struct intel_plane *intel_plane = to_intel_plane(plane);
	int pipe = intel_plane->pipe;

743
	I915_WRITE(DVSCNTR(pipe), 0);
744 745
	/* Disable the scaler */
	I915_WRITE(DVSSCALE(pipe), 0);
746

747
	I915_WRITE(DVSSURF(pipe), 0);
748
	POSTING_READ(DVSSURF(pipe));
749 750 751
}

static int
752
intel_check_sprite_plane(struct drm_plane *plane,
753
			 struct intel_crtc_state *crtc_state,
754
			 struct intel_plane_state *state)
755
{
756
	struct drm_i915_private *dev_priv = to_i915(plane->dev);
757 758
	struct drm_crtc *crtc = state->base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
759
	struct intel_plane *intel_plane = to_intel_plane(plane);
760
	struct drm_framebuffer *fb = state->base.fb;
761 762 763
	int crtc_x, crtc_y;
	unsigned int crtc_w, crtc_h;
	uint32_t src_x, src_y, src_w, src_h;
764 765
	struct drm_rect *src = &state->base.src;
	struct drm_rect *dst = &state->base.dst;
766
	const struct drm_rect *clip = &state->clip;
767 768
	int hscale, vscale;
	int max_scale, min_scale;
769
	bool can_scale;
770
	int ret;
771

772 773 774 775 776 777 778 779 780 781
	src->x1 = state->base.src_x;
	src->y1 = state->base.src_y;
	src->x2 = state->base.src_x + state->base.src_w;
	src->y2 = state->base.src_y + state->base.src_h;

	dst->x1 = state->base.crtc_x;
	dst->y1 = state->base.crtc_y;
	dst->x2 = state->base.crtc_x + state->base.crtc_w;
	dst->y2 = state->base.crtc_y + state->base.crtc_h;

782
	if (!fb) {
783
		state->base.visible = false;
784
		return 0;
785
	}
786

787 788 789
	/* Don't modify another pipe's plane */
	if (intel_plane->pipe != intel_crtc->pipe) {
		DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
790
		return -EINVAL;
791
	}
792

793 794 795
	/* FIXME check all gen limits */
	if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
		DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
796
		return -EINVAL;
797
	}
798

799
	/* setup can_scale, min_scale, max_scale */
800
	if (INTEL_GEN(dev_priv) >= 9) {
801
		/* use scaler when colorkey is not required */
802
		if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
803 804 805 806 807 808 809 810 811 812 813 814 815 816
			can_scale = 1;
			min_scale = 1;
			max_scale = skl_max_scale(intel_crtc, crtc_state);
		} else {
			can_scale = 0;
			min_scale = DRM_PLANE_HELPER_NO_SCALING;
			max_scale = DRM_PLANE_HELPER_NO_SCALING;
		}
	} else {
		can_scale = intel_plane->can_scale;
		max_scale = intel_plane->max_downscale << 16;
		min_scale = intel_plane->can_scale ? 1 : (1 << 16);
	}

817 818 819 820 821
	/*
	 * FIXME the following code does a bunch of fuzzy adjustments to the
	 * coordinates and sizes. We probably need some way to decide whether
	 * more strict checking should be done instead.
	 */
822
	drm_rect_rotate(src, fb->width << 16, fb->height << 16,
823
			state->base.rotation);
824

825
	hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
826
	BUG_ON(hscale < 0);
827

828
	vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
829
	BUG_ON(vscale < 0);
830

831
	state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
832

833 834 835 836
	crtc_x = dst->x1;
	crtc_y = dst->y1;
	crtc_w = drm_rect_width(dst);
	crtc_h = drm_rect_height(dst);
837

838
	if (state->base.visible) {
839
		/* check again in case clipping clamped the results */
840
		hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
841 842
		if (hscale < 0) {
			DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
843 844
			drm_rect_debug_print("src: ", src, true);
			drm_rect_debug_print("dst: ", dst, false);
845 846 847 848

			return hscale;
		}

849
		vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
850 851
		if (vscale < 0) {
			DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
852 853
			drm_rect_debug_print("src: ", src, true);
			drm_rect_debug_print("dst: ", dst, false);
854 855 856 857

			return vscale;
		}

858
		/* Make the source viewport size an exact multiple of the scaling factors. */
859 860 861
		drm_rect_adjust_size(src,
				     drm_rect_width(dst) * hscale - drm_rect_width(src),
				     drm_rect_height(dst) * vscale - drm_rect_height(src));
862

863
		drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
864
				    state->base.rotation);
865

866
		/* sanity check to make sure the src viewport wasn't enlarged */
867 868 869 870
		WARN_ON(src->x1 < (int) state->base.src_x ||
			src->y1 < (int) state->base.src_y ||
			src->x2 > (int) state->base.src_x + state->base.src_w ||
			src->y2 > (int) state->base.src_y + state->base.src_h);
871 872 873 874 875 876 877

		/*
		 * Hardware doesn't handle subpixel coordinates.
		 * Adjust to (macro)pixel boundary, but be careful not to
		 * increase the source viewport size, because that could
		 * push the downscaling factor out of bounds.
		 */
878 879 880 881
		src_x = src->x1 >> 16;
		src_w = drm_rect_width(src) >> 16;
		src_y = src->y1 >> 16;
		src_h = drm_rect_height(src) >> 16;
882 883 884 885 886 887 888 889 890

		if (format_is_yuv(fb->pixel_format)) {
			src_x &= ~1;
			src_w &= ~1;

			/*
			 * Must keep src and dst the
			 * same if we can't scale.
			 */
891
			if (!can_scale)
892 893 894
				crtc_w &= ~1;

			if (crtc_w == 0)
895
				state->base.visible = false;
896 897 898 899
		}
	}

	/* Check size restrictions when scaling */
900
	if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
901
		unsigned int width_bytes;
902
		int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
903

904
		WARN_ON(!can_scale);
905 906 907 908

		/* FIXME interlacing min height is 6 */

		if (crtc_w < 3 || crtc_h < 3)
909
			state->base.visible = false;
910 911

		if (src_w < 3 || src_h < 3)
912
			state->base.visible = false;
913

914
		width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
915

916
		if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
917
		    width_bytes > 4096 || fb->pitches[0] > 4096)) {
918 919 920 921 922
			DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
			return -EINVAL;
		}
	}

923
	if (state->base.visible) {
924 925 926 927
		src->x1 = src_x << 16;
		src->x2 = (src_x + src_w) << 16;
		src->y1 = src_y << 16;
		src->y2 = (src_y + src_h) << 16;
928 929 930 931 932 933 934
	}

	dst->x1 = crtc_x;
	dst->x2 = crtc_x + crtc_w;
	dst->y1 = crtc_y;
	dst->y2 = crtc_y + crtc_h;

935
	if (INTEL_GEN(dev_priv) >= 9) {
936 937 938 939 940
		ret = skl_check_plane_surface(state);
		if (ret)
			return ret;
	}

941 942 943
	return 0;
}

944 945 946
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv)
{
947
	struct drm_i915_private *dev_priv = to_i915(dev);
948 949
	struct drm_intel_sprite_colorkey *set = data;
	struct drm_plane *plane;
950 951 952
	struct drm_plane_state *plane_state;
	struct drm_atomic_state *state;
	struct drm_modeset_acquire_ctx ctx;
953 954 955 956 957 958
	int ret = 0;

	/* Make sure we don't try to enable both src & dest simultaneously */
	if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
		return -EINVAL;

959
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
960 961 962
	    set->flags & I915_SET_COLORKEY_DESTINATION)
		return -EINVAL;

R
Rob Clark 已提交
963
	plane = drm_plane_find(dev, set->plane_id);
964 965
	if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
		return -ENOENT;
966

967
	drm_modeset_acquire_init(&ctx, 0);
968

969 970 971 972
	state = drm_atomic_state_alloc(plane->dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
973
	}
974 975 976 977 978 979 980 981 982
	state->acquire_ctx = &ctx;

	while (1) {
		plane_state = drm_atomic_get_plane_state(state, plane);
		ret = PTR_ERR_OR_ZERO(plane_state);
		if (!ret) {
			to_intel_plane_state(plane_state)->ckey = *set;
			ret = drm_atomic_commit(state);
		}
983

984 985
		if (ret != -EDEADLK)
			break;
986

987 988 989
		drm_atomic_state_clear(state);
		drm_modeset_backoff(&ctx);
	}
990

991 992
	if (ret)
		drm_atomic_state_free(state);
993

994 995 996 997
out:
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	return ret;
998 999
}

1000
static const uint32_t ilk_plane_formats[] = {
1001 1002 1003 1004 1005 1006 1007
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1008
static const uint32_t snb_plane_formats[] = {
1009 1010 1011 1012 1013 1014 1015 1016
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1017
static const uint32_t vlv_plane_formats[] = {
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
	DRM_FORMAT_RGB565,
	DRM_FORMAT_ABGR8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_XBGR2101010,
	DRM_FORMAT_ABGR2101010,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
static uint32_t skl_plane_formats[] = {
	DRM_FORMAT_RGB565,
	DRM_FORMAT_ABGR8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1043
int
1044
intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
1045
{
1046
	struct drm_i915_private *dev_priv = to_i915(dev);
1047 1048
	struct intel_plane *intel_plane = NULL;
	struct intel_plane_state *state = NULL;
1049
	unsigned long possible_crtcs;
1050 1051
	const uint32_t *plane_formats;
	int num_plane_formats;
1052 1053
	int ret;

1054
	if (INTEL_INFO(dev)->gen < 5)
1055 1056
		return -ENODEV;

1057
	intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
1058 1059 1060 1061
	if (!intel_plane) {
		ret = -ENOMEM;
		goto fail;
	}
1062

1063 1064
	state = intel_create_plane_state(&intel_plane->base);
	if (!state) {
1065 1066
		ret = -ENOMEM;
		goto fail;
1067
	}
1068
	intel_plane->base.state = &state->base;
1069

1070 1071 1072
	switch (INTEL_INFO(dev)->gen) {
	case 5:
	case 6:
1073
		intel_plane->can_scale = true;
1074
		intel_plane->max_downscale = 16;
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
		intel_plane->update_plane = ilk_update_plane;
		intel_plane->disable_plane = ilk_disable_plane;

		if (IS_GEN6(dev)) {
			plane_formats = snb_plane_formats;
			num_plane_formats = ARRAY_SIZE(snb_plane_formats);
		} else {
			plane_formats = ilk_plane_formats;
			num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
		}
		break;

	case 7:
B
Ben Widawsky 已提交
1088
	case 8:
1089
		if (IS_IVYBRIDGE(dev_priv)) {
1090
			intel_plane->can_scale = true;
1091 1092 1093 1094 1095
			intel_plane->max_downscale = 2;
		} else {
			intel_plane->can_scale = false;
			intel_plane->max_downscale = 1;
		}
1096

1097
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
			intel_plane->update_plane = vlv_update_plane;
			intel_plane->disable_plane = vlv_disable_plane;

			plane_formats = vlv_plane_formats;
			num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
		} else {
			intel_plane->update_plane = ivb_update_plane;
			intel_plane->disable_plane = ivb_disable_plane;

			plane_formats = snb_plane_formats;
			num_plane_formats = ARRAY_SIZE(snb_plane_formats);
		}
1110
		break;
1111
	case 9:
1112
		intel_plane->can_scale = true;
1113 1114
		intel_plane->update_plane = skl_update_plane;
		intel_plane->disable_plane = skl_disable_plane;
1115
		state->scaler_id = -1;
1116 1117 1118 1119

		plane_formats = skl_plane_formats;
		num_plane_formats = ARRAY_SIZE(skl_plane_formats);
		break;
1120
	default:
1121 1122 1123
		MISSING_CASE(INTEL_INFO(dev)->gen);
		ret = -ENODEV;
		goto fail;
1124 1125 1126
	}

	intel_plane->pipe = pipe;
1127
	intel_plane->plane = plane;
1128
	intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
1129
	intel_plane->check_plane = intel_check_sprite_plane;
1130

1131
	possible_crtcs = (1 << pipe);
1132

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
	if (INTEL_INFO(dev)->gen >= 9)
		ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
					       &intel_plane_funcs,
					       plane_formats, num_plane_formats,
					       DRM_PLANE_TYPE_OVERLAY,
					       "plane %d%c", plane + 2, pipe_name(pipe));
	else
		ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
					       &intel_plane_funcs,
					       plane_formats, num_plane_formats,
					       DRM_PLANE_TYPE_OVERLAY,
					       "sprite %c", sprite_name(pipe, plane));
1145 1146
	if (ret)
		goto fail;
1147

1148
	intel_create_rotation_property(dev, intel_plane);
1149

1150 1151
	drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);

1152 1153 1154 1155 1156 1157
	return 0;

fail:
	kfree(state);
	kfree(intel_plane);

1158 1159
	return ret;
}