shpchp_hpc.c 34.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Standard PCI Hot Plug Driver
 *
 * Copyright (C) 1995,2001 Compaq Computer Corporation
 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
 * Copyright (C) 2001 IBM Corp.
 * Copyright (C) 2003-2004 Intel Corporation
 *
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
 * NON INFRINGEMENT.  See the GNU General Public License for more
 * details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 *
26
 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
L
Linus Torvalds 已提交
27 28 29 30 31 32 33
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/types.h>
#include <linux/pci.h>
A
Andrew Morton 已提交
34 35
#include <linux/interrupt.h>

L
Linus Torvalds 已提交
36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
#include "shpchp.h"

#ifdef DEBUG
#define DBG_K_TRACE_ENTRY      ((unsigned int)0x00000001)	/* On function entry */
#define DBG_K_TRACE_EXIT       ((unsigned int)0x00000002)	/* On function exit */
#define DBG_K_INFO             ((unsigned int)0x00000004)	/* Info messages */
#define DBG_K_ERROR            ((unsigned int)0x00000008)	/* Error messages */
#define DBG_K_TRACE            (DBG_K_TRACE_ENTRY|DBG_K_TRACE_EXIT)
#define DBG_K_STANDARD         (DBG_K_INFO|DBG_K_ERROR|DBG_K_TRACE)
/* Redefine this flagword to set debug level */
#define DEBUG_LEVEL            DBG_K_STANDARD

#define DEFINE_DBG_BUFFER     char __dbg_str_buf[256];

#define DBG_PRINT( dbg_flags, args... )              \
	do {                                             \
	  if ( DEBUG_LEVEL & ( dbg_flags ) )             \
	  {                                              \
	    int len;                                     \
	    len = sprintf( __dbg_str_buf, "%s:%d: %s: ", \
		  __FILE__, __LINE__, __FUNCTION__ );    \
	    sprintf( __dbg_str_buf + len, args );        \
	    printk( KERN_NOTICE "%s\n", __dbg_str_buf ); \
	  }                                              \
	} while (0)

#define DBG_ENTER_ROUTINE	DBG_PRINT (DBG_K_TRACE_ENTRY, "%s", "[Entry]");
#define DBG_LEAVE_ROUTINE	DBG_PRINT (DBG_K_TRACE_EXIT, "%s", "[Exit]");
#else
#define DEFINE_DBG_BUFFER
#define DBG_ENTER_ROUTINE
#define DBG_LEAVE_ROUTINE
#endif				/* DEBUG */

/* Slot Available Register I field definition */
#define SLOT_33MHZ		0x0000001f
#define SLOT_66MHZ_PCIX		0x00001f00
#define SLOT_100MHZ_PCIX	0x001f0000
#define SLOT_133MHZ_PCIX	0x1f000000

/* Slot Available Register II field definition */
#define SLOT_66MHZ		0x0000001f
#define SLOT_66MHZ_PCIX_266	0x00000f00
#define SLOT_100MHZ_PCIX_266	0x0000f000
#define SLOT_133MHZ_PCIX_266	0x000f0000
#define SLOT_66MHZ_PCIX_533	0x00f00000
#define SLOT_100MHZ_PCIX_533	0x0f000000
#define SLOT_133MHZ_PCIX_533	0xf0000000

/* Slot Configuration */
#define SLOT_NUM		0x0000001F
#define	FIRST_DEV_NUM		0x00001F00
#define PSN			0x07FF0000
#define	UPDOWN			0x20000000
#define	MRLSENSOR		0x40000000
#define ATTN_BUTTON		0x80000000

93 94 95 96 97 98
/*
 * Interrupt Locator Register definitions
 */
#define CMD_INTR_PENDING	(1 << 0)
#define SLOT_INTR_PENDING(i)	(1 << (i + 1))

99 100 101 102 103 104 105 106 107 108 109
/*
 * Controller SERR-INT Register
 */
#define GLOBAL_INTR_MASK	(1 << 0)
#define GLOBAL_SERR_MASK	(1 << 1)
#define COMMAND_INTR_MASK	(1 << 2)
#define ARBITER_SERR_MASK	(1 << 3)
#define COMMAND_DETECTED	(1 << 16)
#define ARBITER_DETECTED	(1 << 17)
#define SERR_INTR_RSVDZ_MASK	0xfffc0000

110 111 112 113 114
/*
 * Logical Slot Register definitions
 */
#define SLOT_REG(i)		(SLOT1 + (4 * i))

115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
#define SLOT_STATE_SHIFT	(0)
#define SLOT_STATE_MASK		(3 << 0)
#define SLOT_STATE_PWRONLY	(1)
#define SLOT_STATE_ENABLED	(2)
#define SLOT_STATE_DISABLED	(3)
#define PWR_LED_STATE_SHIFT	(2)
#define PWR_LED_STATE_MASK	(3 << 2)
#define ATN_LED_STATE_SHIFT	(4)
#define ATN_LED_STATE_MASK	(3 << 4)
#define ATN_LED_STATE_ON	(1)
#define ATN_LED_STATE_BLINK	(2)
#define ATN_LED_STATE_OFF	(3)
#define POWER_FAULT		(1 << 6)
#define ATN_BUTTON		(1 << 7)
#define MRL_SENSOR		(1 << 8)
#define MHZ66_CAP		(1 << 9)
#define PRSNT_SHIFT		(10)
#define PRSNT_MASK		(3 << 10)
#define PCIX_CAP_SHIFT		(12)
#define PCIX_CAP_MASK_PI1	(3 << 12)
#define PCIX_CAP_MASK_PI2	(7 << 12)
#define PRSNT_CHANGE_DETECTED	(1 << 16)
#define ISO_PFAULT_DETECTED	(1 << 17)
#define BUTTON_PRESS_DETECTED	(1 << 18)
#define MRL_CHANGE_DETECTED	(1 << 19)
#define CON_PFAULT_DETECTED	(1 << 20)
#define PRSNT_CHANGE_INTR_MASK	(1 << 24)
#define ISO_PFAULT_INTR_MASK	(1 << 25)
#define BUTTON_PRESS_INTR_MASK	(1 << 26)
#define MRL_CHANGE_INTR_MASK	(1 << 27)
#define CON_PFAULT_INTR_MASK	(1 << 28)
#define MRL_CHANGE_SERR_MASK	(1 << 29)
#define CON_PFAULT_SERR_MASK	(1 << 30)
#define SLOT_REG_RSVDZ_MASK	(1 << 15) | (7 << 21)
L
Linus Torvalds 已提交
149

150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
/*
 * SHPC Command Code definitnions
 *
 *     Slot Operation				00h - 3Fh
 *     Set Bus Segment Speed/Mode A		40h - 47h
 *     Power-Only All Slots			48h
 *     Enable All Slots				49h
 *     Set Bus Segment Speed/Mode B (PI=2)	50h - 5Fh
 *     Reserved Command Codes			60h - BFh
 *     Vendor Specific Commands			C0h - FFh
 */
#define SET_SLOT_PWR		0x01	/* Slot Operation */
#define SET_SLOT_ENABLE		0x02
#define SET_SLOT_DISABLE	0x03
#define SET_PWR_ON		0x04
#define SET_PWR_BLINK		0x08
#define SET_PWR_OFF		0x0c
#define SET_ATTN_ON		0x10
#define SET_ATTN_BLINK		0x20
#define SET_ATTN_OFF		0x30
#define SETA_PCI_33MHZ		0x40	/* Set Bus Segment Speed/Mode A */
L
Linus Torvalds 已提交
171 172 173 174
#define SETA_PCI_66MHZ		0x41
#define SETA_PCIX_66MHZ		0x42
#define SETA_PCIX_100MHZ	0x43
#define SETA_PCIX_133MHZ	0x44
175 176 177 178 179 180
#define SETA_RESERVED1		0x45
#define SETA_RESERVED2		0x46
#define SETA_RESERVED3		0x47
#define SET_PWR_ONLY_ALL	0x48	/* Power-Only All Slots */
#define SET_ENABLE_ALL		0x49	/* Enable All Slots */
#define	SETB_PCI_33MHZ		0x50	/* Set Bus Segment Speed/Mode B */
L
Linus Torvalds 已提交
181 182 183 184 185 186 187 188 189 190 191 192 193
#define SETB_PCI_66MHZ		0x51
#define SETB_PCIX_66MHZ_PM	0x52
#define SETB_PCIX_100MHZ_PM	0x53
#define SETB_PCIX_133MHZ_PM	0x54
#define SETB_PCIX_66MHZ_EM	0x55
#define SETB_PCIX_100MHZ_EM	0x56
#define SETB_PCIX_133MHZ_EM	0x57
#define SETB_PCIX_66MHZ_266	0x58
#define SETB_PCIX_100MHZ_266	0x59
#define SETB_PCIX_133MHZ_266	0x5a
#define SETB_PCIX_66MHZ_533	0x5b
#define SETB_PCIX_100MHZ_533	0x5c
#define SETB_PCIX_133MHZ_533	0x5d
194 195
#define SETB_RESERVED1		0x5e
#define SETB_RESERVED2		0x5f
L
Linus Torvalds 已提交
196

197 198 199
/*
 * SHPC controller command error code
 */
L
Linus Torvalds 已提交
200 201 202 203
#define SWITCH_OPEN		0x1
#define INVALID_CMD		0x2
#define INVALID_SPEED_MODE	0x4

204 205 206
/*
 * For accessing SHPC Working Register Set via PCI Configuration Space
 */
L
Linus Torvalds 已提交
207 208 209 210 211 212 213 214 215 216 217 218
#define DWORD_SELECT		0x2
#define DWORD_DATA		0x4

/* Field Offset in Logical Slot Register - byte boundary */
#define SLOT_EVENT_LATCH	0x2
#define SLOT_SERR_INT_MASK	0x3

DEFINE_DBG_BUFFER		/* Debug string buffer for entire HPC defined here */
static struct php_ctlr_state_s *php_ctlr_list_head;	/* HPC state linked list */
static int ctlr_seq_num = 0;	/* Controller sequenc # */
static spinlock_t list_lock;

219 220
static atomic_t shpchp_num_controllers = ATOMIC_INIT(0);

221
static irqreturn_t shpc_isr(int irq, void *dev_id);
222
static void start_int_poll_timer(struct php_ctlr_state_s *php_ctlr, int sec);
223
static int hpc_check_cmd_status(struct controller *ctrl);
L
Linus Torvalds 已提交
224

225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
static inline u8 shpc_readb(struct controller *ctrl, int reg)
{
	return readb(ctrl->hpc_ctlr_handle->creg + reg);
}

static inline void shpc_writeb(struct controller *ctrl, int reg, u8 val)
{
	writeb(val, ctrl->hpc_ctlr_handle->creg + reg);
}

static inline u16 shpc_readw(struct controller *ctrl, int reg)
{
	return readw(ctrl->hpc_ctlr_handle->creg + reg);
}

static inline void shpc_writew(struct controller *ctrl, int reg, u16 val)
{
	writew(val, ctrl->hpc_ctlr_handle->creg + reg);
}

static inline u32 shpc_readl(struct controller *ctrl, int reg)
{
	return readl(ctrl->hpc_ctlr_handle->creg + reg);
}

static inline void shpc_writel(struct controller *ctrl, int reg, u32 val)
{
	writel(val, ctrl->hpc_ctlr_handle->creg + reg);
}

static inline int shpc_indirect_read(struct controller *ctrl, int index,
				     u32 *value)
{
	int rc;
	u32 cap_offset = ctrl->cap_offset;
	struct pci_dev *pdev = ctrl->pci_dev;

	rc = pci_write_config_byte(pdev, cap_offset + DWORD_SELECT, index);
	if (rc)
		return rc;
	return pci_read_config_dword(pdev, cap_offset + DWORD_DATA, value);
}

268 269 270
/*
 * This is the interrupt polling timeout function.
 */
L
Linus Torvalds 已提交
271 272
static void int_poll_timeout(unsigned long lphp_ctlr)
{
273 274
	struct php_ctlr_state_s *php_ctlr =
		(struct php_ctlr_state_s *)lphp_ctlr;
L
Linus Torvalds 已提交
275

276
	DBG_ENTER_ROUTINE
L
Linus Torvalds 已提交
277

278
	/* Poll for interrupt events.  regs == NULL => polling */
279
	shpc_isr(0, php_ctlr->callback_instance_id);
L
Linus Torvalds 已提交
280

281
	init_timer(&php_ctlr->int_poll_timer);
L
Linus Torvalds 已提交
282
	if (!shpchp_poll_time)
283 284 285
		shpchp_poll_time = 2; /* default polling interval is 2 sec */

	start_int_poll_timer(php_ctlr, shpchp_poll_time);
L
Linus Torvalds 已提交
286

287
	DBG_LEAVE_ROUTINE
L
Linus Torvalds 已提交
288 289
}

290 291 292 293
/*
 * This function starts the interrupt polling timer.
 */
static void start_int_poll_timer(struct php_ctlr_state_s *php_ctlr, int sec)
L
Linus Torvalds 已提交
294
{
295 296 297 298 299 300 301 302
	/* Clamp to sane value */
	if ((sec <= 0) || (sec > 60))
		sec = 2;

	php_ctlr->int_poll_timer.function = &int_poll_timeout;
	php_ctlr->int_poll_timer.data = (unsigned long)php_ctlr;
	php_ctlr->int_poll_timer.expires = jiffies + sec * HZ;
	add_timer(&php_ctlr->int_poll_timer);
L
Linus Torvalds 已提交
303 304
}

305 306 307 308 309 310
static inline int is_ctrl_busy(struct controller *ctrl)
{
	u16 cmd_status = shpc_readw(ctrl, CMD_STATUS);
	return cmd_status & 0x1;
}

311 312 313 314 315 316 317 318
/*
 * Returns 1 if SHPC finishes executing a command within 1 sec,
 * otherwise returns 0.
 */
static inline int shpc_poll_ctrl_busy(struct controller *ctrl)
{
	int i;

319
	if (!is_ctrl_busy(ctrl))
320 321 322 323 324
		return 1;

	/* Check every 0.1 sec for a total of 1 sec */
	for (i = 0; i < 10; i++) {
		msleep(100);
325
		if (!is_ctrl_busy(ctrl))
326 327 328 329 330 331
			return 1;
	}

	return 0;
}

332 333 334
static inline int shpc_wait_cmd(struct controller *ctrl)
{
	int retval = 0;
335 336 337 338 339 340 341 342
	unsigned long timeout = msecs_to_jiffies(1000);
	int rc;

	if (shpchp_poll_mode)
		rc = shpc_poll_ctrl_busy(ctrl);
	else
		rc = wait_event_interruptible_timeout(ctrl->queue,
						!ctrl->cmd_busy, timeout);
343
	if (!rc && is_ctrl_busy(ctrl)) {
344
		retval = -EIO;
345
		err("Command not completed in 1000 msec\n");
346 347 348 349 350 351 352 353 354
	} else if (rc < 0) {
		retval = -EINTR;
		info("Command was interrupted by a signal\n");
	}
	ctrl->cmd_busy = 0;

	return retval;
}

L
Linus Torvalds 已提交
355 356
static int shpc_write_cmd(struct slot *slot, u8 t_slot, u8 cmd)
{
357
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
358 359 360 361 362
	u16 cmd_status;
	int retval = 0;
	u16 temp_word;

	DBG_ENTER_ROUTINE 
363 364 365

	mutex_lock(&slot->ctrl->cmd_lock);

366
	if (!shpc_poll_ctrl_busy(ctrl)) {
L
Linus Torvalds 已提交
367
		/* After 1 sec and and the controller is still busy */
368 369
		err("%s : Controller is still busy after 1 sec.\n",
		    __FUNCTION__);
370 371
		retval = -EBUSY;
		goto out;
L
Linus Torvalds 已提交
372 373 374 375 376 377 378 379 380
	}

	++t_slot;
	temp_word =  (t_slot << 8) | (cmd & 0xFF);
	dbg("%s: t_slot %x cmd %x\n", __FUNCTION__, t_slot, cmd);
	
	/* To make sure the Controller Busy bit is 0 before we send out the
	 * command. 
	 */
381
	slot->ctrl->cmd_busy = 1;
382
	shpc_writew(ctrl, CMD, temp_word);
L
Linus Torvalds 已提交
383

384 385 386 387
	/*
	 * Wait for command completion.
	 */
	retval = shpc_wait_cmd(slot->ctrl);
388 389 390 391 392 393 394 395 396 397 398
	if (retval)
		goto out;

	cmd_status = hpc_check_cmd_status(slot->ctrl);
	if (cmd_status) {
		err("%s: Failed to issued command 0x%x (error code = %d)\n",
		    __FUNCTION__, cmd, cmd_status);
		retval = -EIO;
	}
 out:
	mutex_unlock(&slot->ctrl->cmd_lock);
399

L
Linus Torvalds 已提交
400 401 402 403 404 405 406 407 408 409 410
	DBG_LEAVE_ROUTINE 
	return retval;
}

static int hpc_check_cmd_status(struct controller *ctrl)
{
	u16 cmd_status;
	int retval = 0;

	DBG_ENTER_ROUTINE 

411
	cmd_status = shpc_readw(ctrl, CMD_STATUS) & 0x000F;
L
Linus Torvalds 已提交
412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439
	
	switch (cmd_status >> 1) {
	case 0:
		retval = 0;
		break;
	case 1:
		retval = SWITCH_OPEN;
		err("%s: Switch opened!\n", __FUNCTION__);
		break;
	case 2:
		retval = INVALID_CMD;
		err("%s: Invalid HPC command!\n", __FUNCTION__);
		break;
	case 4:
		retval = INVALID_SPEED_MODE;
		err("%s: Invalid bus speed/mode!\n", __FUNCTION__);
		break;
	default:
		retval = cmd_status;
	}

	DBG_LEAVE_ROUTINE 
	return retval;
}


static int hpc_get_attention_status(struct slot *slot, u8 *status)
{
440
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
441
	u32 slot_reg;
442
	u8 state;
L
Linus Torvalds 已提交
443 444 445
	
	DBG_ENTER_ROUTINE 

446
	slot_reg = shpc_readl(ctrl, SLOT_REG(slot->hp_slot));
447
	state = (slot_reg & ATN_LED_STATE_MASK) >> ATN_LED_STATE_SHIFT;
L
Linus Torvalds 已提交
448

449 450
	switch (state) {
	case ATN_LED_STATE_ON:
L
Linus Torvalds 已提交
451 452
		*status = 1;	/* On */
		break;
453
	case ATN_LED_STATE_BLINK:
L
Linus Torvalds 已提交
454 455
		*status = 2;	/* Blink */
		break;
456
	case ATN_LED_STATE_OFF:
L
Linus Torvalds 已提交
457 458 459
		*status = 0;	/* Off */
		break;
	default:
460
		*status = 0xFF;	/* Reserved */
L
Linus Torvalds 已提交
461 462 463 464 465 466 467 468 469
		break;
	}

	DBG_LEAVE_ROUTINE 
	return 0;
}

static int hpc_get_power_status(struct slot * slot, u8 *status)
{
470
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
471
	u32 slot_reg;
472
	u8 state;
L
Linus Torvalds 已提交
473 474 475
	
	DBG_ENTER_ROUTINE 

476
	slot_reg = shpc_readl(ctrl, SLOT_REG(slot->hp_slot));
477
	state = (slot_reg & SLOT_STATE_MASK) >> SLOT_STATE_SHIFT;
L
Linus Torvalds 已提交
478

479 480
	switch (state) {
	case SLOT_STATE_PWRONLY:
L
Linus Torvalds 已提交
481 482
		*status = 2;	/* Powered only */
		break;
483
	case SLOT_STATE_ENABLED:
L
Linus Torvalds 已提交
484 485
		*status = 1;	/* Enabled */
		break;
486
	case SLOT_STATE_DISABLED:
L
Linus Torvalds 已提交
487 488 489
		*status = 0;	/* Disabled */
		break;
	default:
490
		*status = 0xFF;	/* Reserved */
L
Linus Torvalds 已提交
491 492 493 494
		break;
	}

	DBG_LEAVE_ROUTINE 
495
	return 0;
L
Linus Torvalds 已提交
496 497 498 499 500
}


static int hpc_get_latch_status(struct slot *slot, u8 *status)
{
501
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
502 503 504 505
	u32 slot_reg;

	DBG_ENTER_ROUTINE 

506
	slot_reg = shpc_readl(ctrl, SLOT_REG(slot->hp_slot));
507
	*status = !!(slot_reg & MRL_SENSOR);	/* 0 -> close; 1 -> open */
L
Linus Torvalds 已提交
508 509 510 511 512 513 514

	DBG_LEAVE_ROUTINE 
	return 0;
}

static int hpc_get_adapter_status(struct slot *slot, u8 *status)
{
515
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
516
	u32 slot_reg;
517
	u8 state;
L
Linus Torvalds 已提交
518 519 520

	DBG_ENTER_ROUTINE 

521
	slot_reg = shpc_readl(ctrl, SLOT_REG(slot->hp_slot));
522 523
	state = (slot_reg & PRSNT_MASK) >> PRSNT_SHIFT;
	*status = (state != 0x3) ? 1 : 0;
L
Linus Torvalds 已提交
524 525 526 527 528 529 530

	DBG_LEAVE_ROUTINE 
	return 0;
}

static int hpc_get_prog_int(struct slot *slot, u8 *prog_int)
{
531
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
532 533 534

	DBG_ENTER_ROUTINE 

535
	*prog_int = shpc_readb(ctrl, PROG_INTERFACE);
L
Linus Torvalds 已提交
536 537 538 539 540 541 542 543

	DBG_LEAVE_ROUTINE 
	return 0;
}

static int hpc_get_adapter_speed(struct slot *slot, enum pci_bus_speed *value)
{
	int retval = 0;
544
	struct controller *ctrl = slot->ctrl;
545
	u32 slot_reg = shpc_readl(ctrl, SLOT_REG(slot->hp_slot));
546
	u8 m66_cap  = !!(slot_reg & MHZ66_CAP);
547
	u8 pi, pcix_cap;
L
Linus Torvalds 已提交
548 549 550

	DBG_ENTER_ROUTINE 

551 552 553 554 555 556 557 558 559 560 561 562 563 564
	if ((retval = hpc_get_prog_int(slot, &pi)))
		return retval;

	switch (pi) {
	case 1:
		pcix_cap = (slot_reg & PCIX_CAP_MASK_PI1) >> PCIX_CAP_SHIFT;
		break;
	case 2:
		pcix_cap = (slot_reg & PCIX_CAP_MASK_PI2) >> PCIX_CAP_SHIFT;
		break;
	default:
		return -ENODEV;
	}

565 566
	dbg("%s: slot_reg = %x, pcix_cap = %x, m66_cap = %x\n",
	    __FUNCTION__, slot_reg, pcix_cap, m66_cap);
L
Linus Torvalds 已提交
567

568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
	switch (pcix_cap) {
	case 0x0:
		*value = m66_cap ? PCI_SPEED_66MHz : PCI_SPEED_33MHz;
		break;
	case 0x1:
		*value = PCI_SPEED_66MHz_PCIX;
		break;
	case 0x3:
		*value = PCI_SPEED_133MHz_PCIX;
		break;
	case 0x4:
		*value = PCI_SPEED_133MHz_PCIX_266;
		break;
	case 0x5:
		*value = PCI_SPEED_133MHz_PCIX_533;
		break;
	case 0x2:
	default:
		*value = PCI_SPEED_UNKNOWN;
		retval = -ENODEV;
		break;
L
Linus Torvalds 已提交
589 590 591 592 593 594 595 596 597
	}

	dbg("Adapter speed = %d\n", *value);
	DBG_LEAVE_ROUTINE 
	return retval;
}

static int hpc_get_mode1_ECC_cap(struct slot *slot, u8 *mode)
{
598
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
599 600 601 602 603 604
	u16 sec_bus_status;
	u8 pi;
	int retval = 0;

	DBG_ENTER_ROUTINE 

605 606
	pi = shpc_readb(ctrl, PROG_INTERFACE);
	sec_bus_status = shpc_readw(ctrl, SEC_BUS_CONFIG);
L
Linus Torvalds 已提交
607 608

	if (pi == 2) {
609
		*mode = (sec_bus_status & 0x0100) >> 8;
L
Linus Torvalds 已提交
610 611 612 613 614 615 616 617 618 619 620 621
	} else {
		retval = -1;
	}

	dbg("Mode 1 ECC cap = %d\n", *mode);
	
	DBG_LEAVE_ROUTINE 
	return retval;
}

static int hpc_query_power_fault(struct slot * slot)
{
622
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
623 624 625 626
	u32 slot_reg;

	DBG_ENTER_ROUTINE 

627
	slot_reg = shpc_readl(ctrl, SLOT_REG(slot->hp_slot));
L
Linus Torvalds 已提交
628 629 630

	DBG_LEAVE_ROUTINE
	/* Note: Logic 0 => fault */
631
	return !(slot_reg & POWER_FAULT);
L
Linus Torvalds 已提交
632 633 634 635 636 637 638 639
}

static int hpc_set_attention_status(struct slot *slot, u8 value)
{
	u8 slot_cmd = 0;

	switch (value) {
		case 0 :	
640
			slot_cmd = SET_ATTN_OFF;	/* OFF */
L
Linus Torvalds 已提交
641 642
			break;
		case 1:
643
			slot_cmd = SET_ATTN_ON;		/* ON */
L
Linus Torvalds 已提交
644 645
			break;
		case 2:
646
			slot_cmd = SET_ATTN_BLINK;	/* BLINK */
L
Linus Torvalds 已提交
647 648 649 650 651
			break;
		default:
			return -1;
	}

652
	return shpc_write_cmd(slot, slot->hp_slot, slot_cmd);
L
Linus Torvalds 已提交
653 654 655 656 657
}


static void hpc_set_green_led_on(struct slot *slot)
{
658
	shpc_write_cmd(slot, slot->hp_slot, SET_PWR_ON);
L
Linus Torvalds 已提交
659 660 661 662
}

static void hpc_set_green_led_off(struct slot *slot)
{
663
	shpc_write_cmd(slot, slot->hp_slot, SET_PWR_OFF);
L
Linus Torvalds 已提交
664 665 666 667
}

static void hpc_set_green_led_blink(struct slot *slot)
{
668
	shpc_write_cmd(slot, slot->hp_slot, SET_PWR_BLINK);
L
Linus Torvalds 已提交
669 670 671 672 673 674 675 676 677
}

int shpc_get_ctlr_slot_config(struct controller *ctrl,
	int *num_ctlr_slots,	/* number of slots in this HPC			*/
	int *first_device_num,	/* PCI dev num of the first slot in this SHPC	*/
	int *physical_slot_num,	/* phy slot num of the first slot in this SHPC	*/
	int *updown,		/* physical_slot_num increament: 1 or -1	*/
	int *flags)
{
678
	u32 slot_config;
L
Linus Torvalds 已提交
679 680 681

	DBG_ENTER_ROUTINE 

682 683 684 685 686
	slot_config = shpc_readl(ctrl, SLOT_CONFIG);
	*first_device_num = (slot_config & FIRST_DEV_NUM) >> 8;
	*num_ctlr_slots = slot_config & SLOT_NUM;
	*physical_slot_num = (slot_config & PSN) >> 16;
	*updown = ((slot_config & UPDOWN) >> 29) ? 1 : -1;
L
Linus Torvalds 已提交
687 688 689 690 691 692 693 694 695

	dbg("%s: physical_slot_num = %x\n", __FUNCTION__, *physical_slot_num);

	DBG_LEAVE_ROUTINE 
	return 0;
}

static void hpc_release_ctlr(struct controller *ctrl)
{
696
	struct php_ctlr_state_s *php_ctlr = ctrl->hpc_ctlr_handle;
L
Linus Torvalds 已提交
697
	struct php_ctlr_state_s *p, *p_prev;
698
	int i;
699
	u32 slot_reg, serr_int;
L
Linus Torvalds 已提交
700 701 702

	DBG_ENTER_ROUTINE 

703
	/*
704
	 * Mask event interrupts and SERRs of all slots
705
	 */
706 707 708 709 710 711 712 713 714
	for (i = 0; i < ctrl->num_slots; i++) {
		slot_reg = shpc_readl(ctrl, SLOT_REG(i));
		slot_reg |= (PRSNT_CHANGE_INTR_MASK | ISO_PFAULT_INTR_MASK |
			     BUTTON_PRESS_INTR_MASK | MRL_CHANGE_INTR_MASK |
			     CON_PFAULT_INTR_MASK   | MRL_CHANGE_SERR_MASK |
			     CON_PFAULT_SERR_MASK);
		slot_reg &= ~SLOT_REG_RSVDZ_MASK;
		shpc_writel(ctrl, SLOT_REG(i), slot_reg);
	}
715 716 717

	cleanup_slots(ctrl);

718 719 720 721 722 723 724 725 726
	/*
	 * Mask SERR and System Interrut generation
	 */
	serr_int = shpc_readl(ctrl, SERR_INTR_ENABLE);
	serr_int |= (GLOBAL_INTR_MASK  | GLOBAL_SERR_MASK |
		     COMMAND_INTR_MASK | ARBITER_SERR_MASK);
	serr_int &= ~SERR_INTR_RSVDZ_MASK;
	shpc_writel(ctrl, SERR_INTR_ENABLE, serr_int);

L
Linus Torvalds 已提交
727 728 729 730 731 732 733 734 735
	if (shpchp_poll_mode) {
	    del_timer(&php_ctlr->int_poll_timer);
	} else {	
		if (php_ctlr->irq) {
			free_irq(php_ctlr->irq, ctrl);
			php_ctlr->irq = 0;
			pci_disable_msi(php_ctlr->pci_dev);
		}
	}
736

L
Linus Torvalds 已提交
737 738
	if (php_ctlr->pci_dev) {
		iounmap(php_ctlr->creg);
739
		release_mem_region(ctrl->mmio_base, ctrl->mmio_size);
L
Linus Torvalds 已提交
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761
		php_ctlr->pci_dev = NULL;
	}

	spin_lock(&list_lock);
	p = php_ctlr_list_head;
	p_prev = NULL;
	while (p) {
		if (p == php_ctlr) {
			if (p_prev)
				p_prev->pnext = p->pnext;
			else
				php_ctlr_list_head = p->pnext;
			break;
		} else {
			p_prev = p;
			p = p->pnext;
		}
	}
	spin_unlock(&list_lock);

	kfree(php_ctlr);

762 763 764 765 766 767 768
	/*
	 * If this is the last controller to be released, destroy the
	 * shpchpd work queue
	 */
	if (atomic_dec_and_test(&shpchp_num_controllers))
		destroy_workqueue(shpchp_wq);

L
Linus Torvalds 已提交
769 770 771 772 773 774
DBG_LEAVE_ROUTINE
			  
}

static int hpc_power_on_slot(struct slot * slot)
{
775
	int retval;
L
Linus Torvalds 已提交
776 777 778

	DBG_ENTER_ROUTINE 

779
	retval = shpc_write_cmd(slot, slot->hp_slot, SET_SLOT_PWR);
L
Linus Torvalds 已提交
780 781
	if (retval) {
		err("%s: Write command failed!\n", __FUNCTION__);
782
		return retval;
L
Linus Torvalds 已提交
783 784 785 786
	}

	DBG_LEAVE_ROUTINE

787
	return 0;
L
Linus Torvalds 已提交
788 789 790 791
}

static int hpc_slot_enable(struct slot * slot)
{
792
	int retval;
L
Linus Torvalds 已提交
793 794 795

	DBG_ENTER_ROUTINE 

796 797 798
	/* Slot - Enable, Power Indicator - Blink, Attention Indicator - Off */
	retval = shpc_write_cmd(slot, slot->hp_slot,
			SET_SLOT_ENABLE | SET_PWR_BLINK | SET_ATTN_OFF);
L
Linus Torvalds 已提交
799 800
	if (retval) {
		err("%s: Write command failed!\n", __FUNCTION__);
801
		return retval;
L
Linus Torvalds 已提交
802 803 804
	}

	DBG_LEAVE_ROUTINE
805
	return 0;
L
Linus Torvalds 已提交
806 807 808 809
}

static int hpc_slot_disable(struct slot * slot)
{
810
	int retval;
L
Linus Torvalds 已提交
811 812 813

	DBG_ENTER_ROUTINE 

814 815 816
	/* Slot - Disable, Power Indicator - Off, Attention Indicator - On */
	retval = shpc_write_cmd(slot, slot->hp_slot,
			SET_SLOT_DISABLE | SET_PWR_OFF | SET_ATTN_ON);
L
Linus Torvalds 已提交
817 818
	if (retval) {
		err("%s: Write command failed!\n", __FUNCTION__);
819
		return retval;
L
Linus Torvalds 已提交
820 821 822
	}

	DBG_LEAVE_ROUTINE
823
	return 0;
L
Linus Torvalds 已提交
824 825 826 827
}

static int hpc_set_bus_speed_mode(struct slot * slot, enum pci_bus_speed value)
{
828
	int retval;
829
	struct controller *ctrl = slot->ctrl;
830
	u8 pi, cmd;
L
Linus Torvalds 已提交
831 832 833

	DBG_ENTER_ROUTINE 

834
	pi = shpc_readb(ctrl, PROG_INTERFACE);
835 836
	if ((pi == 1) && (value > PCI_SPEED_133MHz_PCIX))
		return -EINVAL;
L
Linus Torvalds 已提交
837

838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
	switch (value) {
	case PCI_SPEED_33MHz:
		cmd = SETA_PCI_33MHZ;
		break;
	case PCI_SPEED_66MHz:
		cmd = SETA_PCI_66MHZ;
		break;
	case PCI_SPEED_66MHz_PCIX:
		cmd = SETA_PCIX_66MHZ;
		break;
	case PCI_SPEED_100MHz_PCIX:
		cmd = SETA_PCIX_100MHZ;
		break;
	case PCI_SPEED_133MHz_PCIX:
		cmd = SETA_PCIX_133MHZ;
		break;
	case PCI_SPEED_66MHz_PCIX_ECC:
		cmd = SETB_PCIX_66MHZ_EM;
		break;
	case PCI_SPEED_100MHz_PCIX_ECC:
		cmd = SETB_PCIX_100MHZ_EM;
		break;
	case PCI_SPEED_133MHz_PCIX_ECC:
		cmd = SETB_PCIX_133MHZ_EM;
		break;
	case PCI_SPEED_66MHz_PCIX_266:
		cmd = SETB_PCIX_66MHZ_266;
		break;
	case PCI_SPEED_100MHz_PCIX_266:
		cmd = SETB_PCIX_100MHZ_266;
		break;
	case PCI_SPEED_133MHz_PCIX_266:
		cmd = SETB_PCIX_133MHZ_266;
		break;
	case PCI_SPEED_66MHz_PCIX_533:
		cmd = SETB_PCIX_66MHZ_533;
		break;
	case PCI_SPEED_100MHz_PCIX_533:
		cmd = SETB_PCIX_100MHZ_533;
		break;
	case PCI_SPEED_133MHz_PCIX_533:
		cmd = SETB_PCIX_133MHZ_533;
		break;
	default:
		return -EINVAL;
L
Linus Torvalds 已提交
883
	}
884 885 886

	retval = shpc_write_cmd(slot, 0, cmd);
	if (retval)
L
Linus Torvalds 已提交
887 888 889 890 891 892
		err("%s: Write command failed!\n", __FUNCTION__);

	DBG_LEAVE_ROUTINE
	return retval;
}

893
static irqreturn_t shpc_isr(int irq, void *dev_id)
L
Linus Torvalds 已提交
894
{
895 896 897
	struct controller *ctrl = (struct controller *)dev_id;
	struct php_ctlr_state_s *php_ctlr = ctrl->hpc_ctlr_handle;
	u32 serr_int, slot_reg, intr_loc, intr_loc2;
L
Linus Torvalds 已提交
898 899 900
	int hp_slot;

	/* Check to see if it was our interrupt */
901
	intr_loc = shpc_readl(ctrl, INTR_LOC);
L
Linus Torvalds 已提交
902 903
	if (!intr_loc)
		return IRQ_NONE;
904

L
Linus Torvalds 已提交
905 906 907
	dbg("%s: intr_loc = %x\n",__FUNCTION__, intr_loc); 

	if(!shpchp_poll_mode) {
908 909 910 911 912 913 914 915
		/*
		 * Mask Global Interrupt Mask - see implementation
		 * note on p. 139 of SHPC spec rev 1.0
		 */
		serr_int = shpc_readl(ctrl, SERR_INTR_ENABLE);
		serr_int |= GLOBAL_INTR_MASK;
		serr_int &= ~SERR_INTR_RSVDZ_MASK;
		shpc_writel(ctrl, SERR_INTR_ENABLE, serr_int);
L
Linus Torvalds 已提交
916

917
		intr_loc2 = shpc_readl(ctrl, INTR_LOC);
L
Linus Torvalds 已提交
918 919 920
		dbg("%s: intr_loc2 = %x\n",__FUNCTION__, intr_loc2); 
	}

921
	if (intr_loc & CMD_INTR_PENDING) {
L
Linus Torvalds 已提交
922 923
		/* 
		 * Command Complete Interrupt Pending 
924
		 * RO only - clear by writing 1 to the Command Completion
L
Linus Torvalds 已提交
925 926
		 * Detect bit in Controller SERR-INT register
		 */
927 928 929 930
		serr_int = shpc_readl(ctrl, SERR_INTR_ENABLE);
		serr_int &= ~SERR_INTR_RSVDZ_MASK;
		shpc_writel(ctrl, SERR_INTR_ENABLE, serr_int);

931
		ctrl->cmd_busy = 0;
L
Linus Torvalds 已提交
932 933 934
		wake_up_interruptible(&ctrl->queue);
	}

935
	if (!(intr_loc & ~CMD_INTR_PENDING))
936
		goto out;
L
Linus Torvalds 已提交
937 938

	for (hp_slot = 0; hp_slot < ctrl->num_slots; hp_slot++) { 
939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
		/* To find out which slot has interrupt pending */
		if (!(intr_loc & SLOT_INTR_PENDING(hp_slot)))
			continue;

		slot_reg = shpc_readl(ctrl, SLOT_REG(hp_slot));
		dbg("%s: Slot %x with intr, slot register = %x\n",
		    __FUNCTION__, hp_slot, slot_reg);

		if (slot_reg & MRL_CHANGE_DETECTED)
			php_ctlr->switch_change_callback(
				hp_slot, php_ctlr->callback_instance_id);

		if (slot_reg & BUTTON_PRESS_DETECTED)
			php_ctlr->attention_button_callback(
				hp_slot, php_ctlr->callback_instance_id);

		if (slot_reg & PRSNT_CHANGE_DETECTED)
			php_ctlr->presence_change_callback(
				hp_slot , php_ctlr->callback_instance_id);

		if (slot_reg & (ISO_PFAULT_DETECTED | CON_PFAULT_DETECTED))
			php_ctlr->power_fault_callback(
				hp_slot, php_ctlr->callback_instance_id);

		/* Clear all slot events */
		slot_reg &= ~SLOT_REG_RSVDZ_MASK;
		shpc_writel(ctrl, SLOT_REG(hp_slot), slot_reg);
L
Linus Torvalds 已提交
966
	}
967
 out:
L
Linus Torvalds 已提交
968 969
	if (!shpchp_poll_mode) {
		/* Unmask Global Interrupt Mask */
970 971 972
		serr_int = shpc_readl(ctrl, SERR_INTR_ENABLE);
		serr_int &= ~(GLOBAL_INTR_MASK | SERR_INTR_RSVDZ_MASK);
		shpc_writel(ctrl, SERR_INTR_ENABLE, serr_int);
L
Linus Torvalds 已提交
973 974 975 976 977 978 979
	}
	
	return IRQ_HANDLED;
}

static int hpc_get_max_bus_speed (struct slot *slot, enum pci_bus_speed *value)
{
980
	int retval = 0;
981
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
982
	enum pci_bus_speed bus_speed = PCI_SPEED_UNKNOWN;
983 984 985
	u8 pi = shpc_readb(ctrl, PROG_INTERFACE);
	u32 slot_avail1 = shpc_readl(ctrl, SLOT_AVAIL1);
	u32 slot_avail2 = shpc_readl(ctrl, SLOT_AVAIL2);
L
Linus Torvalds 已提交
986 987 988 989

	DBG_ENTER_ROUTINE 

	if (pi == 2) {
990
		if (slot_avail2 & SLOT_133MHZ_PCIX_533)
991
			bus_speed = PCI_SPEED_133MHz_PCIX_533;
992
		else if (slot_avail2 & SLOT_100MHZ_PCIX_533)
993
			bus_speed = PCI_SPEED_100MHz_PCIX_533;
994
		else if (slot_avail2 & SLOT_66MHZ_PCIX_533)
995
			bus_speed = PCI_SPEED_66MHz_PCIX_533;
996
		else if (slot_avail2 & SLOT_133MHZ_PCIX_266)
997
			bus_speed = PCI_SPEED_133MHz_PCIX_266;
998
		else if (slot_avail2 & SLOT_100MHZ_PCIX_266)
999
			bus_speed = PCI_SPEED_100MHz_PCIX_266;
1000
		else if (slot_avail2 & SLOT_66MHZ_PCIX_266)
1001 1002 1003 1004
			bus_speed = PCI_SPEED_66MHz_PCIX_266;
	}

	if (bus_speed == PCI_SPEED_UNKNOWN) {
1005
		if (slot_avail1 & SLOT_133MHZ_PCIX)
1006
			bus_speed = PCI_SPEED_133MHz_PCIX;
1007
		else if (slot_avail1 & SLOT_100MHZ_PCIX)
1008
			bus_speed = PCI_SPEED_100MHz_PCIX;
1009
		else if (slot_avail1 & SLOT_66MHZ_PCIX)
1010
			bus_speed = PCI_SPEED_66MHz_PCIX;
1011
		else if (slot_avail2 & SLOT_66MHZ)
1012
			bus_speed = PCI_SPEED_66MHz;
1013
		else if (slot_avail1 & SLOT_33MHZ)
1014 1015 1016
			bus_speed = PCI_SPEED_33MHz;
		else
			retval = -ENODEV;
L
Linus Torvalds 已提交
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
	}

	*value = bus_speed;
	dbg("Max bus speed = %d\n", bus_speed);
	DBG_LEAVE_ROUTINE 
	return retval;
}

static int hpc_get_cur_bus_speed (struct slot *slot, enum pci_bus_speed *value)
{
1027
	int retval = 0;
1028
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
1029
	enum pci_bus_speed bus_speed = PCI_SPEED_UNKNOWN;
1030 1031
	u16 sec_bus_reg = shpc_readw(ctrl, SEC_BUS_CONFIG);
	u8 pi = shpc_readb(ctrl, PROG_INTERFACE);
1032
	u8 speed_mode = (pi == 2) ? (sec_bus_reg & 0xF) : (sec_bus_reg & 0x7);
L
Linus Torvalds 已提交
1033 1034 1035

	DBG_ENTER_ROUTINE 

1036 1037 1038
	if ((pi == 1) && (speed_mode > 4)) {
		*value = PCI_SPEED_UNKNOWN;
		return -ENODEV;
L
Linus Torvalds 已提交
1039 1040
	}

1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
	switch (speed_mode) {
	case 0x0:
		*value = PCI_SPEED_33MHz;
		break;
	case 0x1:
		*value = PCI_SPEED_66MHz;
		break;
	case 0x2:
		*value = PCI_SPEED_66MHz_PCIX;
		break;
	case 0x3:
		*value = PCI_SPEED_100MHz_PCIX;
		break;
	case 0x4:
		*value = PCI_SPEED_133MHz_PCIX;
		break;
	case 0x5:
		*value = PCI_SPEED_66MHz_PCIX_ECC;
		break;
	case 0x6:
		*value = PCI_SPEED_100MHz_PCIX_ECC;
		break;
	case 0x7:
		*value = PCI_SPEED_133MHz_PCIX_ECC;
		break;
	case 0x8:
		*value = PCI_SPEED_66MHz_PCIX_266;
		break;
	case 0x9:
		*value = PCI_SPEED_100MHz_PCIX_266;
		break;
	case 0xa:
		*value = PCI_SPEED_133MHz_PCIX_266;
		break;
	case 0xb:
		*value = PCI_SPEED_66MHz_PCIX_533;
		break;
	case 0xc:
		*value = PCI_SPEED_100MHz_PCIX_533;
		break;
	case 0xd:
		*value = PCI_SPEED_133MHz_PCIX_533;
		break;
	default:
		*value = PCI_SPEED_UNKNOWN;
		retval = -ENODEV;
		break;
L
Linus Torvalds 已提交
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
	}

	dbg("Current bus speed = %d\n", bus_speed);
	DBG_LEAVE_ROUTINE 
	return retval;
}

static struct hpc_ops shpchp_hpc_ops = {
	.power_on_slot			= hpc_power_on_slot,
	.slot_enable			= hpc_slot_enable,
	.slot_disable			= hpc_slot_disable,
	.set_bus_speed_mode		= hpc_set_bus_speed_mode,	  
	.set_attention_status	= hpc_set_attention_status,
	.get_power_status		= hpc_get_power_status,
	.get_attention_status	= hpc_get_attention_status,
	.get_latch_status		= hpc_get_latch_status,
	.get_adapter_status		= hpc_get_adapter_status,

	.get_max_bus_speed		= hpc_get_max_bus_speed,
	.get_cur_bus_speed		= hpc_get_cur_bus_speed,
	.get_adapter_speed		= hpc_get_adapter_speed,
	.get_mode1_ECC_cap		= hpc_get_mode1_ECC_cap,
	.get_prog_int			= hpc_get_prog_int,

	.query_power_fault		= hpc_query_power_fault,
	.green_led_on			= hpc_set_green_led_on,
	.green_led_off			= hpc_set_green_led_off,
	.green_led_blink		= hpc_set_green_led_blink,
	
	.release_ctlr			= hpc_release_ctlr,
};

1120
int shpc_init(struct controller * ctrl, struct pci_dev * pdev)
L
Linus Torvalds 已提交
1121 1122 1123
{
	struct php_ctlr_state_s *php_ctlr, *p;
	void *instance_id = ctrl;
1124
	int rc, num_slots = 0;
L
Linus Torvalds 已提交
1125
	u8 hp_slot;
1126
	u32 shpc_base_offset;
1127
	u32 tempdword, slot_reg, slot_config;
L
Linus Torvalds 已提交
1128 1129 1130 1131
	u8 i;

	DBG_ENTER_ROUTINE

1132 1133
	ctrl->pci_dev = pdev;  /* pci_dev of the P2P bridge */

L
Linus Torvalds 已提交
1134
	spin_lock_init(&list_lock);
1135
	php_ctlr = kzalloc(sizeof(*php_ctlr), GFP_KERNEL);
L
Linus Torvalds 已提交
1136 1137 1138 1139 1140 1141 1142 1143

	if (!php_ctlr) {	/* allocate controller state data */
		err("%s: HPC controller memory allocation error!\n", __FUNCTION__);
		goto abort;
	}

	php_ctlr->pci_dev = pdev;	/* save pci_dev in context */

1144 1145
	if ((pdev->vendor == PCI_VENDOR_ID_AMD) || (pdev->device ==
				PCI_DEVICE_ID_AMD_GOLAM_7450)) {
1146 1147 1148
		/* amd shpc driver doesn't use Base Offset; assume 0 */
		ctrl->mmio_base = pci_resource_start(pdev, 0);
		ctrl->mmio_size = pci_resource_len(pdev, 0);
L
Linus Torvalds 已提交
1149
	} else {
1150 1151 1152
		ctrl->cap_offset = pci_find_capability(pdev, PCI_CAP_ID_SHPC);
		if (!ctrl->cap_offset) {
			err("%s : cap_offset == 0\n", __FUNCTION__);
L
Linus Torvalds 已提交
1153 1154
			goto abort_free_ctlr;
		}
1155 1156
		dbg("%s: cap_offset = %x\n", __FUNCTION__, ctrl->cap_offset);

1157
		rc = shpc_indirect_read(ctrl, 0, &shpc_base_offset);
L
Linus Torvalds 已提交
1158
		if (rc) {
1159
			err("%s: cannot read base_offset\n", __FUNCTION__);
L
Linus Torvalds 已提交
1160 1161
			goto abort_free_ctlr;
		}
1162

1163
		rc = shpc_indirect_read(ctrl, 3, &tempdword);
L
Linus Torvalds 已提交
1164
		if (rc) {
1165
			err("%s: cannot read slot config\n", __FUNCTION__);
L
Linus Torvalds 已提交
1166 1167
			goto abort_free_ctlr;
		}
1168 1169
		num_slots = tempdword & SLOT_NUM;
		dbg("%s: num_slots (indirect) %x\n", __FUNCTION__, num_slots);
L
Linus Torvalds 已提交
1170

1171
		for (i = 0; i < 9 + num_slots; i++) {
1172
			rc = shpc_indirect_read(ctrl, i, &tempdword);
L
Linus Torvalds 已提交
1173
			if (rc) {
1174 1175
				err("%s: cannot read creg (index = %d)\n",
				    __FUNCTION__, i);
L
Linus Torvalds 已提交
1176 1177
				goto abort_free_ctlr;
			}
1178 1179
			dbg("%s: offset %d: value %x\n", __FUNCTION__,i,
					tempdword);
L
Linus Torvalds 已提交
1180
		}
1181 1182 1183 1184

		ctrl->mmio_base =
			pci_resource_start(pdev, 0) + shpc_base_offset;
		ctrl->mmio_size = 0x24 + 0x4 * num_slots;
L
Linus Torvalds 已提交
1185 1186 1187 1188 1189 1190 1191 1192
	}

	info("HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n", pdev->vendor, pdev->device, pdev->subsystem_vendor, 
		pdev->subsystem_device);
	
	if (pci_enable_device(pdev))
		goto abort_free_ctlr;

1193
	if (!request_mem_region(ctrl->mmio_base, ctrl->mmio_size, MY_NAME)) {
L
Linus Torvalds 已提交
1194 1195 1196 1197
		err("%s: cannot reserve MMIO region\n", __FUNCTION__);
		goto abort_free_ctlr;
	}

1198
	php_ctlr->creg = ioremap(ctrl->mmio_base, ctrl->mmio_size);
L
Linus Torvalds 已提交
1199
	if (!php_ctlr->creg) {
1200 1201 1202
		err("%s: cannot remap MMIO region %lx @ %lx\n", __FUNCTION__,
		    ctrl->mmio_size, ctrl->mmio_base);
		release_mem_region(ctrl->mmio_base, ctrl->mmio_size);
L
Linus Torvalds 已提交
1203 1204 1205 1206
		goto abort_free_ctlr;
	}
	dbg("%s: php_ctlr->creg %p\n", __FUNCTION__, php_ctlr->creg);

1207
	mutex_init(&ctrl->crit_sect);
1208 1209
	mutex_init(&ctrl->cmd_lock);

L
Linus Torvalds 已提交
1210 1211 1212 1213 1214
	/* Setup wait queue */
	init_waitqueue_head(&ctrl->queue);

	/* Find the IRQ */
	php_ctlr->irq = pdev->irq;
1215 1216 1217 1218
	php_ctlr->attention_button_callback = shpchp_handle_attention_button,
	php_ctlr->switch_change_callback = shpchp_handle_switch_change;
	php_ctlr->presence_change_callback = shpchp_handle_presence_change;
	php_ctlr->power_fault_callback = shpchp_handle_power_fault;
L
Linus Torvalds 已提交
1219 1220
	php_ctlr->callback_instance_id = instance_id;

1221 1222 1223
	ctrl->hpc_ctlr_handle = php_ctlr;
	ctrl->hpc_ops = &shpchp_hpc_ops;

L
Linus Torvalds 已提交
1224
	/* Return PCI Controller Info */
1225 1226 1227
	slot_config = shpc_readl(ctrl, SLOT_CONFIG);
	php_ctlr->slot_device_offset = (slot_config & FIRST_DEV_NUM) >> 8;
	php_ctlr->num_slots = slot_config & SLOT_NUM;
L
Linus Torvalds 已提交
1228 1229 1230 1231
	dbg("%s: slot_device_offset %x\n", __FUNCTION__, php_ctlr->slot_device_offset);
	dbg("%s: num_slots %x\n", __FUNCTION__, php_ctlr->num_slots);

	/* Mask Global Interrupt Mask & Command Complete Interrupt Mask */
1232
	tempdword = shpc_readl(ctrl, SERR_INTR_ENABLE);
L
Linus Torvalds 已提交
1233
	dbg("%s: SERR_INTR_ENABLE = %x\n", __FUNCTION__, tempdword);
1234 1235 1236
	tempdword |= (GLOBAL_INTR_MASK  | GLOBAL_SERR_MASK |
		      COMMAND_INTR_MASK | ARBITER_SERR_MASK);
	tempdword &= ~SERR_INTR_RSVDZ_MASK;
1237 1238
	shpc_writel(ctrl, SERR_INTR_ENABLE, tempdword);
	tempdword = shpc_readl(ctrl, SERR_INTR_ENABLE);
L
Linus Torvalds 已提交
1239 1240 1241 1242 1243 1244
	dbg("%s: SERR_INTR_ENABLE = %x\n", __FUNCTION__, tempdword);

	/* Mask the MRL sensor SERR Mask of individual slot in
	 * Slot SERR-INT Mask & clear all the existing event if any
	 */
	for (hp_slot = 0; hp_slot < php_ctlr->num_slots; hp_slot++) {
1245
		slot_reg = shpc_readl(ctrl, SLOT_REG(hp_slot));
L
Linus Torvalds 已提交
1246 1247
		dbg("%s: Default Logical Slot Register %d value %x\n", __FUNCTION__,
			hp_slot, slot_reg);
1248 1249 1250 1251 1252 1253
		slot_reg |= (PRSNT_CHANGE_INTR_MASK | ISO_PFAULT_INTR_MASK |
			     BUTTON_PRESS_INTR_MASK | MRL_CHANGE_INTR_MASK |
			     CON_PFAULT_INTR_MASK   | MRL_CHANGE_SERR_MASK |
			     CON_PFAULT_SERR_MASK);
		slot_reg &= ~SLOT_REG_RSVDZ_MASK;
		shpc_writel(ctrl, SLOT_REG(hp_slot), slot_reg);
L
Linus Torvalds 已提交
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
	}
	
	if (shpchp_poll_mode)  {/* Install interrupt polling code */
		/* Install and start the interrupt polling timer */
		init_timer(&php_ctlr->int_poll_timer);
		start_int_poll_timer( php_ctlr, 10 );   /* start with 10 second delay */
	} else {
		/* Installs the interrupt handler */
		rc = pci_enable_msi(pdev);
		if (rc) {
			info("Can't get msi for the hotplug controller\n");
			info("Use INTx for the hotplug controller\n");
		} else
			php_ctlr->irq = pdev->irq;
		
1269
		rc = request_irq(php_ctlr->irq, shpc_isr, IRQF_SHARED, MY_NAME, (void *) ctrl);
L
Linus Torvalds 已提交
1270 1271 1272 1273 1274 1275
		dbg("%s: request_irq %d for hpc%d (returns %d)\n", __FUNCTION__, php_ctlr->irq, ctlr_seq_num, rc);
		if (rc) {
			err("Can't get irq %d for the hotplug controller\n", php_ctlr->irq);
			goto abort_free_ctlr;
		}
	}
1276 1277 1278
	dbg("%s: HPC at b:d:f:irq=0x%x:%x:%x:%x\n", __FUNCTION__,
			pdev->bus->number, PCI_SLOT(pdev->devfn),
			PCI_FUNC(pdev->devfn), pdev->irq);
1279
	get_hp_hw_control_from_firmware(pdev);
L
Linus Torvalds 已提交
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298

	/*  Add this HPC instance into the HPC list */
	spin_lock(&list_lock);
	if (php_ctlr_list_head == 0) {
		php_ctlr_list_head = php_ctlr;
		p = php_ctlr_list_head;
		p->pnext = NULL;
	} else {
		p = php_ctlr_list_head;

		while (p->pnext)
			p = p->pnext;

		p->pnext = php_ctlr;
	}
	spin_unlock(&list_lock);

	ctlr_seq_num++;

1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
	/*
	 * If this is the first controller to be initialized,
	 * initialize the shpchpd work queue
	 */
	if (atomic_add_return(1, &shpchp_num_controllers) == 1) {
		shpchp_wq = create_singlethread_workqueue("shpchpd");
		if (!shpchp_wq)
			return -ENOMEM;
	}

1309 1310 1311
	/*
	 * Unmask all event interrupts of all slots
	 */
L
Linus Torvalds 已提交
1312
	for (hp_slot = 0; hp_slot < php_ctlr->num_slots; hp_slot++) {
1313
		slot_reg = shpc_readl(ctrl, SLOT_REG(hp_slot));
L
Linus Torvalds 已提交
1314 1315
		dbg("%s: Default Logical Slot Register %d value %x\n", __FUNCTION__,
			hp_slot, slot_reg);
1316 1317 1318 1319
		slot_reg &= ~(PRSNT_CHANGE_INTR_MASK | ISO_PFAULT_INTR_MASK |
			      BUTTON_PRESS_INTR_MASK | MRL_CHANGE_INTR_MASK |
			      CON_PFAULT_INTR_MASK | SLOT_REG_RSVDZ_MASK);
		shpc_writel(ctrl, SLOT_REG(hp_slot), slot_reg);
L
Linus Torvalds 已提交
1320 1321 1322
	}
	if (!shpchp_poll_mode) {
		/* Unmask all general input interrupts and SERR */
1323
		tempdword = shpc_readl(ctrl, SERR_INTR_ENABLE);
1324 1325
		tempdword &= ~(GLOBAL_INTR_MASK | COMMAND_INTR_MASK |
			       SERR_INTR_RSVDZ_MASK);
1326 1327
		shpc_writel(ctrl, SERR_INTR_ENABLE, tempdword);
		tempdword = shpc_readl(ctrl, SERR_INTR_ENABLE);
L
Linus Torvalds 已提交
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
		dbg("%s: SERR_INTR_ENABLE = %x\n", __FUNCTION__, tempdword);
	}

	DBG_LEAVE_ROUTINE
	return 0;

	/* We end up here for the many possible ways to fail this API.  */
abort_free_ctlr:
	kfree(php_ctlr);
abort:
	DBG_LEAVE_ROUTINE
	return -1;
}