rtl2832.c 30.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Realtek RTL2832 DVB-T demodulator driver
 *
 * Copyright (C) 2012 Thomas Mair <thomas.mair86@gmail.com>
 *
 *	This program is free software; you can redistribute it and/or modify
 *	it under the terms of the GNU General Public License as published by
 *	the Free Software Foundation; either version 2 of the License, or
 *	(at your option) any later version.
 *
 *	This program is distributed in the hope that it will be useful,
 *	but WITHOUT ANY WARRANTY; without even the implied warranty of
 *	MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *	GNU General Public License for more details.
 *
 *	You should have received a copy of the GNU General Public License along
 *	with this program; if not, write to the Free Software Foundation, Inc.,
 *	51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
 */

#include "rtl2832_priv.h"
22
#include "dvb_math.h"
23
#include <linux/bitops.h>
24

25
#define REG_MASK(b) (BIT(b + 1) - 1)
26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156

static const struct rtl2832_reg_entry registers[] = {
	[DVBT_SOFT_RST]		= {0x1, 0x1,   2, 2},
	[DVBT_IIC_REPEAT]	= {0x1, 0x1,   3, 3},
	[DVBT_TR_WAIT_MIN_8K]	= {0x1, 0x88, 11, 2},
	[DVBT_RSD_BER_FAIL_VAL]	= {0x1, 0x8f, 15, 0},
	[DVBT_EN_BK_TRK]	= {0x1, 0xa6,  7, 7},
	[DVBT_AD_EN_REG]	= {0x0, 0x8,   7, 7},
	[DVBT_AD_EN_REG1]	= {0x0, 0x8,   6, 6},
	[DVBT_EN_BBIN]		= {0x1, 0xb1,  0, 0},
	[DVBT_MGD_THD0]		= {0x1, 0x95,  7, 0},
	[DVBT_MGD_THD1]		= {0x1, 0x96,  7, 0},
	[DVBT_MGD_THD2]		= {0x1, 0x97,  7, 0},
	[DVBT_MGD_THD3]		= {0x1, 0x98,  7, 0},
	[DVBT_MGD_THD4]		= {0x1, 0x99,  7, 0},
	[DVBT_MGD_THD5]		= {0x1, 0x9a,  7, 0},
	[DVBT_MGD_THD6]		= {0x1, 0x9b,  7, 0},
	[DVBT_MGD_THD7]		= {0x1, 0x9c,  7, 0},
	[DVBT_EN_CACQ_NOTCH]	= {0x1, 0x61,  4, 4},
	[DVBT_AD_AV_REF]	= {0x0, 0x9,   6, 0},
	[DVBT_REG_PI]		= {0x0, 0xa,   2, 0},
	[DVBT_PIP_ON]		= {0x0, 0x21,  3, 3},
	[DVBT_SCALE1_B92]	= {0x2, 0x92,  7, 0},
	[DVBT_SCALE1_B93]	= {0x2, 0x93,  7, 0},
	[DVBT_SCALE1_BA7]	= {0x2, 0xa7,  7, 0},
	[DVBT_SCALE1_BA9]	= {0x2, 0xa9,  7, 0},
	[DVBT_SCALE1_BAA]	= {0x2, 0xaa,  7, 0},
	[DVBT_SCALE1_BAB]	= {0x2, 0xab,  7, 0},
	[DVBT_SCALE1_BAC]	= {0x2, 0xac,  7, 0},
	[DVBT_SCALE1_BB0]	= {0x2, 0xb0,  7, 0},
	[DVBT_SCALE1_BB1]	= {0x2, 0xb1,  7, 0},
	[DVBT_KB_P1]		= {0x1, 0x64,  3, 1},
	[DVBT_KB_P2]		= {0x1, 0x64,  6, 4},
	[DVBT_KB_P3]		= {0x1, 0x65,  2, 0},
	[DVBT_OPT_ADC_IQ]	= {0x0, 0x6,   5, 4},
	[DVBT_AD_AVI]		= {0x0, 0x9,   1, 0},
	[DVBT_AD_AVQ]		= {0x0, 0x9,   3, 2},
	[DVBT_K1_CR_STEP12]	= {0x2, 0xad,  9, 4},
	[DVBT_TRK_KS_P2]	= {0x1, 0x6f,  2, 0},
	[DVBT_TRK_KS_I2]	= {0x1, 0x70,  5, 3},
	[DVBT_TR_THD_SET2]	= {0x1, 0x72,  3, 0},
	[DVBT_TRK_KC_P2]	= {0x1, 0x73,  5, 3},
	[DVBT_TRK_KC_I2]	= {0x1, 0x75,  2, 0},
	[DVBT_CR_THD_SET2]	= {0x1, 0x76,  7, 6},
	[DVBT_PSET_IFFREQ]	= {0x1, 0x19, 21, 0},
	[DVBT_SPEC_INV]		= {0x1, 0x15,  0, 0},
	[DVBT_RSAMP_RATIO]	= {0x1, 0x9f, 27, 2},
	[DVBT_CFREQ_OFF_RATIO]	= {0x1, 0x9d, 23, 4},
	[DVBT_FSM_STAGE]	= {0x3, 0x51,  6, 3},
	[DVBT_RX_CONSTEL]	= {0x3, 0x3c,  3, 2},
	[DVBT_RX_HIER]		= {0x3, 0x3c,  6, 4},
	[DVBT_RX_C_RATE_LP]	= {0x3, 0x3d,  2, 0},
	[DVBT_RX_C_RATE_HP]	= {0x3, 0x3d,  5, 3},
	[DVBT_GI_IDX]		= {0x3, 0x51,  1, 0},
	[DVBT_FFT_MODE_IDX]	= {0x3, 0x51,  2, 2},
	[DVBT_RSD_BER_EST]	= {0x3, 0x4e, 15, 0},
	[DVBT_CE_EST_EVM]	= {0x4, 0xc,  15, 0},
	[DVBT_RF_AGC_VAL]	= {0x3, 0x5b, 13, 0},
	[DVBT_IF_AGC_VAL]	= {0x3, 0x59, 13, 0},
	[DVBT_DAGC_VAL]		= {0x3, 0x5,   7, 0},
	[DVBT_SFREQ_OFF]	= {0x3, 0x18, 13, 0},
	[DVBT_CFREQ_OFF]	= {0x3, 0x5f, 17, 0},
	[DVBT_POLAR_RF_AGC]	= {0x0, 0xe,   1, 1},
	[DVBT_POLAR_IF_AGC]	= {0x0, 0xe,   0, 0},
	[DVBT_AAGC_HOLD]	= {0x1, 0x4,   5, 5},
	[DVBT_EN_RF_AGC]	= {0x1, 0x4,   6, 6},
	[DVBT_EN_IF_AGC]	= {0x1, 0x4,   7, 7},
	[DVBT_IF_AGC_MIN]	= {0x1, 0x8,   7, 0},
	[DVBT_IF_AGC_MAX]	= {0x1, 0x9,   7, 0},
	[DVBT_RF_AGC_MIN]	= {0x1, 0xa,   7, 0},
	[DVBT_RF_AGC_MAX]	= {0x1, 0xb,   7, 0},
	[DVBT_IF_AGC_MAN]	= {0x1, 0xc,   6, 6},
	[DVBT_IF_AGC_MAN_VAL]	= {0x1, 0xc,  13, 0},
	[DVBT_RF_AGC_MAN]	= {0x1, 0xe,   6, 6},
	[DVBT_RF_AGC_MAN_VAL]	= {0x1, 0xe,  13, 0},
	[DVBT_DAGC_TRG_VAL]	= {0x1, 0x12,  7, 0},
	[DVBT_AGC_TARG_VAL_0]	= {0x1, 0x2,   0, 0},
	[DVBT_AGC_TARG_VAL_8_1]	= {0x1, 0x3,   7, 0},
	[DVBT_AAGC_LOOP_GAIN]	= {0x1, 0xc7,  5, 1},
	[DVBT_LOOP_GAIN2_3_0]	= {0x1, 0x4,   4, 1},
	[DVBT_LOOP_GAIN2_4]	= {0x1, 0x5,   7, 7},
	[DVBT_LOOP_GAIN3]	= {0x1, 0xc8,  4, 0},
	[DVBT_VTOP1]		= {0x1, 0x6,   5, 0},
	[DVBT_VTOP2]		= {0x1, 0xc9,  5, 0},
	[DVBT_VTOP3]		= {0x1, 0xca,  5, 0},
	[DVBT_KRF1]		= {0x1, 0xcb,  7, 0},
	[DVBT_KRF2]		= {0x1, 0x7,   7, 0},
	[DVBT_KRF3]		= {0x1, 0xcd,  7, 0},
	[DVBT_KRF4]		= {0x1, 0xce,  7, 0},
	[DVBT_EN_GI_PGA]	= {0x1, 0xe5,  0, 0},
	[DVBT_THD_LOCK_UP]	= {0x1, 0xd9,  8, 0},
	[DVBT_THD_LOCK_DW]	= {0x1, 0xdb,  8, 0},
	[DVBT_THD_UP1]		= {0x1, 0xdd,  7, 0},
	[DVBT_THD_DW1]		= {0x1, 0xde,  7, 0},
	[DVBT_INTER_CNT_LEN]	= {0x1, 0xd8,  3, 0},
	[DVBT_GI_PGA_STATE]	= {0x1, 0xe6,  3, 3},
	[DVBT_EN_AGC_PGA]	= {0x1, 0xd7,  0, 0},
	[DVBT_CKOUTPAR]		= {0x1, 0x7b,  5, 5},
	[DVBT_CKOUT_PWR]	= {0x1, 0x7b,  6, 6},
	[DVBT_SYNC_DUR]		= {0x1, 0x7b,  7, 7},
	[DVBT_ERR_DUR]		= {0x1, 0x7c,  0, 0},
	[DVBT_SYNC_LVL]		= {0x1, 0x7c,  1, 1},
	[DVBT_ERR_LVL]		= {0x1, 0x7c,  2, 2},
	[DVBT_VAL_LVL]		= {0x1, 0x7c,  3, 3},
	[DVBT_SERIAL]		= {0x1, 0x7c,  4, 4},
	[DVBT_SER_LSB]		= {0x1, 0x7c,  5, 5},
	[DVBT_CDIV_PH0]		= {0x1, 0x7d,  3, 0},
	[DVBT_CDIV_PH1]		= {0x1, 0x7d,  7, 4},
	[DVBT_MPEG_IO_OPT_2_2]	= {0x0, 0x6,   7, 7},
	[DVBT_MPEG_IO_OPT_1_0]	= {0x0, 0x7,   7, 6},
	[DVBT_CKOUTPAR_PIP]	= {0x0, 0xb7,  4, 4},
	[DVBT_CKOUT_PWR_PIP]	= {0x0, 0xb7,  3, 3},
	[DVBT_SYNC_LVL_PIP]	= {0x0, 0xb7,  2, 2},
	[DVBT_ERR_LVL_PIP]	= {0x0, 0xb7,  1, 1},
	[DVBT_VAL_LVL_PIP]	= {0x0, 0xb7,  0, 0},
	[DVBT_CKOUTPAR_PID]	= {0x0, 0xb9,  4, 4},
	[DVBT_CKOUT_PWR_PID]	= {0x0, 0xb9,  3, 3},
	[DVBT_SYNC_LVL_PID]	= {0x0, 0xb9,  2, 2},
	[DVBT_ERR_LVL_PID]	= {0x0, 0xb9,  1, 1},
	[DVBT_VAL_LVL_PID]	= {0x0, 0xb9,  0, 0},
	[DVBT_SM_PASS]		= {0x1, 0x93, 11, 0},
	[DVBT_AD7_SETTING]	= {0x0, 0x11, 15, 0},
	[DVBT_RSSI_R]		= {0x3, 0x1,   6, 0},
	[DVBT_ACI_DET_IND]	= {0x3, 0x12,  0, 0},
	[DVBT_REG_MON]		= {0x0, 0xd,   1, 0},
	[DVBT_REG_MONSEL]	= {0x0, 0xd,   2, 2},
	[DVBT_REG_GPE]		= {0x0, 0xd,   7, 7},
	[DVBT_REG_GPO]		= {0x0, 0x10,  0, 0},
	[DVBT_REG_4MSEL]	= {0x0, 0x13,  0, 0},
};

157 158 159
/* Our regmap is bypassing I2C adapter lock, thus we do it! */
int rtl2832_bulk_write(struct i2c_client *client, unsigned int reg,
		       const void *val, size_t val_count)
160
{
161
	struct rtl2832_dev *dev = i2c_get_clientdata(client);
162 163
	int ret;

164 165 166
	i2c_lock_adapter(client->adapter);
	ret = regmap_bulk_write(dev->regmap, reg, val, val_count);
	i2c_unlock_adapter(client->adapter);
167 168 169
	return ret;
}

170 171
int rtl2832_update_bits(struct i2c_client *client, unsigned int reg,
			unsigned int mask, unsigned int val)
172
{
173
	struct rtl2832_dev *dev = i2c_get_clientdata(client);
174 175
	int ret;

176 177 178
	i2c_lock_adapter(client->adapter);
	ret = regmap_update_bits(dev->regmap, reg, mask, val);
	i2c_unlock_adapter(client->adapter);
179
	return ret;
180 181
}

182 183
int rtl2832_bulk_read(struct i2c_client *client, unsigned int reg, void *val,
		      size_t val_count)
184
{
185
	struct rtl2832_dev *dev = i2c_get_clientdata(client);
186 187
	int ret;

188 189 190 191 192
	i2c_lock_adapter(client->adapter);
	ret = regmap_bulk_read(dev->regmap, reg, val, val_count);
	i2c_unlock_adapter(client->adapter);
	return ret;
}
193

194 195 196 197
/* write multiple registers */
static int rtl2832_wr_regs(struct rtl2832_dev *dev, u8 reg, u8 page, u8 *val, int len)
{
	return rtl2832_bulk_write(dev->client, page << 8 | reg, val, len);
198 199 200
}

/* read multiple registers */
201
static int rtl2832_rd_regs(struct rtl2832_dev *dev, u8 reg, u8 page, u8 *val, int len)
202
{
203
	return rtl2832_bulk_read(dev->client, page << 8 | reg, val, len);
204 205 206
}

/* write single register */
207
static int rtl2832_wr_reg(struct rtl2832_dev *dev, u8 reg, u8 page, u8 val)
208
{
209
	return rtl2832_wr_regs(dev, reg, page, &val, 1);
210 211 212
}

/* read single register */
213
static int rtl2832_rd_reg(struct rtl2832_dev *dev, u8 reg, u8 page, u8 *val)
214
{
215
	return rtl2832_rd_regs(dev, reg, page, val, 1);
216 217
}

218
static int rtl2832_rd_demod_reg(struct rtl2832_dev *dev, int reg, u32 *val)
219
{
220
	struct i2c_client *client = dev->client;
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
	int ret;

	u8 reg_start_addr;
	u8 msb, lsb;
	u8 page;
	u8 reading[4];
	u32 reading_tmp;
	int i;

	u8 len;
	u32 mask;

	reg_start_addr = registers[reg].start_address;
	msb = registers[reg].msb;
	lsb = registers[reg].lsb;
	page = registers[reg].page;

	len = (msb >> 3) + 1;
239
	mask = REG_MASK(msb - lsb);
240

241
	ret = rtl2832_rd_regs(dev, reg_start_addr, page, &reading[0], len);
242 243 244 245 246 247 248 249 250 251 252 253
	if (ret)
		goto err;

	reading_tmp = 0;
	for (i = 0; i < len; i++)
		reading_tmp |= reading[i] << ((len - 1 - i) * 8);

	*val = (reading_tmp >> lsb) & mask;

	return ret;

err:
254
	dev_dbg(&client->dev, "failed=%d\n", ret);
255 256 257 258
	return ret;

}

259
static int rtl2832_wr_demod_reg(struct rtl2832_dev *dev, int reg, u32 val)
260
{
261
	struct i2c_client *client = dev->client;
262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
	int ret, i;
	u8 len;
	u8 reg_start_addr;
	u8 msb, lsb;
	u8 page;
	u32 mask;


	u8 reading[4];
	u8 writing[4];
	u32 reading_tmp;
	u32 writing_tmp;


	reg_start_addr = registers[reg].start_address;
	msb = registers[reg].msb;
	lsb = registers[reg].lsb;
	page = registers[reg].page;

	len = (msb >> 3) + 1;
282
	mask = REG_MASK(msb - lsb);
283 284


285
	ret = rtl2832_rd_regs(dev, reg_start_addr, page, &reading[0], len);
286 287 288 289 290 291 292 293 294 295 296 297 298 299
	if (ret)
		goto err;

	reading_tmp = 0;
	for (i = 0; i < len; i++)
		reading_tmp |= reading[i] << ((len - 1 - i) * 8);

	writing_tmp = reading_tmp & ~(mask << lsb);
	writing_tmp |= ((val & mask) << lsb);


	for (i = 0; i < len; i++)
		writing[i] = (writing_tmp >> ((len - 1 - i) * 8)) & 0xff;

300
	ret = rtl2832_wr_regs(dev, reg_start_addr, page, &writing[0], len);
301 302 303 304 305 306
	if (ret)
		goto err;

	return ret;

err:
307
	dev_dbg(&client->dev, "failed=%d\n", ret);
308 309 310 311 312 313
	return ret;

}

static int rtl2832_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
{
314
	struct rtl2832_dev *dev = fe->demodulator_priv;
315 316
	struct i2c_client *client = dev->client;
	int ret;
317

318
	dev_dbg(&client->dev, "enable=%d\n", enable);
319 320

	/* gate already open or close */
321
	if (dev->i2c_gate_state == enable)
322 323
		return 0;

324
	ret = rtl2832_wr_demod_reg(dev, DVBT_IIC_REPEAT, (enable ? 0x1 : 0x0));
325 326 327
	if (ret)
		goto err;

328
	dev->i2c_gate_state = enable;
329 330 331

	return ret;
err:
332
	dev_dbg(&client->dev, "failed=%d\n", ret);
333 334 335
	return ret;
}

336
static int rtl2832_set_if(struct dvb_frontend *fe, u32 if_freq)
337
{
338
	struct rtl2832_dev *dev = fe->demodulator_priv;
339
	struct i2c_client *client = dev->client;
340
	int ret;
341
	u64 pset_iffreq;
342 343 344 345 346 347 348
	u8 en_bbin = (if_freq == 0 ? 0x1 : 0x0);

	/*
	* PSET_IFFREQ = - floor((IfFreqHz % CrystalFreqHz) * pow(2, 22)
	*		/ CrystalFreqHz)
	*/

349
	pset_iffreq = if_freq % dev->pdata->clk;
350
	pset_iffreq *= 0x400000;
351
	pset_iffreq = div_u64(pset_iffreq, dev->pdata->clk);
352
	pset_iffreq = -pset_iffreq;
353
	pset_iffreq = pset_iffreq & 0x3fffff;
354 355
	dev_dbg(&client->dev, "if_frequency=%d pset_iffreq=%08x\n",
		if_freq, (unsigned)pset_iffreq);
356

357
	ret = rtl2832_wr_demod_reg(dev, DVBT_EN_BBIN, en_bbin);
358 359 360
	if (ret)
		return ret;

361
	ret = rtl2832_wr_demod_reg(dev, DVBT_PSET_IFFREQ, pset_iffreq);
362

363
	return ret;
364 365 366 367
}

static int rtl2832_init(struct dvb_frontend *fe)
{
368
	struct rtl2832_dev *dev = fe->demodulator_priv;
369
	struct i2c_client *client = dev->client;
370
	const struct rtl2832_reg_value *init;
371
	int i, ret, len;
372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
	/* initialization values for the demodulator registers */
	struct rtl2832_reg_value rtl2832_initial_regs[] = {
		{DVBT_AD_EN_REG,		0x1},
		{DVBT_AD_EN_REG1,		0x1},
		{DVBT_RSD_BER_FAIL_VAL,		0x2800},
		{DVBT_MGD_THD0,			0x10},
		{DVBT_MGD_THD1,			0x20},
		{DVBT_MGD_THD2,			0x20},
		{DVBT_MGD_THD3,			0x40},
		{DVBT_MGD_THD4,			0x22},
		{DVBT_MGD_THD5,			0x32},
		{DVBT_MGD_THD6,			0x37},
		{DVBT_MGD_THD7,			0x39},
		{DVBT_EN_BK_TRK,		0x0},
		{DVBT_EN_CACQ_NOTCH,		0x0},
		{DVBT_AD_AV_REF,		0x2a},
		{DVBT_REG_PI,			0x6},
		{DVBT_PIP_ON,			0x0},
		{DVBT_CDIV_PH0,			0x8},
		{DVBT_CDIV_PH1,			0x8},
		{DVBT_SCALE1_B92,		0x4},
		{DVBT_SCALE1_B93,		0xb0},
		{DVBT_SCALE1_BA7,		0x78},
		{DVBT_SCALE1_BA9,		0x28},
		{DVBT_SCALE1_BAA,		0x59},
		{DVBT_SCALE1_BAB,		0x83},
		{DVBT_SCALE1_BAC,		0xd4},
		{DVBT_SCALE1_BB0,		0x65},
		{DVBT_SCALE1_BB1,		0x43},
		{DVBT_KB_P1,			0x1},
		{DVBT_KB_P2,			0x4},
		{DVBT_KB_P3,			0x7},
		{DVBT_K1_CR_STEP12,		0xa},
		{DVBT_REG_GPE,			0x1},
		{DVBT_SERIAL,			0x0},
		{DVBT_CDIV_PH0,			0x9},
		{DVBT_CDIV_PH1,			0x9},
		{DVBT_MPEG_IO_OPT_2_2,		0x0},
		{DVBT_MPEG_IO_OPT_1_0,		0x0},
		{DVBT_TRK_KS_P2,		0x4},
		{DVBT_TRK_KS_I2,		0x7},
		{DVBT_TR_THD_SET2,		0x6},
		{DVBT_TRK_KC_I2,		0x5},
		{DVBT_CR_THD_SET2,		0x1},
	};

418
	dev_dbg(&client->dev, "\n");
419 420

	for (i = 0; i < ARRAY_SIZE(rtl2832_initial_regs); i++) {
421
		ret = rtl2832_wr_demod_reg(dev, rtl2832_initial_regs[i].reg,
422 423 424 425 426
			rtl2832_initial_regs[i].value);
		if (ret)
			goto err;
	}

427
	/* load tuner specific settings */
428 429 430
	dev_dbg(&client->dev, "load settings for tuner=%02x\n",
		dev->pdata->tuner);
	switch (dev->pdata->tuner) {
431 432 433 434 435
	case RTL2832_TUNER_FC0012:
	case RTL2832_TUNER_FC0013:
		len = ARRAY_SIZE(rtl2832_tuner_init_fc0012);
		init = rtl2832_tuner_init_fc0012;
		break;
436 437 438 439
	case RTL2832_TUNER_TUA9001:
		len = ARRAY_SIZE(rtl2832_tuner_init_tua9001);
		init = rtl2832_tuner_init_tua9001;
		break;
440 441 442 443
	case RTL2832_TUNER_E4000:
		len = ARRAY_SIZE(rtl2832_tuner_init_e4000);
		init = rtl2832_tuner_init_e4000;
		break;
444
	case RTL2832_TUNER_R820T:
445
	case RTL2832_TUNER_R828D:
446 447 448
		len = ARRAY_SIZE(rtl2832_tuner_init_r820t);
		init = rtl2832_tuner_init_r820t;
		break;
449 450 451 452 453 454
	default:
		ret = -EINVAL;
		goto err;
	}

	for (i = 0; i < len; i++) {
455
		ret = rtl2832_wr_demod_reg(dev, init[i].reg, init[i].value);
456 457 458 459
		if (ret)
			goto err;
	}

460 461
	/*
	 * r820t NIM code does a software reset here at the demod -
462 463
	 * may not be needed, as there's already a software reset at
	 * set_params()
464 465 466
	 */
#if 1
	/* soft reset */
467
	ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x1);
468 469 470
	if (ret)
		goto err;

471
	ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x0);
472 473 474
	if (ret)
		goto err;
#endif
475

476
	dev->sleeping = false;
477 478 479 480

	return ret;

err:
481
	dev_dbg(&client->dev, "failed=%d\n", ret);
482 483 484 485 486
	return ret;
}

static int rtl2832_sleep(struct dvb_frontend *fe)
{
487
	struct rtl2832_dev *dev = fe->demodulator_priv;
488
	struct i2c_client *client = dev->client;
489

490
	dev_dbg(&client->dev, "\n");
491
	dev->sleeping = true;
492 493 494
	return 0;
}

495
static int rtl2832_get_tune_settings(struct dvb_frontend *fe,
496 497
	struct dvb_frontend_tune_settings *s)
{
498
	struct rtl2832_dev *dev = fe->demodulator_priv;
499
	struct i2c_client *client = dev->client;
500

501
	dev_dbg(&client->dev, "\n");
502 503 504 505 506 507 508 509
	s->min_delay_ms = 1000;
	s->step_size = fe->ops.info.frequency_stepsize * 2;
	s->max_drift = (fe->ops.info.frequency_stepsize * 2) + 1;
	return 0;
}

static int rtl2832_set_frontend(struct dvb_frontend *fe)
{
510
	struct rtl2832_dev *dev = fe->demodulator_priv;
511
	struct i2c_client *client = dev->client;
512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
	int ret, i, j;
	u64 bw_mode, num, num2;
	u32 resamp_ratio, cfreq_off_ratio;
	static u8 bw_params[3][32] = {
	/* 6 MHz bandwidth */
		{
		0xf5, 0xff, 0x15, 0x38, 0x5d, 0x6d, 0x52, 0x07, 0xfa, 0x2f,
		0x53, 0xf5, 0x3f, 0xca, 0x0b, 0x91, 0xea, 0x30, 0x63, 0xb2,
		0x13, 0xda, 0x0b, 0xc4, 0x18, 0x7e, 0x16, 0x66, 0x08, 0x67,
		0x19, 0xe0,
		},

	/*  7 MHz bandwidth */
		{
		0xe7, 0xcc, 0xb5, 0xba, 0xe8, 0x2f, 0x67, 0x61, 0x00, 0xaf,
		0x86, 0xf2, 0xbf, 0x59, 0x04, 0x11, 0xb6, 0x33, 0xa4, 0x30,
		0x15, 0x10, 0x0a, 0x42, 0x18, 0xf8, 0x17, 0xd9, 0x07, 0x22,
		0x19, 0x10,
		},

	/*  8 MHz bandwidth */
		{
		0x09, 0xf6, 0xd2, 0xa7, 0x9a, 0xc9, 0x27, 0x77, 0x06, 0xbf,
		0xec, 0xf4, 0x4f, 0x0b, 0xfc, 0x01, 0x63, 0x35, 0x54, 0xa7,
		0x16, 0x66, 0x08, 0xb4, 0x19, 0x6e, 0x19, 0x65, 0x05, 0xc8,
		0x19, 0xe0,
		},
	};


543 544
	dev_dbg(&client->dev, "frequency=%u bandwidth_hz=%u inversion=%u\n",
		c->frequency, c->bandwidth_hz, c->inversion);
545 546 547 548 549

	/* program tuner */
	if (fe->ops.tuner_ops.set_params)
		fe->ops.tuner_ops.set_params(fe);

550
	/* PIP mode related */
551
	ret = rtl2832_wr_regs(dev, 0x92, 1, "\x00\x0f\xff", 3);
552 553 554
	if (ret)
		goto err;

555 556 557 558 559 560 561 562
	/* If the frontend has get_if_frequency(), use it */
	if (fe->ops.tuner_ops.get_if_frequency) {
		u32 if_freq;

		ret = fe->ops.tuner_ops.get_if_frequency(fe, &if_freq);
		if (ret)
			goto err;

563
		ret = rtl2832_set_if(fe, if_freq);
564 565 566 567
		if (ret)
			goto err;
	}

568 569 570 571 572 573 574 575 576 577 578 579 580 581
	switch (c->bandwidth_hz) {
	case 6000000:
		i = 0;
		bw_mode = 48000000;
		break;
	case 7000000:
		i = 1;
		bw_mode = 56000000;
		break;
	case 8000000:
		i = 2;
		bw_mode = 64000000;
		break;
	default:
582 583 584 585
		dev_err(&client->dev, "invalid bandwidth_hz %u\n",
			c->bandwidth_hz);
		ret = -EINVAL;
		goto err;
586 587
	}

588
	for (j = 0; j < sizeof(bw_params[0]); j++) {
589
		ret = rtl2832_wr_regs(dev, 0x1c+j, 1, &bw_params[i][j], 1);
590 591 592 593 594 595 596 597
		if (ret)
			goto err;
	}

	/* calculate and set resample ratio
	* RSAMP_RATIO = floor(CrystalFreqHz * 7 * pow(2, 22)
	*	/ ConstWithBandwidthMode)
	*/
598
	num = dev->pdata->clk * 7;
599 600 601
	num *= 0x400000;
	num = div_u64(num, bw_mode);
	resamp_ratio =  num & 0x3ffffff;
602
	ret = rtl2832_wr_demod_reg(dev, DVBT_RSAMP_RATIO, resamp_ratio);
603 604 605 606 607 608 609 610
	if (ret)
		goto err;

	/* calculate and set cfreq off ratio
	* CFREQ_OFF_RATIO = - floor(ConstWithBandwidthMode * pow(2, 20)
	*	/ (CrystalFreqHz * 7))
	*/
	num = bw_mode << 20;
611
	num2 = dev->pdata->clk * 7;
612 613 614
	num = div_u64(num, num2);
	num = -num;
	cfreq_off_ratio = num & 0xfffff;
615
	ret = rtl2832_wr_demod_reg(dev, DVBT_CFREQ_OFF_RATIO, cfreq_off_ratio);
616 617 618 619
	if (ret)
		goto err;

	/* soft reset */
620
	ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x1);
621 622 623
	if (ret)
		goto err;

624
	ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x0);
625 626 627 628 629
	if (ret)
		goto err;

	return ret;
err:
630
	dev_dbg(&client->dev, "failed=%d\n", ret);
631 632 633
	return ret;
}

634 635
static int rtl2832_get_frontend(struct dvb_frontend *fe)
{
636
	struct rtl2832_dev *dev = fe->demodulator_priv;
637
	struct i2c_client *client = dev->client;
638 639 640 641
	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
	int ret;
	u8 buf[3];

642
	if (dev->sleeping)
643 644
		return 0;

645
	ret = rtl2832_rd_regs(dev, 0x3c, 3, buf, 2);
646 647 648
	if (ret)
		goto err;

649
	ret = rtl2832_rd_reg(dev, 0x51, 3, &buf[2]);
650 651 652
	if (ret)
		goto err;

653
	dev_dbg(&client->dev, "TPS=%*ph\n", 3, buf);
654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742

	switch ((buf[0] >> 2) & 3) {
	case 0:
		c->modulation = QPSK;
		break;
	case 1:
		c->modulation = QAM_16;
		break;
	case 2:
		c->modulation = QAM_64;
		break;
	}

	switch ((buf[2] >> 2) & 1) {
	case 0:
		c->transmission_mode = TRANSMISSION_MODE_2K;
		break;
	case 1:
		c->transmission_mode = TRANSMISSION_MODE_8K;
	}

	switch ((buf[2] >> 0) & 3) {
	case 0:
		c->guard_interval = GUARD_INTERVAL_1_32;
		break;
	case 1:
		c->guard_interval = GUARD_INTERVAL_1_16;
		break;
	case 2:
		c->guard_interval = GUARD_INTERVAL_1_8;
		break;
	case 3:
		c->guard_interval = GUARD_INTERVAL_1_4;
		break;
	}

	switch ((buf[0] >> 4) & 7) {
	case 0:
		c->hierarchy = HIERARCHY_NONE;
		break;
	case 1:
		c->hierarchy = HIERARCHY_1;
		break;
	case 2:
		c->hierarchy = HIERARCHY_2;
		break;
	case 3:
		c->hierarchy = HIERARCHY_4;
		break;
	}

	switch ((buf[1] >> 3) & 7) {
	case 0:
		c->code_rate_HP = FEC_1_2;
		break;
	case 1:
		c->code_rate_HP = FEC_2_3;
		break;
	case 2:
		c->code_rate_HP = FEC_3_4;
		break;
	case 3:
		c->code_rate_HP = FEC_5_6;
		break;
	case 4:
		c->code_rate_HP = FEC_7_8;
		break;
	}

	switch ((buf[1] >> 0) & 7) {
	case 0:
		c->code_rate_LP = FEC_1_2;
		break;
	case 1:
		c->code_rate_LP = FEC_2_3;
		break;
	case 2:
		c->code_rate_LP = FEC_3_4;
		break;
	case 3:
		c->code_rate_LP = FEC_5_6;
		break;
	case 4:
		c->code_rate_LP = FEC_7_8;
		break;
	}

	return 0;
err:
743
	dev_dbg(&client->dev, "failed=%d\n", ret);
744 745 746
	return ret;
}

747 748
static int rtl2832_read_status(struct dvb_frontend *fe, fe_status_t *status)
{
749
	struct rtl2832_dev *dev = fe->demodulator_priv;
750
	struct i2c_client *client = dev->client;
751 752 753
	int ret;
	u32 tmp;

754 755 756
	dev_dbg(&client->dev, "\n");

	*status = 0;
757
	if (dev->sleeping)
758 759
		return 0;

760
	ret = rtl2832_rd_demod_reg(dev, DVBT_FSM_STAGE, &tmp);
761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
	if (ret)
		goto err;

	if (tmp == 11) {
		*status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
				FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
	}
	/* TODO find out if this is also true for rtl2832? */
	/*else if (tmp == 10) {
		*status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
				FE_HAS_VITERBI;
	}*/

	return ret;
err:
776
	dev_dbg(&client->dev, "failed=%d\n", ret);
777 778 779
	return ret;
}

780 781
static int rtl2832_read_snr(struct dvb_frontend *fe, u16 *snr)
{
782
	struct rtl2832_dev *dev = fe->demodulator_priv;
783
	struct i2c_client *client = dev->client;
784 785 786 787 788 789 790 791 792 793 794 795 796
	int ret, hierarchy, constellation;
	u8 buf[2], tmp;
	u16 tmp16;
#define CONSTELLATION_NUM 3
#define HIERARCHY_NUM 4
	static const u32 snr_constant[CONSTELLATION_NUM][HIERARCHY_NUM] = {
		{ 85387325, 85387325, 85387325, 85387325 },
		{ 86676178, 86676178, 87167949, 87795660 },
		{ 87659938, 87659938, 87885178, 88241743 },
	};

	/* reports SNR in resolution of 0.1 dB */

797
	ret = rtl2832_rd_reg(dev, 0x3c, 3, &tmp);
798 799 800 801 802 803 804 805 806 807 808
	if (ret)
		goto err;

	constellation = (tmp >> 2) & 0x03; /* [3:2] */
	if (constellation > CONSTELLATION_NUM - 1)
		goto err;

	hierarchy = (tmp >> 4) & 0x07; /* [6:4] */
	if (hierarchy > HIERARCHY_NUM - 1)
		goto err;

809
	ret = rtl2832_rd_regs(dev, 0x0c, 4, buf, 2);
810 811 812 813 814 815 816 817 818 819 820 821 822
	if (ret)
		goto err;

	tmp16 = buf[0] << 8 | buf[1];

	if (tmp16)
		*snr = (snr_constant[constellation][hierarchy] -
				intlog10(tmp16)) / ((1 << 24) / 100);
	else
		*snr = 0;

	return 0;
err:
823
	dev_dbg(&client->dev, "failed=%d\n", ret);
824 825 826
	return ret;
}

827 828
static int rtl2832_read_ber(struct dvb_frontend *fe, u32 *ber)
{
829
	struct rtl2832_dev *dev = fe->demodulator_priv;
830
	struct i2c_client *client = dev->client;
831 832 833
	int ret;
	u8 buf[2];

834
	ret = rtl2832_rd_regs(dev, 0x4e, 3, buf, 2);
835 836 837 838 839 840 841
	if (ret)
		goto err;

	*ber = buf[0] << 8 | buf[1];

	return 0;
err:
842
	dev_dbg(&client->dev, "failed=%d\n", ret);
843 844 845
	return ret;
}

846
/*
847 848 849 850 851
 * I2C gate/mux/repeater logic
 * We must use unlocked __i2c_transfer() here (through regmap) because of I2C
 * adapter lock is already taken by tuner driver.
 * There is delay mechanism to avoid unneeded I2C gate open / close. Gate close
 * is delayed here a little bit in order to see if there is sequence of I2C
852 853 854 855
 * messages sent to same I2C bus.
 */
static void rtl2832_i2c_gate_work(struct work_struct *work)
{
856
	struct rtl2832_dev *dev = container_of(work, struct rtl2832_dev, i2c_gate_work.work);
857
	struct i2c_client *client = dev->client;
858
	int ret;
859

860 861 862
	/* close gate */
	ret = rtl2832_update_bits(dev->client, 0x101, 0x08, 0x00);
	if (ret)
863 864
		goto err;

865
	dev->i2c_gate_state = false;
866 867 868

	return;
err:
869
	dev_dbg(&client->dev, "failed=%d\n", ret);
870 871 872
	return;
}

873
static int rtl2832_select(struct i2c_adapter *adap, void *mux_priv, u32 chan_id)
874
{
875
	struct rtl2832_dev *dev = mux_priv;
876
	struct i2c_client *client = dev->client;
877
	int ret;
878 879

	/* terminate possible gate closing */
880
	cancel_delayed_work(&dev->i2c_gate_work);
881

882
	if (dev->i2c_gate_state == chan_id)
883 884
		return 0;

885 886 887 888 889 890
	/*
	 * chan_id 1 is muxed adapter demod provides and chan_id 0 is demod
	 * itself. We need open gate when request is for chan_id 1. On that case
	 * I2C adapter lock is already taken and due to that we will use
	 * regmap_update_bits() which does not lock again I2C adapter.
	 */
891
	if (chan_id == 1)
892
		ret = regmap_update_bits(dev->regmap, 0x101, 0x08, 0x08);
893
	else
894 895
		ret = rtl2832_update_bits(dev->client, 0x101, 0x08, 0x00);
	if (ret)
896 897
		goto err;

898
	dev->i2c_gate_state = chan_id;
899 900 901

	return 0;
err:
902
	dev_dbg(&client->dev, "failed=%d\n", ret);
903
	return ret;
904 905
}

906
static int rtl2832_deselect(struct i2c_adapter *adap, void *mux_priv,
907
			    u32 chan_id)
908
{
909
	struct rtl2832_dev *dev = mux_priv;
910

911
	schedule_delayed_work(&dev->i2c_gate_work, usecs_to_jiffies(100));
912 913 914
	return 0;
}

915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
static struct dvb_frontend_ops rtl2832_ops = {
	.delsys = { SYS_DVBT },
	.info = {
		.name = "Realtek RTL2832 (DVB-T)",
		.frequency_min	  = 174000000,
		.frequency_max	  = 862000000,
		.frequency_stepsize = 166667,
		.caps = FE_CAN_FEC_1_2 |
			FE_CAN_FEC_2_3 |
			FE_CAN_FEC_3_4 |
			FE_CAN_FEC_5_6 |
			FE_CAN_FEC_7_8 |
			FE_CAN_FEC_AUTO |
			FE_CAN_QPSK |
			FE_CAN_QAM_16 |
			FE_CAN_QAM_64 |
			FE_CAN_QAM_AUTO |
			FE_CAN_TRANSMISSION_MODE_AUTO |
			FE_CAN_GUARD_INTERVAL_AUTO |
			FE_CAN_HIERARCHY_AUTO |
			FE_CAN_RECOVER |
			FE_CAN_MUTE_TS
	 },

	.init = rtl2832_init,
	.sleep = rtl2832_sleep,

	.get_tune_settings = rtl2832_get_tune_settings,

	.set_frontend = rtl2832_set_frontend,
945
	.get_frontend = rtl2832_get_frontend,
946 947

	.read_status = rtl2832_read_status,
948
	.read_snr = rtl2832_read_snr,
949
	.read_ber = rtl2832_read_ber,
950

951 952 953
	.i2c_gate_ctrl = rtl2832_i2c_gate_ctrl,
};

954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
/*
 * We implement own I2C access routines for regmap in order to get manual access
 * to I2C adapter lock, which is needed for I2C mux adapter.
 */
static int rtl2832_regmap_read(void *context, const void *reg_buf,
			       size_t reg_size, void *val_buf, size_t val_size)
{
	struct i2c_client *client = context;
	int ret;
	struct i2c_msg msg[2] = {
		{
			.addr = client->addr,
			.flags = 0,
			.len = reg_size,
			.buf = (u8 *)reg_buf,
		}, {
			.addr = client->addr,
			.flags = I2C_M_RD,
			.len = val_size,
			.buf = val_buf,
		}
	};

	ret = __i2c_transfer(client->adapter, msg, 2);
	if (ret != 2) {
		dev_warn(&client->dev, "i2c reg read failed %d\n", ret);
		if (ret >= 0)
			ret = -EREMOTEIO;
		return ret;
	}
	return 0;
}

static int rtl2832_regmap_write(void *context, const void *data, size_t count)
{
	struct i2c_client *client = context;
	int ret;
	struct i2c_msg msg[1] = {
		{
			.addr = client->addr,
			.flags = 0,
			.len = count,
			.buf = (u8 *)data,
		}
	};

	ret = __i2c_transfer(client->adapter, msg, 1);
	if (ret != 1) {
		dev_warn(&client->dev, "i2c reg write failed %d\n", ret);
		if (ret >= 0)
			ret = -EREMOTEIO;
		return ret;
	}
	return 0;
}

static int rtl2832_regmap_gather_write(void *context, const void *reg,
				       size_t reg_len, const void *val,
				       size_t val_len)
{
	struct i2c_client *client = context;
	int ret;
	u8 buf[256];
	struct i2c_msg msg[1] = {
		{
			.addr = client->addr,
			.flags = 0,
			.len = 1 + val_len,
			.buf = buf,
		}
	};

	buf[0] = *(u8 const *)reg;
	memcpy(&buf[1], val, val_len);

	ret = __i2c_transfer(client->adapter, msg, 1);
	if (ret != 1) {
		dev_warn(&client->dev, "i2c reg write failed %d\n", ret);
		if (ret >= 0)
			ret = -EREMOTEIO;
		return ret;
	}
	return 0;
}

1039 1040
static struct dvb_frontend *rtl2832_get_dvb_frontend(struct i2c_client *client)
{
1041
	struct rtl2832_dev *dev = i2c_get_clientdata(client);
1042 1043 1044 1045 1046 1047 1048

	dev_dbg(&client->dev, "\n");
	return &dev->fe;
}

static struct i2c_adapter *rtl2832_get_i2c_adapter_(struct i2c_client *client)
{
1049
	struct rtl2832_dev *dev = i2c_get_clientdata(client);
1050 1051 1052 1053 1054 1055 1056

	dev_dbg(&client->dev, "\n");
	return dev->i2c_adapter_tuner;
}

static struct i2c_adapter *rtl2832_get_private_i2c_adapter_(struct i2c_client *client)
{
1057
	struct rtl2832_dev *dev = i2c_get_clientdata(client);
1058 1059 1060 1061 1062 1063 1064

	dev_dbg(&client->dev, "\n");
	return dev->i2c_adapter;
}

static int rtl2832_enable_slave_ts(struct i2c_client *client)
{
1065
	struct rtl2832_dev *dev = i2c_get_clientdata(client);
1066 1067
	int ret;

1068
	dev_dbg(&client->dev, "\n");
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112

	ret = rtl2832_wr_regs(dev, 0x0c, 1, "\x5f\xff", 2);
	if (ret)
		goto err;

	ret = rtl2832_wr_demod_reg(dev, DVBT_PIP_ON, 0x1);
	if (ret)
		goto err;

	ret = rtl2832_wr_reg(dev, 0xbc, 0, 0x18);
	if (ret)
		goto err;

	ret = rtl2832_wr_reg(dev, 0x22, 0, 0x01);
	if (ret)
		goto err;

	ret = rtl2832_wr_reg(dev, 0x26, 0, 0x1f);
	if (ret)
		goto err;

	ret = rtl2832_wr_reg(dev, 0x27, 0, 0xff);
	if (ret)
		goto err;

	ret = rtl2832_wr_regs(dev, 0x92, 1, "\x7f\xf7\xff", 3);
	if (ret)
		goto err;

	/* soft reset */
	ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x1);
	if (ret)
		goto err;

	ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x0);
	if (ret)
		goto err;

	return 0;
err:
	dev_dbg(&client->dev, "failed=%d\n", ret);
	return ret;
}

1113 1114 1115 1116 1117
static int rtl2832_probe(struct i2c_client *client,
		const struct i2c_device_id *id)
{
	struct rtl2832_platform_data *pdata = client->dev.platform_data;
	struct i2c_adapter *i2c = client->adapter;
1118
	struct rtl2832_dev *dev;
1119 1120
	int ret;
	u8 tmp;
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
	static const struct regmap_bus regmap_bus = {
		.read = rtl2832_regmap_read,
		.write = rtl2832_regmap_write,
		.gather_write = rtl2832_regmap_gather_write,
		.val_format_endian_default = REGMAP_ENDIAN_NATIVE,
	};
	static const struct regmap_range_cfg regmap_range_cfg[] = {
		{
			.selector_reg     = 0x00,
			.selector_mask    = 0xff,
			.selector_shift   = 0,
			.window_start     = 0,
			.window_len       = 0x100,
			.range_min        = 0 * 0x100,
			.range_max        = 5 * 0x100,
		},
	};
	static const struct regmap_config regmap_config = {
		.reg_bits    =  8,
		.val_bits    =  8,
		.max_register = 5 * 0x100,
		.ranges = regmap_range_cfg,
		.num_ranges = ARRAY_SIZE(regmap_range_cfg),
	};
1145 1146 1147 1148

	dev_dbg(&client->dev, "\n");

	/* allocate memory for the internal state */
1149 1150
	dev = kzalloc(sizeof(struct rtl2832_dev), GFP_KERNEL);
	if (dev == NULL) {
1151 1152 1153 1154
		ret = -ENOMEM;
		goto err;
	}

1155
	/* setup the state */
1156
	i2c_set_clientdata(client, dev);
1157
	dev->client = client;
1158 1159 1160 1161 1162
	dev->pdata = client->dev.platform_data;
	if (pdata->config) {
		dev->pdata->clk = pdata->config->xtal;
		dev->pdata->tuner = pdata->config->tuner;
	}
1163 1164
	dev->sleeping = true;
	INIT_DELAYED_WORK(&dev->i2c_gate_work, rtl2832_i2c_gate_work);
1165 1166 1167 1168 1169 1170 1171
	/* create regmap */
	dev->regmap = regmap_init(&client->dev, &regmap_bus, client,
				  &regmap_config);
	if (IS_ERR(dev->regmap)) {
		ret = PTR_ERR(dev->regmap);
		goto err_kfree;
	}
1172
	/* create muxed i2c adapter for demod itself */
1173
	dev->i2c_adapter = i2c_add_mux_adapter(i2c, &i2c->dev, dev, 0, 0, 0,
1174
			rtl2832_select, NULL);
1175
	if (dev->i2c_adapter == NULL) {
1176
		ret = -ENODEV;
1177
		goto err_regmap_exit;
1178 1179 1180
	}

	/* check if the demod is there */
1181
	ret = rtl2832_rd_reg(dev, 0x00, 0x0, &tmp);
1182 1183 1184 1185
	if (ret)
		goto err_i2c_del_mux_adapter;

	/* create muxed i2c adapter for demod tuner bus */
1186
	dev->i2c_adapter_tuner = i2c_add_mux_adapter(i2c, &i2c->dev, dev,
1187
			0, 1, 0, rtl2832_select, rtl2832_deselect);
1188
	if (dev->i2c_adapter_tuner == NULL) {
1189 1190 1191 1192 1193
		ret = -ENODEV;
		goto err_i2c_del_mux_adapter;
	}

	/* create dvb_frontend */
1194 1195
	memcpy(&dev->fe.ops, &rtl2832_ops, sizeof(struct dvb_frontend_ops));
	dev->fe.demodulator_priv = dev;
1196 1197 1198 1199 1200 1201

	/* setup callbacks */
	pdata->get_dvb_frontend = rtl2832_get_dvb_frontend;
	pdata->get_i2c_adapter = rtl2832_get_i2c_adapter_;
	pdata->get_private_i2c_adapter = rtl2832_get_private_i2c_adapter_;
	pdata->enable_slave_ts = rtl2832_enable_slave_ts;
1202 1203 1204 1205

	dev_info(&client->dev, "Realtek RTL2832 successfully attached\n");
	return 0;
err_i2c_del_mux_adapter:
1206
	i2c_del_mux_adapter(dev->i2c_adapter);
1207 1208
err_regmap_exit:
	regmap_exit(dev->regmap);
1209
err_kfree:
1210
	kfree(dev);
1211 1212 1213 1214 1215 1216 1217
err:
	dev_dbg(&client->dev, "failed=%d\n", ret);
	return ret;
}

static int rtl2832_remove(struct i2c_client *client)
{
1218
	struct rtl2832_dev *dev = i2c_get_clientdata(client);
1219 1220 1221

	dev_dbg(&client->dev, "\n");

1222
	cancel_delayed_work_sync(&dev->i2c_gate_work);
1223

1224
	i2c_del_mux_adapter(dev->i2c_adapter_tuner);
1225

1226
	i2c_del_mux_adapter(dev->i2c_adapter);
1227

1228 1229
	regmap_exit(dev->regmap);

1230
	kfree(dev);
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252

	return 0;
}

static const struct i2c_device_id rtl2832_id_table[] = {
	{"rtl2832", 0},
	{}
};
MODULE_DEVICE_TABLE(i2c, rtl2832_id_table);

static struct i2c_driver rtl2832_driver = {
	.driver = {
		.owner	= THIS_MODULE,
		.name	= "rtl2832",
	},
	.probe		= rtl2832_probe,
	.remove		= rtl2832_remove,
	.id_table	= rtl2832_id_table,
};

module_i2c_driver(rtl2832_driver);

1253 1254 1255 1256
MODULE_AUTHOR("Thomas Mair <mair.thomas86@gmail.com>");
MODULE_DESCRIPTION("Realtek RTL2832 DVB-T demodulator driver");
MODULE_LICENSE("GPL");
MODULE_VERSION("0.5");