exynos5420.dtsi 21.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * SAMSUNG EXYNOS5420 SoC device tree source
 *
 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 *
 * SAMSUNG EXYNOS54200 SoC device nodes are listed in this file.
 * EXYNOS5420 based board files can include this file and provide
 * values for board specfic bindings.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

16
#include <dt-bindings/clock/exynos5420.h>
17
#include "exynos5.dtsi"
18
#include "exynos5420-pinctrl.dtsi"
19

20
#include <dt-bindings/clock/exynos-audss-clk.h>
21

22
/ {
23
	compatible = "samsung,exynos5420", "samsung,exynos5";
24

25
	aliases {
26 27 28
		mshc0 = &mmc_0;
		mshc1 = &mmc_1;
		mshc2 = &mmc_2;
29 30 31 32 33
		pinctrl0 = &pinctrl_0;
		pinctrl1 = &pinctrl_1;
		pinctrl2 = &pinctrl_2;
		pinctrl3 = &pinctrl_3;
		pinctrl4 = &pinctrl_4;
34 35 36 37
		i2c0 = &i2c_0;
		i2c1 = &i2c_1;
		i2c2 = &i2c_2;
		i2c3 = &i2c_3;
38 39 40 41 42 43 44
		i2c4 = &hsi2c_4;
		i2c5 = &hsi2c_5;
		i2c6 = &hsi2c_6;
		i2c7 = &hsi2c_7;
		i2c8 = &hsi2c_8;
		i2c9 = &hsi2c_9;
		i2c10 = &hsi2c_10;
45 46
		gsc0 = &gsc_0;
		gsc1 = &gsc_1;
47 48 49
		spi0 = &spi_0;
		spi1 = &spi_1;
		spi2 = &spi_2;
50 51
		usbdrdphy0 = &usbdrd_phy0;
		usbdrdphy1 = &usbdrd_phy1;
52 53
	};

54 55 56 57 58 59 60 61 62
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu0: cpu@0 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <0x0>;
			clock-frequency = <1800000000>;
63
			cci-control-port = <&cci_control1>;
64 65 66 67 68 69 70
		};

		cpu1: cpu@1 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <0x1>;
			clock-frequency = <1800000000>;
71
			cci-control-port = <&cci_control1>;
72 73 74 75 76 77 78
		};

		cpu2: cpu@2 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <0x2>;
			clock-frequency = <1800000000>;
79
			cci-control-port = <&cci_control1>;
80 81 82 83 84 85 86
		};

		cpu3: cpu@3 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <0x3>;
			clock-frequency = <1800000000>;
87
			cci-control-port = <&cci_control1>;
88
		};
89 90 91 92 93 94

		cpu4: cpu@100 {
			device_type = "cpu";
			compatible = "arm,cortex-a7";
			reg = <0x100>;
			clock-frequency = <1000000000>;
95
			cci-control-port = <&cci_control0>;
96 97 98 99 100 101 102
		};

		cpu5: cpu@101 {
			device_type = "cpu";
			compatible = "arm,cortex-a7";
			reg = <0x101>;
			clock-frequency = <1000000000>;
103
			cci-control-port = <&cci_control0>;
104 105 106 107 108 109 110
		};

		cpu6: cpu@102 {
			device_type = "cpu";
			compatible = "arm,cortex-a7";
			reg = <0x102>;
			clock-frequency = <1000000000>;
111
			cci-control-port = <&cci_control0>;
112 113 114 115 116 117 118
		};

		cpu7: cpu@103 {
			device_type = "cpu";
			compatible = "arm,cortex-a7";
			reg = <0x103>;
			clock-frequency = <1000000000>;
119 120 121 122
			cci-control-port = <&cci_control0>;
		};
	};

123
	cci: cci@10d20000 {
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
		compatible = "arm,cci-400";
		#address-cells = <1>;
		#size-cells = <1>;
		reg = <0x10d20000 0x1000>;
		ranges = <0x0 0x10d20000 0x6000>;

		cci_control0: slave-if@4000 {
			compatible = "arm,cci-400-ctrl-if";
			interface-type = "ace";
			reg = <0x4000 0x1000>;
		};
		cci_control1: slave-if@5000 {
			compatible = "arm,cci-400-ctrl-if";
			interface-type = "ace";
			reg = <0x5000 0x1000>;
139
		};
140 141
	};

142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	sysram@02020000 {
		compatible = "mmio-sram";
		reg = <0x02020000 0x54000>;
		#address-cells = <1>;
		#size-cells = <1>;
		ranges = <0 0x02020000 0x54000>;

		smp-sysram@0 {
			compatible = "samsung,exynos4210-sysram";
			reg = <0x0 0x1000>;
		};

		smp-sysram@53000 {
			compatible = "samsung,exynos4210-sysram-ns";
			reg = <0x53000 0x1000>;
157
		};
158 159
	};

160
	clock: clock-controller@10010000 {
161 162 163 164 165
		compatible = "samsung,exynos5420-clock";
		reg = <0x10010000 0x30000>;
		#clock-cells = <1>;
	};

166 167 168 169
	clock_audss: audss-clock-controller@3810000 {
		compatible = "samsung,exynos5420-audss-clock";
		reg = <0x03810000 0x0C>;
		#clock-cells = <1>;
170
		clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MAU_EPLL>,
171
			 <&clock CLK_SCLK_MAUDIO0>, <&clock CLK_SCLK_MAUPCM0>;
172
		clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in";
173 174
	};

175
	mfc: codec@11000000 {
176 177 178
		compatible = "samsung,mfc-v7";
		reg = <0x11000000 0x10000>;
		interrupts = <0 96 0>;
179
		clocks = <&clock CLK_MFC>;
180
		clock-names = "mfc";
181
		samsung,power-domain = <&mfc_pd>;
182 183
	};

184 185 186 187 188 189
	mmc_0: mmc@12200000 {
		compatible = "samsung,exynos5420-dw-mshc-smu";
		interrupts = <0 75 0>;
		#address-cells = <1>;
		#size-cells = <0>;
		reg = <0x12200000 0x2000>;
190
		clocks = <&clock CLK_MMC0>, <&clock CLK_SCLK_MMC0>;
191 192 193 194 195 196 197 198 199 200 201
		clock-names = "biu", "ciu";
		fifo-depth = <0x40>;
		status = "disabled";
	};

	mmc_1: mmc@12210000 {
		compatible = "samsung,exynos5420-dw-mshc-smu";
		interrupts = <0 76 0>;
		#address-cells = <1>;
		#size-cells = <0>;
		reg = <0x12210000 0x2000>;
202
		clocks = <&clock CLK_MMC1>, <&clock CLK_SCLK_MMC1>;
203 204 205 206 207 208 209 210 211 212 213
		clock-names = "biu", "ciu";
		fifo-depth = <0x40>;
		status = "disabled";
	};

	mmc_2: mmc@12220000 {
		compatible = "samsung,exynos5420-dw-mshc";
		interrupts = <0 77 0>;
		#address-cells = <1>;
		#size-cells = <0>;
		reg = <0x12220000 0x1000>;
214
		clocks = <&clock CLK_MMC2>, <&clock CLK_SCLK_MMC2>;
215 216 217 218 219
		clock-names = "biu", "ciu";
		fifo-depth = <0x40>;
		status = "disabled";
	};

220
	mct: mct@101C0000 {
221 222 223 224 225
		compatible = "samsung,exynos4210-mct";
		reg = <0x101C0000 0x800>;
		interrupt-controller;
		#interrups-cells = <1>;
		interrupt-parent = <&mct_map>;
226 227
		interrupts = <0>, <1>, <2>, <3>, <4>, <5>, <6>, <7>,
				<8>, <9>, <10>, <11>;
228
		clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
229 230 231 232 233 234 235 236 237 238 239 240 241
		clock-names = "fin_pll", "mct";

		mct_map: mct-map {
			#interrupt-cells = <1>;
			#address-cells = <0>;
			#size-cells = <0>;
			interrupt-map = <0 &combiner 23 3>,
					<1 &combiner 23 4>,
					<2 &combiner 25 2>,
					<3 &combiner 25 3>,
					<4 &gic 0 120 0>,
					<5 &gic 0 121 0>,
					<6 &gic 0 122 0>,
242 243 244 245 246
					<7 &gic 0 123 0>,
					<8 &gic 0 128 0>,
					<9 &gic 0 129 0>,
					<10 &gic 0 130 0>,
					<11 &gic 0 131 0>;
247 248 249
		};
	};

250 251 252 253 254 255 256 257 258 259 260 261 262
	gsc_pd: power-domain@10044000 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10044000 0x20>;
	};

	isp_pd: power-domain@10044020 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10044020 0x20>;
	};

	mfc_pd: power-domain@10044060 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10044060 0x20>;
263 264 265
		clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MOUT_SW_ACLK333>,
			<&clock CLK_MOUT_USER_ACLK333>;
		clock-names = "oscclk", "pclk0", "clk0";
266 267 268 269 270 271 272
	};

	msc_pd: power-domain@10044120 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10044120 0x20>;
	};

273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
	pinctrl_0: pinctrl@13400000 {
		compatible = "samsung,exynos5420-pinctrl";
		reg = <0x13400000 0x1000>;
		interrupts = <0 45 0>;

		wakeup-interrupt-controller {
			compatible = "samsung,exynos4210-wakeup-eint";
			interrupt-parent = <&gic>;
			interrupts = <0 32 0>;
		};
	};

	pinctrl_1: pinctrl@13410000 {
		compatible = "samsung,exynos5420-pinctrl";
		reg = <0x13410000 0x1000>;
		interrupts = <0 78 0>;
	};

	pinctrl_2: pinctrl@14000000 {
		compatible = "samsung,exynos5420-pinctrl";
		reg = <0x14000000 0x1000>;
		interrupts = <0 46 0>;
	};

	pinctrl_3: pinctrl@14010000 {
		compatible = "samsung,exynos5420-pinctrl";
		reg = <0x14010000 0x1000>;
		interrupts = <0 50 0>;
	};

	pinctrl_4: pinctrl@03860000 {
		compatible = "samsung,exynos5420-pinctrl";
		reg = <0x03860000 0x1000>;
		interrupts = <0 47 0>;
	};

309
	rtc: rtc@101E0000 {
310
		clocks = <&clock CLK_RTC>;
311
		clock-names = "rtc";
312
		status = "disabled";
313 314
	};

315 316 317 318 319 320 321
	amba {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "arm,amba-bus";
		interrupt-parent = <&gic>;
		ranges;

322 323 324 325 326 327 328 329 330 331 332
		adma: adma@03880000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x03880000 0x1000>;
			interrupts = <0 110 0>;
			clocks = <&clock_audss EXYNOS_ADMA>;
			clock-names = "apb_pclk";
			#dma-cells = <1>;
			#dma-channels = <6>;
			#dma-requests = <16>;
		};

333 334 335 336
		pdma0: pdma@121A0000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x121A0000 0x1000>;
			interrupts = <0 34 0>;
337
			clocks = <&clock CLK_PDMA0>;
338 339 340 341 342 343 344 345 346 347
			clock-names = "apb_pclk";
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <32>;
		};

		pdma1: pdma@121B0000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x121B0000 0x1000>;
			interrupts = <0 35 0>;
348
			clocks = <&clock CLK_PDMA1>;
349 350 351 352 353 354 355 356 357 358
			clock-names = "apb_pclk";
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <32>;
		};

		mdma0: mdma@10800000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x10800000 0x1000>;
			interrupts = <0 33 0>;
359
			clocks = <&clock CLK_MDMA0>;
360 361 362 363 364 365 366 367 368 369
			clock-names = "apb_pclk";
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <1>;
		};

		mdma1: mdma@11C10000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x11C10000 0x1000>;
			interrupts = <0 124 0>;
370
			clocks = <&clock CLK_MDMA1>;
371 372 373 374
			clock-names = "apb_pclk";
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <1>;
375 376 377 378 379 380 381
			/*
			 * MDMA1 can support both secure and non-secure
			 * AXI transactions. When this is enabled in the kernel
			 * for boards that run in secure mode, we are getting
			 * imprecise external aborts causing the kernel to oops.
			 */
			status = "disabled";
382 383 384
		};
	};

385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407
	i2s0: i2s@03830000 {
		compatible = "samsung,exynos5420-i2s";
		reg = <0x03830000 0x100>;
		dmas = <&adma 0
			&adma 2
			&adma 1>;
		dma-names = "tx", "rx", "tx-sec";
		clocks = <&clock_audss EXYNOS_I2S_BUS>,
			<&clock_audss EXYNOS_I2S_BUS>,
			<&clock_audss EXYNOS_SCLK_I2S>;
		clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
		samsung,idma-addr = <0x03000000>;
		pinctrl-names = "default";
		pinctrl-0 = <&i2s0_bus>;
		status = "disabled";
	};

	i2s1: i2s@12D60000 {
		compatible = "samsung,exynos5420-i2s";
		reg = <0x12D60000 0x100>;
		dmas = <&pdma1 12
			&pdma1 11>;
		dma-names = "tx", "rx";
408
		clocks = <&clock CLK_I2S1>, <&clock CLK_SCLK_I2S1>;
409 410 411 412 413 414 415 416 417 418 419 420
		clock-names = "iis", "i2s_opclk0";
		pinctrl-names = "default";
		pinctrl-0 = <&i2s1_bus>;
		status = "disabled";
	};

	i2s2: i2s@12D70000 {
		compatible = "samsung,exynos5420-i2s";
		reg = <0x12D70000 0x100>;
		dmas = <&pdma0 12
			&pdma0 11>;
		dma-names = "tx", "rx";
421
		clocks = <&clock CLK_I2S2>, <&clock CLK_SCLK_I2S2>;
422 423 424 425 426 427
		clock-names = "iis", "i2s_opclk0";
		pinctrl-names = "default";
		pinctrl-0 = <&i2s2_bus>;
		status = "disabled";
	};

428 429 430
	spi_0: spi@12d20000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x12d20000 0x100>;
431
		interrupts = <0 68 0>;
432 433 434 435 436 437 438
		dmas = <&pdma0 5
			&pdma0 4>;
		dma-names = "tx", "rx";
		#address-cells = <1>;
		#size-cells = <0>;
		pinctrl-names = "default";
		pinctrl-0 = <&spi0_bus>;
439
		clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
440 441 442 443 444 445 446
		clock-names = "spi", "spi_busclk0";
		status = "disabled";
	};

	spi_1: spi@12d30000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x12d30000 0x100>;
447
		interrupts = <0 69 0>;
448 449 450 451 452 453 454
		dmas = <&pdma1 5
			&pdma1 4>;
		dma-names = "tx", "rx";
		#address-cells = <1>;
		#size-cells = <0>;
		pinctrl-names = "default";
		pinctrl-0 = <&spi1_bus>;
455
		clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
456 457 458 459 460 461 462
		clock-names = "spi", "spi_busclk0";
		status = "disabled";
	};

	spi_2: spi@12d40000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x12d40000 0x100>;
463
		interrupts = <0 70 0>;
464 465 466 467 468 469 470
		dmas = <&pdma0 7
			&pdma0 6>;
		dma-names = "tx", "rx";
		#address-cells = <1>;
		#size-cells = <0>;
		pinctrl-names = "default";
		pinctrl-0 = <&spi2_bus>;
471
		clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
472 473 474 475
		clock-names = "spi", "spi_busclk0";
		status = "disabled";
	};

476
	uart_0: serial@12C00000 {
477
		clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
478 479 480
		clock-names = "uart", "clk_uart_baud0";
	};

481
	uart_1: serial@12C10000 {
482
		clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
483 484 485
		clock-names = "uart", "clk_uart_baud0";
	};

486
	uart_2: serial@12C20000 {
487
		clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
488 489 490
		clock-names = "uart", "clk_uart_baud0";
	};

491
	uart_3: serial@12C30000 {
492
		clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
493 494
		clock-names = "uart", "clk_uart_baud0";
	};
495

496 497 498 499 500
	pwm: pwm@12dd0000 {
		compatible = "samsung,exynos4210-pwm";
		reg = <0x12dd0000 0x100>;
		samsung,pwm-outputs = <0>, <1>, <2>, <3>;
		#pwm-cells = <3>;
501
		clocks = <&clock CLK_PWM>;
502 503 504
		clock-names = "timers";
	};

505
	dp_phy: video-phy@10040728 {
506 507
		compatible = "samsung,exynos5420-dp-video-phy";
		samsung,pmu-syscon = <&pmu_system_controller>;
508 509 510
		#phy-cells = <0>;
	};

511
	dp: dp-controller@145B0000 {
512
		clocks = <&clock CLK_DP1>;
513 514 515 516 517
		clock-names = "dp";
		phys = <&dp_phy>;
		phy-names = "dp";
	};

518 519 520 521 522 523
	mipi_phy: video-phy@10040714 {
		compatible = "samsung,s5pv210-mipi-video-phy";
		reg = <0x10040714 12>;
		#phy-cells = <1>;
	};

524 525 526 527 528 529 530 531 532 533 534 535 536
	dsi@14500000 {
		compatible = "samsung,exynos5410-mipi-dsi";
		reg = <0x14500000 0x10000>;
		interrupts = <0 82 0>;
		phys = <&mipi_phy 1>;
		phy-names = "dsim";
		clocks = <&clock CLK_DSIM1>, <&clock CLK_SCLK_MIPI1>;
		clock-names = "bus_clk", "pll_clk";
		#address-cells = <1>;
		#size-cells = <0>;
		status = "disabled";
	};

537
	fimd: fimd@14400000 {
538
		clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>;
539 540
		clock-names = "sclk_fimd", "fimd";
	};
541 542 543

	adc: adc@12D10000 {
		compatible = "samsung,exynos-adc-v2";
544
		reg = <0x12D10000 0x100>;
545
		interrupts = <0 106 0>;
546
		clocks = <&clock CLK_TSADC>;
547 548 549
		clock-names = "adc";
		#io-channel-cells = <1>;
		io-channel-ranges;
550
		samsung,syscon-phandle = <&pmu_system_controller>;
551 552
		status = "disabled";
	};
553 554 555 556 557 558 559

	i2c_0: i2c@12C60000 {
		compatible = "samsung,s3c2440-i2c";
		reg = <0x12C60000 0x100>;
		interrupts = <0 56 0>;
		#address-cells = <1>;
		#size-cells = <0>;
560
		clocks = <&clock CLK_I2C0>;
561 562 563
		clock-names = "i2c";
		pinctrl-names = "default";
		pinctrl-0 = <&i2c0_bus>;
564
		samsung,sysreg-phandle = <&sysreg_system_controller>;
565 566 567 568 569 570 571 572 573
		status = "disabled";
	};

	i2c_1: i2c@12C70000 {
		compatible = "samsung,s3c2440-i2c";
		reg = <0x12C70000 0x100>;
		interrupts = <0 57 0>;
		#address-cells = <1>;
		#size-cells = <0>;
574
		clocks = <&clock CLK_I2C1>;
575 576 577
		clock-names = "i2c";
		pinctrl-names = "default";
		pinctrl-0 = <&i2c1_bus>;
578
		samsung,sysreg-phandle = <&sysreg_system_controller>;
579 580 581 582 583 584 585 586 587
		status = "disabled";
	};

	i2c_2: i2c@12C80000 {
		compatible = "samsung,s3c2440-i2c";
		reg = <0x12C80000 0x100>;
		interrupts = <0 58 0>;
		#address-cells = <1>;
		#size-cells = <0>;
588
		clocks = <&clock CLK_I2C2>;
589 590 591
		clock-names = "i2c";
		pinctrl-names = "default";
		pinctrl-0 = <&i2c2_bus>;
592
		samsung,sysreg-phandle = <&sysreg_system_controller>;
593 594 595 596 597 598 599 600 601
		status = "disabled";
	};

	i2c_3: i2c@12C90000 {
		compatible = "samsung,s3c2440-i2c";
		reg = <0x12C90000 0x100>;
		interrupts = <0 59 0>;
		#address-cells = <1>;
		#size-cells = <0>;
602
		clocks = <&clock CLK_I2C3>;
603 604 605
		clock-names = "i2c";
		pinctrl-names = "default";
		pinctrl-0 = <&i2c3_bus>;
606
		samsung,sysreg-phandle = <&sysreg_system_controller>;
607 608
		status = "disabled";
	};
609

610 611 612 613 614 615 616 617
	hsi2c_4: i2c@12CA0000 {
		compatible = "samsung,exynos5-hsi2c";
		reg = <0x12CA0000 0x1000>;
		interrupts = <0 60 0>;
		#address-cells = <1>;
		#size-cells = <0>;
		pinctrl-names = "default";
		pinctrl-0 = <&i2c4_hs_bus>;
618
		clocks = <&clock CLK_USI0>;
619 620 621 622 623 624 625 626 627 628 629 630
		clock-names = "hsi2c";
		status = "disabled";
	};

	hsi2c_5: i2c@12CB0000 {
		compatible = "samsung,exynos5-hsi2c";
		reg = <0x12CB0000 0x1000>;
		interrupts = <0 61 0>;
		#address-cells = <1>;
		#size-cells = <0>;
		pinctrl-names = "default";
		pinctrl-0 = <&i2c5_hs_bus>;
631
		clocks = <&clock CLK_USI1>;
632 633 634 635 636 637 638 639 640 641 642 643
		clock-names = "hsi2c";
		status = "disabled";
	};

	hsi2c_6: i2c@12CC0000 {
		compatible = "samsung,exynos5-hsi2c";
		reg = <0x12CC0000 0x1000>;
		interrupts = <0 62 0>;
		#address-cells = <1>;
		#size-cells = <0>;
		pinctrl-names = "default";
		pinctrl-0 = <&i2c6_hs_bus>;
644
		clocks = <&clock CLK_USI2>;
645 646 647 648 649 650 651 652 653 654 655 656
		clock-names = "hsi2c";
		status = "disabled";
	};

	hsi2c_7: i2c@12CD0000 {
		compatible = "samsung,exynos5-hsi2c";
		reg = <0x12CD0000 0x1000>;
		interrupts = <0 63 0>;
		#address-cells = <1>;
		#size-cells = <0>;
		pinctrl-names = "default";
		pinctrl-0 = <&i2c7_hs_bus>;
657
		clocks = <&clock CLK_USI3>;
658 659 660 661 662 663 664 665 666 667 668 669
		clock-names = "hsi2c";
		status = "disabled";
	};

	hsi2c_8: i2c@12E00000 {
		compatible = "samsung,exynos5-hsi2c";
		reg = <0x12E00000 0x1000>;
		interrupts = <0 87 0>;
		#address-cells = <1>;
		#size-cells = <0>;
		pinctrl-names = "default";
		pinctrl-0 = <&i2c8_hs_bus>;
670
		clocks = <&clock CLK_USI4>;
671 672 673 674 675 676 677 678 679 680 681 682
		clock-names = "hsi2c";
		status = "disabled";
	};

	hsi2c_9: i2c@12E10000 {
		compatible = "samsung,exynos5-hsi2c";
		reg = <0x12E10000 0x1000>;
		interrupts = <0 88 0>;
		#address-cells = <1>;
		#size-cells = <0>;
		pinctrl-names = "default";
		pinctrl-0 = <&i2c9_hs_bus>;
683
		clocks = <&clock CLK_USI5>;
684 685 686 687 688 689 690 691 692 693 694 695
		clock-names = "hsi2c";
		status = "disabled";
	};

	hsi2c_10: i2c@12E20000 {
		compatible = "samsung,exynos5-hsi2c";
		reg = <0x12E20000 0x1000>;
		interrupts = <0 203 0>;
		#address-cells = <1>;
		#size-cells = <0>;
		pinctrl-names = "default";
		pinctrl-0 = <&i2c10_hs_bus>;
696
		clocks = <&clock CLK_USI6>;
697 698 699 700
		clock-names = "hsi2c";
		status = "disabled";
	};

701
	hdmi: hdmi@14530000 {
702
		compatible = "samsung,exynos5420-hdmi";
703 704
		reg = <0x14530000 0x70000>;
		interrupts = <0 95 0>;
705 706 707
		clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
			 <&clock CLK_DOUT_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
			 <&clock CLK_MOUT_HDMI>;
708 709
		clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
			"sclk_hdmiphy", "mout_hdmi";
710
		phy = <&hdmiphy>;
711
		samsung,syscon-phandle = <&pmu_system_controller>;
712 713 714
		status = "disabled";
	};

715 716 717 718
	hdmiphy: hdmiphy@145D0000 {
		reg = <0x145D0000 0x20>;
	};

719
	mixer: mixer@14450000 {
720 721 722
		compatible = "samsung,exynos5420-mixer";
		reg = <0x14450000 0x10000>;
		interrupts = <0 94 0>;
723
		clocks = <&clock CLK_MIXER>, <&clock CLK_SCLK_HDMI>;
724 725
		clock-names = "mixer", "sclk_hdmi";
	};
726 727 728 729 730

	gsc_0: video-scaler@13e00000 {
		compatible = "samsung,exynos5-gsc";
		reg = <0x13e00000 0x1000>;
		interrupts = <0 85 0>;
731
		clocks = <&clock CLK_GSCL0>;
732 733 734 735 736 737 738 739
		clock-names = "gscl";
		samsung,power-domain = <&gsc_pd>;
	};

	gsc_1: video-scaler@13e10000 {
		compatible = "samsung,exynos5-gsc";
		reg = <0x13e10000 0x1000>;
		interrupts = <0 86 0>;
740
		clocks = <&clock CLK_GSCL1>;
741 742 743
		clock-names = "gscl";
		samsung,power-domain = <&gsc_pd>;
	};
744

745 746 747
	pmu_system_controller: system-controller@10040000 {
		compatible = "samsung,exynos5420-pmu", "syscon";
		reg = <0x10040000 0x5000>;
748 749 750
		clock-names = "clkout16";
		clocks = <&clock CLK_FIN_PLL>;
		#clock-cells = <1>;
751 752
	};

753 754 755 756 757
	sysreg_system_controller: syscon@10050000 {
		compatible = "samsung,exynos5-sysreg", "syscon";
		reg = <0x10050000 0x5000>;
	};

758 759 760 761
	tmu_cpu0: tmu@10060000 {
		compatible = "samsung,exynos5420-tmu";
		reg = <0x10060000 0x100>;
		interrupts = <0 65 0>;
762
		clocks = <&clock CLK_TMU>;
763 764 765 766 767 768 769
		clock-names = "tmu_apbif";
	};

	tmu_cpu1: tmu@10064000 {
		compatible = "samsung,exynos5420-tmu";
		reg = <0x10064000 0x100>;
		interrupts = <0 183 0>;
770
		clocks = <&clock CLK_TMU>;
771 772 773 774 775 776 777
		clock-names = "tmu_apbif";
	};

	tmu_cpu2: tmu@10068000 {
		compatible = "samsung,exynos5420-tmu-ext-triminfo";
		reg = <0x10068000 0x100>, <0x1006c000 0x4>;
		interrupts = <0 184 0>;
778
		clocks = <&clock CLK_TMU>, <&clock CLK_TMU>;
779 780 781 782 783 784 785
		clock-names = "tmu_apbif", "tmu_triminfo_apbif";
	};

	tmu_cpu3: tmu@1006c000 {
		compatible = "samsung,exynos5420-tmu-ext-triminfo";
		reg = <0x1006c000 0x100>, <0x100a0000 0x4>;
		interrupts = <0 185 0>;
786
		clocks = <&clock CLK_TMU>, <&clock CLK_TMU_GPU>;
787 788 789 790 791 792 793
		clock-names = "tmu_apbif", "tmu_triminfo_apbif";
	};

	tmu_gpu: tmu@100a0000 {
		compatible = "samsung,exynos5420-tmu-ext-triminfo";
		reg = <0x100a0000 0x100>, <0x10068000 0x4>;
		interrupts = <0 215 0>;
794
		clocks = <&clock CLK_TMU_GPU>, <&clock CLK_TMU>;
795 796
		clock-names = "tmu_apbif", "tmu_triminfo_apbif";
	};
797

798
        watchdog: watchdog@101D0000 {
799 800 801
		compatible = "samsung,exynos5420-wdt";
		reg = <0x101D0000 0x100>;
		interrupts = <0 42 0>;
802
		clocks = <&clock CLK_WDT>;
803 804 805
		clock-names = "watchdog";
		samsung,syscon-phandle = <&pmu_system_controller>;
        };
806

807
	sss: sss@10830000 {
808 809 810
		compatible = "samsung,exynos4210-secss";
		reg = <0x10830000 0x10000>;
		interrupts = <0 112 0>;
811
		clocks = <&clock CLK_SSS>;
812 813
		clock-names = "secss";
	};
814

815 816 817 818 819 820 821 822
	usbdrd3_0: usb@12000000 {
		compatible = "samsung,exynos5250-dwusb3";
		clocks = <&clock CLK_USBD300>;
		clock-names = "usbdrd30";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

823
		usbdrd_dwc3_0: dwc3 {
824 825 826 827 828 829 830 831
			compatible = "snps,dwc3";
			reg = <0x12000000 0x10000>;
			interrupts = <0 72 0>;
			phys = <&usbdrd_phy0 0>, <&usbdrd_phy0 1>;
			phy-names = "usb2-phy", "usb3-phy";
		};
	};

832 833 834 835 836 837 838 839 840
	usbdrd_phy0: phy@12100000 {
		compatible = "samsung,exynos5420-usbdrd-phy";
		reg = <0x12100000 0x100>;
		clocks = <&clock CLK_USBD300>, <&clock CLK_SCLK_USBPHY300>;
		clock-names = "phy", "ref";
		samsung,pmu-syscon = <&pmu_system_controller>;
		#phy-cells = <1>;
	};

841 842 843 844 845 846 847 848
	usbdrd3_1: usb@12400000 {
		compatible = "samsung,exynos5250-dwusb3";
		clocks = <&clock CLK_USBD301>;
		clock-names = "usbdrd30";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

849
		usbdrd_dwc3_1: dwc3 {
850 851 852 853 854 855 856 857
			compatible = "snps,dwc3";
			reg = <0x12400000 0x10000>;
			interrupts = <0 73 0>;
			phys = <&usbdrd_phy1 0>, <&usbdrd_phy1 1>;
			phy-names = "usb2-phy", "usb3-phy";
		};
	};

858 859 860 861 862 863 864 865
	usbdrd_phy1: phy@12500000 {
		compatible = "samsung,exynos5420-usbdrd-phy";
		reg = <0x12500000 0x100>;
		clocks = <&clock CLK_USBD301>, <&clock CLK_SCLK_USBPHY301>;
		clock-names = "phy", "ref";
		samsung,pmu-syscon = <&pmu_system_controller>;
		#phy-cells = <1>;
	};
866

867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896
	usbhost2: usb@12110000 {
		compatible = "samsung,exynos4210-ehci";
		reg = <0x12110000 0x100>;
		interrupts = <0 71 0>;

		clocks = <&clock CLK_USBH20>;
		clock-names = "usbhost";
		#address-cells = <1>;
		#size-cells = <0>;
		port@0 {
			reg = <0>;
			phys = <&usb2_phy 1>;
		};
	};

	usbhost1: usb@12120000 {
		compatible = "samsung,exynos4210-ohci";
		reg = <0x12120000 0x100>;
		interrupts = <0 71 0>;

		clocks = <&clock CLK_USBH20>;
		clock-names = "usbhost";
		#address-cells = <1>;
		#size-cells = <0>;
		port@0 {
			reg = <0>;
			phys = <&usb2_phy 1>;
		};
	};

897 898 899 900 901 902 903 904 905
	usb2_phy: phy@12130000 {
		compatible = "samsung,exynos5250-usb2-phy";
		reg = <0x12130000 0x100>;
		clocks = <&clock CLK_USBH20>, <&clock CLK_SCLK_USBPHY300>;
		clock-names = "phy", "ref";
		#phy-cells = <1>;
		samsung,sysreg-phandle = <&sysreg_system_controller>;
		samsung,pmureg-phandle = <&pmu_system_controller>;
	};
906
};