flexcan.c 39.8 KB
Newer Older
1 2 3 4 5
/*
 * flexcan.c - FLEXCAN CAN controller driver
 *
 * Copyright (c) 2005-2006 Varma Electronics Oy
 * Copyright (c) 2009 Sascha Hauer, Pengutronix
6 7
 * Copyright (c) 2010-2017 Pengutronix, Marc Kleine-Budde <kernel@pengutronix.de>
 * Copyright (c) 2014 David Jander, Protonic Holland
8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
 *
 * LICENCE:
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation version 2.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 */

#include <linux/netdevice.h>
#include <linux/can.h>
#include <linux/can/dev.h>
#include <linux/can/error.h>
27
#include <linux/can/led.h>
28
#include <linux/can/rx-offload.h>
29 30 31 32 33
#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/module.h>
34
#include <linux/of.h>
35
#include <linux/of_device.h>
36
#include <linux/platform_device.h>
37
#include <linux/regulator/consumer.h>
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59

#define DRV_NAME			"flexcan"

/* 8 for RX fifo and 2 error handling */
#define FLEXCAN_NAPI_WEIGHT		(8 + 2)

/* FLEXCAN module configuration register (CANMCR) bits */
#define FLEXCAN_MCR_MDIS		BIT(31)
#define FLEXCAN_MCR_FRZ			BIT(30)
#define FLEXCAN_MCR_FEN			BIT(29)
#define FLEXCAN_MCR_HALT		BIT(28)
#define FLEXCAN_MCR_NOT_RDY		BIT(27)
#define FLEXCAN_MCR_WAK_MSK		BIT(26)
#define FLEXCAN_MCR_SOFTRST		BIT(25)
#define FLEXCAN_MCR_FRZ_ACK		BIT(24)
#define FLEXCAN_MCR_SUPV		BIT(23)
#define FLEXCAN_MCR_SLF_WAK		BIT(22)
#define FLEXCAN_MCR_WRN_EN		BIT(21)
#define FLEXCAN_MCR_LPM_ACK		BIT(20)
#define FLEXCAN_MCR_WAK_SRC		BIT(19)
#define FLEXCAN_MCR_DOZE		BIT(18)
#define FLEXCAN_MCR_SRX_DIS		BIT(17)
60
#define FLEXCAN_MCR_IRMQ		BIT(16)
61 62
#define FLEXCAN_MCR_LPRIO_EN		BIT(13)
#define FLEXCAN_MCR_AEN			BIT(12)
63
/* MCR_MAXMB: maximum used MBs is MAXMB + 1 */
64
#define FLEXCAN_MCR_MAXMB(x)		((x) & 0x7f)
65 66 67 68
#define FLEXCAN_MCR_IDAM_A		(0x0 << 8)
#define FLEXCAN_MCR_IDAM_B		(0x1 << 8)
#define FLEXCAN_MCR_IDAM_C		(0x2 << 8)
#define FLEXCAN_MCR_IDAM_D		(0x3 << 8)
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93

/* FLEXCAN control register (CANCTRL) bits */
#define FLEXCAN_CTRL_PRESDIV(x)		(((x) & 0xff) << 24)
#define FLEXCAN_CTRL_RJW(x)		(((x) & 0x03) << 22)
#define FLEXCAN_CTRL_PSEG1(x)		(((x) & 0x07) << 19)
#define FLEXCAN_CTRL_PSEG2(x)		(((x) & 0x07) << 16)
#define FLEXCAN_CTRL_BOFF_MSK		BIT(15)
#define FLEXCAN_CTRL_ERR_MSK		BIT(14)
#define FLEXCAN_CTRL_CLK_SRC		BIT(13)
#define FLEXCAN_CTRL_LPB		BIT(12)
#define FLEXCAN_CTRL_TWRN_MSK		BIT(11)
#define FLEXCAN_CTRL_RWRN_MSK		BIT(10)
#define FLEXCAN_CTRL_SMP		BIT(7)
#define FLEXCAN_CTRL_BOFF_REC		BIT(6)
#define FLEXCAN_CTRL_TSYN		BIT(5)
#define FLEXCAN_CTRL_LBUF		BIT(4)
#define FLEXCAN_CTRL_LOM		BIT(3)
#define FLEXCAN_CTRL_PROPSEG(x)		((x) & 0x07)
#define FLEXCAN_CTRL_ERR_BUS		(FLEXCAN_CTRL_ERR_MSK)
#define FLEXCAN_CTRL_ERR_STATE \
	(FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
	 FLEXCAN_CTRL_BOFF_MSK)
#define FLEXCAN_CTRL_ERR_ALL \
	(FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)

94
/* FLEXCAN control register 2 (CTRL2) bits */
95 96 97 98 99 100 101
#define FLEXCAN_CTRL2_ECRWRE		BIT(29)
#define FLEXCAN_CTRL2_WRMFRZ		BIT(28)
#define FLEXCAN_CTRL2_RFFN(x)		(((x) & 0x0f) << 24)
#define FLEXCAN_CTRL2_TASD(x)		(((x) & 0x1f) << 19)
#define FLEXCAN_CTRL2_MRP		BIT(18)
#define FLEXCAN_CTRL2_RRS		BIT(17)
#define FLEXCAN_CTRL2_EACEN		BIT(16)
102 103 104 105 106 107 108 109 110 111 112 113 114

/* FLEXCAN memory error control register (MECR) bits */
#define FLEXCAN_MECR_ECRWRDIS		BIT(31)
#define FLEXCAN_MECR_HANCEI_MSK		BIT(19)
#define FLEXCAN_MECR_FANCEI_MSK		BIT(18)
#define FLEXCAN_MECR_CEI_MSK		BIT(16)
#define FLEXCAN_MECR_HAERRIE		BIT(15)
#define FLEXCAN_MECR_FAERRIE		BIT(14)
#define FLEXCAN_MECR_EXTERRIE		BIT(13)
#define FLEXCAN_MECR_RERRDIS		BIT(9)
#define FLEXCAN_MECR_ECCDIS		BIT(8)
#define FLEXCAN_MECR_NCEFAFRZ		BIT(7)

115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
/* FLEXCAN error and status register (ESR) bits */
#define FLEXCAN_ESR_TWRN_INT		BIT(17)
#define FLEXCAN_ESR_RWRN_INT		BIT(16)
#define FLEXCAN_ESR_BIT1_ERR		BIT(15)
#define FLEXCAN_ESR_BIT0_ERR		BIT(14)
#define FLEXCAN_ESR_ACK_ERR		BIT(13)
#define FLEXCAN_ESR_CRC_ERR		BIT(12)
#define FLEXCAN_ESR_FRM_ERR		BIT(11)
#define FLEXCAN_ESR_STF_ERR		BIT(10)
#define FLEXCAN_ESR_TX_WRN		BIT(9)
#define FLEXCAN_ESR_RX_WRN		BIT(8)
#define FLEXCAN_ESR_IDLE		BIT(7)
#define FLEXCAN_ESR_TXRX		BIT(6)
#define FLEXCAN_EST_FLT_CONF_SHIFT	(4)
#define FLEXCAN_ESR_FLT_CONF_MASK	(0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
#define FLEXCAN_ESR_FLT_CONF_ACTIVE	(0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
#define FLEXCAN_ESR_FLT_CONF_PASSIVE	(0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
#define FLEXCAN_ESR_BOFF_INT		BIT(2)
#define FLEXCAN_ESR_ERR_INT		BIT(1)
#define FLEXCAN_ESR_WAK_INT		BIT(0)
#define FLEXCAN_ESR_ERR_BUS \
	(FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
	 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
	 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
#define FLEXCAN_ESR_ERR_STATE \
	(FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
#define FLEXCAN_ESR_ERR_ALL \
	(FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
143 144 145
#define FLEXCAN_ESR_ALL_INT \
	(FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
	 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
146 147

/* FLEXCAN interrupt flag register (IFLAG) bits */
148
/* Errata ERR005829 step7: Reserve first valid MB */
149 150
#define FLEXCAN_TX_MB_RESERVED_OFF_FIFO	8
#define FLEXCAN_TX_MB_OFF_FIFO		9
151 152 153 154
#define FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP	0
#define FLEXCAN_TX_MB_OFF_TIMESTAMP		1
#define FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST	(FLEXCAN_TX_MB_OFF_TIMESTAMP + 1)
#define FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST	63
155
#define FLEXCAN_IFLAG_MB(x)		BIT(x)
156 157 158 159 160
#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW	BIT(7)
#define FLEXCAN_IFLAG_RX_FIFO_WARN	BIT(6)
#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE	BIT(5)

/* FLEXCAN message buffers */
161 162
#define FLEXCAN_MB_CODE_MASK		(0xf << 24)
#define FLEXCAN_MB_CODE_RX_BUSY_BIT	(0x1 << 24)
163 164 165
#define FLEXCAN_MB_CODE_RX_INACTIVE	(0x0 << 24)
#define FLEXCAN_MB_CODE_RX_EMPTY	(0x4 << 24)
#define FLEXCAN_MB_CODE_RX_FULL		(0x2 << 24)
166
#define FLEXCAN_MB_CODE_RX_OVERRUN	(0x6 << 24)
167 168 169 170 171 172 173
#define FLEXCAN_MB_CODE_RX_RANSWER	(0xa << 24)

#define FLEXCAN_MB_CODE_TX_INACTIVE	(0x8 << 24)
#define FLEXCAN_MB_CODE_TX_ABORT	(0x9 << 24)
#define FLEXCAN_MB_CODE_TX_DATA		(0xc << 24)
#define FLEXCAN_MB_CODE_TX_TANSWER	(0xe << 24)

174 175 176 177 178 179
#define FLEXCAN_MB_CNT_SRR		BIT(22)
#define FLEXCAN_MB_CNT_IDE		BIT(21)
#define FLEXCAN_MB_CNT_RTR		BIT(20)
#define FLEXCAN_MB_CNT_LENGTH(x)	(((x) & 0xf) << 16)
#define FLEXCAN_MB_CNT_TIMESTAMP(x)	((x) & 0xffff)

180
#define FLEXCAN_TIMEOUT_US		(50)
181

182
/* FLEXCAN hardware feature flags
183 184
 *
 * Below is some version info we got:
185 186 187 188 189 190 191 192
 *    SOC   Version   IP-Version  Glitch- [TR]WRN_INT IRQ Err Memory err RTR re-
 *                                Filter? connected?  Passive detection  ception in MB
 *   MX25  FlexCAN2  03.00.00.00     no        no         ?       no        no
 *   MX28  FlexCAN2  03.00.04.00    yes       yes        no       no        no
 *   MX35  FlexCAN2  03.00.00.00     no        no         ?       no        no
 *   MX53  FlexCAN2  03.00.00.00    yes        no        no       no        no
 *   MX6s  FlexCAN3  10.00.12.00    yes       yes        no       no       yes
 *   VF610 FlexCAN3  ?               no       yes         ?      yes       yes?
193 194 195
 *
 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
 */
196
#define FLEXCAN_QUIRK_BROKEN_WERR_STATE	BIT(1) /* [TR]WRN_INT not connected */
197
#define FLEXCAN_QUIRK_DISABLE_RXFG	BIT(2) /* Disable RX FIFO Global mask */
198
#define FLEXCAN_QUIRK_ENABLE_EACEN_RRS	BIT(3) /* Enable EACEN and RRS bit in ctrl2 */
199
#define FLEXCAN_QUIRK_DISABLE_MECR	BIT(4) /* Disable Memory error detection */
200
#define FLEXCAN_QUIRK_USE_OFF_TIMESTAMP	BIT(5) /* Use timestamp based offloading */
201
#define FLEXCAN_QUIRK_BROKEN_PERR_STATE	BIT(6) /* No interrupt for error passive */
202

203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
/* Structure of the message buffer */
struct flexcan_mb {
	u32 can_ctrl;
	u32 can_id;
	u32 data[2];
};

/* Structure of the hardware registers */
struct flexcan_regs {
	u32 mcr;		/* 0x00 */
	u32 ctrl;		/* 0x04 */
	u32 timer;		/* 0x08 */
	u32 _reserved1;		/* 0x0c */
	u32 rxgmask;		/* 0x10 */
	u32 rx14mask;		/* 0x14 */
	u32 rx15mask;		/* 0x18 */
	u32 ecr;		/* 0x1c */
	u32 esr;		/* 0x20 */
	u32 imask2;		/* 0x24 */
	u32 imask1;		/* 0x28 */
	u32 iflag2;		/* 0x2c */
	u32 iflag1;		/* 0x30 */
225 226 227 228
	union {			/* 0x34 */
		u32 gfwr_mx28;	/* MX28, MX53 */
		u32 ctrl2;	/* MX6, VF610 */
	};
229 230 231 232 233 234
	u32 esr2;		/* 0x38 */
	u32 imeur;		/* 0x3c */
	u32 lrfr;		/* 0x40 */
	u32 crcr;		/* 0x44 */
	u32 rxfgmask;		/* 0x48 */
	u32 rxfir;		/* 0x4c */
235
	u32 _reserved3[12];	/* 0x50 */
236
	struct flexcan_mb mb[64];	/* 0x80 */
237 238 239 240 241 242 243
	/* FIFO-mode:
	 *			MB
	 * 0x080...0x08f	0	RX message buffer
	 * 0x090...0x0df	1-5	reserverd
	 * 0x0e0...0x0ff	6-7	8 entry ID table
	 *				(mx25, mx28, mx35, mx53)
	 * 0x0e0...0x2df	6-7..37	8..128 entry ID table
244
	 *				size conf'ed via ctrl2::RFFN
245 246
	 *				(mx6, vf610)
	 */
247 248 249 250 251
	u32 _reserved4[256];	/* 0x480 */
	u32 rximr[64];		/* 0x880 */
	u32 _reserved5[24];	/* 0x980 */
	u32 gfwr_mx6;		/* 0x9e0 - MX6 */
	u32 _reserved6[63];	/* 0x9e4 */
252 253 254 255 256 257 258 259
	u32 mecr;		/* 0xae0 */
	u32 erriar;		/* 0xae4 */
	u32 erridpr;		/* 0xae8 */
	u32 errippr;		/* 0xaec */
	u32 rerrar;		/* 0xaf0 */
	u32 rerrdr;		/* 0xaf4 */
	u32 rerrsynr;		/* 0xaf8 */
	u32 errsr;		/* 0xafc */
260 261
};

262
struct flexcan_devtype_data {
263
	u32 quirks;		/* quirks needed for different IP cores */
264 265
};

266 267
struct flexcan_priv {
	struct can_priv can;
268
	struct can_rx_offload offload;
269

270
	struct flexcan_regs __iomem *regs;
271 272 273
	struct flexcan_mb __iomem *tx_mb;
	struct flexcan_mb __iomem *tx_mb_reserved;
	u8 tx_mb_idx;
274
	u32 reg_ctrl_default;
275
	u32 reg_imask1_default;
276
	u32 reg_imask2_default;
277

278 279
	struct clk *clk_ipg;
	struct clk *clk_per;
280
	const struct flexcan_devtype_data *devtype_data;
281
	struct regulator *reg_xceiver;
282 283
};

284
static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
285
	.quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE,
286
};
287

288
static const struct flexcan_devtype_data fsl_imx28_devtype_data;
289

290
static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
291
	.quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
292
		FLEXCAN_QUIRK_USE_OFF_TIMESTAMP | FLEXCAN_QUIRK_BROKEN_PERR_STATE,
293
};
294

295
static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
296
	.quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
297
		FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP,
298
};
299

300
static const struct can_bittiming_const flexcan_bittiming_const = {
301 302 303 304 305 306 307 308 309 310 311
	.name = DRV_NAME,
	.tseg1_min = 4,
	.tseg1_max = 16,
	.tseg2_min = 2,
	.tseg2_max = 8,
	.sjw_max = 4,
	.brp_min = 1,
	.brp_max = 256,
	.brp_inc = 1,
};

312
/* Abstract off the read/write for arm versus ppc. This
313 314
 * assumes that PPC uses big-endian registers and everything
 * else uses little-endian registers, independent of CPU
315
 * endianness.
316
 */
317
#if defined(CONFIG_PPC)
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
static inline u32 flexcan_read(void __iomem *addr)
{
	return in_be32(addr);
}

static inline void flexcan_write(u32 val, void __iomem *addr)
{
	out_be32(addr, val);
}
#else
static inline u32 flexcan_read(void __iomem *addr)
{
	return readl(addr);
}

static inline void flexcan_write(u32 val, void __iomem *addr)
{
	writel(val, addr);
}
#endif

339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
static inline void flexcan_error_irq_enable(const struct flexcan_priv *priv)
{
	struct flexcan_regs __iomem *regs = priv->regs;
	u32 reg_ctrl = (priv->reg_ctrl_default | FLEXCAN_CTRL_ERR_MSK);

	flexcan_write(reg_ctrl, &regs->ctrl);
}

static inline void flexcan_error_irq_disable(const struct flexcan_priv *priv)
{
	struct flexcan_regs __iomem *regs = priv->regs;
	u32 reg_ctrl = (priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_MSK);

	flexcan_write(reg_ctrl, &regs->ctrl);
}

355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370
static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
{
	if (!priv->reg_xceiver)
		return 0;

	return regulator_enable(priv->reg_xceiver);
}

static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
{
	if (!priv->reg_xceiver)
		return 0;

	return regulator_disable(priv->reg_xceiver);
}

371
static int flexcan_chip_enable(struct flexcan_priv *priv)
372
{
373
	struct flexcan_regs __iomem *regs = priv->regs;
374
	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
375 376
	u32 reg;

377
	reg = flexcan_read(&regs->mcr);
378
	reg &= ~FLEXCAN_MCR_MDIS;
379
	flexcan_write(reg, &regs->mcr);
380

381
	while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
382
		udelay(10);
383 384 385 386 387

	if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
		return -ETIMEDOUT;

	return 0;
388 389
}

390
static int flexcan_chip_disable(struct flexcan_priv *priv)
391
{
392
	struct flexcan_regs __iomem *regs = priv->regs;
393
	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
394 395
	u32 reg;

396
	reg = flexcan_read(&regs->mcr);
397
	reg |= FLEXCAN_MCR_MDIS;
398
	flexcan_write(reg, &regs->mcr);
399 400

	while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
401
		udelay(10);
402 403 404 405 406

	if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
		return -ETIMEDOUT;

	return 0;
407 408
}

409 410
static int flexcan_chip_freeze(struct flexcan_priv *priv)
{
411
	struct flexcan_regs __iomem *regs = priv->regs;
412 413 414 415 416 417 418 419
	unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
	u32 reg;

	reg = flexcan_read(&regs->mcr);
	reg |= FLEXCAN_MCR_HALT;
	flexcan_write(reg, &regs->mcr);

	while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
420
		udelay(100);
421 422 423 424 425 426 427 428 429

	if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
		return -ETIMEDOUT;

	return 0;
}

static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
{
430
	struct flexcan_regs __iomem *regs = priv->regs;
431 432 433 434 435 436 437 438
	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
	u32 reg;

	reg = flexcan_read(&regs->mcr);
	reg &= ~FLEXCAN_MCR_HALT;
	flexcan_write(reg, &regs->mcr);

	while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
439
		udelay(10);
440 441 442 443 444 445 446

	if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
		return -ETIMEDOUT;

	return 0;
}

447 448
static int flexcan_chip_softreset(struct flexcan_priv *priv)
{
449
	struct flexcan_regs __iomem *regs = priv->regs;
450 451 452 453
	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;

	flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
	while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
454
		udelay(10);
455 456 457 458 459 460 461

	if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
		return -ETIMEDOUT;

	return 0;
}

462 463
static int __flexcan_get_berr_counter(const struct net_device *dev,
				      struct can_berr_counter *bec)
464 465
{
	const struct flexcan_priv *priv = netdev_priv(dev);
466
	struct flexcan_regs __iomem *regs = priv->regs;
467
	u32 reg = flexcan_read(&regs->ecr);
468 469 470 471 472 473 474

	bec->txerr = (reg >> 0) & 0xff;
	bec->rxerr = (reg >> 8) & 0xff;

	return 0;
}

475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
static int flexcan_get_berr_counter(const struct net_device *dev,
				    struct can_berr_counter *bec)
{
	const struct flexcan_priv *priv = netdev_priv(dev);
	int err;

	err = clk_prepare_enable(priv->clk_ipg);
	if (err)
		return err;

	err = clk_prepare_enable(priv->clk_per);
	if (err)
		goto out_disable_ipg;

	err = __flexcan_get_berr_counter(dev, bec);

	clk_disable_unprepare(priv->clk_per);
 out_disable_ipg:
	clk_disable_unprepare(priv->clk_ipg);

	return err;
}

498 499 500 501 502
static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
{
	const struct flexcan_priv *priv = netdev_priv(dev);
	struct can_frame *cf = (struct can_frame *)skb->data;
	u32 can_id;
503
	u32 data;
504
	u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16);
505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521

	if (can_dropped_invalid_skb(dev, skb))
		return NETDEV_TX_OK;

	netif_stop_queue(dev);

	if (cf->can_id & CAN_EFF_FLAG) {
		can_id = cf->can_id & CAN_EFF_MASK;
		ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
	} else {
		can_id = (cf->can_id & CAN_SFF_MASK) << 18;
	}

	if (cf->can_id & CAN_RTR_FLAG)
		ctrl |= FLEXCAN_MB_CNT_RTR;

	if (cf->can_dlc > 0) {
522
		data = be32_to_cpup((__be32 *)&cf->data[0]);
523
		flexcan_write(data, &priv->tx_mb->data[0]);
524 525
	}
	if (cf->can_dlc > 3) {
526
		data = be32_to_cpup((__be32 *)&cf->data[4]);
527
		flexcan_write(data, &priv->tx_mb->data[1]);
528 529
	}

530 531
	can_put_echo_skb(skb, dev, 0);

532 533
	flexcan_write(can_id, &priv->tx_mb->can_id);
	flexcan_write(ctrl, &priv->tx_mb->can_ctrl);
534

535 536 537 538
	/* Errata ERR005829 step8:
	 * Write twice INACTIVE(0x8) code to first MB.
	 */
	flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
539
		      &priv->tx_mb_reserved->can_ctrl);
540
	flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
541
		      &priv->tx_mb_reserved->can_ctrl);
542

543 544 545
	return NETDEV_TX_OK;
}

546
static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr)
547 548
{
	struct flexcan_priv *priv = netdev_priv(dev);
549 550
	struct sk_buff *skb;
	struct can_frame *cf;
551
	bool rx_errors = false, tx_errors = false;
552

553 554
	skb = alloc_can_err_skb(dev, &cf);
	if (unlikely(!skb))
555
		return;
556

557 558 559
	cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;

	if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
560
		netdev_dbg(dev, "BIT1_ERR irq\n");
561
		cf->data[2] |= CAN_ERR_PROT_BIT1;
562
		tx_errors = true;
563 564
	}
	if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
565
		netdev_dbg(dev, "BIT0_ERR irq\n");
566
		cf->data[2] |= CAN_ERR_PROT_BIT0;
567
		tx_errors = true;
568 569
	}
	if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
570
		netdev_dbg(dev, "ACK_ERR irq\n");
571
		cf->can_id |= CAN_ERR_ACK;
572
		cf->data[3] = CAN_ERR_PROT_LOC_ACK;
573
		tx_errors = true;
574 575
	}
	if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
576
		netdev_dbg(dev, "CRC_ERR irq\n");
577
		cf->data[2] |= CAN_ERR_PROT_BIT;
578
		cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
579
		rx_errors = true;
580 581
	}
	if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
582
		netdev_dbg(dev, "FRM_ERR irq\n");
583
		cf->data[2] |= CAN_ERR_PROT_FORM;
584
		rx_errors = true;
585 586
	}
	if (reg_esr & FLEXCAN_ESR_STF_ERR) {
587
		netdev_dbg(dev, "STF_ERR irq\n");
588
		cf->data[2] |= CAN_ERR_PROT_STUFF;
589
		rx_errors = true;
590 591 592 593 594 595 596 597
	}

	priv->can.can_stats.bus_error++;
	if (rx_errors)
		dev->stats.rx_errors++;
	if (tx_errors)
		dev->stats.tx_errors++;

598
	can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
599 600
}

601
static void flexcan_irq_state(struct net_device *dev, u32 reg_esr)
602 603 604 605
{
	struct flexcan_priv *priv = netdev_priv(dev);
	struct sk_buff *skb;
	struct can_frame *cf;
606
	enum can_state new_state, rx_state, tx_state;
607
	int flt;
608
	struct can_berr_counter bec;
609 610 611

	flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
	if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
612
		tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
613
			CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
614
		rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
615
			CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
616
		new_state = max(tx_state, rx_state);
617
	} else {
618
		__flexcan_get_berr_counter(dev, &bec);
619
		new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
620
			CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
621 622 623
		rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
		tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
	}
624 625 626

	/* state hasn't changed */
	if (likely(new_state == priv->can.state))
627
		return;
628 629 630

	skb = alloc_can_err_skb(dev, &cf);
	if (unlikely(!skb))
631
		return;
632

633 634 635 636 637
	can_change_state(dev, cf, tx_state, rx_state);

	if (unlikely(new_state == CAN_STATE_BUS_OFF))
		can_bus_off(dev);

638 639
	can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
}
640

641 642 643
static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload)
{
	return container_of(offload, struct flexcan_priv, offload);
644 645
}

646 647 648
static unsigned int flexcan_mailbox_read(struct can_rx_offload *offload,
					 struct can_frame *cf,
					 u32 *timestamp, unsigned int n)
649
{
650
	struct flexcan_priv *priv = rx_offload_to_priv(offload);
651
	struct flexcan_regs __iomem *regs = priv->regs;
652 653 654
	struct flexcan_mb __iomem *mb = &regs->mb[n];
	u32 reg_ctrl, reg_id, reg_iflag1;

655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
		u32 code;

		do {
			reg_ctrl = flexcan_read(&mb->can_ctrl);
		} while (reg_ctrl & FLEXCAN_MB_CODE_RX_BUSY_BIT);

		/* is this MB empty? */
		code = reg_ctrl & FLEXCAN_MB_CODE_MASK;
		if ((code != FLEXCAN_MB_CODE_RX_FULL) &&
		    (code != FLEXCAN_MB_CODE_RX_OVERRUN))
			return 0;

		if (code == FLEXCAN_MB_CODE_RX_OVERRUN) {
			/* This MB was overrun, we lost data */
			offload->dev->stats.rx_over_errors++;
			offload->dev->stats.rx_errors++;
		}
	} else {
		reg_iflag1 = flexcan_read(&regs->iflag1);
		if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE))
			return 0;

		reg_ctrl = flexcan_read(&mb->can_ctrl);
	}
680

681 682 683
	/* increase timstamp to full 32 bit */
	*timestamp = reg_ctrl << 16;

684
	reg_id = flexcan_read(&mb->can_id);
685 686 687 688 689 690 691 692 693
	if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
		cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
	else
		cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;

	if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
		cf->can_id |= CAN_RTR_FLAG;
	cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);

694 695
	*(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
	*(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
696 697

	/* mark as read */
698 699 700 701 702 703 704 705 706 707
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
		/* Clear IRQ */
		if (n < 32)
			flexcan_write(BIT(n), &regs->iflag1);
		else
			flexcan_write(BIT(n - 32), &regs->iflag2);
	} else {
		flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
		flexcan_read(&regs->timer);
	}
708

709 710 711
	return 1;
}

712 713 714 715 716 717 718 719 720 721 722 723 724

static inline u64 flexcan_read_reg_iflag_rx(struct flexcan_priv *priv)
{
	struct flexcan_regs __iomem *regs = priv->regs;
	u32 iflag1, iflag2;

	iflag2 = flexcan_read(&regs->iflag2) & priv->reg_imask2_default;
	iflag1 = flexcan_read(&regs->iflag1) & priv->reg_imask1_default &
		~FLEXCAN_IFLAG_MB(priv->tx_mb_idx);

	return (u64)iflag2 << 32 | iflag1;
}

725 726 727 728 729
static irqreturn_t flexcan_irq(int irq, void *dev_id)
{
	struct net_device *dev = dev_id;
	struct net_device_stats *stats = &dev->stats;
	struct flexcan_priv *priv = netdev_priv(dev);
730
	struct flexcan_regs __iomem *regs = priv->regs;
731
	irqreturn_t handled = IRQ_NONE;
732
	u32 reg_iflag1, reg_esr;
733
	enum can_state last_state = priv->can.state;
734

735
	reg_iflag1 = flexcan_read(&regs->iflag1);
736

737
	/* reception interrupt */
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
		u64 reg_iflag;
		int ret;

		while ((reg_iflag = flexcan_read_reg_iflag_rx(priv))) {
			handled = IRQ_HANDLED;
			ret = can_rx_offload_irq_offload_timestamp(&priv->offload,
								   reg_iflag);
			if (!ret)
				break;
		}
	} else {
		if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) {
			handled = IRQ_HANDLED;
			can_rx_offload_irq_offload_fifo(&priv->offload);
		}
754

755 756 757 758 759 760 761
		/* FIFO overflow interrupt */
		if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
			handled = IRQ_HANDLED;
			flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
			dev->stats.rx_over_errors++;
			dev->stats.rx_errors++;
		}
762 763 764
	}

	/* transmission complete interrupt */
765
	if (reg_iflag1 & FLEXCAN_IFLAG_MB(priv->tx_mb_idx)) {
766
		handled = IRQ_HANDLED;
767
		stats->tx_bytes += can_get_echo_skb(dev, 0);
768
		stats->tx_packets++;
769
		can_led_event(dev, CAN_LED_EVENT_TX);
770 771

		/* after sending a RTR frame MB is in RX mode */
772
		flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
773 774
			      &priv->tx_mb->can_ctrl);
		flexcan_write(FLEXCAN_IFLAG_MB(priv->tx_mb_idx), &regs->iflag1);
775 776 777
		netif_wake_queue(dev);
	}

778 779
	reg_esr = flexcan_read(&regs->esr);

780 781 782 783 784 785
	/* ACK all bus error and state change IRQ sources */
	if (reg_esr & FLEXCAN_ESR_ALL_INT) {
		handled = IRQ_HANDLED;
		flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
	}

786 787
	/* state change interrupt or broken error state quirk fix is enabled */
	if ((reg_esr & FLEXCAN_ESR_ERR_STATE) ||
788 789
	    (priv->devtype_data->quirks & (FLEXCAN_QUIRK_BROKEN_WERR_STATE |
	                                   FLEXCAN_QUIRK_BROKEN_PERR_STATE)))
790 791 792 793 794 795 796
		flexcan_irq_state(dev, reg_esr);

	/* bus error IRQ - handle if bus error reporting is activated */
	if ((reg_esr & FLEXCAN_ESR_ERR_BUS) &&
	    (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING))
		flexcan_irq_bus_err(dev, reg_esr);

797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
	/* availability of error interrupt among state transitions in case
	 * bus error reporting is de-activated and
	 * FLEXCAN_QUIRK_BROKEN_PERR_STATE is enabled:
	 *  +--------------------------------------------------------------+
	 *  | +----------------------------------------------+ [stopped /  |
	 *  | |                                              |  sleeping] -+
	 *  +-+-> active <-> warning <-> passive -> bus off -+
	 *        ___________^^^^^^^^^^^^_______________________________
	 *        disabled(1)  enabled             disabled
	 *
	 * (1): enabled if FLEXCAN_QUIRK_BROKEN_WERR_STATE is enabled
	 */
	if ((last_state != priv->can.state) &&
	    (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_PERR_STATE) &&
	    !(priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)) {
		switch (priv->can.state) {
		case CAN_STATE_ERROR_ACTIVE:
			if (priv->devtype_data->quirks &
			    FLEXCAN_QUIRK_BROKEN_WERR_STATE)
				flexcan_error_irq_enable(priv);
			else
				flexcan_error_irq_disable(priv);
			break;

		case CAN_STATE_ERROR_WARNING:
			flexcan_error_irq_enable(priv);
			break;

		case CAN_STATE_ERROR_PASSIVE:
		case CAN_STATE_BUS_OFF:
			flexcan_error_irq_disable(priv);
			break;

		default:
			break;
		}
	}

835
	return handled;
836 837 838 839 840 841
}

static void flexcan_set_bittiming(struct net_device *dev)
{
	const struct flexcan_priv *priv = netdev_priv(dev);
	const struct can_bittiming *bt = &priv->can.bittiming;
842
	struct flexcan_regs __iomem *regs = priv->regs;
843 844
	u32 reg;

845
	reg = flexcan_read(&regs->ctrl);
846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867
	reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
		 FLEXCAN_CTRL_RJW(0x3) |
		 FLEXCAN_CTRL_PSEG1(0x7) |
		 FLEXCAN_CTRL_PSEG2(0x7) |
		 FLEXCAN_CTRL_PROPSEG(0x7) |
		 FLEXCAN_CTRL_LPB |
		 FLEXCAN_CTRL_SMP |
		 FLEXCAN_CTRL_LOM);

	reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
		FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
		FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
		FLEXCAN_CTRL_RJW(bt->sjw - 1) |
		FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);

	if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
		reg |= FLEXCAN_CTRL_LPB;
	if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
		reg |= FLEXCAN_CTRL_LOM;
	if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
		reg |= FLEXCAN_CTRL_SMP;

868
	netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
869
	flexcan_write(reg, &regs->ctrl);
870 871

	/* print chip status */
872 873
	netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
		   flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
874 875
}

876
/* flexcan_chip_start
877 878 879 880 881 882 883
 *
 * this functions is entered with clocks enabled
 *
 */
static int flexcan_chip_start(struct net_device *dev)
{
	struct flexcan_priv *priv = netdev_priv(dev);
884
	struct flexcan_regs __iomem *regs = priv->regs;
885
	u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
886
	int err, i;
887 888

	/* enable module */
889 890 891
	err = flexcan_chip_enable(priv);
	if (err)
		return err;
892 893

	/* soft reset */
894 895
	err = flexcan_chip_softreset(priv);
	if (err)
896
		goto out_chip_disable;
897 898 899

	flexcan_set_bittiming(dev);

900
	/* MCR
901 902 903 904 905 906
	 *
	 * enable freeze
	 * enable fifo
	 * halt now
	 * only supervisor access
	 * enable warning int
907
	 * disable local echo
908
	 * enable individual RX masking
909 910
	 * choose format C
	 * set max mailbox number
911
	 */
912
	reg_mcr = flexcan_read(&regs->mcr);
913
	reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
914 915 916 917 918 919 920 921 922 923 924
	reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT | FLEXCAN_MCR_SUPV |
		FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS | FLEXCAN_MCR_IRMQ |
		FLEXCAN_MCR_IDAM_C;

	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
		reg_mcr &= ~FLEXCAN_MCR_FEN;
		reg_mcr |= FLEXCAN_MCR_MAXMB(priv->offload.mb_last);
	} else {
		reg_mcr |= FLEXCAN_MCR_FEN |
			FLEXCAN_MCR_MAXMB(priv->tx_mb_idx);
	}
925
	netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
926
	flexcan_write(reg_mcr, &regs->mcr);
927

928
	/* CTRL
929 930 931 932 933 934 935 936 937 938
	 *
	 * disable timer sync feature
	 *
	 * disable auto busoff recovery
	 * transmit lowest buffer first
	 *
	 * enable tx and rx warning interrupt
	 * enable bus off interrupt
	 * (== FLEXCAN_CTRL_ERR_STATE)
	 */
939
	reg_ctrl = flexcan_read(&regs->ctrl);
940 941
	reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
	reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
942
		FLEXCAN_CTRL_ERR_STATE;
943 944

	/* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
945 946 947
	 * on most Flexcan cores, too. Otherwise we don't get
	 * any error warning or passive interrupts.
	 */
948
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_WERR_STATE ||
949 950
	    priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
		reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
951 952
	else
		reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
953 954 955

	/* save for later use */
	priv->reg_ctrl_default = reg_ctrl;
956 957
	/* leave interrupts disabled for now */
	reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
958
	netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
959
	flexcan_write(reg_ctrl, &regs->ctrl);
960

961 962 963 964 965 966
	if ((priv->devtype_data->quirks & FLEXCAN_QUIRK_ENABLE_EACEN_RRS)) {
		reg_ctrl2 = flexcan_read(&regs->ctrl2);
		reg_ctrl2 |= FLEXCAN_CTRL2_EACEN | FLEXCAN_CTRL2_RRS;
		flexcan_write(reg_ctrl2, &regs->ctrl2);
	}

967
	/* clear and invalidate all mailboxes first */
968
	for (i = priv->tx_mb_idx; i < ARRAY_SIZE(regs->mb); i++) {
969
		flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
970
			      &regs->mb[i].can_ctrl);
971 972
	}

973 974 975 976 977 978
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
		for (i = priv->offload.mb_first; i <= priv->offload.mb_last; i++)
			flexcan_write(FLEXCAN_MB_CODE_RX_EMPTY,
				      &regs->mb[i].can_ctrl);
	}

979 980
	/* Errata ERR005829: mark first TX mailbox as INACTIVE */
	flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
981
		      &priv->tx_mb_reserved->can_ctrl);
982

983 984
	/* mark TX mailbox as INACTIVE */
	flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
985
		      &priv->tx_mb->can_ctrl);
986

987
	/* acceptance mask/acceptance code (accept everything) */
988 989 990
	flexcan_write(0x0, &regs->rxgmask);
	flexcan_write(0x0, &regs->rx14mask);
	flexcan_write(0x0, &regs->rx15mask);
991

992
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
993 994
		flexcan_write(0x0, &regs->rxfgmask);

995 996 997 998
	/* clear acceptance filters */
	for (i = 0; i < ARRAY_SIZE(regs->mb); i++)
		flexcan_write(0, &regs->rximr[i]);

999
	/* On Vybrid, disable memory error detection interrupts
1000 1001 1002 1003 1004
	 * and freeze mode.
	 * This also works around errata e5295 which generates
	 * false positive memory errors and put the device in
	 * freeze mode.
	 */
1005
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
1006
		/* Follow the protocol as described in "Detection
1007 1008 1009
		 * and Correction of Memory Errors" to write to
		 * MECR register
		 */
1010 1011 1012
		reg_ctrl2 = flexcan_read(&regs->ctrl2);
		reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
		flexcan_write(reg_ctrl2, &regs->ctrl2);
1013 1014 1015 1016 1017

		reg_mecr = flexcan_read(&regs->mecr);
		reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
		flexcan_write(reg_mecr, &regs->mecr);
		reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
1018
			      FLEXCAN_MECR_FANCEI_MSK);
1019 1020 1021
		flexcan_write(reg_mecr, &regs->mecr);
	}

1022 1023
	err = flexcan_transceiver_enable(priv);
	if (err)
1024
		goto out_chip_disable;
1025 1026

	/* synchronize with the can bus */
1027 1028 1029
	err = flexcan_chip_unfreeze(priv);
	if (err)
		goto out_transceiver_disable;
1030 1031 1032

	priv->can.state = CAN_STATE_ERROR_ACTIVE;

1033 1034 1035
	/* enable interrupts atomically */
	disable_irq(dev->irq);
	flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
1036
	flexcan_write(priv->reg_imask1_default, &regs->imask1);
1037
	flexcan_write(priv->reg_imask2_default, &regs->imask2);
1038
	enable_irq(dev->irq);
1039 1040

	/* print chip status */
1041 1042
	netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
		   flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
1043 1044 1045

	return 0;

1046 1047 1048
 out_transceiver_disable:
	flexcan_transceiver_disable(priv);
 out_chip_disable:
1049 1050 1051 1052
	flexcan_chip_disable(priv);
	return err;
}

1053
/* flexcan_chip_stop
1054 1055 1056 1057 1058 1059
 *
 * this functions is entered with clocks enabled
 */
static void flexcan_chip_stop(struct net_device *dev)
{
	struct flexcan_priv *priv = netdev_priv(dev);
1060
	struct flexcan_regs __iomem *regs = priv->regs;
1061

1062 1063 1064
	/* freeze + disable module */
	flexcan_chip_freeze(priv);
	flexcan_chip_disable(priv);
1065

1066
	/* Disable all interrupts */
1067
	flexcan_write(0, &regs->imask2);
1068 1069 1070 1071
	flexcan_write(0, &regs->imask1);
	flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
		      &regs->ctrl);

1072
	flexcan_transceiver_disable(priv);
1073 1074 1075 1076 1077 1078 1079 1080
	priv->can.state = CAN_STATE_STOPPED;
}

static int flexcan_open(struct net_device *dev)
{
	struct flexcan_priv *priv = netdev_priv(dev);
	int err;

1081 1082 1083 1084 1085 1086 1087
	err = clk_prepare_enable(priv->clk_ipg);
	if (err)
		return err;

	err = clk_prepare_enable(priv->clk_per);
	if (err)
		goto out_disable_ipg;
1088 1089 1090

	err = open_candev(dev);
	if (err)
1091
		goto out_disable_per;
1092 1093 1094 1095 1096 1097 1098 1099

	err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
	if (err)
		goto out_close;

	/* start chip and queuing */
	err = flexcan_chip_start(dev);
	if (err)
1100
		goto out_free_irq;
1101 1102 1103

	can_led_event(dev, CAN_LED_EVENT_OPEN);

1104
	can_rx_offload_enable(&priv->offload);
1105 1106 1107 1108
	netif_start_queue(dev);

	return 0;

1109 1110
 out_free_irq:
	free_irq(dev->irq, dev);
1111 1112
 out_close:
	close_candev(dev);
1113
 out_disable_per:
1114
	clk_disable_unprepare(priv->clk_per);
1115
 out_disable_ipg:
1116
	clk_disable_unprepare(priv->clk_ipg);
1117 1118 1119 1120 1121 1122 1123 1124 1125

	return err;
}

static int flexcan_close(struct net_device *dev)
{
	struct flexcan_priv *priv = netdev_priv(dev);

	netif_stop_queue(dev);
1126
	can_rx_offload_disable(&priv->offload);
1127 1128 1129
	flexcan_chip_stop(dev);

	free_irq(dev->irq, dev);
1130 1131
	clk_disable_unprepare(priv->clk_per);
	clk_disable_unprepare(priv->clk_ipg);
1132 1133 1134

	close_candev(dev);

1135 1136
	can_led_event(dev, CAN_LED_EVENT_STOP);

1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
	return 0;
}

static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
{
	int err;

	switch (mode) {
	case CAN_MODE_START:
		err = flexcan_chip_start(dev);
		if (err)
			return err;

		netif_wake_queue(dev);
		break;

	default:
		return -EOPNOTSUPP;
	}

	return 0;
}

static const struct net_device_ops flexcan_netdev_ops = {
	.ndo_open	= flexcan_open,
	.ndo_stop	= flexcan_close,
	.ndo_start_xmit	= flexcan_start_xmit,
1164
	.ndo_change_mtu = can_change_mtu,
1165 1166
};

B
Bill Pemberton 已提交
1167
static int register_flexcandev(struct net_device *dev)
1168 1169
{
	struct flexcan_priv *priv = netdev_priv(dev);
1170
	struct flexcan_regs __iomem *regs = priv->regs;
1171 1172
	u32 reg, err;

1173 1174 1175 1176 1177 1178 1179
	err = clk_prepare_enable(priv->clk_ipg);
	if (err)
		return err;

	err = clk_prepare_enable(priv->clk_per);
	if (err)
		goto out_disable_ipg;
1180 1181

	/* select "bus clock", chip must be disabled */
1182 1183 1184
	err = flexcan_chip_disable(priv);
	if (err)
		goto out_disable_per;
1185
	reg = flexcan_read(&regs->ctrl);
1186
	reg |= FLEXCAN_CTRL_CLK_SRC;
1187
	flexcan_write(reg, &regs->ctrl);
1188

1189 1190 1191
	err = flexcan_chip_enable(priv);
	if (err)
		goto out_chip_disable;
1192 1193

	/* set freeze, halt and activate FIFO, restrict register access */
1194
	reg = flexcan_read(&regs->mcr);
1195 1196
	reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
		FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
1197
	flexcan_write(reg, &regs->mcr);
1198

1199
	/* Currently we only support newer versions of this core
1200 1201 1202
	 * featuring a RX hardware FIFO (although this driver doesn't
	 * make use of it on some cores). Older cores, found on some
	 * Coldfire derivates are not tested.
1203
	 */
1204
	reg = flexcan_read(&regs->mcr);
1205
	if (!(reg & FLEXCAN_MCR_FEN)) {
1206
		netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
1207
		err = -ENODEV;
1208
		goto out_chip_disable;
1209 1210 1211 1212 1213
	}

	err = register_candev(dev);

	/* disable core and turn off clocks */
1214
 out_chip_disable:
1215
	flexcan_chip_disable(priv);
1216
 out_disable_per:
1217
	clk_disable_unprepare(priv->clk_per);
1218
 out_disable_ipg:
1219
	clk_disable_unprepare(priv->clk_ipg);
1220 1221 1222 1223

	return err;
}

B
Bill Pemberton 已提交
1224
static void unregister_flexcandev(struct net_device *dev)
1225 1226 1227 1228
{
	unregister_candev(dev);
}

1229 1230
static const struct of_device_id flexcan_of_match[] = {
	{ .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
1231 1232
	{ .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
	{ .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
1233
	{ .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
1234 1235
	{ /* sentinel */ },
};
1236
MODULE_DEVICE_TABLE(of, flexcan_of_match);
1237 1238 1239 1240 1241

static const struct platform_device_id flexcan_id_table[] = {
	{ .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
	{ /* sentinel */ },
};
1242
MODULE_DEVICE_TABLE(platform, flexcan_id_table);
1243

B
Bill Pemberton 已提交
1244
static int flexcan_probe(struct platform_device *pdev)
1245
{
1246
	const struct of_device_id *of_id;
1247
	const struct flexcan_devtype_data *devtype_data;
1248 1249
	struct net_device *dev;
	struct flexcan_priv *priv;
1250
	struct regulator *reg_xceiver;
1251
	struct resource *mem;
1252
	struct clk *clk_ipg = NULL, *clk_per = NULL;
1253
	struct flexcan_regs __iomem *regs;
1254
	int err, irq;
1255 1256
	u32 clock_freq = 0;

1257 1258 1259 1260 1261 1262
	reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
	if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
		return -EPROBE_DEFER;
	else if (IS_ERR(reg_xceiver))
		reg_xceiver = NULL;

1263 1264
	if (pdev->dev.of_node)
		of_property_read_u32(pdev->dev.of_node,
1265
				     "clock-frequency", &clock_freq);
1266 1267

	if (!clock_freq) {
1268 1269 1270
		clk_ipg = devm_clk_get(&pdev->dev, "ipg");
		if (IS_ERR(clk_ipg)) {
			dev_err(&pdev->dev, "no ipg clock defined\n");
1271
			return PTR_ERR(clk_ipg);
1272 1273 1274 1275 1276
		}

		clk_per = devm_clk_get(&pdev->dev, "per");
		if (IS_ERR(clk_per)) {
			dev_err(&pdev->dev, "no per clock defined\n");
1277
			return PTR_ERR(clk_per);
1278
		}
1279
		clock_freq = clk_get_rate(clk_per);
1280 1281 1282 1283
	}

	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
1284 1285
	if (irq <= 0)
		return -ENODEV;
1286

1287 1288 1289
	regs = devm_ioremap_resource(&pdev->dev, mem);
	if (IS_ERR(regs))
		return PTR_ERR(regs);
1290

1291 1292 1293
	of_id = of_match_device(flexcan_of_match, &pdev->dev);
	if (of_id) {
		devtype_data = of_id->data;
1294
	} else if (platform_get_device_id(pdev)->driver_data) {
1295
		devtype_data = (struct flexcan_devtype_data *)
1296
			platform_get_device_id(pdev)->driver_data;
1297
	} else {
1298
		return -ENODEV;
1299 1300
	}

1301 1302 1303 1304
	dev = alloc_candev(sizeof(struct flexcan_priv), 1);
	if (!dev)
		return -ENOMEM;

1305 1306 1307
	platform_set_drvdata(pdev, dev);
	SET_NETDEV_DEV(dev, &pdev->dev);

1308 1309
	dev->netdev_ops = &flexcan_netdev_ops;
	dev->irq = irq;
1310
	dev->flags |= IFF_ECHO;
1311 1312

	priv = netdev_priv(dev);
1313
	priv->can.clock.freq = clock_freq;
1314 1315 1316 1317 1318 1319
	priv->can.bittiming_const = &flexcan_bittiming_const;
	priv->can.do_set_mode = flexcan_set_mode;
	priv->can.do_get_berr_counter = flexcan_get_berr_counter;
	priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
		CAN_CTRLMODE_LISTENONLY	| CAN_CTRLMODE_3_SAMPLES |
		CAN_CTRLMODE_BERR_REPORTING;
1320
	priv->regs = regs;
1321 1322
	priv->clk_ipg = clk_ipg;
	priv->clk_per = clk_per;
1323
	priv->devtype_data = devtype_data;
1324
	priv->reg_xceiver = reg_xceiver;
1325

1326 1327 1328 1329 1330 1331 1332
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
		priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_TIMESTAMP;
		priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP];
	} else {
		priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_FIFO;
		priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_FIFO];
	}
1333 1334
	priv->tx_mb = &regs->mb[priv->tx_mb_idx];

1335 1336
	priv->reg_imask1_default = FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
	priv->reg_imask2_default = 0;
1337

1338
	priv->offload.mailbox_read = flexcan_mailbox_read;
1339

1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
		u64 imask;

		priv->offload.mb_first = FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST;
		priv->offload.mb_last = FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST;

		imask = GENMASK_ULL(priv->offload.mb_last, priv->offload.mb_first);
		priv->reg_imask1_default |= imask;
		priv->reg_imask2_default |= imask >> 32;

		err = can_rx_offload_add_timestamp(dev, &priv->offload);
	} else {
		priv->reg_imask1_default |= FLEXCAN_IFLAG_RX_FIFO_OVERFLOW |
			FLEXCAN_IFLAG_RX_FIFO_AVAILABLE;
		err = can_rx_offload_add_fifo(dev, &priv->offload, FLEXCAN_NAPI_WEIGHT);
	}
1356 1357
	if (err)
		goto failed_offload;
1358 1359 1360 1361 1362 1363 1364

	err = register_flexcandev(dev);
	if (err) {
		dev_err(&pdev->dev, "registering netdev failed\n");
		goto failed_register;
	}

1365 1366
	devm_can_led_init(dev);

1367
	dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
1368
		 priv->regs, dev->irq);
1369 1370 1371

	return 0;

1372
 failed_offload:
1373 1374 1375 1376 1377
 failed_register:
	free_candev(dev);
	return err;
}

B
Bill Pemberton 已提交
1378
static int flexcan_remove(struct platform_device *pdev)
1379 1380
{
	struct net_device *dev = platform_get_drvdata(pdev);
1381
	struct flexcan_priv *priv = netdev_priv(dev);
1382 1383

	unregister_flexcandev(dev);
1384
	can_rx_offload_del(&priv->offload);
1385 1386
	free_candev(dev);

1387 1388 1389
	return 0;
}

1390
static int __maybe_unused flexcan_suspend(struct device *device)
E
Eric Bénard 已提交
1391
{
1392
	struct net_device *dev = dev_get_drvdata(device);
E
Eric Bénard 已提交
1393
	struct flexcan_priv *priv = netdev_priv(dev);
1394
	int err;
E
Eric Bénard 已提交
1395 1396

	if (netif_running(dev)) {
1397 1398 1399
		err = flexcan_chip_disable(priv);
		if (err)
			return err;
E
Eric Bénard 已提交
1400 1401 1402 1403 1404 1405 1406 1407
		netif_stop_queue(dev);
		netif_device_detach(dev);
	}
	priv->can.state = CAN_STATE_SLEEPING;

	return 0;
}

1408
static int __maybe_unused flexcan_resume(struct device *device)
E
Eric Bénard 已提交
1409
{
1410
	struct net_device *dev = dev_get_drvdata(device);
E
Eric Bénard 已提交
1411
	struct flexcan_priv *priv = netdev_priv(dev);
1412
	int err;
E
Eric Bénard 已提交
1413 1414 1415 1416 1417

	priv->can.state = CAN_STATE_ERROR_ACTIVE;
	if (netif_running(dev)) {
		netif_device_attach(dev);
		netif_start_queue(dev);
1418 1419 1420
		err = flexcan_chip_enable(priv);
		if (err)
			return err;
E
Eric Bénard 已提交
1421
	}
1422
	return 0;
E
Eric Bénard 已提交
1423
}
1424 1425

static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
E
Eric Bénard 已提交
1426

1427
static struct platform_driver flexcan_driver = {
1428 1429
	.driver = {
		.name = DRV_NAME,
1430
		.pm = &flexcan_pm_ops,
1431 1432
		.of_match_table = flexcan_of_match,
	},
1433
	.probe = flexcan_probe,
B
Bill Pemberton 已提交
1434
	.remove = flexcan_remove,
1435
	.id_table = flexcan_id_table,
1436 1437
};

1438
module_platform_driver(flexcan_driver);
1439 1440 1441 1442 1443

MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
	      "Marc Kleine-Budde <kernel@pengutronix.de>");
MODULE_LICENSE("GPL v2");
MODULE_DESCRIPTION("CAN port driver for flexcan based chip");