flexcan.c 34.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * flexcan.c - FLEXCAN CAN controller driver
 *
 * Copyright (c) 2005-2006 Varma Electronics Oy
 * Copyright (c) 2009 Sascha Hauer, Pengutronix
 * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
 *
 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
 *
 * LICENCE:
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation version 2.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 */

#include <linux/netdevice.h>
#include <linux/can.h>
#include <linux/can/dev.h>
#include <linux/can/error.h>
26
#include <linux/can/led.h>
27
#include <linux/can/rx-offload.h>
28 29 30 31 32
#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/module.h>
33
#include <linux/of.h>
34
#include <linux/of_device.h>
35
#include <linux/platform_device.h>
36
#include <linux/regulator/consumer.h>
37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58

#define DRV_NAME			"flexcan"

/* 8 for RX fifo and 2 error handling */
#define FLEXCAN_NAPI_WEIGHT		(8 + 2)

/* FLEXCAN module configuration register (CANMCR) bits */
#define FLEXCAN_MCR_MDIS		BIT(31)
#define FLEXCAN_MCR_FRZ			BIT(30)
#define FLEXCAN_MCR_FEN			BIT(29)
#define FLEXCAN_MCR_HALT		BIT(28)
#define FLEXCAN_MCR_NOT_RDY		BIT(27)
#define FLEXCAN_MCR_WAK_MSK		BIT(26)
#define FLEXCAN_MCR_SOFTRST		BIT(25)
#define FLEXCAN_MCR_FRZ_ACK		BIT(24)
#define FLEXCAN_MCR_SUPV		BIT(23)
#define FLEXCAN_MCR_SLF_WAK		BIT(22)
#define FLEXCAN_MCR_WRN_EN		BIT(21)
#define FLEXCAN_MCR_LPM_ACK		BIT(20)
#define FLEXCAN_MCR_WAK_SRC		BIT(19)
#define FLEXCAN_MCR_DOZE		BIT(18)
#define FLEXCAN_MCR_SRX_DIS		BIT(17)
59
#define FLEXCAN_MCR_IRMQ		BIT(16)
60 61
#define FLEXCAN_MCR_LPRIO_EN		BIT(13)
#define FLEXCAN_MCR_AEN			BIT(12)
62
#define FLEXCAN_MCR_MAXMB(x)		((x) & 0x7f)
63 64 65 66
#define FLEXCAN_MCR_IDAM_A		(0x0 << 8)
#define FLEXCAN_MCR_IDAM_B		(0x1 << 8)
#define FLEXCAN_MCR_IDAM_C		(0x2 << 8)
#define FLEXCAN_MCR_IDAM_D		(0x3 << 8)
67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91

/* FLEXCAN control register (CANCTRL) bits */
#define FLEXCAN_CTRL_PRESDIV(x)		(((x) & 0xff) << 24)
#define FLEXCAN_CTRL_RJW(x)		(((x) & 0x03) << 22)
#define FLEXCAN_CTRL_PSEG1(x)		(((x) & 0x07) << 19)
#define FLEXCAN_CTRL_PSEG2(x)		(((x) & 0x07) << 16)
#define FLEXCAN_CTRL_BOFF_MSK		BIT(15)
#define FLEXCAN_CTRL_ERR_MSK		BIT(14)
#define FLEXCAN_CTRL_CLK_SRC		BIT(13)
#define FLEXCAN_CTRL_LPB		BIT(12)
#define FLEXCAN_CTRL_TWRN_MSK		BIT(11)
#define FLEXCAN_CTRL_RWRN_MSK		BIT(10)
#define FLEXCAN_CTRL_SMP		BIT(7)
#define FLEXCAN_CTRL_BOFF_REC		BIT(6)
#define FLEXCAN_CTRL_TSYN		BIT(5)
#define FLEXCAN_CTRL_LBUF		BIT(4)
#define FLEXCAN_CTRL_LOM		BIT(3)
#define FLEXCAN_CTRL_PROPSEG(x)		((x) & 0x07)
#define FLEXCAN_CTRL_ERR_BUS		(FLEXCAN_CTRL_ERR_MSK)
#define FLEXCAN_CTRL_ERR_STATE \
	(FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
	 FLEXCAN_CTRL_BOFF_MSK)
#define FLEXCAN_CTRL_ERR_ALL \
	(FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)

92
/* FLEXCAN control register 2 (CTRL2) bits */
93 94 95 96 97 98 99
#define FLEXCAN_CTRL2_ECRWRE		BIT(29)
#define FLEXCAN_CTRL2_WRMFRZ		BIT(28)
#define FLEXCAN_CTRL2_RFFN(x)		(((x) & 0x0f) << 24)
#define FLEXCAN_CTRL2_TASD(x)		(((x) & 0x1f) << 19)
#define FLEXCAN_CTRL2_MRP		BIT(18)
#define FLEXCAN_CTRL2_RRS		BIT(17)
#define FLEXCAN_CTRL2_EACEN		BIT(16)
100 101 102 103 104 105 106 107 108 109 110 111 112

/* FLEXCAN memory error control register (MECR) bits */
#define FLEXCAN_MECR_ECRWRDIS		BIT(31)
#define FLEXCAN_MECR_HANCEI_MSK		BIT(19)
#define FLEXCAN_MECR_FANCEI_MSK		BIT(18)
#define FLEXCAN_MECR_CEI_MSK		BIT(16)
#define FLEXCAN_MECR_HAERRIE		BIT(15)
#define FLEXCAN_MECR_FAERRIE		BIT(14)
#define FLEXCAN_MECR_EXTERRIE		BIT(13)
#define FLEXCAN_MECR_RERRDIS		BIT(9)
#define FLEXCAN_MECR_ECCDIS		BIT(8)
#define FLEXCAN_MECR_NCEFAFRZ		BIT(7)

113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
/* FLEXCAN error and status register (ESR) bits */
#define FLEXCAN_ESR_TWRN_INT		BIT(17)
#define FLEXCAN_ESR_RWRN_INT		BIT(16)
#define FLEXCAN_ESR_BIT1_ERR		BIT(15)
#define FLEXCAN_ESR_BIT0_ERR		BIT(14)
#define FLEXCAN_ESR_ACK_ERR		BIT(13)
#define FLEXCAN_ESR_CRC_ERR		BIT(12)
#define FLEXCAN_ESR_FRM_ERR		BIT(11)
#define FLEXCAN_ESR_STF_ERR		BIT(10)
#define FLEXCAN_ESR_TX_WRN		BIT(9)
#define FLEXCAN_ESR_RX_WRN		BIT(8)
#define FLEXCAN_ESR_IDLE		BIT(7)
#define FLEXCAN_ESR_TXRX		BIT(6)
#define FLEXCAN_EST_FLT_CONF_SHIFT	(4)
#define FLEXCAN_ESR_FLT_CONF_MASK	(0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
#define FLEXCAN_ESR_FLT_CONF_ACTIVE	(0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
#define FLEXCAN_ESR_FLT_CONF_PASSIVE	(0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
#define FLEXCAN_ESR_BOFF_INT		BIT(2)
#define FLEXCAN_ESR_ERR_INT		BIT(1)
#define FLEXCAN_ESR_WAK_INT		BIT(0)
#define FLEXCAN_ESR_ERR_BUS \
	(FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
	 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
	 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
#define FLEXCAN_ESR_ERR_STATE \
	(FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
#define FLEXCAN_ESR_ERR_ALL \
	(FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
141 142 143
#define FLEXCAN_ESR_ALL_INT \
	(FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
	 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
144 145

/* FLEXCAN interrupt flag register (IFLAG) bits */
146
/* Errata ERR005829 step7: Reserve first valid MB */
147 148 149
#define FLEXCAN_TX_MB_RESERVED_OFF_FIFO	8
#define FLEXCAN_TX_MB_OFF_FIFO		9
#define FLEXCAN_IFLAG_MB(x)		BIT(x)
150 151 152 153 154
#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW	BIT(7)
#define FLEXCAN_IFLAG_RX_FIFO_WARN	BIT(6)
#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE	BIT(5)

/* FLEXCAN message buffers */
155 156 157
#define FLEXCAN_MB_CODE_RX_INACTIVE	(0x0 << 24)
#define FLEXCAN_MB_CODE_RX_EMPTY	(0x4 << 24)
#define FLEXCAN_MB_CODE_RX_FULL		(0x2 << 24)
158
#define FLEXCAN_MB_CODE_RX_OVERRUN	(0x6 << 24)
159 160 161 162 163 164 165
#define FLEXCAN_MB_CODE_RX_RANSWER	(0xa << 24)

#define FLEXCAN_MB_CODE_TX_INACTIVE	(0x8 << 24)
#define FLEXCAN_MB_CODE_TX_ABORT	(0x9 << 24)
#define FLEXCAN_MB_CODE_TX_DATA		(0xc << 24)
#define FLEXCAN_MB_CODE_TX_TANSWER	(0xe << 24)

166 167 168 169 170 171
#define FLEXCAN_MB_CNT_SRR		BIT(22)
#define FLEXCAN_MB_CNT_IDE		BIT(21)
#define FLEXCAN_MB_CNT_RTR		BIT(20)
#define FLEXCAN_MB_CNT_LENGTH(x)	(((x) & 0xf) << 16)
#define FLEXCAN_MB_CNT_TIMESTAMP(x)	((x) & 0xffff)

172
#define FLEXCAN_TIMEOUT_US		(50)
173

174
/* FLEXCAN hardware feature flags
175 176
 *
 * Below is some version info we got:
177 178 179 180 181 182 183 184
 *    SOC   Version   IP-Version  Glitch- [TR]WRN_INT Memory err RTR re-
 *                                Filter? connected?  detection  ception in MB
 *   MX25  FlexCAN2  03.00.00.00     no        no         no        no
 *   MX28  FlexCAN2  03.00.04.00    yes       yes         no        no
 *   MX35  FlexCAN2  03.00.00.00     no        no         no        no
 *   MX53  FlexCAN2  03.00.00.00    yes        no         no        no
 *   MX6s  FlexCAN3  10.00.12.00    yes       yes         no       yes
 *   VF610 FlexCAN3  ?               no       yes        yes       yes?
185 186 187
 *
 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
 */
188 189 190
#define FLEXCAN_QUIRK_BROKEN_ERR_STATE	BIT(1) /* [TR]WRN_INT not connected */
#define FLEXCAN_QUIRK_DISABLE_RXFG	BIT(2) /* Disable RX FIFO Global mask */
#define FLEXCAN_QUIRK_DISABLE_MECR	BIT(3) /* Disble Memory error detection */
191

192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
/* Structure of the message buffer */
struct flexcan_mb {
	u32 can_ctrl;
	u32 can_id;
	u32 data[2];
};

/* Structure of the hardware registers */
struct flexcan_regs {
	u32 mcr;		/* 0x00 */
	u32 ctrl;		/* 0x04 */
	u32 timer;		/* 0x08 */
	u32 _reserved1;		/* 0x0c */
	u32 rxgmask;		/* 0x10 */
	u32 rx14mask;		/* 0x14 */
	u32 rx15mask;		/* 0x18 */
	u32 ecr;		/* 0x1c */
	u32 esr;		/* 0x20 */
	u32 imask2;		/* 0x24 */
	u32 imask1;		/* 0x28 */
	u32 iflag2;		/* 0x2c */
	u32 iflag1;		/* 0x30 */
214 215 216 217
	union {			/* 0x34 */
		u32 gfwr_mx28;	/* MX28, MX53 */
		u32 ctrl2;	/* MX6, VF610 */
	};
218 219 220 221 222 223
	u32 esr2;		/* 0x38 */
	u32 imeur;		/* 0x3c */
	u32 lrfr;		/* 0x40 */
	u32 crcr;		/* 0x44 */
	u32 rxfgmask;		/* 0x48 */
	u32 rxfir;		/* 0x4c */
224
	u32 _reserved3[12];	/* 0x50 */
225
	struct flexcan_mb mb[64];	/* 0x80 */
226 227 228 229 230 231 232
	/* FIFO-mode:
	 *			MB
	 * 0x080...0x08f	0	RX message buffer
	 * 0x090...0x0df	1-5	reserverd
	 * 0x0e0...0x0ff	6-7	8 entry ID table
	 *				(mx25, mx28, mx35, mx53)
	 * 0x0e0...0x2df	6-7..37	8..128 entry ID table
233
	 *				size conf'ed via ctrl2::RFFN
234 235
	 *				(mx6, vf610)
	 */
236 237 238 239 240
	u32 _reserved4[256];	/* 0x480 */
	u32 rximr[64];		/* 0x880 */
	u32 _reserved5[24];	/* 0x980 */
	u32 gfwr_mx6;		/* 0x9e0 - MX6 */
	u32 _reserved6[63];	/* 0x9e4 */
241 242 243 244 245 246 247 248
	u32 mecr;		/* 0xae0 */
	u32 erriar;		/* 0xae4 */
	u32 erridpr;		/* 0xae8 */
	u32 errippr;		/* 0xaec */
	u32 rerrar;		/* 0xaf0 */
	u32 rerrdr;		/* 0xaf4 */
	u32 rerrsynr;		/* 0xaf8 */
	u32 errsr;		/* 0xafc */
249 250
};

251
struct flexcan_devtype_data {
252
	u32 quirks;		/* quirks needed for different IP cores */
253 254
};

255 256
struct flexcan_priv {
	struct can_priv can;
257
	struct can_rx_offload offload;
258

259
	struct flexcan_regs __iomem *regs;
260 261 262
	struct flexcan_mb __iomem *tx_mb;
	struct flexcan_mb __iomem *tx_mb_reserved;
	u8 tx_mb_idx;
263
	u32 reg_ctrl_default;
264
	u32 reg_imask1_default;
265

266 267
	struct clk *clk_ipg;
	struct clk *clk_per;
268
	const struct flexcan_devtype_data *devtype_data;
269
	struct regulator *reg_xceiver;
270 271
};

272
static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
273
	.quirks = FLEXCAN_QUIRK_BROKEN_ERR_STATE,
274
};
275

276
static const struct flexcan_devtype_data fsl_imx28_devtype_data;
277

278
static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
279
	.quirks = FLEXCAN_QUIRK_DISABLE_RXFG,
280
};
281

282
static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
283
	.quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_DISABLE_MECR,
284
};
285

286
static const struct can_bittiming_const flexcan_bittiming_const = {
287 288 289 290 291 292 293 294 295 296 297
	.name = DRV_NAME,
	.tseg1_min = 4,
	.tseg1_max = 16,
	.tseg2_min = 2,
	.tseg2_max = 8,
	.sjw_max = 4,
	.brp_min = 1,
	.brp_max = 256,
	.brp_inc = 1,
};

298
/* Abstract off the read/write for arm versus ppc. This
299 300
 * assumes that PPC uses big-endian registers and everything
 * else uses little-endian registers, independent of CPU
301
 * endianness.
302
 */
303
#if defined(CONFIG_PPC)
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
static inline u32 flexcan_read(void __iomem *addr)
{
	return in_be32(addr);
}

static inline void flexcan_write(u32 val, void __iomem *addr)
{
	out_be32(addr, val);
}
#else
static inline u32 flexcan_read(void __iomem *addr)
{
	return readl(addr);
}

static inline void flexcan_write(u32 val, void __iomem *addr)
{
	writel(val, addr);
}
#endif

325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
{
	if (!priv->reg_xceiver)
		return 0;

	return regulator_enable(priv->reg_xceiver);
}

static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
{
	if (!priv->reg_xceiver)
		return 0;

	return regulator_disable(priv->reg_xceiver);
}

341
static int flexcan_chip_enable(struct flexcan_priv *priv)
342
{
343
	struct flexcan_regs __iomem *regs = priv->regs;
344
	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
345 346
	u32 reg;

347
	reg = flexcan_read(&regs->mcr);
348
	reg &= ~FLEXCAN_MCR_MDIS;
349
	flexcan_write(reg, &regs->mcr);
350

351
	while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
352
		udelay(10);
353 354 355 356 357

	if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
		return -ETIMEDOUT;

	return 0;
358 359
}

360
static int flexcan_chip_disable(struct flexcan_priv *priv)
361
{
362
	struct flexcan_regs __iomem *regs = priv->regs;
363
	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
364 365
	u32 reg;

366
	reg = flexcan_read(&regs->mcr);
367
	reg |= FLEXCAN_MCR_MDIS;
368
	flexcan_write(reg, &regs->mcr);
369 370

	while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
371
		udelay(10);
372 373 374 375 376

	if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
		return -ETIMEDOUT;

	return 0;
377 378
}

379 380
static int flexcan_chip_freeze(struct flexcan_priv *priv)
{
381
	struct flexcan_regs __iomem *regs = priv->regs;
382 383 384 385 386 387 388 389
	unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
	u32 reg;

	reg = flexcan_read(&regs->mcr);
	reg |= FLEXCAN_MCR_HALT;
	flexcan_write(reg, &regs->mcr);

	while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
390
		udelay(100);
391 392 393 394 395 396 397 398 399

	if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
		return -ETIMEDOUT;

	return 0;
}

static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
{
400
	struct flexcan_regs __iomem *regs = priv->regs;
401 402 403 404 405 406 407 408
	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
	u32 reg;

	reg = flexcan_read(&regs->mcr);
	reg &= ~FLEXCAN_MCR_HALT;
	flexcan_write(reg, &regs->mcr);

	while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
409
		udelay(10);
410 411 412 413 414 415 416

	if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
		return -ETIMEDOUT;

	return 0;
}

417 418
static int flexcan_chip_softreset(struct flexcan_priv *priv)
{
419
	struct flexcan_regs __iomem *regs = priv->regs;
420 421 422 423
	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;

	flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
	while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
424
		udelay(10);
425 426 427 428 429 430 431

	if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
		return -ETIMEDOUT;

	return 0;
}

432 433
static int __flexcan_get_berr_counter(const struct net_device *dev,
				      struct can_berr_counter *bec)
434 435
{
	const struct flexcan_priv *priv = netdev_priv(dev);
436
	struct flexcan_regs __iomem *regs = priv->regs;
437
	u32 reg = flexcan_read(&regs->ecr);
438 439 440 441 442 443 444

	bec->txerr = (reg >> 0) & 0xff;
	bec->rxerr = (reg >> 8) & 0xff;

	return 0;
}

445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
static int flexcan_get_berr_counter(const struct net_device *dev,
				    struct can_berr_counter *bec)
{
	const struct flexcan_priv *priv = netdev_priv(dev);
	int err;

	err = clk_prepare_enable(priv->clk_ipg);
	if (err)
		return err;

	err = clk_prepare_enable(priv->clk_per);
	if (err)
		goto out_disable_ipg;

	err = __flexcan_get_berr_counter(dev, bec);

	clk_disable_unprepare(priv->clk_per);
 out_disable_ipg:
	clk_disable_unprepare(priv->clk_ipg);

	return err;
}

468 469 470 471 472
static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
{
	const struct flexcan_priv *priv = netdev_priv(dev);
	struct can_frame *cf = (struct can_frame *)skb->data;
	u32 can_id;
473
	u32 data;
474
	u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16);
475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491

	if (can_dropped_invalid_skb(dev, skb))
		return NETDEV_TX_OK;

	netif_stop_queue(dev);

	if (cf->can_id & CAN_EFF_FLAG) {
		can_id = cf->can_id & CAN_EFF_MASK;
		ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
	} else {
		can_id = (cf->can_id & CAN_SFF_MASK) << 18;
	}

	if (cf->can_id & CAN_RTR_FLAG)
		ctrl |= FLEXCAN_MB_CNT_RTR;

	if (cf->can_dlc > 0) {
492
		data = be32_to_cpup((__be32 *)&cf->data[0]);
493
		flexcan_write(data, &priv->tx_mb->data[0]);
494 495
	}
	if (cf->can_dlc > 3) {
496
		data = be32_to_cpup((__be32 *)&cf->data[4]);
497
		flexcan_write(data, &priv->tx_mb->data[1]);
498 499
	}

500 501
	can_put_echo_skb(skb, dev, 0);

502 503
	flexcan_write(can_id, &priv->tx_mb->can_id);
	flexcan_write(ctrl, &priv->tx_mb->can_ctrl);
504

505 506 507 508
	/* Errata ERR005829 step8:
	 * Write twice INACTIVE(0x8) code to first MB.
	 */
	flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
509
		      &priv->tx_mb_reserved->can_ctrl);
510
	flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
511
		      &priv->tx_mb_reserved->can_ctrl);
512

513 514 515
	return NETDEV_TX_OK;
}

516
static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr)
517 518
{
	struct flexcan_priv *priv = netdev_priv(dev);
519 520
	struct sk_buff *skb;
	struct can_frame *cf;
521
	bool rx_errors = false, tx_errors = false;
522

523 524
	skb = alloc_can_err_skb(dev, &cf);
	if (unlikely(!skb))
525
		return;
526

527 528 529
	cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;

	if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
530
		netdev_dbg(dev, "BIT1_ERR irq\n");
531
		cf->data[2] |= CAN_ERR_PROT_BIT1;
532
		tx_errors = true;
533 534
	}
	if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
535
		netdev_dbg(dev, "BIT0_ERR irq\n");
536
		cf->data[2] |= CAN_ERR_PROT_BIT0;
537
		tx_errors = true;
538 539
	}
	if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
540
		netdev_dbg(dev, "ACK_ERR irq\n");
541
		cf->can_id |= CAN_ERR_ACK;
542
		cf->data[3] = CAN_ERR_PROT_LOC_ACK;
543
		tx_errors = true;
544 545
	}
	if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
546
		netdev_dbg(dev, "CRC_ERR irq\n");
547
		cf->data[2] |= CAN_ERR_PROT_BIT;
548
		cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
549
		rx_errors = true;
550 551
	}
	if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
552
		netdev_dbg(dev, "FRM_ERR irq\n");
553
		cf->data[2] |= CAN_ERR_PROT_FORM;
554
		rx_errors = true;
555 556
	}
	if (reg_esr & FLEXCAN_ESR_STF_ERR) {
557
		netdev_dbg(dev, "STF_ERR irq\n");
558
		cf->data[2] |= CAN_ERR_PROT_STUFF;
559
		rx_errors = true;
560 561 562 563 564 565 566 567
	}

	priv->can.can_stats.bus_error++;
	if (rx_errors)
		dev->stats.rx_errors++;
	if (tx_errors)
		dev->stats.tx_errors++;

568
	can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
569 570
}

571
static void flexcan_irq_state(struct net_device *dev, u32 reg_esr)
572 573 574 575
{
	struct flexcan_priv *priv = netdev_priv(dev);
	struct sk_buff *skb;
	struct can_frame *cf;
576
	enum can_state new_state, rx_state, tx_state;
577
	int flt;
578
	struct can_berr_counter bec;
579 580 581

	flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
	if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
582
		tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
583
			CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
584
		rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
585
			CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
586
		new_state = max(tx_state, rx_state);
587
	} else {
588
		__flexcan_get_berr_counter(dev, &bec);
589
		new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
590
			CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
591 592 593
		rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
		tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
	}
594 595 596

	/* state hasn't changed */
	if (likely(new_state == priv->can.state))
597
		return;
598 599 600

	skb = alloc_can_err_skb(dev, &cf);
	if (unlikely(!skb))
601
		return;
602

603 604 605 606 607
	can_change_state(dev, cf, tx_state, rx_state);

	if (unlikely(new_state == CAN_STATE_BUS_OFF))
		can_bus_off(dev);

608 609
	can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
}
610

611 612 613
static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload)
{
	return container_of(offload, struct flexcan_priv, offload);
614 615
}

616 617 618
static unsigned int flexcan_mailbox_read(struct can_rx_offload *offload,
					 struct can_frame *cf,
					 u32 *timestamp, unsigned int n)
619
{
620
	struct flexcan_priv *priv = rx_offload_to_priv(offload);
621
	struct flexcan_regs __iomem *regs = priv->regs;
622 623 624 625 626 627
	struct flexcan_mb __iomem *mb = &regs->mb[n];
	u32 reg_ctrl, reg_id, reg_iflag1;

	reg_iflag1 = flexcan_read(&regs->iflag1);
	if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE))
		return 0;
628

629
	reg_ctrl = flexcan_read(&mb->can_ctrl);
630 631 632
	/* increase timstamp to full 32 bit */
	*timestamp = reg_ctrl << 16;

633
	reg_id = flexcan_read(&mb->can_id);
634 635 636 637 638 639 640 641 642
	if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
		cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
	else
		cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;

	if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
		cf->can_id |= CAN_RTR_FLAG;
	cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);

643 644
	*(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
	*(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
645 646

	/* mark as read */
647 648
	flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
	flexcan_read(&regs->timer);
649

650 651 652 653 654 655 656 657
	return 1;
}

static irqreturn_t flexcan_irq(int irq, void *dev_id)
{
	struct net_device *dev = dev_id;
	struct net_device_stats *stats = &dev->stats;
	struct flexcan_priv *priv = netdev_priv(dev);
658
	struct flexcan_regs __iomem *regs = priv->regs;
659
	irqreturn_t handled = IRQ_NONE;
660 661
	u32 reg_iflag1, reg_esr;

662
	reg_iflag1 = flexcan_read(&regs->iflag1);
663

664 665
	/* reception interrupt */
	if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) {
666
		handled = IRQ_HANDLED;
667
		can_rx_offload_irq_offload_fifo(&priv->offload);
668 669
	}

670
	/* FIFO overflow interrupt */
671
	if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
672
		handled = IRQ_HANDLED;
673
		flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
674 675 676 677 678
		dev->stats.rx_over_errors++;
		dev->stats.rx_errors++;
	}

	/* transmission complete interrupt */
679
	if (reg_iflag1 & FLEXCAN_IFLAG_MB(priv->tx_mb_idx)) {
680
		handled = IRQ_HANDLED;
681
		stats->tx_bytes += can_get_echo_skb(dev, 0);
682
		stats->tx_packets++;
683
		can_led_event(dev, CAN_LED_EVENT_TX);
684 685

		/* after sending a RTR frame MB is in RX mode */
686
		flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
687 688
			      &priv->tx_mb->can_ctrl);
		flexcan_write(FLEXCAN_IFLAG_MB(priv->tx_mb_idx), &regs->iflag1);
689 690 691
		netif_wake_queue(dev);
	}

692 693
	reg_esr = flexcan_read(&regs->esr);

694 695 696 697 698 699
	/* ACK all bus error and state change IRQ sources */
	if (reg_esr & FLEXCAN_ESR_ALL_INT) {
		handled = IRQ_HANDLED;
		flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
	}

700 701 702 703 704 705 706 707 708
	/* state change interrupt */
	if (reg_esr & FLEXCAN_ESR_ERR_STATE)
		flexcan_irq_state(dev, reg_esr);

	/* bus error IRQ - handle if bus error reporting is activated */
	if ((reg_esr & FLEXCAN_ESR_ERR_BUS) &&
	    (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING))
		flexcan_irq_bus_err(dev, reg_esr);

709
	return handled;
710 711 712 713 714 715
}

static void flexcan_set_bittiming(struct net_device *dev)
{
	const struct flexcan_priv *priv = netdev_priv(dev);
	const struct can_bittiming *bt = &priv->can.bittiming;
716
	struct flexcan_regs __iomem *regs = priv->regs;
717 718
	u32 reg;

719
	reg = flexcan_read(&regs->ctrl);
720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741
	reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
		 FLEXCAN_CTRL_RJW(0x3) |
		 FLEXCAN_CTRL_PSEG1(0x7) |
		 FLEXCAN_CTRL_PSEG2(0x7) |
		 FLEXCAN_CTRL_PROPSEG(0x7) |
		 FLEXCAN_CTRL_LPB |
		 FLEXCAN_CTRL_SMP |
		 FLEXCAN_CTRL_LOM);

	reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
		FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
		FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
		FLEXCAN_CTRL_RJW(bt->sjw - 1) |
		FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);

	if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
		reg |= FLEXCAN_CTRL_LPB;
	if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
		reg |= FLEXCAN_CTRL_LOM;
	if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
		reg |= FLEXCAN_CTRL_SMP;

742
	netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
743
	flexcan_write(reg, &regs->ctrl);
744 745

	/* print chip status */
746 747
	netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
		   flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
748 749
}

750
/* flexcan_chip_start
751 752 753 754 755 756 757
 *
 * this functions is entered with clocks enabled
 *
 */
static int flexcan_chip_start(struct net_device *dev)
{
	struct flexcan_priv *priv = netdev_priv(dev);
758
	struct flexcan_regs __iomem *regs = priv->regs;
759
	u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
760
	int err, i;
761 762

	/* enable module */
763 764 765
	err = flexcan_chip_enable(priv);
	if (err)
		return err;
766 767

	/* soft reset */
768 769
	err = flexcan_chip_softreset(priv);
	if (err)
770
		goto out_chip_disable;
771 772 773

	flexcan_set_bittiming(dev);

774
	/* MCR
775 776 777 778 779 780
	 *
	 * enable freeze
	 * enable fifo
	 * halt now
	 * only supervisor access
	 * enable warning int
781
	 * disable local echo
782
	 * enable individual RX masking
783 784
	 * choose format C
	 * set max mailbox number
785
	 */
786
	reg_mcr = flexcan_read(&regs->mcr);
787
	reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
788
	reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
789
		FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS |
790 791
		FLEXCAN_MCR_IRMQ | FLEXCAN_MCR_IDAM_C |
		FLEXCAN_MCR_MAXMB(priv->tx_mb_idx);
792
	netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
793
	flexcan_write(reg_mcr, &regs->mcr);
794

795
	/* CTRL
796 797 798 799 800 801 802 803 804 805
	 *
	 * disable timer sync feature
	 *
	 * disable auto busoff recovery
	 * transmit lowest buffer first
	 *
	 * enable tx and rx warning interrupt
	 * enable bus off interrupt
	 * (== FLEXCAN_CTRL_ERR_STATE)
	 */
806
	reg_ctrl = flexcan_read(&regs->ctrl);
807 808
	reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
	reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
809
		FLEXCAN_CTRL_ERR_STATE;
810 811

	/* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
812 813 814
	 * on most Flexcan cores, too. Otherwise we don't get
	 * any error warning or passive interrupts.
	 */
815
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_ERR_STATE ||
816 817
	    priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
		reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
818 819
	else
		reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
820 821 822

	/* save for later use */
	priv->reg_ctrl_default = reg_ctrl;
823 824
	/* leave interrupts disabled for now */
	reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
825
	netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
826
	flexcan_write(reg_ctrl, &regs->ctrl);
827

828
	/* clear and invalidate all mailboxes first */
829
	for (i = priv->tx_mb_idx; i < ARRAY_SIZE(regs->mb); i++) {
830
		flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
831
			      &regs->mb[i].can_ctrl);
832 833
	}

834 835
	/* Errata ERR005829: mark first TX mailbox as INACTIVE */
	flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
836
		      &priv->tx_mb_reserved->can_ctrl);
837

838 839
	/* mark TX mailbox as INACTIVE */
	flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
840
		      &priv->tx_mb->can_ctrl);
841

842
	/* acceptance mask/acceptance code (accept everything) */
843 844 845
	flexcan_write(0x0, &regs->rxgmask);
	flexcan_write(0x0, &regs->rx14mask);
	flexcan_write(0x0, &regs->rx15mask);
846

847
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
848 849
		flexcan_write(0x0, &regs->rxfgmask);

850 851 852 853
	/* clear acceptance filters */
	for (i = 0; i < ARRAY_SIZE(regs->mb); i++)
		flexcan_write(0, &regs->rximr[i]);

854
	/* On Vybrid, disable memory error detection interrupts
855 856 857 858 859
	 * and freeze mode.
	 * This also works around errata e5295 which generates
	 * false positive memory errors and put the device in
	 * freeze mode.
	 */
860
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
861
		/* Follow the protocol as described in "Detection
862 863 864
		 * and Correction of Memory Errors" to write to
		 * MECR register
		 */
865 866 867
		reg_ctrl2 = flexcan_read(&regs->ctrl2);
		reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
		flexcan_write(reg_ctrl2, &regs->ctrl2);
868 869 870 871 872

		reg_mecr = flexcan_read(&regs->mecr);
		reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
		flexcan_write(reg_mecr, &regs->mecr);
		reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
873
			      FLEXCAN_MECR_FANCEI_MSK);
874 875 876
		flexcan_write(reg_mecr, &regs->mecr);
	}

877 878
	err = flexcan_transceiver_enable(priv);
	if (err)
879
		goto out_chip_disable;
880 881

	/* synchronize with the can bus */
882 883 884
	err = flexcan_chip_unfreeze(priv);
	if (err)
		goto out_transceiver_disable;
885 886 887

	priv->can.state = CAN_STATE_ERROR_ACTIVE;

888 889 890
	/* enable interrupts atomically */
	disable_irq(dev->irq);
	flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
891
	flexcan_write(priv->reg_imask1_default, &regs->imask1);
892
	enable_irq(dev->irq);
893 894

	/* print chip status */
895 896
	netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
		   flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
897 898 899

	return 0;

900 901 902
 out_transceiver_disable:
	flexcan_transceiver_disable(priv);
 out_chip_disable:
903 904 905 906
	flexcan_chip_disable(priv);
	return err;
}

907
/* flexcan_chip_stop
908 909 910 911 912 913
 *
 * this functions is entered with clocks enabled
 */
static void flexcan_chip_stop(struct net_device *dev)
{
	struct flexcan_priv *priv = netdev_priv(dev);
914
	struct flexcan_regs __iomem *regs = priv->regs;
915

916 917 918
	/* freeze + disable module */
	flexcan_chip_freeze(priv);
	flexcan_chip_disable(priv);
919

920 921 922 923 924
	/* Disable all interrupts */
	flexcan_write(0, &regs->imask1);
	flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
		      &regs->ctrl);

925
	flexcan_transceiver_disable(priv);
926 927 928 929 930 931 932 933
	priv->can.state = CAN_STATE_STOPPED;
}

static int flexcan_open(struct net_device *dev)
{
	struct flexcan_priv *priv = netdev_priv(dev);
	int err;

934 935 936 937 938 939 940
	err = clk_prepare_enable(priv->clk_ipg);
	if (err)
		return err;

	err = clk_prepare_enable(priv->clk_per);
	if (err)
		goto out_disable_ipg;
941 942 943

	err = open_candev(dev);
	if (err)
944
		goto out_disable_per;
945 946 947 948 949 950 951 952

	err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
	if (err)
		goto out_close;

	/* start chip and queuing */
	err = flexcan_chip_start(dev);
	if (err)
953
		goto out_free_irq;
954 955 956

	can_led_event(dev, CAN_LED_EVENT_OPEN);

957
	can_rx_offload_enable(&priv->offload);
958 959 960 961
	netif_start_queue(dev);

	return 0;

962 963
 out_free_irq:
	free_irq(dev->irq, dev);
964 965
 out_close:
	close_candev(dev);
966
 out_disable_per:
967
	clk_disable_unprepare(priv->clk_per);
968
 out_disable_ipg:
969
	clk_disable_unprepare(priv->clk_ipg);
970 971 972 973 974 975 976 977 978

	return err;
}

static int flexcan_close(struct net_device *dev)
{
	struct flexcan_priv *priv = netdev_priv(dev);

	netif_stop_queue(dev);
979
	can_rx_offload_disable(&priv->offload);
980 981 982
	flexcan_chip_stop(dev);

	free_irq(dev->irq, dev);
983 984
	clk_disable_unprepare(priv->clk_per);
	clk_disable_unprepare(priv->clk_ipg);
985 986 987

	close_candev(dev);

988 989
	can_led_event(dev, CAN_LED_EVENT_STOP);

990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
	return 0;
}

static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
{
	int err;

	switch (mode) {
	case CAN_MODE_START:
		err = flexcan_chip_start(dev);
		if (err)
			return err;

		netif_wake_queue(dev);
		break;

	default:
		return -EOPNOTSUPP;
	}

	return 0;
}

static const struct net_device_ops flexcan_netdev_ops = {
	.ndo_open	= flexcan_open,
	.ndo_stop	= flexcan_close,
	.ndo_start_xmit	= flexcan_start_xmit,
1017
	.ndo_change_mtu = can_change_mtu,
1018 1019
};

B
Bill Pemberton 已提交
1020
static int register_flexcandev(struct net_device *dev)
1021 1022
{
	struct flexcan_priv *priv = netdev_priv(dev);
1023
	struct flexcan_regs __iomem *regs = priv->regs;
1024 1025
	u32 reg, err;

1026 1027 1028 1029 1030 1031 1032
	err = clk_prepare_enable(priv->clk_ipg);
	if (err)
		return err;

	err = clk_prepare_enable(priv->clk_per);
	if (err)
		goto out_disable_ipg;
1033 1034

	/* select "bus clock", chip must be disabled */
1035 1036 1037
	err = flexcan_chip_disable(priv);
	if (err)
		goto out_disable_per;
1038
	reg = flexcan_read(&regs->ctrl);
1039
	reg |= FLEXCAN_CTRL_CLK_SRC;
1040
	flexcan_write(reg, &regs->ctrl);
1041

1042 1043 1044
	err = flexcan_chip_enable(priv);
	if (err)
		goto out_chip_disable;
1045 1046

	/* set freeze, halt and activate FIFO, restrict register access */
1047
	reg = flexcan_read(&regs->mcr);
1048 1049
	reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
		FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
1050
	flexcan_write(reg, &regs->mcr);
1051

1052
	/* Currently we only support newer versions of this core
1053 1054 1055
	 * featuring a RX FIFO. Older cores found on some Coldfire
	 * derivates are not yet supported.
	 */
1056
	reg = flexcan_read(&regs->mcr);
1057
	if (!(reg & FLEXCAN_MCR_FEN)) {
1058
		netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
1059
		err = -ENODEV;
1060
		goto out_chip_disable;
1061 1062 1063 1064 1065
	}

	err = register_candev(dev);

	/* disable core and turn off clocks */
1066
 out_chip_disable:
1067
	flexcan_chip_disable(priv);
1068
 out_disable_per:
1069
	clk_disable_unprepare(priv->clk_per);
1070
 out_disable_ipg:
1071
	clk_disable_unprepare(priv->clk_ipg);
1072 1073 1074 1075

	return err;
}

B
Bill Pemberton 已提交
1076
static void unregister_flexcandev(struct net_device *dev)
1077 1078 1079 1080
{
	unregister_candev(dev);
}

1081 1082
static const struct of_device_id flexcan_of_match[] = {
	{ .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
1083 1084
	{ .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
	{ .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
1085
	{ .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
1086 1087
	{ /* sentinel */ },
};
1088
MODULE_DEVICE_TABLE(of, flexcan_of_match);
1089 1090 1091 1092 1093

static const struct platform_device_id flexcan_id_table[] = {
	{ .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
	{ /* sentinel */ },
};
1094
MODULE_DEVICE_TABLE(platform, flexcan_id_table);
1095

B
Bill Pemberton 已提交
1096
static int flexcan_probe(struct platform_device *pdev)
1097
{
1098
	const struct of_device_id *of_id;
1099
	const struct flexcan_devtype_data *devtype_data;
1100 1101
	struct net_device *dev;
	struct flexcan_priv *priv;
1102
	struct regulator *reg_xceiver;
1103
	struct resource *mem;
1104
	struct clk *clk_ipg = NULL, *clk_per = NULL;
1105
	struct flexcan_regs __iomem *regs;
1106
	int err, irq;
1107 1108
	u32 clock_freq = 0;

1109 1110 1111 1112 1113 1114
	reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
	if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
		return -EPROBE_DEFER;
	else if (IS_ERR(reg_xceiver))
		reg_xceiver = NULL;

1115 1116
	if (pdev->dev.of_node)
		of_property_read_u32(pdev->dev.of_node,
1117
				     "clock-frequency", &clock_freq);
1118 1119

	if (!clock_freq) {
1120 1121 1122
		clk_ipg = devm_clk_get(&pdev->dev, "ipg");
		if (IS_ERR(clk_ipg)) {
			dev_err(&pdev->dev, "no ipg clock defined\n");
1123
			return PTR_ERR(clk_ipg);
1124 1125 1126 1127 1128
		}

		clk_per = devm_clk_get(&pdev->dev, "per");
		if (IS_ERR(clk_per)) {
			dev_err(&pdev->dev, "no per clock defined\n");
1129
			return PTR_ERR(clk_per);
1130
		}
1131
		clock_freq = clk_get_rate(clk_per);
1132 1133 1134 1135
	}

	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
1136 1137
	if (irq <= 0)
		return -ENODEV;
1138

1139 1140 1141
	regs = devm_ioremap_resource(&pdev->dev, mem);
	if (IS_ERR(regs))
		return PTR_ERR(regs);
1142

1143 1144 1145
	of_id = of_match_device(flexcan_of_match, &pdev->dev);
	if (of_id) {
		devtype_data = of_id->data;
1146
	} else if (platform_get_device_id(pdev)->driver_data) {
1147
		devtype_data = (struct flexcan_devtype_data *)
1148
			platform_get_device_id(pdev)->driver_data;
1149
	} else {
1150
		return -ENODEV;
1151 1152
	}

1153 1154 1155 1156
	dev = alloc_candev(sizeof(struct flexcan_priv), 1);
	if (!dev)
		return -ENOMEM;

1157 1158 1159
	platform_set_drvdata(pdev, dev);
	SET_NETDEV_DEV(dev, &pdev->dev);

1160 1161
	dev->netdev_ops = &flexcan_netdev_ops;
	dev->irq = irq;
1162
	dev->flags |= IFF_ECHO;
1163 1164

	priv = netdev_priv(dev);
1165
	priv->can.clock.freq = clock_freq;
1166 1167 1168 1169 1170 1171
	priv->can.bittiming_const = &flexcan_bittiming_const;
	priv->can.do_set_mode = flexcan_set_mode;
	priv->can.do_get_berr_counter = flexcan_get_berr_counter;
	priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
		CAN_CTRLMODE_LISTENONLY	| CAN_CTRLMODE_3_SAMPLES |
		CAN_CTRLMODE_BERR_REPORTING;
1172
	priv->regs = regs;
1173 1174
	priv->clk_ipg = clk_ipg;
	priv->clk_per = clk_per;
1175
	priv->devtype_data = devtype_data;
1176
	priv->reg_xceiver = reg_xceiver;
1177

1178 1179 1180 1181
	priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_FIFO;
	priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_FIFO];
	priv->tx_mb = &regs->mb[priv->tx_mb_idx];

1182 1183
	priv->reg_imask1_default = FLEXCAN_IFLAG_RX_FIFO_OVERFLOW |
		FLEXCAN_IFLAG_RX_FIFO_AVAILABLE |
1184
		FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
1185

1186
	priv->offload.mailbox_read = flexcan_mailbox_read;
1187

1188 1189 1190
	err = can_rx_offload_add_fifo(dev, &priv->offload, FLEXCAN_NAPI_WEIGHT);
	if (err)
		goto failed_offload;
1191 1192 1193 1194 1195 1196 1197

	err = register_flexcandev(dev);
	if (err) {
		dev_err(&pdev->dev, "registering netdev failed\n");
		goto failed_register;
	}

1198 1199
	devm_can_led_init(dev);

1200
	dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
1201
		 priv->regs, dev->irq);
1202 1203 1204

	return 0;

1205
 failed_offload:
1206 1207 1208 1209 1210
 failed_register:
	free_candev(dev);
	return err;
}

B
Bill Pemberton 已提交
1211
static int flexcan_remove(struct platform_device *pdev)
1212 1213
{
	struct net_device *dev = platform_get_drvdata(pdev);
1214
	struct flexcan_priv *priv = netdev_priv(dev);
1215 1216

	unregister_flexcandev(dev);
1217
	can_rx_offload_del(&priv->offload);
1218 1219
	free_candev(dev);

1220 1221 1222
	return 0;
}

1223
static int __maybe_unused flexcan_suspend(struct device *device)
E
Eric Bénard 已提交
1224
{
1225
	struct net_device *dev = dev_get_drvdata(device);
E
Eric Bénard 已提交
1226
	struct flexcan_priv *priv = netdev_priv(dev);
1227
	int err;
E
Eric Bénard 已提交
1228 1229

	if (netif_running(dev)) {
1230 1231 1232
		err = flexcan_chip_disable(priv);
		if (err)
			return err;
E
Eric Bénard 已提交
1233 1234 1235 1236 1237 1238 1239 1240
		netif_stop_queue(dev);
		netif_device_detach(dev);
	}
	priv->can.state = CAN_STATE_SLEEPING;

	return 0;
}

1241
static int __maybe_unused flexcan_resume(struct device *device)
E
Eric Bénard 已提交
1242
{
1243
	struct net_device *dev = dev_get_drvdata(device);
E
Eric Bénard 已提交
1244
	struct flexcan_priv *priv = netdev_priv(dev);
1245
	int err;
E
Eric Bénard 已提交
1246 1247 1248 1249 1250

	priv->can.state = CAN_STATE_ERROR_ACTIVE;
	if (netif_running(dev)) {
		netif_device_attach(dev);
		netif_start_queue(dev);
1251 1252 1253
		err = flexcan_chip_enable(priv);
		if (err)
			return err;
E
Eric Bénard 已提交
1254
	}
1255
	return 0;
E
Eric Bénard 已提交
1256
}
1257 1258

static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
E
Eric Bénard 已提交
1259

1260
static struct platform_driver flexcan_driver = {
1261 1262
	.driver = {
		.name = DRV_NAME,
1263
		.pm = &flexcan_pm_ops,
1264 1265
		.of_match_table = flexcan_of_match,
	},
1266
	.probe = flexcan_probe,
B
Bill Pemberton 已提交
1267
	.remove = flexcan_remove,
1268
	.id_table = flexcan_id_table,
1269 1270
};

1271
module_platform_driver(flexcan_driver);
1272 1273 1274 1275 1276

MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
	      "Marc Kleine-Budde <kernel@pengutronix.de>");
MODULE_LICENSE("GPL v2");
MODULE_DESCRIPTION("CAN port driver for flexcan based chip");