intel_workarounds.c 82.4 KB
Newer Older
C
Chris Wilson 已提交
1
// SPDX-License-Identifier: MIT
2 3 4 5 6
/*
 * Copyright © 2014-2018 Intel Corporation
 */

#include "i915_drv.h"
7
#include "intel_context.h"
8
#include "intel_engine_pm.h"
9
#include "intel_engine_regs.h"
10
#include "intel_gpu_commands.h"
11
#include "intel_gt.h"
12
#include "intel_gt_regs.h"
13
#include "intel_ring.h"
14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45
#include "intel_workarounds.h"

/**
 * DOC: Hardware workarounds
 *
 * This file is intended as a central place to implement most [1]_ of the
 * required workarounds for hardware to work as originally intended. They fall
 * in five basic categories depending on how/when they are applied:
 *
 * - Workarounds that touch registers that are saved/restored to/from the HW
 *   context image. The list is emitted (via Load Register Immediate commands)
 *   everytime a new context is created.
 * - GT workarounds. The list of these WAs is applied whenever these registers
 *   revert to default values (on GPU reset, suspend/resume [2]_, etc..).
 * - Display workarounds. The list is applied during display clock-gating
 *   initialization.
 * - Workarounds that whitelist a privileged register, so that UMDs can manage
 *   them directly. This is just a special case of a MMMIO workaround (as we
 *   write the list of these to/be-whitelisted registers to some special HW
 *   registers).
 * - Workaround batchbuffers, that get executed automatically by the hardware
 *   on every HW context restore.
 *
 * .. [1] Please notice that there are other WAs that, due to their nature,
 *    cannot be applied from a central place. Those are peppered around the rest
 *    of the code, as needed.
 *
 * .. [2] Technically, some registers are powercontext saved & restored, so they
 *    survive a suspend/resume. In practice, writing them again is not too
 *    costly and simplifies things. We can revisit this in the future.
 *
 * Layout
46
 * ~~~~~~
47 48 49 50 51 52 53 54 55 56
 *
 * Keep things in this file ordered by WA type, as per the above (context, GT,
 * display, register whitelist, batchbuffer). Then, inside each type, keep the
 * following order:
 *
 * - Infrastructure functions and macros
 * - WAs per platform in standard gen/chrono order
 * - Public functions to init or apply the given workaround type.
 */

57
static void wa_init_start(struct i915_wa_list *wal, const char *name, const char *engine_name)
58 59
{
	wal->name = name;
60
	wal->engine_name = engine_name;
61 62
}

63 64
#define WA_LIST_CHUNK (1 << 4)

65 66
static void wa_init_finish(struct i915_wa_list *wal)
{
67 68 69 70 71 72 73 74 75 76 77 78
	/* Trim unused entries. */
	if (!IS_ALIGNED(wal->count, WA_LIST_CHUNK)) {
		struct i915_wa *list = kmemdup(wal->list,
					       wal->count * sizeof(*list),
					       GFP_KERNEL);

		if (list) {
			kfree(wal->list);
			wal->list = list;
		}
	}

79 80 81
	if (!wal->count)
		return;

82 83
	DRM_DEBUG_DRIVER("Initialized %u %s workarounds on %s\n",
			 wal->wa_count, wal->name, wal->engine_name);
84 85
}

86
static void _wa_add(struct i915_wa_list *wal, const struct i915_wa *wa)
87
{
88 89
	unsigned int addr = i915_mmio_reg_offset(wa->reg);
	unsigned int start = 0, end = wal->count;
90
	const unsigned int grow = WA_LIST_CHUNK;
91 92 93 94 95 96 97 98 99 100 101 102 103 104
	struct i915_wa *wa_;

	GEM_BUG_ON(!is_power_of_2(grow));

	if (IS_ALIGNED(wal->count, grow)) { /* Either uninitialized or full. */
		struct i915_wa *list;

		list = kmalloc_array(ALIGN(wal->count + 1, grow), sizeof(*wa),
				     GFP_KERNEL);
		if (!list) {
			DRM_ERROR("No space for workaround init!\n");
			return;
		}

105
		if (wal->list) {
106
			memcpy(list, wal->list, sizeof(*wa) * wal->count);
107 108
			kfree(wal->list);
		}
109 110 111

		wal->list = list;
	}
112 113 114 115

	while (start < end) {
		unsigned int mid = start + (end - start) / 2;

116
		if (i915_mmio_reg_offset(wal->list[mid].reg) < addr) {
117
			start = mid + 1;
118
		} else if (i915_mmio_reg_offset(wal->list[mid].reg) > addr) {
119 120
			end = mid;
		} else {
121
			wa_ = &wal->list[mid];
122

123 124
			if ((wa->clr | wa_->clr) && !(wa->clr & ~wa_->clr)) {
				DRM_ERROR("Discarding overwritten w/a for reg %04x (clear: %08x, set: %08x)\n",
125
					  i915_mmio_reg_offset(wa_->reg),
126
					  wa_->clr, wa_->set);
127

128
				wa_->set &= ~wa->clr;
129 130
			}

131
			wal->wa_count++;
132 133
			wa_->set |= wa->set;
			wa_->clr |= wa->clr;
134
			wa_->read |= wa->read;
135 136 137
			return;
		}
	}
138

139 140 141
	wal->wa_count++;
	wa_ = &wal->list[wal->count++];
	*wa_ = *wa;
142

143 144 145 146 147
	while (wa_-- > wal->list) {
		GEM_BUG_ON(i915_mmio_reg_offset(wa_[0].reg) ==
			   i915_mmio_reg_offset(wa_[1].reg));
		if (i915_mmio_reg_offset(wa_[1].reg) >
		    i915_mmio_reg_offset(wa_[0].reg))
148
			break;
149

150
		swap(wa_[1], wa_[0]);
151
	}
152 153
}

154
static void wa_add(struct i915_wa_list *wal, i915_reg_t reg,
155
		   u32 clear, u32 set, u32 read_mask, bool masked_reg)
156 157
{
	struct i915_wa wa = {
158
		.reg  = reg,
159 160
		.clr  = clear,
		.set  = set,
161
		.read = read_mask,
162
		.masked_reg = masked_reg,
163 164 165 166 167
	};

	_wa_add(wal, &wa);
}

168
static void
169
wa_write_clr_set(struct i915_wa_list *wal, i915_reg_t reg, u32 clear, u32 set)
170
{
171
	wa_add(wal, reg, clear, set, clear, false);
172 173
}

174
static void
175 176
wa_write(struct i915_wa_list *wal, i915_reg_t reg, u32 set)
{
177
	wa_write_clr_set(wal, reg, ~0, set);
178 179 180 181
}

static void
wa_write_or(struct i915_wa_list *wal, i915_reg_t reg, u32 set)
182
{
183
	wa_write_clr_set(wal, reg, set, set);
184 185
}

186 187 188
static void
wa_write_clr(struct i915_wa_list *wal, i915_reg_t reg, u32 clr)
{
189
	wa_write_clr_set(wal, reg, clr, 0);
190 191
}

192 193 194 195 196 197 198 199 200 201 202
/*
 * WA operations on "masked register". A masked register has the upper 16 bits
 * documented as "masked" in b-spec. Its purpose is to allow writing to just a
 * portion of the register without a rmw: you simply write in the upper 16 bits
 * the mask of bits you are going to modify.
 *
 * The wa_masked_* family of functions already does the necessary operations to
 * calculate the mask based on the parameters passed, so user only has to
 * provide the lower 16 bits of that register.
 */

203
static void
204
wa_masked_en(struct i915_wa_list *wal, i915_reg_t reg, u32 val)
205
{
206
	wa_add(wal, reg, 0, _MASKED_BIT_ENABLE(val), val, true);
207 208 209
}

static void
210
wa_masked_dis(struct i915_wa_list *wal, i915_reg_t reg, u32 val)
211
{
212
	wa_add(wal, reg, 0, _MASKED_BIT_DISABLE(val), val, true);
213 214
}

215 216 217 218
static void
wa_masked_field_set(struct i915_wa_list *wal, i915_reg_t reg,
		    u32 mask, u32 val)
{
219
	wa_add(wal, reg, 0, _MASKED_FIELD(mask, val), mask, true);
220
}
221

222 223 224
static void gen6_ctx_workarounds_init(struct intel_engine_cs *engine,
				      struct i915_wa_list *wal)
{
225
	wa_masked_en(wal, INSTPM, INSTPM_FORCE_ORDERING);
226 227 228 229 230
}

static void gen7_ctx_workarounds_init(struct intel_engine_cs *engine,
				      struct i915_wa_list *wal)
{
231
	wa_masked_en(wal, INSTPM, INSTPM_FORCE_ORDERING);
232 233
}

234 235
static void gen8_ctx_workarounds_init(struct intel_engine_cs *engine,
				      struct i915_wa_list *wal)
236
{
237
	wa_masked_en(wal, INSTPM, INSTPM_FORCE_ORDERING);
238 239

	/* WaDisableAsyncFlipPerfMode:bdw,chv */
240
	wa_masked_en(wal, RING_MI_MODE(RENDER_RING_BASE), ASYNC_FLIP_PERF_DISABLE);
241 242

	/* WaDisablePartialInstShootdown:bdw,chv */
243 244
	wa_masked_en(wal, GEN8_ROW_CHICKEN,
		     PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
245 246

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
247
	 * workaround for a possible hang in the unlikely event a TLB
248 249 250 251
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:bdw,chv */
	/* WaHdcDisableFetchWhenMasked:bdw,chv */
252 253 254
	wa_masked_en(wal, HDC_CHICKEN0,
		     HDC_DONOT_FETCH_MEM_WHEN_MASKED |
		     HDC_FORCE_NON_COHERENT);
255 256 257 258 259 260 261 262 263

	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for BDW and CHV; turn it on.
	 */
264
	wa_masked_dis(wal, CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
265 266

	/* Wa4x4STCOptimizationDisable:bdw,chv */
267
	wa_masked_en(wal, CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
268 269 270 271 272 273 274 275 276

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
277
	wa_masked_field_set(wal, GEN7_GT_MODE,
278 279 280 281
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);
}

282 283
static void bdw_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
284
{
285
	struct drm_i915_private *i915 = engine->i915;
286

287
	gen8_ctx_workarounds_init(engine, wal);
288 289

	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
290
	wa_masked_en(wal, GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
291 292 293

	/* WaDisableDopClockGating:bdw
	 *
294
	 * Also see the related UCGTCL1 write in bdw_init_clock_gating()
295 296
	 * to disable EUTC clock gating.
	 */
297 298
	wa_masked_en(wal, GEN7_ROW_CHICKEN2,
		     DOP_CLOCK_GATING_DISABLE);
299

300 301
	wa_masked_en(wal, HALF_SLICE_CHICKEN3,
		     GEN8_SAMPLER_POWER_BYPASS_DIS);
302

303 304 305 306 307
	wa_masked_en(wal, HDC_CHICKEN0,
		     /* WaForceContextSaveRestoreNonCoherent:bdw */
		     HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
		     /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
		     (IS_BDW_GT3(i915) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
308 309
}

310 311
static void chv_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
312
{
313
	gen8_ctx_workarounds_init(engine, wal);
314 315

	/* WaDisableThreadStallDopClockGating:chv */
316
	wa_masked_en(wal, GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
317 318

	/* Improve HiZ throughput on CHV. */
319
	wa_masked_en(wal, HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
320 321
}

322 323
static void gen9_ctx_workarounds_init(struct intel_engine_cs *engine,
				      struct i915_wa_list *wal)
324
{
325 326 327
	struct drm_i915_private *i915 = engine->i915;

	if (HAS_LLC(i915)) {
328 329 330 331 332
		/* WaCompressedResourceSamplerPbeMediaNewHashMode:skl,kbl
		 *
		 * Must match Display Engine. See
		 * WaCompressedResourceDisplayNewHashMode.
		 */
333 334 335 336
		wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
			     GEN9_PBE_COMPRESSED_HASH_SELECTION);
		wa_masked_en(wal, GEN9_HALF_SLICE_CHICKEN7,
			     GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR);
337 338 339 340
	}

	/* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl,glk,cfl */
	/* WaDisablePartialInstShootdown:skl,bxt,kbl,glk,cfl */
341 342 343
	wa_masked_en(wal, GEN8_ROW_CHICKEN,
		     FLOW_CONTROL_ENABLE |
		     PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
344 345 346

	/* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl,glk,cfl */
	/* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl,cfl */
347 348 349
	wa_masked_en(wal, GEN9_HALF_SLICE_CHICKEN7,
		     GEN9_ENABLE_YV12_BUGFIX |
		     GEN9_ENABLE_GPGPU_PREEMPTION);
350 351 352

	/* Wa4x4STCOptimizationDisable:skl,bxt,kbl,glk,cfl */
	/* WaDisablePartialResolveInVc:skl,bxt,kbl,cfl */
353 354 355
	wa_masked_en(wal, CACHE_MODE_1,
		     GEN8_4x4_STC_OPTIMIZATION_DISABLE |
		     GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
356 357

	/* WaCcsTlbPrefetchDisable:skl,bxt,kbl,glk,cfl */
358 359
	wa_masked_dis(wal, GEN9_HALF_SLICE_CHICKEN5,
		      GEN9_CCS_TLB_PREFETCH_ENABLE);
360 361

	/* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl,cfl */
362 363 364
	wa_masked_en(wal, HDC_CHICKEN0,
		     HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
		     HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379

	/* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
	 * both tied to WaForceContextSaveRestoreNonCoherent
	 * in some hsds for skl. We keep the tie for all gen9. The
	 * documentation is a bit hazy and so we want to get common behaviour,
	 * even though there is no clear evidence we would need both on kbl/bxt.
	 * This area has been source of system hangs so we play it safe
	 * and mimic the skl regardless of what bspec says.
	 *
	 * Use Force Non-Coherent whenever executing a 3D context. This
	 * is a workaround for a possible hang in the unlikely event
	 * a TLB invalidation occurs during a PSD flush.
	 */

	/* WaForceEnableNonCoherent:skl,bxt,kbl,cfl */
380 381
	wa_masked_en(wal, HDC_CHICKEN0,
		     HDC_FORCE_NON_COHERENT);
382 383

	/* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl,cfl */
384 385 386 387
	if (IS_SKYLAKE(i915) ||
	    IS_KABYLAKE(i915) ||
	    IS_COFFEELAKE(i915) ||
	    IS_COMETLAKE(i915))
388 389
		wa_masked_en(wal, HALF_SLICE_CHICKEN3,
			     GEN8_SAMPLER_POWER_BYPASS_DIS);
390 391

	/* WaDisableSTUnitPowerOptimization:skl,bxt,kbl,glk,cfl */
392
	wa_masked_en(wal, HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
393 394 395 396 397 398 399 400 401 402 403 404 405

	/*
	 * Supporting preemption with fine-granularity requires changes in the
	 * batch buffer programming. Since we can't break old userspace, we
	 * need to set our default preemption level to safe value. Userspace is
	 * still able to use more fine-grained preemption levels, since in
	 * WaEnablePreemptionGranularityControlByUMD we're whitelisting the
	 * per-ctx register. As such, WaDisable{3D,GPGPU}MidCmdPreemption are
	 * not real HW workarounds, but merely a way to start using preemption
	 * while maintaining old contract with userspace.
	 */

	/* WaDisable3DMidCmdPreemption:skl,bxt,glk,cfl,[cnl] */
406
	wa_masked_dis(wal, GEN8_CS_CHICKEN1, GEN9_PREEMPT_3D_OBJECT_LEVEL);
407 408

	/* WaDisableGPGPUMidCmdPreemption:skl,bxt,blk,cfl,[cnl] */
409
	wa_masked_field_set(wal, GEN8_CS_CHICKEN1,
410 411 412
			    GEN9_PREEMPT_GPGPU_LEVEL_MASK,
			    GEN9_PREEMPT_GPGPU_COMMAND_LEVEL);

413
	/* WaClearHIZ_WM_CHICKEN3:bxt,glk */
414
	if (IS_GEN9_LP(i915))
415
		wa_masked_en(wal, GEN9_WM_CHICKEN3, GEN9_FACTOR_IN_CLR_VAL_HIZ);
416 417
}

418 419
static void skl_tune_iz_hashing(struct intel_engine_cs *engine,
				struct i915_wa_list *wal)
420
{
421
	struct intel_gt *gt = engine->gt;
422 423 424 425 426 427 428 429 430 431
	u8 vals[3] = { 0, 0, 0 };
	unsigned int i;

	for (i = 0; i < 3; i++) {
		u8 ss;

		/*
		 * Only consider slices where one, and only one, subslice has 7
		 * EUs
		 */
432
		if (!is_power_of_2(gt->info.sseu.subslice_7eu[i]))
433 434 435 436 437 438 439 440
			continue;

		/*
		 * subslice_7eu[i] != 0 (because of the check above) and
		 * ss_max == 4 (maximum number of subslices possible per slice)
		 *
		 * ->    0 <= ss <= 3;
		 */
441
		ss = ffs(gt->info.sseu.subslice_7eu[i]) - 1;
442 443 444 445
		vals[i] = 3 - ss;
	}

	if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
446
		return;
447 448

	/* Tune IZ hashing. See intel_device_info_runtime_init() */
449
	wa_masked_field_set(wal, GEN7_GT_MODE,
450 451 452 453 454 455 456 457
			    GEN9_IZ_HASHING_MASK(2) |
			    GEN9_IZ_HASHING_MASK(1) |
			    GEN9_IZ_HASHING_MASK(0),
			    GEN9_IZ_HASHING(2, vals[2]) |
			    GEN9_IZ_HASHING(1, vals[1]) |
			    GEN9_IZ_HASHING(0, vals[0]));
}

458 459
static void skl_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
460
{
461 462
	gen9_ctx_workarounds_init(engine, wal);
	skl_tune_iz_hashing(engine, wal);
463
}
464

465 466
static void bxt_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
467
{
468
	gen9_ctx_workarounds_init(engine, wal);
469

470
	/* WaDisableThreadStallDopClockGating:bxt */
471 472
	wa_masked_en(wal, GEN8_ROW_CHICKEN,
		     STALL_DOP_GATING_DISABLE);
473 474

	/* WaToEnableHwFixForPushConstHWBug:bxt */
475 476
	wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
		     GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
477 478
}

479 480
static void kbl_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
481
{
482
	struct drm_i915_private *i915 = engine->i915;
483

484
	gen9_ctx_workarounds_init(engine, wal);
485

486
	/* WaToEnableHwFixForPushConstHWBug:kbl */
487
	if (IS_KBL_GRAPHICS_STEP(i915, STEP_C0, STEP_FOREVER))
488 489
		wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
			     GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
490

491
	/* WaDisableSbeCacheDispatchPortSharing:kbl */
492 493
	wa_masked_en(wal, GEN7_HALF_SLICE_CHICKEN1,
		     GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
494 495
}

496 497
static void glk_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
498
{
499
	gen9_ctx_workarounds_init(engine, wal);
500 501

	/* WaToEnableHwFixForPushConstHWBug:glk */
502 503
	wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
		     GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
504 505
}

506 507
static void cfl_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
508
{
509
	gen9_ctx_workarounds_init(engine, wal);
510 511

	/* WaToEnableHwFixForPushConstHWBug:cfl */
512 513
	wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
		     GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
514

515
	/* WaDisableSbeCacheDispatchPortSharing:cfl */
516 517
	wa_masked_en(wal, GEN7_HALF_SLICE_CHICKEN1,
		     GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
518 519
}

520 521
static void icl_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
522
{
523
	/* Wa_1406697149 (WaDisableBankHangMode:icl) */
524 525 526 527 528
	wa_write(wal,
		 GEN8_L3CNTLREG,
		 intel_uncore_read(engine->uncore, GEN8_L3CNTLREG) |
		 GEN8_ERRDETBCTRL);

529 530 531 532 533 534 535
	/* WaForceEnableNonCoherent:icl
	 * This is not the same workaround as in early Gen9 platforms, where
	 * lacking this could cause system hangs, but coherency performance
	 * overhead is high and only a few compute workloads really need it
	 * (the register is whitelisted in hardware now, so UMDs can opt in
	 * for coherency if they have a good reason).
	 */
536
	wa_masked_en(wal, ICL_HDC_MODE, HDC_FORCE_NON_COHERENT);
537

538
	/* WaEnableFloatBlendOptimization:icl */
539 540 541 542
	wa_add(wal, GEN10_CACHE_MODE_SS, 0,
	       _MASKED_BIT_ENABLE(FLOAT_BLEND_OPTIMIZATION_ENABLE),
	       0 /* write-only, so skip validation */,
	       true);
543 544

	/* WaDisableGPGPUMidThreadPreemption:icl */
545
	wa_masked_field_set(wal, GEN8_CS_CHICKEN1,
546 547
			    GEN9_PREEMPT_GPGPU_LEVEL_MASK,
			    GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL);
548 549

	/* allow headerless messages for preemptible GPGPU context */
550 551
	wa_masked_en(wal, GEN10_SAMPLER_MODE,
		     GEN11_SAMPLER_ENABLE_HEADLESS_MSG);
M
Matt Roper 已提交
552 553 554

	/* Wa_1604278689:icl,ehl */
	wa_write(wal, IVB_FBC_RT_BASE, 0xFFFFFFFF & ~ILK_FBC_RT_VALID);
555 556 557
	wa_write_clr_set(wal, IVB_FBC_RT_BASE_UPPER,
			 0, /* write-only register; skip validation */
			 0xFFFFFFFF);
M
Matt Roper 已提交
558 559 560

	/* Wa_1406306137:icl,ehl */
	wa_masked_en(wal, GEN9_ROW_CHICKEN4, GEN11_DIS_PICK_2ND_EU);
561 562
}

563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
/*
 * These settings aren't actually workarounds, but general tuning settings that
 * need to be programmed on dg2 platform.
 */
static void dg2_ctx_gt_tuning_init(struct intel_engine_cs *engine,
				   struct i915_wa_list *wal)
{
	wa_write_clr_set(wal, GEN11_L3SQCREG5, L3_PWM_TIMER_INIT_VAL_MASK,
			 REG_FIELD_PREP(L3_PWM_TIMER_INIT_VAL_MASK, 0x7f));
	wa_add(wal,
	       FF_MODE2,
	       FF_MODE2_TDS_TIMER_MASK,
	       FF_MODE2_TDS_TIMER_128,
	       0, false);
}

579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
/*
 * These settings aren't actually workarounds, but general tuning settings that
 * need to be programmed on several platforms.
 */
static void gen12_ctx_gt_tuning_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
{
	/*
	 * Although some platforms refer to it as Wa_1604555607, we need to
	 * program it even on those that don't explicitly list that
	 * workaround.
	 *
	 * Note that the programming of this register is further modified
	 * according to the FF_MODE2 guidance given by Wa_1608008084:gen12.
	 * Wa_1608008084 tells us the FF_MODE2 register will return the wrong
	 * value when read. The default value for this register is zero for all
	 * fields and there are no bit masks. So instead of doing a RMW we
	 * should just write TDS timer value. For the same reason read
	 * verification is ignored.
	 */
	wa_add(wal,
	       FF_MODE2,
	       FF_MODE2_TDS_TIMER_MASK,
	       FF_MODE2_TDS_TIMER_128,
603
	       0, false);
604 605
}

606 607
static void gen12_ctx_workarounds_init(struct intel_engine_cs *engine,
				       struct i915_wa_list *wal)
608
{
609 610
	gen12_ctx_gt_tuning_init(engine, wal);

611
	/*
612 613 614 615 616 617 618 619 620 621
	 * Wa_1409142259:tgl,dg1,adl-p
	 * Wa_1409347922:tgl,dg1,adl-p
	 * Wa_1409252684:tgl,dg1,adl-p
	 * Wa_1409217633:tgl,dg1,adl-p
	 * Wa_1409207793:tgl,dg1,adl-p
	 * Wa_1409178076:tgl,dg1,adl-p
	 * Wa_1408979724:tgl,dg1,adl-p
	 * Wa_14010443199:tgl,rkl,dg1,adl-p
	 * Wa_14010698770:tgl,rkl,dg1,adl-s,adl-p
	 * Wa_1409342910:tgl,rkl,dg1,adl-s,adl-p
622
	 */
623 624
	wa_masked_en(wal, GEN11_COMMON_SLICE_CHICKEN3,
		     GEN12_DISABLE_CPS_AWARE_COLOR_PIPE);
625

626
	/* WaDisableGPGPUMidThreadPreemption:gen12 */
627
	wa_masked_field_set(wal, GEN8_CS_CHICKEN1,
628 629 630
			    GEN9_PREEMPT_GPGPU_LEVEL_MASK,
			    GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL);

631
	/*
632
	 * Wa_16011163337
633
	 *
634 635
	 * Like in gen12_ctx_gt_tuning_init(), read verification is ignored due
	 * to Wa_1608008084.
636
	 */
637 638
	wa_add(wal,
	       FF_MODE2,
639 640
	       FF_MODE2_GS_TIMER_MASK,
	       FF_MODE2_GS_TIMER_224,
641
	       0, false);
642 643
}

644 645 646 647 648 649
static void dg1_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
{
	gen12_ctx_workarounds_init(engine, wal);

	/* Wa_1409044764 */
650 651
	wa_masked_dis(wal, GEN11_COMMON_SLICE_CHICKEN3,
		      DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN);
652 653

	/* Wa_22010493298 */
654 655
	wa_masked_en(wal, HIZ_CHICKEN,
		     DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE);
656 657
}

658 659 660
static void dg2_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
{
661
	dg2_ctx_gt_tuning_init(engine, wal);
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685

	/* Wa_16011186671:dg2_g11 */
	if (IS_DG2_GRAPHICS_STEP(engine->i915, G11, STEP_A0, STEP_B0)) {
		wa_masked_dis(wal, VFLSKPD, DIS_MULT_MISS_RD_SQUASH);
		wa_masked_en(wal, VFLSKPD, DIS_OVER_FETCH_CACHE);
	}

	if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_A0, STEP_B0)) {
		/* Wa_14010469329:dg2_g10 */
		wa_masked_en(wal, GEN11_COMMON_SLICE_CHICKEN3,
			     XEHP_DUAL_SIMD8_SEQ_MERGE_DISABLE);

		/*
		 * Wa_22010465075:dg2_g10
		 * Wa_22010613112:dg2_g10
		 * Wa_14010698770:dg2_g10
		 */
		wa_masked_en(wal, GEN11_COMMON_SLICE_CHICKEN3,
			     GEN12_DISABLE_CPS_AWARE_COLOR_PIPE);
	}

	/* Wa_16013271637:dg2 */
	wa_masked_en(wal, SLICE_COMMON_ECO_CHICKEN1,
		     MSC_MSAA_REODER_BUF_BYPASS_DISABLE);
C
Clint Taylor 已提交
686 687 688 689 690

	/* Wa_14014947963:dg2 */
	if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_B0, STEP_FOREVER) ||
		IS_DG2_G11(engine->i915) || IS_DG2_G12(engine->i915))
		wa_masked_field_set(wal, VF_PREEMPTION, PREEMPTION_VERTEX_COUNT, 0x4000);
691 692
}

693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
static void fakewa_disable_nestedbb_mode(struct intel_engine_cs *engine,
					 struct i915_wa_list *wal)
{
	/*
	 * This is a "fake" workaround defined by software to ensure we
	 * maintain reliable, backward-compatible behavior for userspace with
	 * regards to how nested MI_BATCH_BUFFER_START commands are handled.
	 *
	 * The per-context setting of MI_MODE[12] determines whether the bits
	 * of a nested MI_BATCH_BUFFER_START instruction should be interpreted
	 * in the traditional manner or whether they should instead use a new
	 * tgl+ meaning that breaks backward compatibility, but allows nesting
	 * into 3rd-level batchbuffers.  When this new capability was first
	 * added in TGL, it remained off by default unless a context
	 * intentionally opted in to the new behavior.  However Xe_HPG now
	 * flips this on by default and requires that we explicitly opt out if
	 * we don't want the new behavior.
	 *
	 * From a SW perspective, we want to maintain the backward-compatible
	 * behavior for userspace, so we'll apply a fake workaround to set it
	 * back to the legacy behavior on platforms where the hardware default
	 * is to break compatibility.  At the moment there is no Linux
	 * userspace that utilizes third-level batchbuffers, so this will avoid
	 * userspace from needing to make any changes.  using the legacy
	 * meaning is the correct thing to do.  If/when we have userspace
	 * consumers that want to utilize third-level batch nesting, we can
	 * provide a context parameter to allow them to opt-in.
	 */
	wa_masked_dis(wal, RING_MI_MODE(engine->mmio_base), TGL_NESTED_BB_EN);
}

724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
static void gen12_ctx_gt_mocs_init(struct intel_engine_cs *engine,
				   struct i915_wa_list *wal)
{
	u8 mocs;

	/*
	 * Some blitter commands do not have a field for MOCS, those
	 * commands will use MOCS index pointed by BLIT_CCTL.
	 * BLIT_CCTL registers are needed to be programmed to un-cached.
	 */
	if (engine->class == COPY_ENGINE_CLASS) {
		mocs = engine->gt->mocs.uc_index;
		wa_write_clr_set(wal,
				 BLIT_CCTL(engine->mmio_base),
				 BLIT_CCTL_MASK,
				 BLIT_CCTL_MOCS(mocs, mocs));
	}
}

/*
 * gen12_ctx_gt_fake_wa_init() aren't programmingan official workaround
 * defined by the hardware team, but it programming general context registers.
 * Adding those context register programming in context workaround
 * allow us to use the wa framework for proper application and validation.
 */
static void
gen12_ctx_gt_fake_wa_init(struct intel_engine_cs *engine,
			  struct i915_wa_list *wal)
{
	if (GRAPHICS_VER_FULL(engine->i915) >= IP_VER(12, 55))
		fakewa_disable_nestedbb_mode(engine, wal);

	gen12_ctx_gt_mocs_init(engine, wal);
}

759 760 761 762
static void
__intel_engine_init_ctx_wa(struct intel_engine_cs *engine,
			   struct i915_wa_list *wal,
			   const char *name)
763
{
764 765
	struct drm_i915_private *i915 = engine->i915;

766 767 768
	wa_init_start(wal, name, engine->name);

	/* Applies to all engines */
769 770 771 772 773 774
	/*
	 * Fake workarounds are not the actual workaround but
	 * programming of context registers using workaround framework.
	 */
	if (GRAPHICS_VER(i915) >= 12)
		gen12_ctx_gt_fake_wa_init(engine, wal);
775

776
	if (engine->class != RENDER_CLASS)
777
		goto done;
778

779 780 781
	if (IS_PONTEVECCHIO(i915))
		; /* noop; none at this time */
	else if (IS_DG2(i915))
782 783
		dg2_ctx_workarounds_init(engine, wal);
	else if (IS_XEHPSDV(i915))
784 785
		; /* noop; none at this time */
	else if (IS_DG1(i915))
786
		dg1_ctx_workarounds_init(engine, wal);
787
	else if (GRAPHICS_VER(i915) == 12)
788
		gen12_ctx_workarounds_init(engine, wal);
789
	else if (GRAPHICS_VER(i915) == 11)
790
		icl_ctx_workarounds_init(engine, wal);
791
	else if (IS_COFFEELAKE(i915) || IS_COMETLAKE(i915))
792
		cfl_ctx_workarounds_init(engine, wal);
793
	else if (IS_GEMINILAKE(i915))
794
		glk_ctx_workarounds_init(engine, wal);
795
	else if (IS_KABYLAKE(i915))
796
		kbl_ctx_workarounds_init(engine, wal);
797
	else if (IS_BROXTON(i915))
798
		bxt_ctx_workarounds_init(engine, wal);
799
	else if (IS_SKYLAKE(i915))
800
		skl_ctx_workarounds_init(engine, wal);
801
	else if (IS_CHERRYVIEW(i915))
802
		chv_ctx_workarounds_init(engine, wal);
803
	else if (IS_BROADWELL(i915))
804
		bdw_ctx_workarounds_init(engine, wal);
805
	else if (GRAPHICS_VER(i915) == 7)
806
		gen7_ctx_workarounds_init(engine, wal);
807
	else if (GRAPHICS_VER(i915) == 6)
808
		gen6_ctx_workarounds_init(engine, wal);
809
	else if (GRAPHICS_VER(i915) < 8)
810
		;
811
	else
812
		MISSING_CASE(GRAPHICS_VER(i915));
813

814
done:
815
	wa_init_finish(wal);
816 817
}

818 819 820 821 822
void intel_engine_init_ctx_wa(struct intel_engine_cs *engine)
{
	__intel_engine_init_ctx_wa(engine, &engine->ctx_wa_list, "context");
}

823
int intel_engine_emit_ctx_wa(struct i915_request *rq)
824
{
825 826 827
	struct i915_wa_list *wal = &rq->engine->ctx_wa_list;
	struct i915_wa *wa;
	unsigned int i;
828
	u32 *cs;
829
	int ret;
830

831
	if (wal->count == 0)
832 833 834
		return 0;

	ret = rq->engine->emit_flush(rq, EMIT_BARRIER);
835 836 837
	if (ret)
		return ret;

838
	cs = intel_ring_begin(rq, (wal->count * 2 + 2));
839 840 841
	if (IS_ERR(cs))
		return PTR_ERR(cs);

842 843 844
	*cs++ = MI_LOAD_REGISTER_IMM(wal->count);
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++) {
		*cs++ = i915_mmio_reg_offset(wa->reg);
845
		*cs++ = wa->set;
846 847 848 849 850 851 852 853 854 855 856 857
	}
	*cs++ = MI_NOOP;

	intel_ring_advance(rq, cs);

	ret = rq->engine->emit_flush(rq, EMIT_BARRIER);
	if (ret)
		return ret;

	return 0;
}

858
static void
859
gen4_gt_workarounds_init(struct intel_gt *gt,
860
			 struct i915_wa_list *wal)
861
{
862 863 864 865 866
	/* WaDisable_RenderCache_OperationalFlush:gen4,ilk */
	wa_masked_dis(wal, CACHE_MODE_0, RC_OP_FLUSH_ENABLE);
}

static void
867
g4x_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
868
{
869
	gen4_gt_workarounds_init(gt, wal);
870

871
	/* WaDisableRenderCachePipelinedFlush:g4x,ilk */
872
	wa_masked_en(wal, CACHE_MODE_0, CM0_PIPELINED_RENDER_FLUSH_DISABLE);
873
}
874

875
static void
876
ilk_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
877
{
878
	g4x_gt_workarounds_init(gt, wal);
879 880

	wa_masked_en(wal, _3D_CHICKEN2, _3D_CHICKEN2_WM_READ_PIPELINED);
881 882
}

883
static void
884
snb_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
885 886 887
{
}

888
static void
889
ivb_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
890 891 892 893 894 895 896 897 898 899 900 901 902 903
{
	/* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
	wa_masked_dis(wal,
		      GEN7_COMMON_SLICE_CHICKEN1,
		      GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);

	/* WaApplyL3ControlAndL3ChickenMode:ivb */
	wa_write(wal, GEN7_L3CNTLREG1, GEN7_WA_FOR_GEN7_L3_CONTROL);
	wa_write(wal, GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);

	/* WaForceL3Serialization:ivb */
	wa_write_clr(wal, GEN7_L3SQCREG4, L3SQ_URB_READ_CAM_MATCH_DISABLE);
}

904
static void
905
vlv_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
906 907 908 909 910 911 912 913 914 915 916
{
	/* WaForceL3Serialization:vlv */
	wa_write_clr(wal, GEN7_L3SQCREG4, L3SQ_URB_READ_CAM_MATCH_DISABLE);

	/*
	 * WaIncreaseL3CreditsForVLVB0:vlv
	 * This is the hardware default actually.
	 */
	wa_write(wal, GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
}

917
static void
918
hsw_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
919 920 921 922 923 924 925
{
	/* L3 caching of data atomics doesn't work -- disable it. */
	wa_write(wal, HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);

	wa_add(wal,
	       HSW_ROW_CHICKEN3, 0,
	       _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE),
926
	       0 /* XXX does this reg exist? */, true);
927 928 929 930 931

	/* WaVSRefCountFullforceMissDisable:hsw */
	wa_write_clr(wal, GEN7_FF_THREAD_MODE, GEN7_FF_VS_REF_CNT_FFME);
}

932 933 934
static void
gen9_wa_init_mcr(struct drm_i915_private *i915, struct i915_wa_list *wal)
{
935
	const struct sseu_dev_info *sseu = &to_gt(i915)->info.sseu;
936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
	unsigned int slice, subslice;
	u32 mcr, mcr_mask;

	GEM_BUG_ON(GRAPHICS_VER(i915) != 9);

	/*
	 * WaProgramMgsrForCorrectSliceSpecificMmioReads:gen9,glk,kbl,cml
	 * Before any MMIO read into slice/subslice specific registers, MCR
	 * packet control register needs to be programmed to point to any
	 * enabled s/ss pair. Otherwise, incorrect values will be returned.
	 * This means each subsequent MMIO read will be forwarded to an
	 * specific s/ss combination, but this is OK since these registers
	 * are consistent across s/ss in almost all cases. In the rare
	 * occasions, such as INSTDONE, where this value is dependent
	 * on s/ss combo, the read should be done with read_subslice_reg.
	 */
	slice = ffs(sseu->slice_mask) - 1;
	GEM_BUG_ON(slice >= ARRAY_SIZE(sseu->subslice_mask));
	subslice = ffs(intel_sseu_get_subslices(sseu, slice));
	GEM_BUG_ON(!subslice);
	subslice--;

	/*
	 * We use GEN8_MCR..() macros to calculate the |mcr| value for
	 * Gen9 to address WaProgramMgsrForCorrectSliceSpecificMmioReads
	 */
	mcr = GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
	mcr_mask = GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK;

	drm_dbg(&i915->drm, "MCR slice:%d/subslice:%d = %x\n", slice, subslice, mcr);

	wa_write_clr_set(wal, GEN8_MCR_SELECTOR, mcr_mask, mcr);
}

970
static void
971
gen9_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
972
{
973 974
	struct drm_i915_private *i915 = gt->i915;

975 976 977
	/* WaProgramMgsrForCorrectSliceSpecificMmioReads:glk,kbl,cml,gen9 */
	gen9_wa_init_mcr(i915, wal);

978
	/* WaDisableKillLogic:bxt,skl,kbl */
979
	if (!IS_COFFEELAKE(i915) && !IS_COMETLAKE(i915))
980 981 982
		wa_write_or(wal,
			    GAM_ECOCHK,
			    ECOCHK_DIS_TLB);
983

984
	if (HAS_LLC(i915)) {
985 986 987 988 989
		/* WaCompressedResourceSamplerPbeMediaNewHashMode:skl,kbl
		 *
		 * Must match Display Engine. See
		 * WaCompressedResourceDisplayNewHashMode.
		 */
990 991 992
		wa_write_or(wal,
			    MMCD_MISC_CTRL,
			    MMCD_PCLA | MMCD_HOTSPOT_EN);
993 994 995
	}

	/* WaDisableHDCInvalidation:skl,bxt,kbl,cfl */
996 997 998
	wa_write_or(wal,
		    GAM_ECOCHK,
		    BDW_DISABLE_HDC_INVALIDATION);
999 1000
}

1001
static void
1002
skl_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1003
{
1004
	gen9_gt_workarounds_init(gt, wal);
1005 1006

	/* WaDisableGafsUnitClkGating:skl */
1007 1008 1009
	wa_write_or(wal,
		    GEN7_UCGCTL4,
		    GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1010 1011

	/* WaInPlaceDecompressionHang:skl */
1012
	if (IS_SKL_GRAPHICS_STEP(gt->i915, STEP_A0, STEP_H0))
1013 1014 1015
		wa_write_or(wal,
			    GEN9_GAMT_ECO_REG_RW_IA,
			    GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1016 1017
}

1018
static void
1019
kbl_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1020
{
1021
	gen9_gt_workarounds_init(gt, wal);
1022

1023
	/* WaDisableDynamicCreditSharing:kbl */
1024
	if (IS_KBL_GRAPHICS_STEP(gt->i915, 0, STEP_C0))
1025 1026 1027
		wa_write_or(wal,
			    GAMT_CHKN_BIT_REG,
			    GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
1028

1029
	/* WaDisableGafsUnitClkGating:kbl */
1030 1031 1032
	wa_write_or(wal,
		    GEN7_UCGCTL4,
		    GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1033

1034
	/* WaInPlaceDecompressionHang:kbl */
1035 1036 1037
	wa_write_or(wal,
		    GEN9_GAMT_ECO_REG_RW_IA,
		    GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1038
}
1039

1040
static void
1041
glk_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1042
{
1043
	gen9_gt_workarounds_init(gt, wal);
1044 1045
}

1046
static void
1047
cfl_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1048
{
1049
	gen9_gt_workarounds_init(gt, wal);
1050 1051

	/* WaDisableGafsUnitClkGating:cfl */
1052 1053 1054
	wa_write_or(wal,
		    GEN7_UCGCTL4,
		    GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1055

1056
	/* WaInPlaceDecompressionHang:cfl */
1057 1058 1059
	wa_write_or(wal,
		    GEN9_GAMT_ECO_REG_RW_IA,
		    GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1060
}
1061

M
Matt Roper 已提交
1062 1063 1064
static void __set_mcr_steering(struct i915_wa_list *wal,
			       i915_reg_t steering_reg,
			       unsigned int slice, unsigned int subslice)
1065 1066 1067 1068 1069 1070
{
	u32 mcr, mcr_mask;

	mcr = GEN11_MCR_SLICE(slice) | GEN11_MCR_SUBSLICE(subslice);
	mcr_mask = GEN11_MCR_SLICE_MASK | GEN11_MCR_SUBSLICE_MASK;

M
Matt Roper 已提交
1071 1072 1073
	wa_write_clr_set(wal, steering_reg, mcr_mask, mcr);
}

1074
static void __add_mcr_wa(struct intel_gt *gt, struct i915_wa_list *wal,
M
Matt Roper 已提交
1075 1076
			 unsigned int slice, unsigned int subslice)
{
1077
	struct drm_printer p = drm_debug_printer("MCR Steering:");
1078

M
Matt Roper 已提交
1079
	__set_mcr_steering(wal, GEN8_MCR_SELECTOR, slice, subslice);
1080 1081 1082 1083 1084 1085

	gt->default_steering.groupid = slice;
	gt->default_steering.instanceid = subslice;

	if (drm_debug_enabled(DRM_UT_DRIVER))
		intel_gt_report_steering(&p, gt, false);
1086 1087
}

1088
static void
1089
icl_wa_init_mcr(struct intel_gt *gt, struct i915_wa_list *wal)
1090
{
1091
	const struct sseu_dev_info *sseu = &gt->info.sseu;
1092 1093
	unsigned int slice, subslice;

1094
	GEM_BUG_ON(GRAPHICS_VER(gt->i915) < 11);
1095 1096
	GEM_BUG_ON(hweight8(sseu->slice_mask) > 1);
	slice = 0;
1097

1098
	/*
1099 1100 1101 1102 1103 1104 1105
	 * Although a platform may have subslices, we need to always steer
	 * reads to the lowest instance that isn't fused off.  When Render
	 * Power Gating is enabled, grabbing forcewake will only power up a
	 * single subslice (the "minconfig") if there isn't a real workload
	 * that needs to be run; this means that if we steer register reads to
	 * one of the higher subslices, we run the risk of reading back 0's or
	 * random garbage.
1106
	 */
1107
	subslice = __ffs(intel_sseu_get_subslices(sseu, slice));
1108

1109 1110 1111 1112 1113
	/*
	 * If the subslice we picked above also steers us to a valid L3 bank,
	 * then we can just rely on the default steering and won't need to
	 * worry about explicitly re-steering L3BANK reads later.
	 */
1114 1115
	if (gt->info.l3bank_mask & BIT(subslice))
		gt->steering_table[L3BANK] = NULL;
1116

1117
	__add_mcr_wa(gt, wal, slice, subslice);
1118
}
1119

1120 1121 1122 1123 1124 1125 1126 1127
static void
xehp_init_mcr(struct intel_gt *gt, struct i915_wa_list *wal)
{
	const struct sseu_dev_info *sseu = &gt->info.sseu;
	unsigned long slice, subslice = 0, slice_mask = 0;
	u64 dss_mask = 0;
	u32 lncf_mask = 0;
	int i;
1128

1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
	/*
	 * On Xe_HP the steering increases in complexity. There are now several
	 * more units that require steering and we're not guaranteed to be able
	 * to find a common setting for all of them. These are:
	 * - GSLICE (fusable)
	 * - DSS (sub-unit within gslice; fusable)
	 * - L3 Bank (fusable)
	 * - MSLICE (fusable)
	 * - LNCF (sub-unit within mslice; always present if mslice is present)
	 *
	 * We'll do our default/implicit steering based on GSLICE (in the
	 * sliceid field) and DSS (in the subsliceid field).  If we can
	 * find overlap between the valid MSLICE and/or LNCF values with
	 * a suitable GSLICE, then we can just re-use the default value and
	 * skip and explicit steering at runtime.
	 *
	 * We only need to look for overlap between GSLICE/MSLICE/LNCF to find
	 * a valid sliceid value.  DSS steering is the only type of steering
	 * that utilizes the 'subsliceid' bits.
	 *
	 * Also note that, even though the steering domain is called "GSlice"
	 * and it is encoded in the register using the gslice format, the spec
	 * says that the combined (geometry | compute) fuse should be used to
	 * select the steering.
	 */

	/* Find the potential gslice candidates */
	dss_mask = intel_sseu_get_subslices(sseu, 0);
	slice_mask = intel_slicemask_from_dssmask(dss_mask, GEN_DSS_PER_GSLICE);

	/*
	 * Find the potential LNCF candidates.  Either LNCF within a valid
	 * mslice is fine.
	 */
	for_each_set_bit(i, &gt->info.mslice_mask, GEN12_MAX_MSLICES)
		lncf_mask |= (0x3 << (i * 2));

	/*
	 * Are there any sliceid values that work for both GSLICE and LNCF
	 * steering?
	 */
	if (slice_mask & lncf_mask) {
		slice_mask &= lncf_mask;
		gt->steering_table[LNCF] = NULL;
	}

	/* How about sliceid values that also work for MSLICE steering? */
	if (slice_mask & gt->info.mslice_mask) {
		slice_mask &= gt->info.mslice_mask;
		gt->steering_table[MSLICE] = NULL;
	}

	slice = __ffs(slice_mask);
	subslice = __ffs(dss_mask >> (slice * GEN_DSS_PER_GSLICE));
	WARN_ON(subslice > GEN_DSS_PER_GSLICE);
	WARN_ON(dss_mask >> (slice * GEN_DSS_PER_GSLICE) == 0);

1186
	__add_mcr_wa(gt, wal, slice, subslice);
M
Matt Roper 已提交
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198

	/*
	 * SQIDI ranges are special because they use different steering
	 * registers than everything else we work with.  On XeHP SDV and
	 * DG2-G10, any value in the steering registers will work fine since
	 * all instances are present, but DG2-G11 only has SQIDI instances at
	 * ID's 2 and 3, so we need to steer to one of those.  For simplicity
	 * we'll just steer to a hardcoded "2" since that value will work
	 * everywhere.
	 */
	__set_mcr_steering(wal, MCFG_MCR_SELECTOR, 0, 2);
	__set_mcr_steering(wal, SF_MCR_SELECTOR, 0, 2);
1199 1200
}

1201
static void
1202
icl_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1203
{
1204 1205 1206
	struct drm_i915_private *i915 = gt->i915;

	icl_wa_init_mcr(gt, wal);
1207

1208
	/* WaModifyGamTlbPartitioning:icl */
1209 1210 1211 1212
	wa_write_clr_set(wal,
			 GEN11_GACB_PERF_CTRL,
			 GEN11_HASH_CTRL_MASK,
			 GEN11_HASH_CTRL_BIT0 | GEN11_HASH_CTRL_BIT4);
O
Oscar Mateo 已提交
1213

O
Oscar Mateo 已提交
1214 1215 1216
	/* Wa_1405766107:icl
	 * Formerly known as WaCL2SFHalfMaxAlloc
	 */
1217 1218 1219 1220
	wa_write_or(wal,
		    GEN11_LSN_UNSLCVC,
		    GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC |
		    GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC);
O
Oscar Mateo 已提交
1221 1222 1223 1224

	/* Wa_220166154:icl
	 * Formerly known as WaDisCtxReload
	 */
1225 1226 1227
	wa_write_or(wal,
		    GEN8_GAMW_ECO_DEV_RW_IA,
		    GAMW_ECO_DEV_CTX_RELOAD_DISABLE);
O
Oscar Mateo 已提交
1228

O
Oscar Mateo 已提交
1229 1230 1231
	/* Wa_1406463099:icl
	 * Formerly known as WaGamTlbPendError
	 */
1232 1233 1234
	wa_write_or(wal,
		    GAMT_CHKN_BIT_REG,
		    GAMT_CHKN_DISABLE_L3_COH_PIPE);
M
Mika Kuoppala 已提交
1235

1236 1237 1238 1239 1240 1241 1242 1243 1244
	/* Wa_1407352427:icl,ehl */
	wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE2,
		    PSDUNIT_CLKGATE_DIS);

	/* Wa_1406680159:icl,ehl */
	wa_write_or(wal,
		    SUBSLICE_UNIT_LEVEL_CLKGATE,
		    GWUNIT_CLKGATE_DIS);

1245 1246
	/* Wa_1607087056:icl,ehl,jsl */
	if (IS_ICELAKE(i915) ||
1247
	    IS_JSL_EHL_GRAPHICS_STEP(i915, STEP_A0, STEP_B0))
1248 1249 1250
		wa_write_or(wal,
			    SLICE_UNIT_LEVEL_CLKGATE,
			    L3_CLKGATE_DIS | L3_CR2X_CLKGATE_DIS);
1251 1252 1253 1254 1255 1256

	/*
	 * This is not a documented workaround, but rather an optimization
	 * to reduce sampler power.
	 */
	wa_write_clr(wal, GEN10_DFR_RATIO_EN_AND_CHICKEN, DFR_DISABLE);
1257 1258
}

1259 1260 1261 1262 1263 1264 1265
/*
 * Though there are per-engine instances of these registers,
 * they retain their value through engine resets and should
 * only be provided on the GT workaround list rather than
 * the engine-specific workaround list.
 */
static void
1266
wa_14011060649(struct intel_gt *gt, struct i915_wa_list *wal)
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
{
	struct intel_engine_cs *engine;
	int id;

	for_each_engine(engine, gt, id) {
		if (engine->class != VIDEO_DECODE_CLASS ||
		    (engine->instance % 2))
			continue;

		wa_write_or(wal, VDBOX_CGCTL3F10(engine->mmio_base),
			    IECPUNIT_CLKGATE_DIS);
	}
}

1281
static void
1282
gen12_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1283
{
1284
	icl_wa_init_mcr(gt, wal);
1285

1286
	/* Wa_14011060649:tgl,rkl,dg1,adl-s,adl-p */
1287
	wa_14011060649(gt, wal);
1288 1289 1290

	/* Wa_14011059788:tgl,rkl,adl-s,dg1,adl-p */
	wa_write_or(wal, GEN10_DFR_RATIO_EN_AND_CHICKEN, DFR_DISABLE);
1291 1292 1293
}

static void
1294
tgl_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1295
{
1296 1297 1298
	struct drm_i915_private *i915 = gt->i915;

	gen12_gt_workarounds_init(gt, wal);
1299

M
Mika Kuoppala 已提交
1300
	/* Wa_1409420604:tgl */
1301
	if (IS_TGL_UY_GRAPHICS_STEP(i915, STEP_A0, STEP_B0))
M
Mika Kuoppala 已提交
1302 1303 1304
		wa_write_or(wal,
			    SUBSLICE_UNIT_LEVEL_CLKGATE2,
			    CPSSUNIT_CLKGATE_DIS);
M
Mika Kuoppala 已提交
1305

1306
	/* Wa_1607087056:tgl also know as BUG:1409180338 */
1307
	if (IS_TGL_UY_GRAPHICS_STEP(i915, STEP_A0, STEP_B0))
M
Mika Kuoppala 已提交
1308 1309 1310
		wa_write_or(wal,
			    SLICE_UNIT_LEVEL_CLKGATE,
			    L3_CLKGATE_DIS | L3_CR2X_CLKGATE_DIS);
1311 1312

	/* Wa_1408615072:tgl[a0] */
1313
	if (IS_TGL_UY_GRAPHICS_STEP(i915, STEP_A0, STEP_B0))
1314 1315
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE2,
			    VSUNIT_CLKGATE_DIS_TGL);
1316 1317
}

1318
static void
1319
dg1_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1320
{
1321 1322 1323
	struct drm_i915_private *i915 = gt->i915;

	gen12_gt_workarounds_init(gt, wal);
1324 1325

	/* Wa_1607087056:dg1 */
1326
	if (IS_DG1_GRAPHICS_STEP(i915, STEP_A0, STEP_B0))
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
		wa_write_or(wal,
			    SLICE_UNIT_LEVEL_CLKGATE,
			    L3_CLKGATE_DIS | L3_CR2X_CLKGATE_DIS);

	/* Wa_1409420604:dg1 */
	if (IS_DG1(i915))
		wa_write_or(wal,
			    SUBSLICE_UNIT_LEVEL_CLKGATE2,
			    CPSSUNIT_CLKGATE_DIS);

	/* Wa_1408615072:dg1 */
	/* Empirical testing shows this register is unaffected by engine reset. */
	if (IS_DG1(i915))
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE2,
			    VSUNIT_CLKGATE_DIS_TGL);
}

1344
static void
1345
xehpsdv_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1346
{
1347 1348
	struct drm_i915_private *i915 = gt->i915;

1349
	xehp_init_mcr(gt, wal);
1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395

	/* Wa_1409757795:xehpsdv */
	wa_write_or(wal, SCCGCTL94DC, CG3DDISURB);

	/* Wa_16011155590:xehpsdv */
	if (IS_XEHPSDV_GRAPHICS_STEP(i915, STEP_A0, STEP_B0))
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE,
			    TSGUNIT_CLKGATE_DIS);

	/* Wa_14011780169:xehpsdv */
	if (IS_XEHPSDV_GRAPHICS_STEP(i915, STEP_B0, STEP_FOREVER)) {
		wa_write_or(wal, UNSLCGCTL9440, GAMTLBOACS_CLKGATE_DIS |
			    GAMTLBVDBOX7_CLKGATE_DIS |
			    GAMTLBVDBOX6_CLKGATE_DIS |
			    GAMTLBVDBOX5_CLKGATE_DIS |
			    GAMTLBVDBOX4_CLKGATE_DIS |
			    GAMTLBVDBOX3_CLKGATE_DIS |
			    GAMTLBVDBOX2_CLKGATE_DIS |
			    GAMTLBVDBOX1_CLKGATE_DIS |
			    GAMTLBVDBOX0_CLKGATE_DIS |
			    GAMTLBKCR_CLKGATE_DIS |
			    GAMTLBGUC_CLKGATE_DIS |
			    GAMTLBBLT_CLKGATE_DIS);
		wa_write_or(wal, UNSLCGCTL9444, GAMTLBGFXA0_CLKGATE_DIS |
			    GAMTLBGFXA1_CLKGATE_DIS |
			    GAMTLBCOMPA0_CLKGATE_DIS |
			    GAMTLBCOMPA1_CLKGATE_DIS |
			    GAMTLBCOMPB0_CLKGATE_DIS |
			    GAMTLBCOMPB1_CLKGATE_DIS |
			    GAMTLBCOMPC0_CLKGATE_DIS |
			    GAMTLBCOMPC1_CLKGATE_DIS |
			    GAMTLBCOMPD0_CLKGATE_DIS |
			    GAMTLBCOMPD1_CLKGATE_DIS |
			    GAMTLBMERT_CLKGATE_DIS   |
			    GAMTLBVEBOX3_CLKGATE_DIS |
			    GAMTLBVEBOX2_CLKGATE_DIS |
			    GAMTLBVEBOX1_CLKGATE_DIS |
			    GAMTLBVEBOX0_CLKGATE_DIS);
	}

	/* Wa_16012725990:xehpsdv */
	if (IS_XEHPSDV_GRAPHICS_STEP(i915, STEP_A1, STEP_FOREVER))
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE, VFUNIT_CLKGATE_DIS);

	/* Wa_14011060649:xehpsdv */
	wa_14011060649(gt, wal);
1396 1397
}

1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
static void
dg2_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
{
	struct intel_engine_cs *engine;
	int id;

	xehp_init_mcr(gt, wal);

	/* Wa_14011060649:dg2 */
	wa_14011060649(gt, wal);

	/*
	 * Although there are per-engine instances of these registers,
	 * they technically exist outside the engine itself and are not
	 * impacted by engine resets.  Furthermore, they're part of the
	 * GuC blacklist so trying to treat them as engine workarounds
	 * will result in GuC initialization failure and a wedged GPU.
	 */
	for_each_engine(engine, gt, id) {
		if (engine->class != VIDEO_DECODE_CLASS)
			continue;

		/* Wa_16010515920:dg2_g10 */
		if (IS_DG2_GRAPHICS_STEP(gt->i915, G10, STEP_A0, STEP_B0))
			wa_write_or(wal, VDBOX_CGCTL3F18(engine->mmio_base),
				    ALNUNIT_CLKGATE_DIS);
	}

	if (IS_DG2_G10(gt->i915)) {
		/* Wa_22010523718:dg2 */
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE,
			    CG3DDISCFEG_CLKGATE_DIS);

		/* Wa_14011006942:dg2 */
		wa_write_or(wal, SUBSLICE_UNIT_LEVEL_CLKGATE,
			    DSS_ROUTER_CLKGATE_DIS);
	}

	if (IS_DG2_GRAPHICS_STEP(gt->i915, G10, STEP_A0, STEP_B0)) {
		/* Wa_14010948348:dg2_g10 */
		wa_write_or(wal, UNSLCGCTL9430, MSQDUNIT_CLKGATE_DIS);

		/* Wa_14011037102:dg2_g10 */
		wa_write_or(wal, UNSLCGCTL9444, LTCDD_CLKGATE_DIS);

		/* Wa_14011371254:dg2_g10 */
		wa_write_or(wal, SLICE_UNIT_LEVEL_CLKGATE, NODEDSS_CLKGATE_DIS);

		/* Wa_14011431319:dg2_g10 */
		wa_write_or(wal, UNSLCGCTL9440, GAMTLBOACS_CLKGATE_DIS |
			    GAMTLBVDBOX7_CLKGATE_DIS |
			    GAMTLBVDBOX6_CLKGATE_DIS |
			    GAMTLBVDBOX5_CLKGATE_DIS |
			    GAMTLBVDBOX4_CLKGATE_DIS |
			    GAMTLBVDBOX3_CLKGATE_DIS |
			    GAMTLBVDBOX2_CLKGATE_DIS |
			    GAMTLBVDBOX1_CLKGATE_DIS |
			    GAMTLBVDBOX0_CLKGATE_DIS |
			    GAMTLBKCR_CLKGATE_DIS |
			    GAMTLBGUC_CLKGATE_DIS |
			    GAMTLBBLT_CLKGATE_DIS);
		wa_write_or(wal, UNSLCGCTL9444, GAMTLBGFXA0_CLKGATE_DIS |
			    GAMTLBGFXA1_CLKGATE_DIS |
			    GAMTLBCOMPA0_CLKGATE_DIS |
			    GAMTLBCOMPA1_CLKGATE_DIS |
			    GAMTLBCOMPB0_CLKGATE_DIS |
			    GAMTLBCOMPB1_CLKGATE_DIS |
			    GAMTLBCOMPC0_CLKGATE_DIS |
			    GAMTLBCOMPC1_CLKGATE_DIS |
			    GAMTLBCOMPD0_CLKGATE_DIS |
			    GAMTLBCOMPD1_CLKGATE_DIS |
			    GAMTLBMERT_CLKGATE_DIS   |
			    GAMTLBVEBOX3_CLKGATE_DIS |
			    GAMTLBVEBOX2_CLKGATE_DIS |
			    GAMTLBVEBOX1_CLKGATE_DIS |
			    GAMTLBVEBOX0_CLKGATE_DIS);

		/* Wa_14010569222:dg2_g10 */
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE,
			    GAMEDIA_CLKGATE_DIS);

		/* Wa_14011028019:dg2_g10 */
		wa_write_or(wal, SSMCGCTL9530, RTFUNIT_CLKGATE_DIS);
	}

	/* Wa_14014830051:dg2 */
	wa_write_clr(wal, SARB_CHICKEN1, COMP_CKN_IN);
1485 1486 1487 1488 1489 1490 1491

	/*
	 * The following are not actually "workarounds" but rather
	 * recommended tuning settings documented in the bspec's
	 * performance guide section.
	 */
	wa_write_or(wal, GEN12_SQCM, EN_32B_ACCESS);
1492 1493
}

1494
static void
1495
gt_init_workarounds(struct intel_gt *gt, struct i915_wa_list *wal)
1496
{
1497 1498
	struct drm_i915_private *i915 = gt->i915;

1499 1500 1501
	if (IS_PONTEVECCHIO(i915))
		; /* none yet */
	else if (IS_DG2(i915))
1502 1503
		dg2_gt_workarounds_init(gt, wal);
	else if (IS_XEHPSDV(i915))
1504
		xehpsdv_gt_workarounds_init(gt, wal);
1505
	else if (IS_DG1(i915))
1506
		dg1_gt_workarounds_init(gt, wal);
1507
	else if (IS_TIGERLAKE(i915))
1508
		tgl_gt_workarounds_init(gt, wal);
1509
	else if (GRAPHICS_VER(i915) == 12)
1510
		gen12_gt_workarounds_init(gt, wal);
1511
	else if (GRAPHICS_VER(i915) == 11)
1512
		icl_gt_workarounds_init(gt, wal);
1513
	else if (IS_COFFEELAKE(i915) || IS_COMETLAKE(i915))
1514
		cfl_gt_workarounds_init(gt, wal);
1515
	else if (IS_GEMINILAKE(i915))
1516
		glk_gt_workarounds_init(gt, wal);
1517
	else if (IS_KABYLAKE(i915))
1518
		kbl_gt_workarounds_init(gt, wal);
1519
	else if (IS_BROXTON(i915))
1520
		gen9_gt_workarounds_init(gt, wal);
1521
	else if (IS_SKYLAKE(i915))
1522
		skl_gt_workarounds_init(gt, wal);
1523
	else if (IS_HASWELL(i915))
1524
		hsw_gt_workarounds_init(gt, wal);
1525
	else if (IS_VALLEYVIEW(i915))
1526
		vlv_gt_workarounds_init(gt, wal);
1527
	else if (IS_IVYBRIDGE(i915))
1528
		ivb_gt_workarounds_init(gt, wal);
1529
	else if (GRAPHICS_VER(i915) == 6)
1530
		snb_gt_workarounds_init(gt, wal);
1531
	else if (GRAPHICS_VER(i915) == 5)
1532
		ilk_gt_workarounds_init(gt, wal);
1533
	else if (IS_G4X(i915))
1534
		g4x_gt_workarounds_init(gt, wal);
1535
	else if (GRAPHICS_VER(i915) == 4)
1536
		gen4_gt_workarounds_init(gt, wal);
1537
	else if (GRAPHICS_VER(i915) <= 8)
1538
		;
1539
	else
1540
		MISSING_CASE(GRAPHICS_VER(i915));
1541 1542
}

1543
void intel_gt_init_workarounds(struct intel_gt *gt)
1544
{
1545
	struct i915_wa_list *wal = &gt->wa_list;
1546

1547
	wa_init_start(wal, "GT", "global");
1548
	gt_init_workarounds(gt, wal);
1549 1550 1551 1552
	wa_init_finish(wal);
}

static enum forcewake_domains
1553
wal_get_fw_for_rmw(struct intel_uncore *uncore, const struct i915_wa_list *wal)
1554 1555 1556 1557 1558 1559
{
	enum forcewake_domains fw = 0;
	struct i915_wa *wa;
	unsigned int i;

	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
1560
		fw |= intel_uncore_forcewake_for_reg(uncore,
1561 1562 1563 1564 1565 1566 1567
						     wa->reg,
						     FW_REG_READ |
						     FW_REG_WRITE);

	return fw;
}

1568 1569 1570
static bool
wa_verify(const struct i915_wa *wa, u32 cur, const char *name, const char *from)
{
1571
	if ((cur ^ wa->set) & wa->read) {
1572
		DRM_ERROR("%s workaround lost on %s! (reg[%x]=0x%x, relevant bits were 0x%x vs expected 0x%x)\n",
1573
			  name, from, i915_mmio_reg_offset(wa->reg),
1574
			  cur, cur & wa->read, wa->set & wa->read);
1575 1576 1577 1578 1579 1580 1581

		return false;
	}

	return true;
}

1582
static void
1583
wa_list_apply(struct intel_gt *gt, const struct i915_wa_list *wal)
1584
{
1585
	struct intel_uncore *uncore = gt->uncore;
1586 1587 1588 1589 1590 1591 1592 1593
	enum forcewake_domains fw;
	unsigned long flags;
	struct i915_wa *wa;
	unsigned int i;

	if (!wal->count)
		return;

1594
	fw = wal_get_fw_for_rmw(uncore, wal);
1595

1596 1597
	spin_lock_irqsave(&uncore->lock, flags);
	intel_uncore_forcewake_get__locked(uncore, fw);
1598 1599

	for (i = 0, wa = wal->list; i < wal->count; i++, wa++) {
1600 1601 1602 1603 1604 1605 1606 1607
		u32 val, old = 0;

		/* open-coded rmw due to steering */
		old = wa->clr ? intel_gt_read_register_fw(gt, wa->reg) : 0;
		val = (old & ~wa->clr) | wa->set;
		if (val != old || !wa->clr)
			intel_uncore_write_fw(uncore, wa->reg, val);

1608
		if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1609
			wa_verify(wa, intel_gt_read_register_fw(gt, wa->reg),
1610
				  wal->name, "application");
1611 1612
	}

1613 1614
	intel_uncore_forcewake_put__locked(uncore, fw);
	spin_unlock_irqrestore(&uncore->lock, flags);
1615 1616
}

1617
void intel_gt_apply_workarounds(struct intel_gt *gt)
1618
{
1619
	wa_list_apply(gt, &gt->wa_list);
1620 1621
}

1622
static bool wa_list_verify(struct intel_gt *gt,
1623 1624 1625
			   const struct i915_wa_list *wal,
			   const char *from)
{
1626
	struct intel_uncore *uncore = gt->uncore;
1627
	struct i915_wa *wa;
1628 1629
	enum forcewake_domains fw;
	unsigned long flags;
1630 1631 1632
	unsigned int i;
	bool ok = true;

1633 1634 1635 1636 1637
	fw = wal_get_fw_for_rmw(uncore, wal);

	spin_lock_irqsave(&uncore->lock, flags);
	intel_uncore_forcewake_get__locked(uncore, fw);

1638
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
1639
		ok &= wa_verify(wa,
1640
				intel_gt_read_register_fw(gt, wa->reg),
1641
				wal->name, from);
1642

1643 1644 1645
	intel_uncore_forcewake_put__locked(uncore, fw);
	spin_unlock_irqrestore(&uncore->lock, flags);

1646 1647 1648
	return ok;
}

1649
bool intel_gt_verify_workarounds(struct intel_gt *gt, const char *from)
1650
{
1651
	return wa_list_verify(gt, &gt->wa_list, from);
1652 1653
}

1654
__maybe_unused
C
Chris Wilson 已提交
1655
static bool is_nonpriv_flags_valid(u32 flags)
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
{
	/* Check only valid flag bits are set */
	if (flags & ~RING_FORCE_TO_NONPRIV_MASK_VALID)
		return false;

	/* NB: Only 3 out of 4 enum values are valid for access field */
	if ((flags & RING_FORCE_TO_NONPRIV_ACCESS_MASK) ==
	    RING_FORCE_TO_NONPRIV_ACCESS_INVALID)
		return false;

	return true;
}

1669
static void
1670
whitelist_reg_ext(struct i915_wa_list *wal, i915_reg_t reg, u32 flags)
1671
{
1672 1673 1674
	struct i915_wa wa = {
		.reg = reg
	};
1675

1676 1677
	if (GEM_DEBUG_WARN_ON(wal->count >= RING_MAX_NONPRIV_SLOTS))
		return;
1678

1679 1680 1681
	if (GEM_DEBUG_WARN_ON(!is_nonpriv_flags_valid(flags)))
		return;

1682
	wa.reg.reg |= flags;
1683
	_wa_add(wal, &wa);
1684 1685
}

1686 1687 1688
static void
whitelist_reg(struct i915_wa_list *wal, i915_reg_t reg)
{
1689
	whitelist_reg_ext(wal, reg, RING_FORCE_TO_NONPRIV_ACCESS_RW);
1690 1691
}

1692
static void gen9_whitelist_build(struct i915_wa_list *w)
1693 1694
{
	/* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt,glk,cfl */
1695
	whitelist_reg(w, GEN9_CTX_PREEMPT_REG);
1696 1697

	/* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl,cfl,[cnl] */
1698
	whitelist_reg(w, GEN8_CS_CHICKEN1);
1699 1700

	/* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl,glk,cfl */
1701
	whitelist_reg(w, GEN8_HDC_CHICKEN1);
1702 1703 1704

	/* WaSendPushConstantsFromMMIO:skl,bxt */
	whitelist_reg(w, COMMON_SLICE_CHICKEN2);
1705 1706
}

1707
static void skl_whitelist_build(struct intel_engine_cs *engine)
1708
{
1709 1710 1711 1712 1713
	struct i915_wa_list *w = &engine->whitelist;

	if (engine->class != RENDER_CLASS)
		return;

1714
	gen9_whitelist_build(w);
1715 1716

	/* WaDisableLSQCROPERFforOCL:skl */
1717
	whitelist_reg(w, GEN8_L3SQCREG4);
1718 1719
}

1720
static void bxt_whitelist_build(struct intel_engine_cs *engine)
1721
{
1722 1723 1724 1725
	if (engine->class != RENDER_CLASS)
		return;

	gen9_whitelist_build(&engine->whitelist);
1726 1727
}

1728
static void kbl_whitelist_build(struct intel_engine_cs *engine)
1729
{
1730 1731 1732 1733 1734
	struct i915_wa_list *w = &engine->whitelist;

	if (engine->class != RENDER_CLASS)
		return;

1735
	gen9_whitelist_build(w);
1736

1737
	/* WaDisableLSQCROPERFforOCL:kbl */
1738
	whitelist_reg(w, GEN8_L3SQCREG4);
1739 1740
}

1741
static void glk_whitelist_build(struct intel_engine_cs *engine)
1742
{
1743 1744 1745 1746 1747
	struct i915_wa_list *w = &engine->whitelist;

	if (engine->class != RENDER_CLASS)
		return;

1748
	gen9_whitelist_build(w);
1749

1750
	/* WA #0862: Userspace has to set "Barrier Mode" to avoid hangs. */
1751
	whitelist_reg(w, GEN9_SLICE_COMMON_ECO_CHICKEN1);
1752
}
1753

1754
static void cfl_whitelist_build(struct intel_engine_cs *engine)
1755
{
1756 1757
	struct i915_wa_list *w = &engine->whitelist;

1758 1759 1760
	if (engine->class != RENDER_CLASS)
		return;

1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
	gen9_whitelist_build(w);

	/*
	 * WaAllowPMDepthAndInvocationCountAccessFromUMD:cfl,whl,cml,aml
	 *
	 * This covers 4 register which are next to one another :
	 *   - PS_INVOCATION_COUNT
	 *   - PS_INVOCATION_COUNT_UDW
	 *   - PS_DEPTH_COUNT
	 *   - PS_DEPTH_COUNT_UDW
	 */
	whitelist_reg_ext(w, PS_INVOCATION_COUNT,
1773
			  RING_FORCE_TO_NONPRIV_ACCESS_RD |
1774
			  RING_FORCE_TO_NONPRIV_RANGE_4);
1775 1776
}

1777
static void allow_read_ctx_timestamp(struct intel_engine_cs *engine)
1778 1779 1780 1781 1782 1783 1784
{
	struct i915_wa_list *w = &engine->whitelist;

	if (engine->class != RENDER_CLASS)
		whitelist_reg_ext(w,
				  RING_CTX_TIMESTAMP(engine->mmio_base),
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
1785 1786 1787 1788 1789
}

static void cml_whitelist_build(struct intel_engine_cs *engine)
{
	allow_read_ctx_timestamp(engine);
1790 1791 1792 1793

	cfl_whitelist_build(engine);
}

1794
static void icl_whitelist_build(struct intel_engine_cs *engine)
1795
{
1796 1797
	struct i915_wa_list *w = &engine->whitelist;

1798 1799
	allow_read_ctx_timestamp(engine);

1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
	switch (engine->class) {
	case RENDER_CLASS:
		/* WaAllowUMDToModifyHalfSliceChicken7:icl */
		whitelist_reg(w, GEN9_HALF_SLICE_CHICKEN7);

		/* WaAllowUMDToModifySamplerMode:icl */
		whitelist_reg(w, GEN10_SAMPLER_MODE);

		/* WaEnableStateCacheRedirectToCS:icl */
		whitelist_reg(w, GEN9_SLICE_COMMON_ECO_CHICKEN1);
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820

		/*
		 * WaAllowPMDepthAndInvocationCountAccessFromUMD:icl
		 *
		 * This covers 4 register which are next to one another :
		 *   - PS_INVOCATION_COUNT
		 *   - PS_INVOCATION_COUNT_UDW
		 *   - PS_DEPTH_COUNT
		 *   - PS_DEPTH_COUNT_UDW
		 */
		whitelist_reg_ext(w, PS_INVOCATION_COUNT,
1821
				  RING_FORCE_TO_NONPRIV_ACCESS_RD |
1822
				  RING_FORCE_TO_NONPRIV_RANGE_4);
1823 1824 1825 1826 1827
		break;

	case VIDEO_DECODE_CLASS:
		/* hucStatusRegOffset */
		whitelist_reg_ext(w, _MMIO(0x2000 + engine->mmio_base),
1828
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
1829 1830
		/* hucUKernelHdrInfoRegOffset */
		whitelist_reg_ext(w, _MMIO(0x2014 + engine->mmio_base),
1831
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
1832 1833
		/* hucStatus2RegOffset */
		whitelist_reg_ext(w, _MMIO(0x23B0 + engine->mmio_base),
1834
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
1835 1836 1837 1838 1839
		break;

	default:
		break;
	}
1840 1841
}

1842 1843
static void tgl_whitelist_build(struct intel_engine_cs *engine)
{
1844 1845
	struct i915_wa_list *w = &engine->whitelist;

1846 1847
	allow_read_ctx_timestamp(engine);

1848 1849 1850 1851
	switch (engine->class) {
	case RENDER_CLASS:
		/*
		 * WaAllowPMDepthAndInvocationCountAccessFromUMD:tgl
1852
		 * Wa_1408556865:tgl
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
		 *
		 * This covers 4 registers which are next to one another :
		 *   - PS_INVOCATION_COUNT
		 *   - PS_INVOCATION_COUNT_UDW
		 *   - PS_DEPTH_COUNT
		 *   - PS_DEPTH_COUNT_UDW
		 */
		whitelist_reg_ext(w, PS_INVOCATION_COUNT,
				  RING_FORCE_TO_NONPRIV_ACCESS_RD |
				  RING_FORCE_TO_NONPRIV_RANGE_4);
1863

1864 1865 1866 1867 1868
		/*
		 * Wa_1808121037:tgl
		 * Wa_14012131227:dg1
		 * Wa_1508744258:tgl,rkl,dg1,adl-s,adl-p
		 */
1869
		whitelist_reg(w, GEN7_COMMON_SLICE_CHICKEN1);
1870 1871 1872

		/* Wa_1806527549:tgl */
		whitelist_reg(w, HIZ_CHICKEN);
1873 1874 1875 1876
		break;
	default:
		break;
	}
1877 1878
}

1879 1880 1881 1882 1883 1884 1885
static void dg1_whitelist_build(struct intel_engine_cs *engine)
{
	struct i915_wa_list *w = &engine->whitelist;

	tgl_whitelist_build(engine);

	/* GEN:BUG:1409280441:dg1 */
1886
	if (IS_DG1_GRAPHICS_STEP(engine->i915, STEP_A0, STEP_B0) &&
1887 1888 1889 1890 1891 1892
	    (engine->class == RENDER_CLASS ||
	     engine->class == COPY_ENGINE_CLASS))
		whitelist_reg_ext(w, RING_ID(engine->mmio_base),
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
}

1893 1894 1895 1896 1897
static void xehpsdv_whitelist_build(struct intel_engine_cs *engine)
{
	allow_read_ctx_timestamp(engine);
}

1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
static void dg2_whitelist_build(struct intel_engine_cs *engine)
{
	struct i915_wa_list *w = &engine->whitelist;

	allow_read_ctx_timestamp(engine);

	switch (engine->class) {
	case RENDER_CLASS:
		/*
		 * Wa_1507100340:dg2_g10
		 *
		 * This covers 4 registers which are next to one another :
		 *   - PS_INVOCATION_COUNT
		 *   - PS_INVOCATION_COUNT_UDW
		 *   - PS_DEPTH_COUNT
		 *   - PS_DEPTH_COUNT_UDW
		 */
		if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_A0, STEP_B0))
			whitelist_reg_ext(w, PS_INVOCATION_COUNT,
					  RING_FORCE_TO_NONPRIV_ACCESS_RD |
					  RING_FORCE_TO_NONPRIV_RANGE_4);

		break;
1921 1922 1923 1924 1925
	case COMPUTE_CLASS:
		/* Wa_16011157294:dg2_g10 */
		if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_A0, STEP_B0))
			whitelist_reg(w, GEN9_CTX_PREEMPT_REG);
		break;
1926 1927 1928 1929 1930
	default:
		break;
	}
}

1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
static void blacklist_trtt(struct intel_engine_cs *engine)
{
	struct i915_wa_list *w = &engine->whitelist;

	/*
	 * Prevent read/write access to [0x4400, 0x4600) which covers
	 * the TRTT range across all engines. Note that normally userspace
	 * cannot access the other engines' trtt control, but for simplicity
	 * we cover the entire range on each engine.
	 */
	whitelist_reg_ext(w, _MMIO(0x4400),
			  RING_FORCE_TO_NONPRIV_DENY |
			  RING_FORCE_TO_NONPRIV_RANGE_64);
	whitelist_reg_ext(w, _MMIO(0x4500),
			  RING_FORCE_TO_NONPRIV_DENY |
			  RING_FORCE_TO_NONPRIV_RANGE_64);
}

static void pvc_whitelist_build(struct intel_engine_cs *engine)
{
	allow_read_ctx_timestamp(engine);

	/* Wa_16014440446:pvc */
	blacklist_trtt(engine);
}

1957
void intel_engine_init_whitelist(struct intel_engine_cs *engine)
1958 1959
{
	struct drm_i915_private *i915 = engine->i915;
1960
	struct i915_wa_list *w = &engine->whitelist;
1961

1962
	wa_init_start(w, "whitelist", engine->name);
1963

1964 1965 1966
	if (IS_PONTEVECCHIO(i915))
		pvc_whitelist_build(engine);
	else if (IS_DG2(i915))
1967 1968
		dg2_whitelist_build(engine);
	else if (IS_XEHPSDV(i915))
1969 1970
		xehpsdv_whitelist_build(engine);
	else if (IS_DG1(i915))
1971
		dg1_whitelist_build(engine);
1972
	else if (GRAPHICS_VER(i915) == 12)
1973
		tgl_whitelist_build(engine);
1974
	else if (GRAPHICS_VER(i915) == 11)
1975
		icl_whitelist_build(engine);
1976 1977 1978
	else if (IS_COMETLAKE(i915))
		cml_whitelist_build(engine);
	else if (IS_COFFEELAKE(i915))
1979
		cfl_whitelist_build(engine);
1980
	else if (IS_GEMINILAKE(i915))
1981
		glk_whitelist_build(engine);
1982
	else if (IS_KABYLAKE(i915))
1983
		kbl_whitelist_build(engine);
1984
	else if (IS_BROXTON(i915))
1985
		bxt_whitelist_build(engine);
1986
	else if (IS_SKYLAKE(i915))
1987
		skl_whitelist_build(engine);
1988
	else if (GRAPHICS_VER(i915) <= 8)
1989
		;
1990
	else
1991
		MISSING_CASE(GRAPHICS_VER(i915));
1992

1993
	wa_init_finish(w);
1994 1995
}

1996
void intel_engine_apply_whitelist(struct intel_engine_cs *engine)
1997
{
1998
	const struct i915_wa_list *wal = &engine->whitelist;
1999
	struct intel_uncore *uncore = engine->uncore;
2000
	const u32 base = engine->mmio_base;
2001
	struct i915_wa *wa;
2002 2003
	unsigned int i;

2004
	if (!wal->count)
2005
		return;
2006

2007
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
2008 2009 2010
		intel_uncore_write(uncore,
				   RING_FORCE_TO_NONPRIV(base, i),
				   i915_mmio_reg_offset(wa->reg));
2011

2012 2013
	/* And clear the rest just in case of garbage */
	for (; i < RING_MAX_NONPRIV_SLOTS; i++)
2014 2015 2016
		intel_uncore_write(uncore,
				   RING_FORCE_TO_NONPRIV(base, i),
				   i915_mmio_reg_offset(RING_NOPID(base)));
2017 2018
}

2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
/*
 * engine_fake_wa_init(), a place holder to program the registers
 * which are not part of an official workaround defined by the
 * hardware team.
 * Adding programming of those register inside workaround will
 * allow utilizing wa framework to proper application and verification.
 */
static void
engine_fake_wa_init(struct intel_engine_cs *engine, struct i915_wa_list *wal)
{
2029
	u8 mocs_w, mocs_r;
2030 2031

	/*
2032 2033 2034 2035 2036 2037
	 * RING_CMD_CCTL specifies the default MOCS entry that will be used
	 * by the command streamer when executing commands that don't have
	 * a way to explicitly specify a MOCS setting.  The default should
	 * usually reference whichever MOCS entry corresponds to uncached
	 * behavior, although use of a WB cached entry is recommended by the
	 * spec in certain circumstances on specific platforms.
2038 2039
	 */
	if (GRAPHICS_VER(engine->i915) >= 12) {
2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
		mocs_r = engine->gt->mocs.uc_index;
		mocs_w = engine->gt->mocs.uc_index;

		if (HAS_L3_CCS_READ(engine->i915) &&
		    engine->class == COMPUTE_CLASS) {
			mocs_r = engine->gt->mocs.wb_index;

			/*
			 * Even on the few platforms where MOCS 0 is a
			 * legitimate table entry, it's never the correct
			 * setting to use here; we can assume the MOCS init
			 * just forgot to initialize wb_index.
			 */
			drm_WARN_ON(&engine->i915->drm, mocs_r == 0);
		}

2056 2057 2058
		wa_masked_field_set(wal,
				    RING_CMD_CCTL(engine->mmio_base),
				    CMD_CCTL_MOCS_MASK,
2059
				    CMD_CCTL_MOCS_OVERRIDE(mocs_w, mocs_r));
2060 2061
	}
}
2062 2063 2064 2065 2066 2067 2068 2069

static bool needs_wa_1308578152(struct intel_engine_cs *engine)
{
	u64 dss_mask = intel_sseu_get_subslices(&engine->gt->info.sseu, 0);

	return (dss_mask & GENMASK(GEN_DSS_PER_GSLICE - 1, 0)) == 0;
}

2070 2071
static void
rcs_engine_wa_init(struct intel_engine_cs *engine, struct i915_wa_list *wal)
2072 2073
{
	struct drm_i915_private *i915 = engine->i915;
2074

2075
	if (IS_DG2(i915)) {
2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
		/* Wa_1509235366:dg2 */
		wa_write_or(wal, GEN12_GAMCNTRL_CTRL, INVALIDATION_BROADCAST_MODE_DIS |
			    GLOBAL_INVALIDATION_MODE);

		/*
		 * The following are not actually "workarounds" but rather
		 * recommended tuning settings documented in the bspec's
		 * performance guide section.
		 */
		wa_write_or(wal, XEHP_L3SCQREG7, BLEND_FILL_CACHING_OPT_DIS);

		/* Wa_18018781329:dg2 */
		wa_write_or(wal, RENDER_MOD_CTRL, FORCE_MISS_FTLB);
		wa_write_or(wal, COMP_MOD_CTRL, FORCE_MISS_FTLB);
		wa_write_or(wal, VDBX_MOD_CTRL, FORCE_MISS_FTLB);
		wa_write_or(wal, VEBX_MOD_CTRL, FORCE_MISS_FTLB);
M
Matt Roper 已提交
2092 2093
	}

2094
	if (IS_DG2_GRAPHICS_STEP(i915, G11, STEP_A0, STEP_B0)) {
2095 2096 2097 2098 2099 2100 2101
		/* Wa_14013392000:dg2_g11 */
		wa_masked_en(wal, GEN7_ROW_CHICKEN2, GEN12_ENABLE_LARGE_GRF_MODE);

		/* Wa_16011620976:dg2_g11 */
		wa_write_or(wal, LSC_CHICKEN_BIT_0_UDW, DIS_CHAIN_2XSIMD8);
	}

2102 2103
	if (IS_DG2_GRAPHICS_STEP(i915, G10, STEP_A0, STEP_B0) ||
	    IS_DG2_GRAPHICS_STEP(i915, G11, STEP_A0, STEP_B0)) {
2104 2105 2106 2107 2108
		/* Wa_14012419201:dg2 */
		wa_masked_en(wal, GEN9_ROW_CHICKEN4,
			     GEN12_DISABLE_HDR_PAST_PAYLOAD_HOLD_FIX);
	}

2109 2110
	if (IS_DG2_GRAPHICS_STEP(i915, G10, STEP_B0, STEP_C0) ||
	    IS_DG2_G11(i915)) {
2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124
		/*
		 * Wa_22012826095:dg2
		 * Wa_22013059131:dg2
		 */
		wa_write_clr_set(wal, LSC_CHICKEN_BIT_0_UDW,
				 MAXREQS_PER_BANK,
				 REG_FIELD_PREP(MAXREQS_PER_BANK, 2));

		/* Wa_22013059131:dg2 */
		wa_write_or(wal, LSC_CHICKEN_BIT_0,
			    FORCE_1_SUB_MESSAGE_PER_FRAGMENT);
	}

	/* Wa_1308578152:dg2_g10 when first gslice is fused off */
2125
	if (IS_DG2_GRAPHICS_STEP(i915, G10, STEP_B0, STEP_C0) &&
2126
	    needs_wa_1308578152(engine)) {
2127 2128 2129 2130
		wa_masked_dis(wal, GEN12_CS_DEBUG_MODE1_CCCSUNIT_BE_COMMON,
			      GEN12_REPLAY_MODE_GRANULARITY);
	}

2131
	if (IS_DG2_GRAPHICS_STEP(i915, G10, STEP_B0, STEP_FOREVER) ||
2132
	    IS_DG2_G11(i915) || IS_DG2_G12(i915)) {
2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
		/* Wa_22013037850:dg2 */
		wa_write_or(wal, LSC_CHICKEN_BIT_0_UDW,
			    DISABLE_128B_EVICTION_COMMAND_UDW);

		/* Wa_22012856258:dg2 */
		wa_masked_en(wal, GEN7_ROW_CHICKEN2,
			     GEN12_DISABLE_READ_SUPPRESSION);

		/*
		 * Wa_22010960976:dg2
		 * Wa_14013347512:dg2
		 */
		wa_masked_dis(wal, GEN12_HDC_CHICKEN0,
			      LSC_L1_FLUSH_CTL_3D_DATAPORT_FLUSH_EVENTS_MASK);
	}

2149
	if (IS_DG2_GRAPHICS_STEP(i915, G10, STEP_A0, STEP_B0)) {
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
		/*
		 * Wa_1608949956:dg2_g10
		 * Wa_14010198302:dg2_g10
		 */
		wa_masked_en(wal, GEN8_ROW_CHICKEN,
			     MDQ_ARBITRATION_MODE | UGM_BACKUP_MODE);

		/*
		 * Wa_14010918519:dg2_g10
		 *
		 * LSC_CHICKEN_BIT_0 always reads back as 0 is this stepping,
		 * so ignoring verification.
		 */
		wa_add(wal, LSC_CHICKEN_BIT_0_UDW, 0,
		       FORCE_SLM_FENCE_SCOPE_TO_TILE | FORCE_UGM_FENCE_SCOPE_TO_TILE,
		       0, false);
	}

2168
	if (IS_DG2_GRAPHICS_STEP(i915, G10, STEP_A0, STEP_B0)) {
2169 2170 2171 2172 2173 2174 2175 2176 2177
		/* Wa_22010430635:dg2 */
		wa_masked_en(wal,
			     GEN9_ROW_CHICKEN4,
			     GEN12_DISABLE_GRF_CLEAR);

		/* Wa_14010648519:dg2 */
		wa_write_or(wal, XEHP_L3NODEARBCFG, XEHP_LNESPARE);
	}

2178 2179
	if (IS_DG2_GRAPHICS_STEP(i915, G10, STEP_A0, STEP_C0) ||
	    IS_DG2_G11(i915)) {
2180 2181 2182 2183 2184 2185 2186 2187
		/* Wa_22012654132:dg2 */
		wa_add(wal, GEN10_CACHE_MODE_SS, 0,
		       _MASKED_BIT_ENABLE(ENABLE_PREFETCH_INTO_IC),
		       0 /* write-only, so skip validation */,
		       true);
	}

	/* Wa_14013202645:dg2 */
2188 2189
	if (IS_DG2_GRAPHICS_STEP(i915, G10, STEP_B0, STEP_C0) ||
	    IS_DG2_GRAPHICS_STEP(i915, G11, STEP_A0, STEP_B0))
2190
		wa_write_or(wal, RT_CTRL, DIS_NULL_QUERY);
2191

2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
	/* Wa_22012532006:dg2 */
	if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_A0, STEP_C0) ||
	    IS_DG2_GRAPHICS_STEP(engine->i915, G11, STEP_A0, STEP_B0))
		wa_masked_en(wal, GEN9_HALF_SLICE_CHICKEN7,
			     DG2_DISABLE_ROUND_ENABLE_ALLOW_FOR_SSLA);

	if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_A0, STEP_B0)) {
		/* Wa_14010680813:dg2_g10 */
		wa_write_or(wal, GEN12_GAMSTLB_CTRL, CONTROL_BLOCK_CLKGATE_DIS |
			    EGRESS_BLOCK_CLKGATE_DIS | TAG_BLOCK_CLKGATE_DIS);
	}

	if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_A0, STEP_B0) ||
	    IS_DG2_GRAPHICS_STEP(engine->i915, G11, STEP_A0, STEP_B0)) {
		/* Wa_14012362059:dg2 */
		wa_write_or(wal, GEN12_MERT_MOD_CTRL, FORCE_MISS_FTLB);
	}

2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
	if (IS_DG2_GRAPHICS_STEP(i915, G11, STEP_B0, STEP_FOREVER) ||
	    IS_DG2_G10(i915)) {
		/* Wa_22014600077:dg2 */
		wa_add(wal, GEN10_CACHE_MODE_SS, 0,
		       _MASKED_BIT_ENABLE(ENABLE_EU_COUNT_FOR_TDL_FLUSH),
		       0 /* Wa_14012342262 :write-only reg, so skip
			    verification */,
		       true);
	}

2220 2221
	if (IS_DG1_GRAPHICS_STEP(i915, STEP_A0, STEP_B0) ||
	    IS_TGL_UY_GRAPHICS_STEP(i915, STEP_A0, STEP_B0)) {
2222
		/*
2223 2224
		 * Wa_1607138336:tgl[a0],dg1[a0]
		 * Wa_1607063988:tgl[a0],dg1[a0]
2225
		 */
M
Mika Kuoppala 已提交
2226 2227 2228
		wa_write_or(wal,
			    GEN9_CTX_PREEMPT_REG,
			    GEN12_DISABLE_POSH_BUSY_FF_DOP_CG);
2229
	}
2230

2231
	if (IS_TGL_UY_GRAPHICS_STEP(i915, STEP_A0, STEP_B0)) {
R
Radhakrishna Sripada 已提交
2232 2233 2234 2235 2236 2237 2238
		/*
		 * Wa_1606679103:tgl
		 * (see also Wa_1606682166:icl)
		 */
		wa_write_or(wal,
			    GEN7_SARCHKMD,
			    GEN7_DISABLE_SAMPLER_PREFETCH);
2239 2240
	}

2241
	if (IS_ALDERLAKE_P(i915) || IS_ALDERLAKE_S(i915) || IS_DG1(i915) ||
2242
	    IS_ROCKETLAKE(i915) || IS_TIGERLAKE(i915)) {
2243
		/* Wa_1606931601:tgl,rkl,dg1,adl-s,adl-p */
2244 2245
		wa_masked_en(wal, GEN7_ROW_CHICKEN2, GEN12_DISABLE_EARLY_READ);

2246 2247 2248 2249
		/*
		 * Wa_1407928979:tgl A*
		 * Wa_18011464164:tgl[B0+],dg1[B0+]
		 * Wa_22010931296:tgl[B0+],dg1[B0+]
2250
		 * Wa_14010919138:rkl,dg1,adl-s,adl-p
2251 2252 2253
		 */
		wa_write_or(wal, GEN7_FF_THREAD_MODE,
			    GEN12_FF_TESSELATION_DOP_GATE_DISABLE);
2254
	}
2255

2256 2257
	if (IS_ALDERLAKE_P(i915) || IS_DG2(i915) || IS_ALDERLAKE_S(i915) ||
	    IS_DG1(i915) || IS_ROCKETLAKE(i915) || IS_TIGERLAKE(i915)) {
2258
		/*
2259 2260 2261
		 * Wa_1606700617:tgl,dg1,adl-p
		 * Wa_22010271021:tgl,rkl,dg1,adl-s,adl-p
		 * Wa_14010826681:tgl,dg1,rkl,adl-p
2262
		 * Wa_18019627453:dg2
2263 2264 2265 2266
		 */
		wa_masked_en(wal,
			     GEN9_CS_DEBUG_MODE1,
			     FF_DOP_CLOCK_GATE_DISABLE);
2267 2268
	}

2269
	if (IS_ALDERLAKE_P(i915) || IS_ALDERLAKE_S(i915) ||
2270
	    IS_DG1_GRAPHICS_STEP(i915, STEP_A0, STEP_B0) ||
2271
	    IS_ROCKETLAKE(i915) || IS_TIGERLAKE(i915)) {
2272
		/* Wa_1409804808:tgl,rkl,dg1[a0],adl-s,adl-p */
2273 2274
		wa_masked_en(wal, GEN7_ROW_CHICKEN2,
			     GEN12_PUSH_CONST_DEREF_HOLD_DIS);
2275

2276 2277
		/*
		 * Wa_1409085225:tgl
2278
		 * Wa_14010229206:tgl,rkl,dg1[a0],adl-s,adl-p
2279 2280
		 */
		wa_masked_en(wal, GEN9_ROW_CHICKEN4, GEN12_DISABLE_TDL_PUSH);
2281 2282
	}

2283
	if (IS_DG1_GRAPHICS_STEP(i915, STEP_A0, STEP_B0) ||
2284
	    IS_ROCKETLAKE(i915) || IS_TIGERLAKE(i915)) {
2285 2286 2287
		/*
		 * Wa_1607030317:tgl
		 * Wa_1607186500:tgl
2288 2289 2290 2291 2292 2293
		 * Wa_1607297627:tgl,rkl,dg1[a0]
		 *
		 * On TGL and RKL there are multiple entries for this WA in the
		 * BSpec; some indicate this is an A0-only WA, others indicate
		 * it applies to all steppings so we trust the "all steppings."
		 * For DG1 this only applies to A0.
2294 2295
		 */
		wa_masked_en(wal,
2296
			     RING_PSMI_CTL(RENDER_RING_BASE),
2297 2298
			     GEN12_WAIT_FOR_EVENT_POWER_DOWN_DISABLE |
			     GEN8_RC_SEMA_IDLE_MSG_DISABLE);
2299 2300
	}

2301
	if (IS_DG1(i915) || IS_ROCKETLAKE(i915) || IS_TIGERLAKE(i915) ||
2302 2303
	    IS_ALDERLAKE_S(i915) || IS_ALDERLAKE_P(i915)) {
		/* Wa_1406941453:tgl,rkl,dg1,adl-s,adl-p */
2304 2305 2306 2307 2308
		wa_masked_en(wal,
			     GEN10_SAMPLER_MODE,
			     ENABLE_SMALLPL);
	}

2309
	if (GRAPHICS_VER(i915) == 11) {
2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
		/* This is not an Wa. Enable for better image quality */
		wa_masked_en(wal,
			     _3D_CHICKEN3,
			     _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE);

		/*
		 * Wa_1405543622:icl
		 * Formerly known as WaGAPZPriorityScheme
		 */
		wa_write_or(wal,
			    GEN8_GARBCNTL,
			    GEN11_ARBITRATION_PRIO_ORDER_MASK);

		/*
		 * Wa_1604223664:icl
		 * Formerly known as WaL3BankAddressHashing
		 */
2327 2328 2329 2330 2331 2332 2333 2334
		wa_write_clr_set(wal,
				 GEN8_GARBCNTL,
				 GEN11_HASH_CTRL_EXCL_MASK,
				 GEN11_HASH_CTRL_EXCL_BIT0);
		wa_write_clr_set(wal,
				 GEN11_GLBLINVL,
				 GEN11_BANK_HASH_ADDR_EXCL_MASK,
				 GEN11_BANK_HASH_ADDR_EXCL_BIT0);
2335 2336 2337 2338 2339

		/*
		 * Wa_1405733216:icl
		 * Formerly known as WaDisableCleanEvicts
		 */
2340 2341 2342
		wa_write_or(wal,
			    GEN8_L3SQCREG4,
			    GEN11_LQSC_CLEAN_EVICT_DISABLE);
2343

2344 2345 2346 2347
		/* Wa_1606682166:icl */
		wa_write_or(wal,
			    GEN7_SARCHKMD,
			    GEN7_DISABLE_SAMPLER_PREFETCH);
T
Tvrtko Ursulin 已提交
2348 2349

		/* Wa_1409178092:icl */
2350 2351 2352 2353
		wa_write_clr_set(wal,
				 GEN11_SCRATCH2,
				 GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE,
				 0);
2354 2355 2356 2357 2358 2359 2360 2361 2362

		/* WaEnable32PlaneMode:icl */
		wa_masked_en(wal, GEN9_CSFE_CHICKEN1_RCS,
			     GEN11_ENABLE_32_PLANE_MODE);

		/*
		 * Wa_1408615072:icl,ehl  (vsunit)
		 * Wa_1407596294:icl,ehl  (hsunit)
		 */
2363 2364
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE,
			    VSUNIT_CLKGATE_DIS | HSUNIT_CLKGATE_DIS);
2365

2366 2367 2368 2369 2370 2371 2372
		/*
		 * Wa_1408767742:icl[a2..forever],ehl[all]
		 * Wa_1605460711:icl[a0..c0]
		 */
		wa_write_or(wal,
			    GEN7_FF_THREAD_MODE,
			    GEN12_FF_TESSELATION_DOP_GATE_DISABLE);
M
Matt Atwood 已提交
2373

2374 2375 2376 2377
		/* Wa_22010271021 */
		wa_masked_en(wal,
			     GEN9_CS_DEBUG_MODE1,
			     FF_DOP_CLOCK_GATE_DISABLE);
2378 2379
	}

2380
	if (HAS_PERCTX_PREEMPT_CTRL(i915)) {
2381
		/* FtrPerCtxtPreemptionGranularityControl:skl,bxt,kbl,cfl,cnl,icl,tgl */
2382 2383 2384 2385 2386
		wa_masked_en(wal,
			     GEN7_FF_SLICE_CS_CHICKEN1,
			     GEN9_FFSC_PERCTX_PREEMPT_CTRL);
	}

2387 2388 2389 2390
	if (IS_SKYLAKE(i915) ||
	    IS_KABYLAKE(i915) ||
	    IS_COFFEELAKE(i915) ||
	    IS_COMETLAKE(i915)) {
2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403
		/* WaEnableGapsTsvCreditFix:skl,kbl,cfl */
		wa_write_or(wal,
			    GEN8_GARBCNTL,
			    GEN9_GAPS_TSV_CREDIT_DISABLE);
	}

	if (IS_BROXTON(i915)) {
		/* WaDisablePooledEuLoadBalancingFix:bxt */
		wa_masked_en(wal,
			     FF_SLICE_CS_CHICKEN2,
			     GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE);
	}

2404
	if (GRAPHICS_VER(i915) == 9) {
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
		/* WaContextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl,glk,cfl */
		wa_masked_en(wal,
			     GEN9_CSFE_CHICKEN1_RCS,
			     GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE);

		/* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl,glk,cfl */
		wa_write_or(wal,
			    BDW_SCRATCH1,
			    GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);

		/* WaProgramL3SqcReg1DefaultForPerf:bxt,glk */
		if (IS_GEN9_LP(i915))
2417 2418 2419 2420 2421
			wa_write_clr_set(wal,
					 GEN8_L3SQCREG1,
					 L3_PRIO_CREDITS_MASK,
					 L3_GENERAL_PRIO_CREDITS(62) |
					 L3_HIGH_PRIO_CREDITS(2));
2422 2423 2424 2425 2426

		/* WaOCLCoherentLineFlush:skl,bxt,kbl,cfl */
		wa_write_or(wal,
			    GEN8_L3SQCREG4,
			    GEN8_LQSC_FLUSH_COHERENT_LINES);
2427 2428 2429 2430 2431 2432 2433 2434

		/* Disable atomics in L3 to prevent unrecoverable hangs */
		wa_write_clr_set(wal, GEN9_SCRATCH_LNCF1,
				 GEN9_LNCF_NONIA_COHERENT_ATOMICS_ENABLE, 0);
		wa_write_clr_set(wal, GEN8_L3SQCREG4,
				 GEN8_LQSQ_NONIA_COHERENT_ATOMICS_ENABLE, 0);
		wa_write_clr_set(wal, GEN9_SCRATCH1,
				 EVICTION_PERF_FIX_ENABLE, 0);
2435
	}
2436

2437 2438 2439 2440 2441 2442 2443 2444 2445
	if (IS_HASWELL(i915)) {
		/* WaSampleCChickenBitEnable:hsw */
		wa_masked_en(wal,
			     HALF_SLICE_CHICKEN3, HSW_SAMPLE_C_PERFORMANCE);

		wa_masked_dis(wal,
			      CACHE_MODE_0_GEN7,
			      /* enable HiZ Raw Stall Optimization */
			      HIZ_RAW_STALL_OPT_DISABLE);
2446 2447 2448 2449 2450 2451 2452
	}

	if (IS_VALLEYVIEW(i915)) {
		/* WaDisableEarlyCull:vlv */
		wa_masked_en(wal,
			     _3D_CHICKEN3,
			     _3D_CHICKEN_SF_DISABLE_OBJEND_CULL);
2453 2454

		/*
2455
		 * WaVSThreadDispatchOverride:ivb,vlv
2456
		 *
2457 2458
		 * This actually overrides the dispatch
		 * mode for all thread types.
2459
		 */
2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
		wa_write_clr_set(wal,
				 GEN7_FF_THREAD_MODE,
				 GEN7_FF_SCHED_MASK,
				 GEN7_FF_TS_SCHED_HW |
				 GEN7_FF_VS_SCHED_HW |
				 GEN7_FF_DS_SCHED_HW);

		/* WaPsdDispatchEnable:vlv */
		/* WaDisablePSDDualDispatchEnable:vlv */
		wa_masked_en(wal,
			     GEN7_HALF_SLICE_CHICKEN1,
			     GEN7_MAX_PS_THREAD_DEP |
			     GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE);
2473 2474
	}

2475 2476
	if (IS_IVYBRIDGE(i915)) {
		/* WaDisableEarlyCull:ivb */
2477 2478 2479 2480
		wa_masked_en(wal,
			     _3D_CHICKEN3,
			     _3D_CHICKEN_SF_DISABLE_OBJEND_CULL);

2481 2482 2483 2484 2485 2486 2487
		if (0) { /* causes HiZ corruption on ivb:gt1 */
			/* enable HiZ Raw Stall Optimization */
			wa_masked_dis(wal,
				      CACHE_MODE_0_GEN7,
				      HIZ_RAW_STALL_OPT_DISABLE);
		}

2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
		/*
		 * WaVSThreadDispatchOverride:ivb,vlv
		 *
		 * This actually overrides the dispatch
		 * mode for all thread types.
		 */
		wa_write_clr_set(wal,
				 GEN7_FF_THREAD_MODE,
				 GEN7_FF_SCHED_MASK,
				 GEN7_FF_TS_SCHED_HW |
				 GEN7_FF_VS_SCHED_HW |
				 GEN7_FF_DS_SCHED_HW);

2501 2502 2503 2504 2505 2506 2507
		/* WaDisablePSDDualDispatchEnable:ivb */
		if (IS_IVB_GT1(i915))
			wa_masked_en(wal,
				     GEN7_HALF_SLICE_CHICKEN1,
				     GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE);
	}

2508
	if (GRAPHICS_VER(i915) == 7) {
2509 2510
		/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
		wa_masked_en(wal,
2511
			     RING_MODE_GEN7(RENDER_RING_BASE),
2512 2513 2514
			     GFX_TLB_INVALIDATE_EXPLICIT | GFX_REPLAY_MODE);

		/* WaDisable_RenderCache_OperationalFlush:ivb,vlv,hsw */
2515 2516 2517 2518
		wa_masked_dis(wal, CACHE_MODE_0_GEN7, RC_OP_FLUSH_ENABLE);

		/*
		 * BSpec says this must be set, even though
2519
		 * WaDisable4x2SubspanOptimization:ivb,hsw
2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
		 * WaDisable4x2SubspanOptimization isn't listed for VLV.
		 */
		wa_masked_en(wal,
			     CACHE_MODE_1,
			     PIXEL_SUBSPAN_COLLECT_OPT_DISABLE);

		/*
		 * BSpec recommends 8x4 when MSAA is used,
		 * however in practice 16x4 seems fastest.
		 *
		 * Note that PS/WM thread counts depend on the WIZ hashing
		 * disable bit, which we don't touch here, but it's good
		 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
		 */
2534 2535 2536 2537
		wa_masked_field_set(wal,
				    GEN7_GT_MODE,
				    GEN6_WIZ_HASHING_MASK,
				    GEN6_WIZ_HASHING_16x4);
2538 2539
	}

2540
	if (IS_GRAPHICS_VER(i915, 6, 7))
2541 2542 2543 2544 2545 2546 2547 2548
		/*
		 * We need to disable the AsyncFlip performance optimisations in
		 * order to use MI_WAIT_FOR_EVENT within the CS. It should
		 * already be programmed to '1' on all products.
		 *
		 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
		 */
		wa_masked_en(wal,
2549
			     RING_MI_MODE(RENDER_RING_BASE),
2550 2551
			     ASYNC_FLIP_PERF_DISABLE);

2552
	if (GRAPHICS_VER(i915) == 6) {
2553 2554 2555 2556 2557 2558 2559 2560 2561
		/*
		 * Required for the hardware to program scanline values for
		 * waiting
		 * WaEnableFlushTlbInvalidationMode:snb
		 */
		wa_masked_en(wal,
			     GFX_MODE,
			     GFX_TLB_INVALIDATE_EXPLICIT);

2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586
		/* WaDisableHiZPlanesWhenMSAAEnabled:snb */
		wa_masked_en(wal,
			     _3D_CHICKEN,
			     _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB);

		wa_masked_en(wal,
			     _3D_CHICKEN3,
			     /* WaStripsFansDisableFastClipPerformanceFix:snb */
			     _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL |
			     /*
			      * Bspec says:
			      * "This bit must be set if 3DSTATE_CLIP clip mode is set
			      * to normal and 3DSTATE_SF number of SF output attributes
			      * is more than 16."
			      */
			     _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH);

		/*
		 * BSpec recommends 8x4 when MSAA is used,
		 * however in practice 16x4 seems fastest.
		 *
		 * Note that PS/WM thread counts depend on the WIZ hashing
		 * disable bit, which we don't touch here, but it's good
		 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
		 */
2587 2588 2589 2590
		wa_masked_field_set(wal,
				    GEN6_GT_MODE,
				    GEN6_WIZ_HASHING_MASK,
				    GEN6_WIZ_HASHING_16x4);
2591 2592 2593 2594

		/* WaDisable_RenderCache_OperationalFlush:snb */
		wa_masked_dis(wal, CACHE_MODE_0, RC_OP_FLUSH_ENABLE);

2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605
		/*
		 * From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset. LRA replacement
		 *  policy is not supported."
		 */
		wa_masked_dis(wal,
			      CACHE_MODE_0,
			      CM0_STC_EVICT_DISABLE_LRA_SNB);
	}

2606
	if (IS_GRAPHICS_VER(i915, 4, 6))
2607
		/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
2608
		wa_add(wal, RING_MI_MODE(RENDER_RING_BASE),
2609 2610
		       0, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH),
		       /* XXX bit doesn't stick on Broadwater */
2611
		       IS_I965G(i915) ? 0 : VS_TIMER_DISPATCH, true);
2612

2613
	if (GRAPHICS_VER(i915) == 4)
2614 2615 2616 2617 2618 2619 2620 2621 2622 2623
		/*
		 * Disable CONSTANT_BUFFER before it is loaded from the context
		 * image. For as it is loaded, it is executed and the stored
		 * address may no longer be valid, leading to a GPU hang.
		 *
		 * This imposes the requirement that userspace reload their
		 * CONSTANT_BUFFER on every batch, fortunately a requirement
		 * they are already accustomed to from before contexts were
		 * enabled.
		 */
M
Matt Roper 已提交
2624
		wa_add(wal, ECOSKPD(RENDER_RING_BASE),
2625
		       0, _MASKED_BIT_ENABLE(ECO_CONSTANT_BUFFER_SR_DISABLE),
2626 2627
		       0 /* XXX bit doesn't stick on Broadwater */,
		       true);
2628 2629
}

2630 2631
static void
xcs_engine_wa_init(struct intel_engine_cs *engine, struct i915_wa_list *wal)
2632 2633 2634 2635
{
	struct drm_i915_private *i915 = engine->i915;

	/* WaKBLVECSSemaphoreWaitPoll:kbl */
2636
	if (IS_KBL_GRAPHICS_STEP(i915, STEP_A0, STEP_F0)) {
2637 2638 2639 2640 2641 2642
		wa_write(wal,
			 RING_SEMA_WAIT_POLL(engine->mmio_base),
			 1);
	}
}

2643 2644 2645 2646 2647 2648 2649 2650 2651
static void
ccs_engine_wa_init(struct intel_engine_cs *engine, struct i915_wa_list *wal)
{
	if (IS_PVC_CT_STEP(engine->i915, STEP_A0, STEP_C0)) {
		/* Wa_14014999345:pvc */
		wa_masked_en(wal, GEN10_CACHE_MODE_SS, DISABLE_ECC);
	}
}

2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
/*
 * The workarounds in this function apply to shared registers in
 * the general render reset domain that aren't tied to a
 * specific engine.  Since all render+compute engines get reset
 * together, and the contents of these registers are lost during
 * the shared render domain reset, we'll define such workarounds
 * here and then add them to just a single RCS or CCS engine's
 * workaround list (whichever engine has the XXXX flag).
 */
static void
general_render_compute_wa_init(struct intel_engine_cs *engine, struct i915_wa_list *wal)
{
	struct drm_i915_private *i915 = engine->i915;

	if (IS_XEHPSDV(i915)) {
		/* Wa_1409954639 */
		wa_masked_en(wal,
			     GEN8_ROW_CHICKEN,
			     SYSTOLIC_DOP_CLOCK_GATING_DIS);

		/* Wa_1607196519 */
		wa_masked_en(wal,
			     GEN9_ROW_CHICKEN4,
			     GEN12_DISABLE_GRF_CLEAR);

		/* Wa_14010670810:xehpsdv */
		wa_write_or(wal, XEHP_L3NODEARBCFG, XEHP_LNESPARE);

		/* Wa_14010449647:xehpsdv */
		wa_masked_en(wal, GEN7_HALF_SLICE_CHICKEN1,
			     GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE);
2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695

		/* Wa_18011725039:xehpsdv */
		if (IS_XEHPSDV_GRAPHICS_STEP(i915, STEP_A1, STEP_B0)) {
			wa_masked_dis(wal, MLTICTXCTL, TDONRENDER);
			wa_write_or(wal, L3SQCREG1_CCS0, FLUSHALLNONCOH);
		}

		/* Wa_14012362059:xehpsdv */
		wa_write_or(wal, GEN12_MERT_MOD_CTRL, FORCE_MISS_FTLB);

		/* Wa_14014368820:xehpsdv */
		wa_write_or(wal, GEN12_GAMCNTRL_CTRL, INVALIDATION_BROADCAST_MODE_DIS |
				GLOBAL_INVALIDATION_MODE);
2696
	}
2697

2698 2699 2700 2701 2702
	if (IS_DG2(i915) || IS_PONTEVECCHIO(i915)) {
		/* Wa_14015227452:dg2,pvc */
		wa_masked_en(wal, GEN9_ROW_CHICKEN4, XEHP_DIS_BBL_SYSPIPE);

		/* Wa_22014226127:dg2,pvc */
2703 2704
		wa_write_or(wal, LSC_CHICKEN_BIT_0, DISABLE_D8_D16_COASLESCE);
	}
2705 2706
}

2707 2708 2709
static void
engine_init_workarounds(struct intel_engine_cs *engine, struct i915_wa_list *wal)
{
2710
	if (I915_SELFTEST_ONLY(GRAPHICS_VER(engine->i915) < 4))
2711 2712
		return;

2713 2714
	engine_fake_wa_init(engine, wal);

2715 2716 2717 2718 2719
	/*
	 * These are common workarounds that just need to applied
	 * to a single RCS/CCS engine's workaround list since
	 * they're reset as part of the general render domain reset.
	 */
2720
	if (engine->flags & I915_ENGINE_FIRST_RENDER_COMPUTE)
2721 2722
		general_render_compute_wa_init(engine, wal);

2723 2724 2725
	if (engine->class == COMPUTE_CLASS)
		ccs_engine_wa_init(engine, wal);
	else if (engine->class == RENDER_CLASS)
2726 2727 2728 2729 2730
		rcs_engine_wa_init(engine, wal);
	else
		xcs_engine_wa_init(engine, wal);
}

2731 2732 2733 2734
void intel_engine_init_workarounds(struct intel_engine_cs *engine)
{
	struct i915_wa_list *wal = &engine->wa_list;

2735
	if (GRAPHICS_VER(engine->i915) < 4)
2736 2737
		return;

2738
	wa_init_start(wal, "engine", engine->name);
2739
	engine_init_workarounds(engine, wal);
2740 2741 2742 2743 2744
	wa_init_finish(wal);
}

void intel_engine_apply_workarounds(struct intel_engine_cs *engine)
{
2745
	wa_list_apply(engine->gt, &engine->wa_list);
2746 2747
}

2748
static const struct i915_range mcr_ranges_gen8[] = {
M
Matt Roper 已提交
2749 2750 2751 2752 2753 2754 2755 2756
	{ .start = 0x5500, .end = 0x55ff },
	{ .start = 0x7000, .end = 0x7fff },
	{ .start = 0x9400, .end = 0x97ff },
	{ .start = 0xb000, .end = 0xb3ff },
	{ .start = 0xe000, .end = 0xe7ff },
	{},
};

2757
static const struct i915_range mcr_ranges_gen12[] = {
2758 2759 2760 2761 2762 2763 2764 2765
	{ .start =  0x8150, .end =  0x815f },
	{ .start =  0x9520, .end =  0x955f },
	{ .start =  0xb100, .end =  0xb3ff },
	{ .start =  0xde80, .end =  0xe8ff },
	{ .start = 0x24a00, .end = 0x24a7f },
	{},
};

2766
static const struct i915_range mcr_ranges_xehp[] = {
2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779
	{ .start =  0x4000, .end =  0x4aff },
	{ .start =  0x5200, .end =  0x52ff },
	{ .start =  0x5400, .end =  0x7fff },
	{ .start =  0x8140, .end =  0x815f },
	{ .start =  0x8c80, .end =  0x8dff },
	{ .start =  0x94d0, .end =  0x955f },
	{ .start =  0x9680, .end =  0x96ff },
	{ .start =  0xb000, .end =  0xb3ff },
	{ .start =  0xc800, .end =  0xcfff },
	{ .start =  0xd800, .end =  0xd8ff },
	{ .start =  0xdc00, .end =  0xffff },
	{ .start = 0x17000, .end = 0x17fff },
	{ .start = 0x24a00, .end = 0x24a7f },
2780
	{},
2781 2782
};

2783 2784
static bool mcr_range(struct drm_i915_private *i915, u32 offset)
{
2785
	const struct i915_range *mcr_ranges;
M
Matt Roper 已提交
2786 2787
	int i;

2788 2789 2790
	if (GRAPHICS_VER_FULL(i915) >= IP_VER(12, 50))
		mcr_ranges = mcr_ranges_xehp;
	else if (GRAPHICS_VER(i915) >= 12)
2791
		mcr_ranges = mcr_ranges_gen12;
2792
	else if (GRAPHICS_VER(i915) >= 8)
2793 2794
		mcr_ranges = mcr_ranges_gen8;
	else
M
Matt Roper 已提交
2795 2796
		return false;

2797
	/*
M
Matt Roper 已提交
2798
	 * Registers in these ranges are affected by the MCR selector
2799 2800 2801
	 * which only controls CPU initiated MMIO. Routing does not
	 * work for CS access so we cannot verify them on this path.
	 */
2802 2803 2804
	for (i = 0; mcr_ranges[i].start; i++)
		if (offset >= mcr_ranges[i].start &&
		    offset <= mcr_ranges[i].end)
M
Matt Roper 已提交
2805
			return true;
2806 2807 2808 2809

	return false;
}

2810 2811 2812 2813 2814
static int
wa_list_srm(struct i915_request *rq,
	    const struct i915_wa_list *wal,
	    struct i915_vma *vma)
{
2815
	struct drm_i915_private *i915 = rq->engine->i915;
2816
	unsigned int i, count = 0;
2817 2818 2819 2820
	const struct i915_wa *wa;
	u32 srm, *cs;

	srm = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
2821
	if (GRAPHICS_VER(i915) >= 8)
2822 2823
		srm++;

2824 2825 2826 2827 2828 2829
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++) {
		if (!mcr_range(i915, i915_mmio_reg_offset(wa->reg)))
			count++;
	}

	cs = intel_ring_begin(rq, 4 * count);
2830 2831 2832 2833
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	for (i = 0, wa = wal->list; i < wal->count; i++, wa++) {
2834 2835 2836 2837 2838
		u32 offset = i915_mmio_reg_offset(wa->reg);

		if (mcr_range(i915, offset))
			continue;

2839
		*cs++ = srm;
2840
		*cs++ = offset;
2841 2842 2843 2844 2845 2846 2847 2848
		*cs++ = i915_ggtt_offset(vma) + sizeof(u32) * i;
		*cs++ = 0;
	}
	intel_ring_advance(rq, cs);

	return 0;
}

2849
static int engine_wa_list_verify(struct intel_context *ce,
2850 2851 2852 2853 2854 2855
				 const struct i915_wa_list * const wal,
				 const char *from)
{
	const struct i915_wa *wa;
	struct i915_request *rq;
	struct i915_vma *vma;
2856
	struct i915_gem_ww_ctx ww;
2857 2858 2859 2860 2861 2862 2863
	unsigned int i;
	u32 *results;
	int err;

	if (!wal->count)
		return 0;

2864 2865
	vma = __vm_create_scratch_for_read(&ce->engine->gt->ggtt->vm,
					   wal->count * sizeof(u32));
2866 2867 2868
	if (IS_ERR(vma))
		return PTR_ERR(vma);

2869
	intel_engine_pm_get(ce->engine);
2870 2871 2872 2873 2874 2875 2876 2877
	i915_gem_ww_ctx_init(&ww, false);
retry:
	err = i915_gem_object_lock(vma->obj, &ww);
	if (err == 0)
		err = intel_context_pin_ww(ce, &ww);
	if (err)
		goto err_pm;

2878 2879 2880 2881 2882
	err = i915_vma_pin_ww(vma, &ww, 0, 0,
			   i915_vma_is_ggtt(vma) ? PIN_GLOBAL : PIN_USER);
	if (err)
		goto err_unpin;

2883
	rq = i915_request_create(ce);
2884 2885
	if (IS_ERR(rq)) {
		err = PTR_ERR(rq);
2886
		goto err_vma;
2887 2888
	}

2889 2890 2891
	err = i915_request_await_object(rq, vma->obj, true);
	if (err == 0)
		err = i915_vma_move_to_active(vma, rq, EXEC_OBJECT_WRITE);
2892 2893
	if (err == 0)
		err = wa_list_srm(rq, wal, vma);
2894

2895
	i915_request_get(rq);
2896 2897
	if (err)
		i915_request_set_error_once(rq, err);
2898
	i915_request_add(rq);
2899 2900 2901 2902

	if (err)
		goto err_rq;

2903
	if (i915_request_wait(rq, 0, HZ / 5) < 0) {
2904
		err = -ETIME;
2905
		goto err_rq;
2906 2907 2908 2909 2910
	}

	results = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
	if (IS_ERR(results)) {
		err = PTR_ERR(results);
2911
		goto err_rq;
2912 2913 2914
	}

	err = 0;
2915
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++) {
2916
		if (mcr_range(rq->engine->i915, i915_mmio_reg_offset(wa->reg)))
2917 2918
			continue;

2919 2920
		if (!wa_verify(wa, results[i], wal->name, from))
			err = -ENXIO;
2921
	}
2922 2923 2924

	i915_gem_object_unpin_map(vma->obj);

2925 2926
err_rq:
	i915_request_put(rq);
2927 2928
err_vma:
	i915_vma_unpin(vma);
2929 2930 2931 2932 2933 2934 2935 2936 2937 2938
err_unpin:
	intel_context_unpin(ce);
err_pm:
	if (err == -EDEADLK) {
		err = i915_gem_ww_ctx_backoff(&ww);
		if (!err)
			goto retry;
	}
	i915_gem_ww_ctx_fini(&ww);
	intel_engine_pm_put(ce->engine);
2939 2940 2941 2942 2943 2944 2945
	i915_vma_put(vma);
	return err;
}

int intel_engine_verify_workarounds(struct intel_engine_cs *engine,
				    const char *from)
{
2946 2947 2948
	return engine_wa_list_verify(engine->kernel_context,
				     &engine->wa_list,
				     from);
2949 2950
}

2951
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2952
#include "selftest_workarounds.c"
2953
#endif