intel_workarounds.c 77.4 KB
Newer Older
C
Chris Wilson 已提交
1
// SPDX-License-Identifier: MIT
2 3 4 5 6
/*
 * Copyright © 2014-2018 Intel Corporation
 */

#include "i915_drv.h"
7
#include "intel_context.h"
8
#include "intel_engine_pm.h"
9
#include "intel_engine_regs.h"
10
#include "intel_gpu_commands.h"
11
#include "intel_gt.h"
12
#include "intel_ring.h"
13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
#include "intel_workarounds.h"

/**
 * DOC: Hardware workarounds
 *
 * This file is intended as a central place to implement most [1]_ of the
 * required workarounds for hardware to work as originally intended. They fall
 * in five basic categories depending on how/when they are applied:
 *
 * - Workarounds that touch registers that are saved/restored to/from the HW
 *   context image. The list is emitted (via Load Register Immediate commands)
 *   everytime a new context is created.
 * - GT workarounds. The list of these WAs is applied whenever these registers
 *   revert to default values (on GPU reset, suspend/resume [2]_, etc..).
 * - Display workarounds. The list is applied during display clock-gating
 *   initialization.
 * - Workarounds that whitelist a privileged register, so that UMDs can manage
 *   them directly. This is just a special case of a MMMIO workaround (as we
 *   write the list of these to/be-whitelisted registers to some special HW
 *   registers).
 * - Workaround batchbuffers, that get executed automatically by the hardware
 *   on every HW context restore.
 *
 * .. [1] Please notice that there are other WAs that, due to their nature,
 *    cannot be applied from a central place. Those are peppered around the rest
 *    of the code, as needed.
 *
 * .. [2] Technically, some registers are powercontext saved & restored, so they
 *    survive a suspend/resume. In practice, writing them again is not too
 *    costly and simplifies things. We can revisit this in the future.
 *
 * Layout
45
 * ~~~~~~
46 47 48 49 50 51 52 53 54 55
 *
 * Keep things in this file ordered by WA type, as per the above (context, GT,
 * display, register whitelist, batchbuffer). Then, inside each type, keep the
 * following order:
 *
 * - Infrastructure functions and macros
 * - WAs per platform in standard gen/chrono order
 * - Public functions to init or apply the given workaround type.
 */

56
static void wa_init_start(struct i915_wa_list *wal, const char *name, const char *engine_name)
57 58
{
	wal->name = name;
59
	wal->engine_name = engine_name;
60 61
}

62 63
#define WA_LIST_CHUNK (1 << 4)

64 65
static void wa_init_finish(struct i915_wa_list *wal)
{
66 67 68 69 70 71 72 73 74 75 76 77
	/* Trim unused entries. */
	if (!IS_ALIGNED(wal->count, WA_LIST_CHUNK)) {
		struct i915_wa *list = kmemdup(wal->list,
					       wal->count * sizeof(*list),
					       GFP_KERNEL);

		if (list) {
			kfree(wal->list);
			wal->list = list;
		}
	}

78 79 80
	if (!wal->count)
		return;

81 82
	DRM_DEBUG_DRIVER("Initialized %u %s workarounds on %s\n",
			 wal->wa_count, wal->name, wal->engine_name);
83 84
}

85
static void _wa_add(struct i915_wa_list *wal, const struct i915_wa *wa)
86
{
87 88
	unsigned int addr = i915_mmio_reg_offset(wa->reg);
	unsigned int start = 0, end = wal->count;
89
	const unsigned int grow = WA_LIST_CHUNK;
90 91 92 93 94 95 96 97 98 99 100 101 102 103
	struct i915_wa *wa_;

	GEM_BUG_ON(!is_power_of_2(grow));

	if (IS_ALIGNED(wal->count, grow)) { /* Either uninitialized or full. */
		struct i915_wa *list;

		list = kmalloc_array(ALIGN(wal->count + 1, grow), sizeof(*wa),
				     GFP_KERNEL);
		if (!list) {
			DRM_ERROR("No space for workaround init!\n");
			return;
		}

104
		if (wal->list) {
105
			memcpy(list, wal->list, sizeof(*wa) * wal->count);
106 107
			kfree(wal->list);
		}
108 109 110

		wal->list = list;
	}
111 112 113 114

	while (start < end) {
		unsigned int mid = start + (end - start) / 2;

115
		if (i915_mmio_reg_offset(wal->list[mid].reg) < addr) {
116
			start = mid + 1;
117
		} else if (i915_mmio_reg_offset(wal->list[mid].reg) > addr) {
118 119
			end = mid;
		} else {
120
			wa_ = &wal->list[mid];
121

122 123
			if ((wa->clr | wa_->clr) && !(wa->clr & ~wa_->clr)) {
				DRM_ERROR("Discarding overwritten w/a for reg %04x (clear: %08x, set: %08x)\n",
124
					  i915_mmio_reg_offset(wa_->reg),
125
					  wa_->clr, wa_->set);
126

127
				wa_->set &= ~wa->clr;
128 129
			}

130
			wal->wa_count++;
131 132
			wa_->set |= wa->set;
			wa_->clr |= wa->clr;
133
			wa_->read |= wa->read;
134 135 136
			return;
		}
	}
137

138 139 140
	wal->wa_count++;
	wa_ = &wal->list[wal->count++];
	*wa_ = *wa;
141

142 143 144 145 146
	while (wa_-- > wal->list) {
		GEM_BUG_ON(i915_mmio_reg_offset(wa_[0].reg) ==
			   i915_mmio_reg_offset(wa_[1].reg));
		if (i915_mmio_reg_offset(wa_[1].reg) >
		    i915_mmio_reg_offset(wa_[0].reg))
147
			break;
148

149
		swap(wa_[1], wa_[0]);
150
	}
151 152
}

153
static void wa_add(struct i915_wa_list *wal, i915_reg_t reg,
154
		   u32 clear, u32 set, u32 read_mask, bool masked_reg)
155 156
{
	struct i915_wa wa = {
157
		.reg  = reg,
158 159
		.clr  = clear,
		.set  = set,
160
		.read = read_mask,
161
		.masked_reg = masked_reg,
162 163 164 165 166
	};

	_wa_add(wal, &wa);
}

167
static void
168
wa_write_clr_set(struct i915_wa_list *wal, i915_reg_t reg, u32 clear, u32 set)
169
{
170
	wa_add(wal, reg, clear, set, clear, false);
171 172
}

173
static void
174 175
wa_write(struct i915_wa_list *wal, i915_reg_t reg, u32 set)
{
176
	wa_write_clr_set(wal, reg, ~0, set);
177 178 179 180
}

static void
wa_write_or(struct i915_wa_list *wal, i915_reg_t reg, u32 set)
181
{
182
	wa_write_clr_set(wal, reg, set, set);
183 184
}

185 186 187
static void
wa_write_clr(struct i915_wa_list *wal, i915_reg_t reg, u32 clr)
{
188
	wa_write_clr_set(wal, reg, clr, 0);
189 190
}

191 192 193 194 195 196 197 198 199 200 201
/*
 * WA operations on "masked register". A masked register has the upper 16 bits
 * documented as "masked" in b-spec. Its purpose is to allow writing to just a
 * portion of the register without a rmw: you simply write in the upper 16 bits
 * the mask of bits you are going to modify.
 *
 * The wa_masked_* family of functions already does the necessary operations to
 * calculate the mask based on the parameters passed, so user only has to
 * provide the lower 16 bits of that register.
 */

202
static void
203
wa_masked_en(struct i915_wa_list *wal, i915_reg_t reg, u32 val)
204
{
205
	wa_add(wal, reg, 0, _MASKED_BIT_ENABLE(val), val, true);
206 207 208
}

static void
209
wa_masked_dis(struct i915_wa_list *wal, i915_reg_t reg, u32 val)
210
{
211
	wa_add(wal, reg, 0, _MASKED_BIT_DISABLE(val), val, true);
212 213
}

214 215 216 217
static void
wa_masked_field_set(struct i915_wa_list *wal, i915_reg_t reg,
		    u32 mask, u32 val)
{
218
	wa_add(wal, reg, 0, _MASKED_FIELD(mask, val), mask, true);
219
}
220

221 222 223
static void gen6_ctx_workarounds_init(struct intel_engine_cs *engine,
				      struct i915_wa_list *wal)
{
224
	wa_masked_en(wal, INSTPM, INSTPM_FORCE_ORDERING);
225 226 227 228 229
}

static void gen7_ctx_workarounds_init(struct intel_engine_cs *engine,
				      struct i915_wa_list *wal)
{
230
	wa_masked_en(wal, INSTPM, INSTPM_FORCE_ORDERING);
231 232
}

233 234
static void gen8_ctx_workarounds_init(struct intel_engine_cs *engine,
				      struct i915_wa_list *wal)
235
{
236
	wa_masked_en(wal, INSTPM, INSTPM_FORCE_ORDERING);
237 238

	/* WaDisableAsyncFlipPerfMode:bdw,chv */
239
	wa_masked_en(wal, MI_MODE, ASYNC_FLIP_PERF_DISABLE);
240 241

	/* WaDisablePartialInstShootdown:bdw,chv */
242 243
	wa_masked_en(wal, GEN8_ROW_CHICKEN,
		     PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
244 245

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
246
	 * workaround for a possible hang in the unlikely event a TLB
247 248 249 250
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:bdw,chv */
	/* WaHdcDisableFetchWhenMasked:bdw,chv */
251 252 253
	wa_masked_en(wal, HDC_CHICKEN0,
		     HDC_DONOT_FETCH_MEM_WHEN_MASKED |
		     HDC_FORCE_NON_COHERENT);
254 255 256 257 258 259 260 261 262

	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for BDW and CHV; turn it on.
	 */
263
	wa_masked_dis(wal, CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
264 265

	/* Wa4x4STCOptimizationDisable:bdw,chv */
266
	wa_masked_en(wal, CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
267 268 269 270 271 272 273 274 275

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
276
	wa_masked_field_set(wal, GEN7_GT_MODE,
277 278 279 280
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);
}

281 282
static void bdw_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
283
{
284
	struct drm_i915_private *i915 = engine->i915;
285

286
	gen8_ctx_workarounds_init(engine, wal);
287 288

	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
289
	wa_masked_en(wal, GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
290 291 292

	/* WaDisableDopClockGating:bdw
	 *
293
	 * Also see the related UCGTCL1 write in bdw_init_clock_gating()
294 295
	 * to disable EUTC clock gating.
	 */
296 297
	wa_masked_en(wal, GEN7_ROW_CHICKEN2,
		     DOP_CLOCK_GATING_DISABLE);
298

299 300
	wa_masked_en(wal, HALF_SLICE_CHICKEN3,
		     GEN8_SAMPLER_POWER_BYPASS_DIS);
301

302 303 304 305 306
	wa_masked_en(wal, HDC_CHICKEN0,
		     /* WaForceContextSaveRestoreNonCoherent:bdw */
		     HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
		     /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
		     (IS_BDW_GT3(i915) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
307 308
}

309 310
static void chv_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
311
{
312
	gen8_ctx_workarounds_init(engine, wal);
313 314

	/* WaDisableThreadStallDopClockGating:chv */
315
	wa_masked_en(wal, GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
316 317

	/* Improve HiZ throughput on CHV. */
318
	wa_masked_en(wal, HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
319 320
}

321 322
static void gen9_ctx_workarounds_init(struct intel_engine_cs *engine,
				      struct i915_wa_list *wal)
323
{
324 325 326
	struct drm_i915_private *i915 = engine->i915;

	if (HAS_LLC(i915)) {
327 328 329 330 331
		/* WaCompressedResourceSamplerPbeMediaNewHashMode:skl,kbl
		 *
		 * Must match Display Engine. See
		 * WaCompressedResourceDisplayNewHashMode.
		 */
332 333 334 335
		wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
			     GEN9_PBE_COMPRESSED_HASH_SELECTION);
		wa_masked_en(wal, GEN9_HALF_SLICE_CHICKEN7,
			     GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR);
336 337 338 339
	}

	/* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl,glk,cfl */
	/* WaDisablePartialInstShootdown:skl,bxt,kbl,glk,cfl */
340 341 342
	wa_masked_en(wal, GEN8_ROW_CHICKEN,
		     FLOW_CONTROL_ENABLE |
		     PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
343 344 345

	/* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl,glk,cfl */
	/* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl,cfl */
346 347 348
	wa_masked_en(wal, GEN9_HALF_SLICE_CHICKEN7,
		     GEN9_ENABLE_YV12_BUGFIX |
		     GEN9_ENABLE_GPGPU_PREEMPTION);
349 350 351

	/* Wa4x4STCOptimizationDisable:skl,bxt,kbl,glk,cfl */
	/* WaDisablePartialResolveInVc:skl,bxt,kbl,cfl */
352 353 354
	wa_masked_en(wal, CACHE_MODE_1,
		     GEN8_4x4_STC_OPTIMIZATION_DISABLE |
		     GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
355 356

	/* WaCcsTlbPrefetchDisable:skl,bxt,kbl,glk,cfl */
357 358
	wa_masked_dis(wal, GEN9_HALF_SLICE_CHICKEN5,
		      GEN9_CCS_TLB_PREFETCH_ENABLE);
359 360

	/* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl,cfl */
361 362 363
	wa_masked_en(wal, HDC_CHICKEN0,
		     HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
		     HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
364 365 366 367 368 369 370 371 372 373 374 375 376 377 378

	/* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
	 * both tied to WaForceContextSaveRestoreNonCoherent
	 * in some hsds for skl. We keep the tie for all gen9. The
	 * documentation is a bit hazy and so we want to get common behaviour,
	 * even though there is no clear evidence we would need both on kbl/bxt.
	 * This area has been source of system hangs so we play it safe
	 * and mimic the skl regardless of what bspec says.
	 *
	 * Use Force Non-Coherent whenever executing a 3D context. This
	 * is a workaround for a possible hang in the unlikely event
	 * a TLB invalidation occurs during a PSD flush.
	 */

	/* WaForceEnableNonCoherent:skl,bxt,kbl,cfl */
379 380
	wa_masked_en(wal, HDC_CHICKEN0,
		     HDC_FORCE_NON_COHERENT);
381 382

	/* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl,cfl */
383 384 385 386
	if (IS_SKYLAKE(i915) ||
	    IS_KABYLAKE(i915) ||
	    IS_COFFEELAKE(i915) ||
	    IS_COMETLAKE(i915))
387 388
		wa_masked_en(wal, HALF_SLICE_CHICKEN3,
			     GEN8_SAMPLER_POWER_BYPASS_DIS);
389 390

	/* WaDisableSTUnitPowerOptimization:skl,bxt,kbl,glk,cfl */
391
	wa_masked_en(wal, HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
392 393 394 395 396 397 398 399 400 401 402 403 404

	/*
	 * Supporting preemption with fine-granularity requires changes in the
	 * batch buffer programming. Since we can't break old userspace, we
	 * need to set our default preemption level to safe value. Userspace is
	 * still able to use more fine-grained preemption levels, since in
	 * WaEnablePreemptionGranularityControlByUMD we're whitelisting the
	 * per-ctx register. As such, WaDisable{3D,GPGPU}MidCmdPreemption are
	 * not real HW workarounds, but merely a way to start using preemption
	 * while maintaining old contract with userspace.
	 */

	/* WaDisable3DMidCmdPreemption:skl,bxt,glk,cfl,[cnl] */
405
	wa_masked_dis(wal, GEN8_CS_CHICKEN1, GEN9_PREEMPT_3D_OBJECT_LEVEL);
406 407

	/* WaDisableGPGPUMidCmdPreemption:skl,bxt,blk,cfl,[cnl] */
408
	wa_masked_field_set(wal, GEN8_CS_CHICKEN1,
409 410 411
			    GEN9_PREEMPT_GPGPU_LEVEL_MASK,
			    GEN9_PREEMPT_GPGPU_COMMAND_LEVEL);

412
	/* WaClearHIZ_WM_CHICKEN3:bxt,glk */
413
	if (IS_GEN9_LP(i915))
414
		wa_masked_en(wal, GEN9_WM_CHICKEN3, GEN9_FACTOR_IN_CLR_VAL_HIZ);
415 416
}

417 418
static void skl_tune_iz_hashing(struct intel_engine_cs *engine,
				struct i915_wa_list *wal)
419
{
420
	struct intel_gt *gt = engine->gt;
421 422 423 424 425 426 427 428 429 430
	u8 vals[3] = { 0, 0, 0 };
	unsigned int i;

	for (i = 0; i < 3; i++) {
		u8 ss;

		/*
		 * Only consider slices where one, and only one, subslice has 7
		 * EUs
		 */
431
		if (!is_power_of_2(gt->info.sseu.subslice_7eu[i]))
432 433 434 435 436 437 438 439
			continue;

		/*
		 * subslice_7eu[i] != 0 (because of the check above) and
		 * ss_max == 4 (maximum number of subslices possible per slice)
		 *
		 * ->    0 <= ss <= 3;
		 */
440
		ss = ffs(gt->info.sseu.subslice_7eu[i]) - 1;
441 442 443 444
		vals[i] = 3 - ss;
	}

	if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
445
		return;
446 447

	/* Tune IZ hashing. See intel_device_info_runtime_init() */
448
	wa_masked_field_set(wal, GEN7_GT_MODE,
449 450 451 452 453 454 455 456
			    GEN9_IZ_HASHING_MASK(2) |
			    GEN9_IZ_HASHING_MASK(1) |
			    GEN9_IZ_HASHING_MASK(0),
			    GEN9_IZ_HASHING(2, vals[2]) |
			    GEN9_IZ_HASHING(1, vals[1]) |
			    GEN9_IZ_HASHING(0, vals[0]));
}

457 458
static void skl_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
459
{
460 461
	gen9_ctx_workarounds_init(engine, wal);
	skl_tune_iz_hashing(engine, wal);
462
}
463

464 465
static void bxt_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
466
{
467
	gen9_ctx_workarounds_init(engine, wal);
468

469
	/* WaDisableThreadStallDopClockGating:bxt */
470 471
	wa_masked_en(wal, GEN8_ROW_CHICKEN,
		     STALL_DOP_GATING_DISABLE);
472 473

	/* WaToEnableHwFixForPushConstHWBug:bxt */
474 475
	wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
		     GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
476 477
}

478 479
static void kbl_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
480
{
481
	struct drm_i915_private *i915 = engine->i915;
482

483
	gen9_ctx_workarounds_init(engine, wal);
484

485
	/* WaToEnableHwFixForPushConstHWBug:kbl */
486
	if (IS_KBL_GRAPHICS_STEP(i915, STEP_C0, STEP_FOREVER))
487 488
		wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
			     GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
489

490
	/* WaDisableSbeCacheDispatchPortSharing:kbl */
491 492
	wa_masked_en(wal, GEN7_HALF_SLICE_CHICKEN1,
		     GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
493 494
}

495 496
static void glk_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
497
{
498
	gen9_ctx_workarounds_init(engine, wal);
499 500

	/* WaToEnableHwFixForPushConstHWBug:glk */
501 502
	wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
		     GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
503 504
}

505 506
static void cfl_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
507
{
508
	gen9_ctx_workarounds_init(engine, wal);
509 510

	/* WaToEnableHwFixForPushConstHWBug:cfl */
511 512
	wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
		     GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
513

514
	/* WaDisableSbeCacheDispatchPortSharing:cfl */
515 516
	wa_masked_en(wal, GEN7_HALF_SLICE_CHICKEN1,
		     GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
517 518
}

519 520
static void icl_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
521
{
522
	/* Wa_1406697149 (WaDisableBankHangMode:icl) */
523 524 525 526 527
	wa_write(wal,
		 GEN8_L3CNTLREG,
		 intel_uncore_read(engine->uncore, GEN8_L3CNTLREG) |
		 GEN8_ERRDETBCTRL);

528 529 530 531 532 533 534
	/* WaForceEnableNonCoherent:icl
	 * This is not the same workaround as in early Gen9 platforms, where
	 * lacking this could cause system hangs, but coherency performance
	 * overhead is high and only a few compute workloads really need it
	 * (the register is whitelisted in hardware now, so UMDs can opt in
	 * for coherency if they have a good reason).
	 */
535
	wa_masked_en(wal, ICL_HDC_MODE, HDC_FORCE_NON_COHERENT);
536

537
	/* WaEnableFloatBlendOptimization:icl */
538 539 540 541
	wa_add(wal, GEN10_CACHE_MODE_SS, 0,
	       _MASKED_BIT_ENABLE(FLOAT_BLEND_OPTIMIZATION_ENABLE),
	       0 /* write-only, so skip validation */,
	       true);
542 543

	/* WaDisableGPGPUMidThreadPreemption:icl */
544
	wa_masked_field_set(wal, GEN8_CS_CHICKEN1,
545 546
			    GEN9_PREEMPT_GPGPU_LEVEL_MASK,
			    GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL);
547 548

	/* allow headerless messages for preemptible GPGPU context */
549 550
	wa_masked_en(wal, GEN10_SAMPLER_MODE,
		     GEN11_SAMPLER_ENABLE_HEADLESS_MSG);
M
Matt Roper 已提交
551 552 553

	/* Wa_1604278689:icl,ehl */
	wa_write(wal, IVB_FBC_RT_BASE, 0xFFFFFFFF & ~ILK_FBC_RT_VALID);
554 555 556
	wa_write_clr_set(wal, IVB_FBC_RT_BASE_UPPER,
			 0, /* write-only register; skip validation */
			 0xFFFFFFFF);
M
Matt Roper 已提交
557 558 559

	/* Wa_1406306137:icl,ehl */
	wa_masked_en(wal, GEN9_ROW_CHICKEN4, GEN11_DIS_PICK_2ND_EU);
560 561
}

562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577
/*
 * These settings aren't actually workarounds, but general tuning settings that
 * need to be programmed on dg2 platform.
 */
static void dg2_ctx_gt_tuning_init(struct intel_engine_cs *engine,
				   struct i915_wa_list *wal)
{
	wa_write_clr_set(wal, GEN11_L3SQCREG5, L3_PWM_TIMER_INIT_VAL_MASK,
			 REG_FIELD_PREP(L3_PWM_TIMER_INIT_VAL_MASK, 0x7f));
	wa_add(wal,
	       FF_MODE2,
	       FF_MODE2_TDS_TIMER_MASK,
	       FF_MODE2_TDS_TIMER_128,
	       0, false);
}

578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
/*
 * These settings aren't actually workarounds, but general tuning settings that
 * need to be programmed on several platforms.
 */
static void gen12_ctx_gt_tuning_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
{
	/*
	 * Although some platforms refer to it as Wa_1604555607, we need to
	 * program it even on those that don't explicitly list that
	 * workaround.
	 *
	 * Note that the programming of this register is further modified
	 * according to the FF_MODE2 guidance given by Wa_1608008084:gen12.
	 * Wa_1608008084 tells us the FF_MODE2 register will return the wrong
	 * value when read. The default value for this register is zero for all
	 * fields and there are no bit masks. So instead of doing a RMW we
	 * should just write TDS timer value. For the same reason read
	 * verification is ignored.
	 */
	wa_add(wal,
	       FF_MODE2,
	       FF_MODE2_TDS_TIMER_MASK,
	       FF_MODE2_TDS_TIMER_128,
602
	       0, false);
603 604
}

605 606
static void gen12_ctx_workarounds_init(struct intel_engine_cs *engine,
				       struct i915_wa_list *wal)
607
{
608 609
	gen12_ctx_gt_tuning_init(engine, wal);

610
	/*
611 612 613 614 615 616 617 618 619 620
	 * Wa_1409142259:tgl,dg1,adl-p
	 * Wa_1409347922:tgl,dg1,adl-p
	 * Wa_1409252684:tgl,dg1,adl-p
	 * Wa_1409217633:tgl,dg1,adl-p
	 * Wa_1409207793:tgl,dg1,adl-p
	 * Wa_1409178076:tgl,dg1,adl-p
	 * Wa_1408979724:tgl,dg1,adl-p
	 * Wa_14010443199:tgl,rkl,dg1,adl-p
	 * Wa_14010698770:tgl,rkl,dg1,adl-s,adl-p
	 * Wa_1409342910:tgl,rkl,dg1,adl-s,adl-p
621
	 */
622 623
	wa_masked_en(wal, GEN11_COMMON_SLICE_CHICKEN3,
		     GEN12_DISABLE_CPS_AWARE_COLOR_PIPE);
624

625
	/* WaDisableGPGPUMidThreadPreemption:gen12 */
626
	wa_masked_field_set(wal, GEN8_CS_CHICKEN1,
627 628 629
			    GEN9_PREEMPT_GPGPU_LEVEL_MASK,
			    GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL);

630
	/*
631
	 * Wa_16011163337
632
	 *
633 634
	 * Like in gen12_ctx_gt_tuning_init(), read verification is ignored due
	 * to Wa_1608008084.
635
	 */
636 637
	wa_add(wal,
	       FF_MODE2,
638 639
	       FF_MODE2_GS_TIMER_MASK,
	       FF_MODE2_GS_TIMER_224,
640
	       0, false);
641 642
}

643 644 645 646 647 648
static void dg1_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
{
	gen12_ctx_workarounds_init(engine, wal);

	/* Wa_1409044764 */
649 650
	wa_masked_dis(wal, GEN11_COMMON_SLICE_CHICKEN3,
		      DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN);
651 652

	/* Wa_22010493298 */
653 654
	wa_masked_en(wal, HIZ_CHICKEN,
		     DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE);
655 656
}

657 658 659
static void dg2_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
{
660
	dg2_ctx_gt_tuning_init(engine, wal);
661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692

	/* Wa_16011186671:dg2_g11 */
	if (IS_DG2_GRAPHICS_STEP(engine->i915, G11, STEP_A0, STEP_B0)) {
		wa_masked_dis(wal, VFLSKPD, DIS_MULT_MISS_RD_SQUASH);
		wa_masked_en(wal, VFLSKPD, DIS_OVER_FETCH_CACHE);
	}

	if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_A0, STEP_B0)) {
		/* Wa_14010469329:dg2_g10 */
		wa_masked_en(wal, GEN11_COMMON_SLICE_CHICKEN3,
			     XEHP_DUAL_SIMD8_SEQ_MERGE_DISABLE);

		/*
		 * Wa_22010465075:dg2_g10
		 * Wa_22010613112:dg2_g10
		 * Wa_14010698770:dg2_g10
		 */
		wa_masked_en(wal, GEN11_COMMON_SLICE_CHICKEN3,
			     GEN12_DISABLE_CPS_AWARE_COLOR_PIPE);
	}

	/* Wa_16013271637:dg2 */
	wa_masked_en(wal, SLICE_COMMON_ECO_CHICKEN1,
		     MSC_MSAA_REODER_BUF_BYPASS_DISABLE);

	/* Wa_22012532006:dg2 */
	if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_A0, STEP_C0) ||
	    IS_DG2_GRAPHICS_STEP(engine->i915, G11, STEP_A0, STEP_B0))
		wa_masked_en(wal, GEN9_HALF_SLICE_CHICKEN7,
			     DG2_DISABLE_ROUND_ENABLE_ALLOW_FOR_SSLA);
}

693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
static void fakewa_disable_nestedbb_mode(struct intel_engine_cs *engine,
					 struct i915_wa_list *wal)
{
	/*
	 * This is a "fake" workaround defined by software to ensure we
	 * maintain reliable, backward-compatible behavior for userspace with
	 * regards to how nested MI_BATCH_BUFFER_START commands are handled.
	 *
	 * The per-context setting of MI_MODE[12] determines whether the bits
	 * of a nested MI_BATCH_BUFFER_START instruction should be interpreted
	 * in the traditional manner or whether they should instead use a new
	 * tgl+ meaning that breaks backward compatibility, but allows nesting
	 * into 3rd-level batchbuffers.  When this new capability was first
	 * added in TGL, it remained off by default unless a context
	 * intentionally opted in to the new behavior.  However Xe_HPG now
	 * flips this on by default and requires that we explicitly opt out if
	 * we don't want the new behavior.
	 *
	 * From a SW perspective, we want to maintain the backward-compatible
	 * behavior for userspace, so we'll apply a fake workaround to set it
	 * back to the legacy behavior on platforms where the hardware default
	 * is to break compatibility.  At the moment there is no Linux
	 * userspace that utilizes third-level batchbuffers, so this will avoid
	 * userspace from needing to make any changes.  using the legacy
	 * meaning is the correct thing to do.  If/when we have userspace
	 * consumers that want to utilize third-level batch nesting, we can
	 * provide a context parameter to allow them to opt-in.
	 */
	wa_masked_dis(wal, RING_MI_MODE(engine->mmio_base), TGL_NESTED_BB_EN);
}

724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
static void gen12_ctx_gt_mocs_init(struct intel_engine_cs *engine,
				   struct i915_wa_list *wal)
{
	u8 mocs;

	/*
	 * Some blitter commands do not have a field for MOCS, those
	 * commands will use MOCS index pointed by BLIT_CCTL.
	 * BLIT_CCTL registers are needed to be programmed to un-cached.
	 */
	if (engine->class == COPY_ENGINE_CLASS) {
		mocs = engine->gt->mocs.uc_index;
		wa_write_clr_set(wal,
				 BLIT_CCTL(engine->mmio_base),
				 BLIT_CCTL_MASK,
				 BLIT_CCTL_MOCS(mocs, mocs));
	}
}

/*
 * gen12_ctx_gt_fake_wa_init() aren't programmingan official workaround
 * defined by the hardware team, but it programming general context registers.
 * Adding those context register programming in context workaround
 * allow us to use the wa framework for proper application and validation.
 */
static void
gen12_ctx_gt_fake_wa_init(struct intel_engine_cs *engine,
			  struct i915_wa_list *wal)
{
	if (GRAPHICS_VER_FULL(engine->i915) >= IP_VER(12, 55))
		fakewa_disable_nestedbb_mode(engine, wal);

	gen12_ctx_gt_mocs_init(engine, wal);
}

759 760 761 762
static void
__intel_engine_init_ctx_wa(struct intel_engine_cs *engine,
			   struct i915_wa_list *wal,
			   const char *name)
763
{
764 765
	struct drm_i915_private *i915 = engine->i915;

766 767 768
	wa_init_start(wal, name, engine->name);

	/* Applies to all engines */
769 770 771 772 773 774
	/*
	 * Fake workarounds are not the actual workaround but
	 * programming of context registers using workaround framework.
	 */
	if (GRAPHICS_VER(i915) >= 12)
		gen12_ctx_gt_fake_wa_init(engine, wal);
775

776
	if (engine->class != RENDER_CLASS)
777
		goto done;
778

779 780 781
	if (IS_DG2(i915))
		dg2_ctx_workarounds_init(engine, wal);
	else if (IS_XEHPSDV(i915))
782 783
		; /* noop; none at this time */
	else if (IS_DG1(i915))
784
		dg1_ctx_workarounds_init(engine, wal);
785
	else if (GRAPHICS_VER(i915) == 12)
786
		gen12_ctx_workarounds_init(engine, wal);
787
	else if (GRAPHICS_VER(i915) == 11)
788
		icl_ctx_workarounds_init(engine, wal);
789
	else if (IS_COFFEELAKE(i915) || IS_COMETLAKE(i915))
790
		cfl_ctx_workarounds_init(engine, wal);
791
	else if (IS_GEMINILAKE(i915))
792
		glk_ctx_workarounds_init(engine, wal);
793
	else if (IS_KABYLAKE(i915))
794
		kbl_ctx_workarounds_init(engine, wal);
795
	else if (IS_BROXTON(i915))
796
		bxt_ctx_workarounds_init(engine, wal);
797
	else if (IS_SKYLAKE(i915))
798
		skl_ctx_workarounds_init(engine, wal);
799
	else if (IS_CHERRYVIEW(i915))
800
		chv_ctx_workarounds_init(engine, wal);
801
	else if (IS_BROADWELL(i915))
802
		bdw_ctx_workarounds_init(engine, wal);
803
	else if (GRAPHICS_VER(i915) == 7)
804
		gen7_ctx_workarounds_init(engine, wal);
805
	else if (GRAPHICS_VER(i915) == 6)
806
		gen6_ctx_workarounds_init(engine, wal);
807
	else if (GRAPHICS_VER(i915) < 8)
808
		;
809
	else
810
		MISSING_CASE(GRAPHICS_VER(i915));
811

812
done:
813
	wa_init_finish(wal);
814 815
}

816 817 818 819 820
void intel_engine_init_ctx_wa(struct intel_engine_cs *engine)
{
	__intel_engine_init_ctx_wa(engine, &engine->ctx_wa_list, "context");
}

821
int intel_engine_emit_ctx_wa(struct i915_request *rq)
822
{
823 824 825
	struct i915_wa_list *wal = &rq->engine->ctx_wa_list;
	struct i915_wa *wa;
	unsigned int i;
826
	u32 *cs;
827
	int ret;
828

829
	if (wal->count == 0)
830 831 832
		return 0;

	ret = rq->engine->emit_flush(rq, EMIT_BARRIER);
833 834 835
	if (ret)
		return ret;

836
	cs = intel_ring_begin(rq, (wal->count * 2 + 2));
837 838 839
	if (IS_ERR(cs))
		return PTR_ERR(cs);

840 841 842
	*cs++ = MI_LOAD_REGISTER_IMM(wal->count);
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++) {
		*cs++ = i915_mmio_reg_offset(wa->reg);
843
		*cs++ = wa->set;
844 845 846 847 848 849 850 851 852 853 854 855
	}
	*cs++ = MI_NOOP;

	intel_ring_advance(rq, cs);

	ret = rq->engine->emit_flush(rq, EMIT_BARRIER);
	if (ret)
		return ret;

	return 0;
}

856
static void
857
gen4_gt_workarounds_init(struct intel_gt *gt,
858
			 struct i915_wa_list *wal)
859
{
860 861 862 863 864
	/* WaDisable_RenderCache_OperationalFlush:gen4,ilk */
	wa_masked_dis(wal, CACHE_MODE_0, RC_OP_FLUSH_ENABLE);
}

static void
865
g4x_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
866
{
867
	gen4_gt_workarounds_init(gt, wal);
868

869
	/* WaDisableRenderCachePipelinedFlush:g4x,ilk */
870
	wa_masked_en(wal, CACHE_MODE_0, CM0_PIPELINED_RENDER_FLUSH_DISABLE);
871
}
872

873
static void
874
ilk_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
875
{
876
	g4x_gt_workarounds_init(gt, wal);
877 878

	wa_masked_en(wal, _3D_CHICKEN2, _3D_CHICKEN2_WM_READ_PIPELINED);
879 880
}

881
static void
882
snb_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
883 884 885
{
}

886
static void
887
ivb_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
888 889 890 891 892 893 894 895 896 897 898 899 900 901
{
	/* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
	wa_masked_dis(wal,
		      GEN7_COMMON_SLICE_CHICKEN1,
		      GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);

	/* WaApplyL3ControlAndL3ChickenMode:ivb */
	wa_write(wal, GEN7_L3CNTLREG1, GEN7_WA_FOR_GEN7_L3_CONTROL);
	wa_write(wal, GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);

	/* WaForceL3Serialization:ivb */
	wa_write_clr(wal, GEN7_L3SQCREG4, L3SQ_URB_READ_CAM_MATCH_DISABLE);
}

902
static void
903
vlv_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
904 905 906 907 908 909 910 911 912 913 914
{
	/* WaForceL3Serialization:vlv */
	wa_write_clr(wal, GEN7_L3SQCREG4, L3SQ_URB_READ_CAM_MATCH_DISABLE);

	/*
	 * WaIncreaseL3CreditsForVLVB0:vlv
	 * This is the hardware default actually.
	 */
	wa_write(wal, GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
}

915
static void
916
hsw_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
917 918 919 920 921 922 923
{
	/* L3 caching of data atomics doesn't work -- disable it. */
	wa_write(wal, HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);

	wa_add(wal,
	       HSW_ROW_CHICKEN3, 0,
	       _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE),
924
	       0 /* XXX does this reg exist? */, true);
925 926 927 928 929

	/* WaVSRefCountFullforceMissDisable:hsw */
	wa_write_clr(wal, GEN7_FF_THREAD_MODE, GEN7_FF_VS_REF_CNT_FFME);
}

930 931 932
static void
gen9_wa_init_mcr(struct drm_i915_private *i915, struct i915_wa_list *wal)
{
933
	const struct sseu_dev_info *sseu = &to_gt(i915)->info.sseu;
934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
	unsigned int slice, subslice;
	u32 mcr, mcr_mask;

	GEM_BUG_ON(GRAPHICS_VER(i915) != 9);

	/*
	 * WaProgramMgsrForCorrectSliceSpecificMmioReads:gen9,glk,kbl,cml
	 * Before any MMIO read into slice/subslice specific registers, MCR
	 * packet control register needs to be programmed to point to any
	 * enabled s/ss pair. Otherwise, incorrect values will be returned.
	 * This means each subsequent MMIO read will be forwarded to an
	 * specific s/ss combination, but this is OK since these registers
	 * are consistent across s/ss in almost all cases. In the rare
	 * occasions, such as INSTDONE, where this value is dependent
	 * on s/ss combo, the read should be done with read_subslice_reg.
	 */
	slice = ffs(sseu->slice_mask) - 1;
	GEM_BUG_ON(slice >= ARRAY_SIZE(sseu->subslice_mask));
	subslice = ffs(intel_sseu_get_subslices(sseu, slice));
	GEM_BUG_ON(!subslice);
	subslice--;

	/*
	 * We use GEN8_MCR..() macros to calculate the |mcr| value for
	 * Gen9 to address WaProgramMgsrForCorrectSliceSpecificMmioReads
	 */
	mcr = GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
	mcr_mask = GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK;

	drm_dbg(&i915->drm, "MCR slice:%d/subslice:%d = %x\n", slice, subslice, mcr);

	wa_write_clr_set(wal, GEN8_MCR_SELECTOR, mcr_mask, mcr);
}

968
static void
969
gen9_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
970
{
971 972
	struct drm_i915_private *i915 = gt->i915;

973 974 975
	/* WaProgramMgsrForCorrectSliceSpecificMmioReads:glk,kbl,cml,gen9 */
	gen9_wa_init_mcr(i915, wal);

976
	/* WaDisableKillLogic:bxt,skl,kbl */
977
	if (!IS_COFFEELAKE(i915) && !IS_COMETLAKE(i915))
978 979 980
		wa_write_or(wal,
			    GAM_ECOCHK,
			    ECOCHK_DIS_TLB);
981

982
	if (HAS_LLC(i915)) {
983 984 985 986 987
		/* WaCompressedResourceSamplerPbeMediaNewHashMode:skl,kbl
		 *
		 * Must match Display Engine. See
		 * WaCompressedResourceDisplayNewHashMode.
		 */
988 989 990
		wa_write_or(wal,
			    MMCD_MISC_CTRL,
			    MMCD_PCLA | MMCD_HOTSPOT_EN);
991 992 993
	}

	/* WaDisableHDCInvalidation:skl,bxt,kbl,cfl */
994 995 996
	wa_write_or(wal,
		    GAM_ECOCHK,
		    BDW_DISABLE_HDC_INVALIDATION);
997 998
}

999
static void
1000
skl_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1001
{
1002
	gen9_gt_workarounds_init(gt, wal);
1003 1004

	/* WaDisableGafsUnitClkGating:skl */
1005 1006 1007
	wa_write_or(wal,
		    GEN7_UCGCTL4,
		    GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1008 1009

	/* WaInPlaceDecompressionHang:skl */
1010
	if (IS_SKL_GRAPHICS_STEP(gt->i915, STEP_A0, STEP_H0))
1011 1012 1013
		wa_write_or(wal,
			    GEN9_GAMT_ECO_REG_RW_IA,
			    GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1014 1015
}

1016
static void
1017
kbl_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1018
{
1019
	gen9_gt_workarounds_init(gt, wal);
1020

1021
	/* WaDisableDynamicCreditSharing:kbl */
1022
	if (IS_KBL_GRAPHICS_STEP(gt->i915, 0, STEP_C0))
1023 1024 1025
		wa_write_or(wal,
			    GAMT_CHKN_BIT_REG,
			    GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
1026

1027
	/* WaDisableGafsUnitClkGating:kbl */
1028 1029 1030
	wa_write_or(wal,
		    GEN7_UCGCTL4,
		    GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1031

1032
	/* WaInPlaceDecompressionHang:kbl */
1033 1034 1035
	wa_write_or(wal,
		    GEN9_GAMT_ECO_REG_RW_IA,
		    GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1036
}
1037

1038
static void
1039
glk_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1040
{
1041
	gen9_gt_workarounds_init(gt, wal);
1042 1043
}

1044
static void
1045
cfl_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1046
{
1047
	gen9_gt_workarounds_init(gt, wal);
1048 1049

	/* WaDisableGafsUnitClkGating:cfl */
1050 1051 1052
	wa_write_or(wal,
		    GEN7_UCGCTL4,
		    GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1053

1054
	/* WaInPlaceDecompressionHang:cfl */
1055 1056 1057
	wa_write_or(wal,
		    GEN9_GAMT_ECO_REG_RW_IA,
		    GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1058
}
1059

M
Matt Roper 已提交
1060 1061 1062
static void __set_mcr_steering(struct i915_wa_list *wal,
			       i915_reg_t steering_reg,
			       unsigned int slice, unsigned int subslice)
1063 1064 1065 1066 1067 1068
{
	u32 mcr, mcr_mask;

	mcr = GEN11_MCR_SLICE(slice) | GEN11_MCR_SUBSLICE(subslice);
	mcr_mask = GEN11_MCR_SLICE_MASK | GEN11_MCR_SUBSLICE_MASK;

M
Matt Roper 已提交
1069 1070 1071
	wa_write_clr_set(wal, steering_reg, mcr_mask, mcr);
}

1072
static void __add_mcr_wa(struct intel_gt *gt, struct i915_wa_list *wal,
M
Matt Roper 已提交
1073 1074
			 unsigned int slice, unsigned int subslice)
{
1075
	drm_dbg(&gt->i915->drm, "MCR slice=0x%x, subslice=0x%x\n", slice, subslice);
1076

M
Matt Roper 已提交
1077
	__set_mcr_steering(wal, GEN8_MCR_SELECTOR, slice, subslice);
1078 1079
}

1080
static void
1081
icl_wa_init_mcr(struct intel_gt *gt, struct i915_wa_list *wal)
1082
{
1083
	const struct sseu_dev_info *sseu = &gt->info.sseu;
1084 1085
	unsigned int slice, subslice;

1086
	GEM_BUG_ON(GRAPHICS_VER(gt->i915) < 11);
1087 1088
	GEM_BUG_ON(hweight8(sseu->slice_mask) > 1);
	slice = 0;
1089

1090
	/*
1091 1092 1093 1094 1095 1096 1097
	 * Although a platform may have subslices, we need to always steer
	 * reads to the lowest instance that isn't fused off.  When Render
	 * Power Gating is enabled, grabbing forcewake will only power up a
	 * single subslice (the "minconfig") if there isn't a real workload
	 * that needs to be run; this means that if we steer register reads to
	 * one of the higher subslices, we run the risk of reading back 0's or
	 * random garbage.
1098
	 */
1099
	subslice = __ffs(intel_sseu_get_subslices(sseu, slice));
1100

1101 1102 1103 1104 1105
	/*
	 * If the subslice we picked above also steers us to a valid L3 bank,
	 * then we can just rely on the default steering and won't need to
	 * worry about explicitly re-steering L3BANK reads later.
	 */
1106 1107
	if (gt->info.l3bank_mask & BIT(subslice))
		gt->steering_table[L3BANK] = NULL;
1108

1109
	__add_mcr_wa(gt, wal, slice, subslice);
1110
}
1111

1112 1113 1114 1115 1116 1117 1118 1119
static void
xehp_init_mcr(struct intel_gt *gt, struct i915_wa_list *wal)
{
	const struct sseu_dev_info *sseu = &gt->info.sseu;
	unsigned long slice, subslice = 0, slice_mask = 0;
	u64 dss_mask = 0;
	u32 lncf_mask = 0;
	int i;
1120

1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
	/*
	 * On Xe_HP the steering increases in complexity. There are now several
	 * more units that require steering and we're not guaranteed to be able
	 * to find a common setting for all of them. These are:
	 * - GSLICE (fusable)
	 * - DSS (sub-unit within gslice; fusable)
	 * - L3 Bank (fusable)
	 * - MSLICE (fusable)
	 * - LNCF (sub-unit within mslice; always present if mslice is present)
	 *
	 * We'll do our default/implicit steering based on GSLICE (in the
	 * sliceid field) and DSS (in the subsliceid field).  If we can
	 * find overlap between the valid MSLICE and/or LNCF values with
	 * a suitable GSLICE, then we can just re-use the default value and
	 * skip and explicit steering at runtime.
	 *
	 * We only need to look for overlap between GSLICE/MSLICE/LNCF to find
	 * a valid sliceid value.  DSS steering is the only type of steering
	 * that utilizes the 'subsliceid' bits.
	 *
	 * Also note that, even though the steering domain is called "GSlice"
	 * and it is encoded in the register using the gslice format, the spec
	 * says that the combined (geometry | compute) fuse should be used to
	 * select the steering.
	 */

	/* Find the potential gslice candidates */
	dss_mask = intel_sseu_get_subslices(sseu, 0);
	slice_mask = intel_slicemask_from_dssmask(dss_mask, GEN_DSS_PER_GSLICE);

	/*
	 * Find the potential LNCF candidates.  Either LNCF within a valid
	 * mslice is fine.
	 */
	for_each_set_bit(i, &gt->info.mslice_mask, GEN12_MAX_MSLICES)
		lncf_mask |= (0x3 << (i * 2));

	/*
	 * Are there any sliceid values that work for both GSLICE and LNCF
	 * steering?
	 */
	if (slice_mask & lncf_mask) {
		slice_mask &= lncf_mask;
		gt->steering_table[LNCF] = NULL;
	}

	/* How about sliceid values that also work for MSLICE steering? */
	if (slice_mask & gt->info.mslice_mask) {
		slice_mask &= gt->info.mslice_mask;
		gt->steering_table[MSLICE] = NULL;
	}

	slice = __ffs(slice_mask);
	subslice = __ffs(dss_mask >> (slice * GEN_DSS_PER_GSLICE));
	WARN_ON(subslice > GEN_DSS_PER_GSLICE);
	WARN_ON(dss_mask >> (slice * GEN_DSS_PER_GSLICE) == 0);

1178
	__add_mcr_wa(gt, wal, slice, subslice);
M
Matt Roper 已提交
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190

	/*
	 * SQIDI ranges are special because they use different steering
	 * registers than everything else we work with.  On XeHP SDV and
	 * DG2-G10, any value in the steering registers will work fine since
	 * all instances are present, but DG2-G11 only has SQIDI instances at
	 * ID's 2 and 3, so we need to steer to one of those.  For simplicity
	 * we'll just steer to a hardcoded "2" since that value will work
	 * everywhere.
	 */
	__set_mcr_steering(wal, MCFG_MCR_SELECTOR, 0, 2);
	__set_mcr_steering(wal, SF_MCR_SELECTOR, 0, 2);
1191 1192
}

1193
static void
1194
icl_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1195
{
1196 1197 1198
	struct drm_i915_private *i915 = gt->i915;

	icl_wa_init_mcr(gt, wal);
1199

1200
	/* WaModifyGamTlbPartitioning:icl */
1201 1202 1203 1204
	wa_write_clr_set(wal,
			 GEN11_GACB_PERF_CTRL,
			 GEN11_HASH_CTRL_MASK,
			 GEN11_HASH_CTRL_BIT0 | GEN11_HASH_CTRL_BIT4);
O
Oscar Mateo 已提交
1205

O
Oscar Mateo 已提交
1206 1207 1208
	/* Wa_1405766107:icl
	 * Formerly known as WaCL2SFHalfMaxAlloc
	 */
1209 1210 1211 1212
	wa_write_or(wal,
		    GEN11_LSN_UNSLCVC,
		    GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC |
		    GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC);
O
Oscar Mateo 已提交
1213 1214 1215 1216

	/* Wa_220166154:icl
	 * Formerly known as WaDisCtxReload
	 */
1217 1218 1219
	wa_write_or(wal,
		    GEN8_GAMW_ECO_DEV_RW_IA,
		    GAMW_ECO_DEV_CTX_RELOAD_DISABLE);
O
Oscar Mateo 已提交
1220

O
Oscar Mateo 已提交
1221 1222 1223
	/* Wa_1406463099:icl
	 * Formerly known as WaGamTlbPendError
	 */
1224 1225 1226
	wa_write_or(wal,
		    GAMT_CHKN_BIT_REG,
		    GAMT_CHKN_DISABLE_L3_COH_PIPE);
M
Mika Kuoppala 已提交
1227

1228 1229 1230 1231 1232 1233 1234 1235 1236
	/* Wa_1407352427:icl,ehl */
	wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE2,
		    PSDUNIT_CLKGATE_DIS);

	/* Wa_1406680159:icl,ehl */
	wa_write_or(wal,
		    SUBSLICE_UNIT_LEVEL_CLKGATE,
		    GWUNIT_CLKGATE_DIS);

1237 1238
	/* Wa_1607087056:icl,ehl,jsl */
	if (IS_ICELAKE(i915) ||
1239
	    IS_JSL_EHL_GRAPHICS_STEP(i915, STEP_A0, STEP_B0))
1240 1241 1242
		wa_write_or(wal,
			    SLICE_UNIT_LEVEL_CLKGATE,
			    L3_CLKGATE_DIS | L3_CR2X_CLKGATE_DIS);
1243 1244 1245 1246 1247 1248

	/*
	 * This is not a documented workaround, but rather an optimization
	 * to reduce sampler power.
	 */
	wa_write_clr(wal, GEN10_DFR_RATIO_EN_AND_CHICKEN, DFR_DISABLE);
1249 1250
}

1251 1252 1253 1254 1255 1256 1257
/*
 * Though there are per-engine instances of these registers,
 * they retain their value through engine resets and should
 * only be provided on the GT workaround list rather than
 * the engine-specific workaround list.
 */
static void
1258
wa_14011060649(struct intel_gt *gt, struct i915_wa_list *wal)
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
{
	struct intel_engine_cs *engine;
	int id;

	for_each_engine(engine, gt, id) {
		if (engine->class != VIDEO_DECODE_CLASS ||
		    (engine->instance % 2))
			continue;

		wa_write_or(wal, VDBOX_CGCTL3F10(engine->mmio_base),
			    IECPUNIT_CLKGATE_DIS);
	}
}

1273
static void
1274
gen12_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1275
{
1276
	icl_wa_init_mcr(gt, wal);
1277

1278
	/* Wa_14011060649:tgl,rkl,dg1,adl-s,adl-p */
1279
	wa_14011060649(gt, wal);
1280 1281 1282

	/* Wa_14011059788:tgl,rkl,adl-s,dg1,adl-p */
	wa_write_or(wal, GEN10_DFR_RATIO_EN_AND_CHICKEN, DFR_DISABLE);
1283 1284 1285
}

static void
1286
tgl_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1287
{
1288 1289 1290
	struct drm_i915_private *i915 = gt->i915;

	gen12_gt_workarounds_init(gt, wal);
1291

M
Mika Kuoppala 已提交
1292
	/* Wa_1409420604:tgl */
1293
	if (IS_TGL_UY_GRAPHICS_STEP(i915, STEP_A0, STEP_B0))
M
Mika Kuoppala 已提交
1294 1295 1296
		wa_write_or(wal,
			    SUBSLICE_UNIT_LEVEL_CLKGATE2,
			    CPSSUNIT_CLKGATE_DIS);
M
Mika Kuoppala 已提交
1297

1298
	/* Wa_1607087056:tgl also know as BUG:1409180338 */
1299
	if (IS_TGL_UY_GRAPHICS_STEP(i915, STEP_A0, STEP_B0))
M
Mika Kuoppala 已提交
1300 1301 1302
		wa_write_or(wal,
			    SLICE_UNIT_LEVEL_CLKGATE,
			    L3_CLKGATE_DIS | L3_CR2X_CLKGATE_DIS);
1303 1304

	/* Wa_1408615072:tgl[a0] */
1305
	if (IS_TGL_UY_GRAPHICS_STEP(i915, STEP_A0, STEP_B0))
1306 1307
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE2,
			    VSUNIT_CLKGATE_DIS_TGL);
1308 1309
}

1310
static void
1311
dg1_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1312
{
1313 1314 1315
	struct drm_i915_private *i915 = gt->i915;

	gen12_gt_workarounds_init(gt, wal);
1316 1317

	/* Wa_1607087056:dg1 */
1318
	if (IS_DG1_GRAPHICS_STEP(i915, STEP_A0, STEP_B0))
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
		wa_write_or(wal,
			    SLICE_UNIT_LEVEL_CLKGATE,
			    L3_CLKGATE_DIS | L3_CR2X_CLKGATE_DIS);

	/* Wa_1409420604:dg1 */
	if (IS_DG1(i915))
		wa_write_or(wal,
			    SUBSLICE_UNIT_LEVEL_CLKGATE2,
			    CPSSUNIT_CLKGATE_DIS);

	/* Wa_1408615072:dg1 */
	/* Empirical testing shows this register is unaffected by engine reset. */
	if (IS_DG1(i915))
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE2,
			    VSUNIT_CLKGATE_DIS_TGL);
}

1336
static void
1337
xehpsdv_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
1338
{
1339 1340
	struct drm_i915_private *i915 = gt->i915;

1341
	xehp_init_mcr(gt, wal);
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400

	/* Wa_1409757795:xehpsdv */
	wa_write_or(wal, SCCGCTL94DC, CG3DDISURB);

	/* Wa_18011725039:xehpsdv */
	if (IS_XEHPSDV_GRAPHICS_STEP(i915, STEP_A1, STEP_B0)) {
		wa_masked_dis(wal, MLTICTXCTL, TDONRENDER);
		wa_write_or(wal, L3SQCREG1_CCS0, FLUSHALLNONCOH);
	}

	/* Wa_16011155590:xehpsdv */
	if (IS_XEHPSDV_GRAPHICS_STEP(i915, STEP_A0, STEP_B0))
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE,
			    TSGUNIT_CLKGATE_DIS);

	/* Wa_14011780169:xehpsdv */
	if (IS_XEHPSDV_GRAPHICS_STEP(i915, STEP_B0, STEP_FOREVER)) {
		wa_write_or(wal, UNSLCGCTL9440, GAMTLBOACS_CLKGATE_DIS |
			    GAMTLBVDBOX7_CLKGATE_DIS |
			    GAMTLBVDBOX6_CLKGATE_DIS |
			    GAMTLBVDBOX5_CLKGATE_DIS |
			    GAMTLBVDBOX4_CLKGATE_DIS |
			    GAMTLBVDBOX3_CLKGATE_DIS |
			    GAMTLBVDBOX2_CLKGATE_DIS |
			    GAMTLBVDBOX1_CLKGATE_DIS |
			    GAMTLBVDBOX0_CLKGATE_DIS |
			    GAMTLBKCR_CLKGATE_DIS |
			    GAMTLBGUC_CLKGATE_DIS |
			    GAMTLBBLT_CLKGATE_DIS);
		wa_write_or(wal, UNSLCGCTL9444, GAMTLBGFXA0_CLKGATE_DIS |
			    GAMTLBGFXA1_CLKGATE_DIS |
			    GAMTLBCOMPA0_CLKGATE_DIS |
			    GAMTLBCOMPA1_CLKGATE_DIS |
			    GAMTLBCOMPB0_CLKGATE_DIS |
			    GAMTLBCOMPB1_CLKGATE_DIS |
			    GAMTLBCOMPC0_CLKGATE_DIS |
			    GAMTLBCOMPC1_CLKGATE_DIS |
			    GAMTLBCOMPD0_CLKGATE_DIS |
			    GAMTLBCOMPD1_CLKGATE_DIS |
			    GAMTLBMERT_CLKGATE_DIS   |
			    GAMTLBVEBOX3_CLKGATE_DIS |
			    GAMTLBVEBOX2_CLKGATE_DIS |
			    GAMTLBVEBOX1_CLKGATE_DIS |
			    GAMTLBVEBOX0_CLKGATE_DIS);
	}

	/* Wa_14012362059:xehpsdv */
	wa_write_or(wal, GEN12_MERT_MOD_CTRL, FORCE_MISS_FTLB);

	/* Wa_16012725990:xehpsdv */
	if (IS_XEHPSDV_GRAPHICS_STEP(i915, STEP_A1, STEP_FOREVER))
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE, VFUNIT_CLKGATE_DIS);

	/* Wa_14011060649:xehpsdv */
	wa_14011060649(gt, wal);

	/* Wa_14014368820:xehpsdv */
	wa_write_or(wal, GEN12_GAMCNTRL_CTRL, INVALIDATION_BROADCAST_MODE_DIS |
		    GLOBAL_INVALIDATION_MODE);
1401 1402
}

1403 1404 1405 1406 1407 1408
static void
dg2_gt_workarounds_init(struct intel_gt *gt, struct i915_wa_list *wal)
{
	struct intel_engine_cs *engine;
	int id;

1409
	xehp_init_mcr(gt, wal);
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503

	/* Wa_14011060649:dg2 */
	wa_14011060649(gt, wal);

	/*
	 * Although there are per-engine instances of these registers,
	 * they technically exist outside the engine itself and are not
	 * impacted by engine resets.  Furthermore, they're part of the
	 * GuC blacklist so trying to treat them as engine workarounds
	 * will result in GuC initialization failure and a wedged GPU.
	 */
	for_each_engine(engine, gt, id) {
		if (engine->class != VIDEO_DECODE_CLASS)
			continue;

		/* Wa_16010515920:dg2_g10 */
		if (IS_DG2_GRAPHICS_STEP(gt->i915, G10, STEP_A0, STEP_B0))
			wa_write_or(wal, VDBOX_CGCTL3F18(engine->mmio_base),
				    ALNUNIT_CLKGATE_DIS);
	}

	if (IS_DG2_G10(gt->i915)) {
		/* Wa_22010523718:dg2 */
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE,
			    CG3DDISCFEG_CLKGATE_DIS);

		/* Wa_14011006942:dg2 */
		wa_write_or(wal, SUBSLICE_UNIT_LEVEL_CLKGATE,
			    DSS_ROUTER_CLKGATE_DIS);
	}

	if (IS_DG2_GRAPHICS_STEP(gt->i915, G10, STEP_A0, STEP_B0)) {
		/* Wa_14010680813:dg2_g10 */
		wa_write_or(wal, GEN12_GAMSTLB_CTRL, CONTROL_BLOCK_CLKGATE_DIS |
			    EGRESS_BLOCK_CLKGATE_DIS | TAG_BLOCK_CLKGATE_DIS);

		/* Wa_14010948348:dg2_g10 */
		wa_write_or(wal, UNSLCGCTL9430, MSQDUNIT_CLKGATE_DIS);

		/* Wa_14011037102:dg2_g10 */
		wa_write_or(wal, UNSLCGCTL9444, LTCDD_CLKGATE_DIS);

		/* Wa_14011371254:dg2_g10 */
		wa_write_or(wal, SLICE_UNIT_LEVEL_CLKGATE, NODEDSS_CLKGATE_DIS);

		/* Wa_14011431319:dg2_g10 */
		wa_write_or(wal, UNSLCGCTL9440, GAMTLBOACS_CLKGATE_DIS |
			    GAMTLBVDBOX7_CLKGATE_DIS |
			    GAMTLBVDBOX6_CLKGATE_DIS |
			    GAMTLBVDBOX5_CLKGATE_DIS |
			    GAMTLBVDBOX4_CLKGATE_DIS |
			    GAMTLBVDBOX3_CLKGATE_DIS |
			    GAMTLBVDBOX2_CLKGATE_DIS |
			    GAMTLBVDBOX1_CLKGATE_DIS |
			    GAMTLBVDBOX0_CLKGATE_DIS |
			    GAMTLBKCR_CLKGATE_DIS |
			    GAMTLBGUC_CLKGATE_DIS |
			    GAMTLBBLT_CLKGATE_DIS);
		wa_write_or(wal, UNSLCGCTL9444, GAMTLBGFXA0_CLKGATE_DIS |
			    GAMTLBGFXA1_CLKGATE_DIS |
			    GAMTLBCOMPA0_CLKGATE_DIS |
			    GAMTLBCOMPA1_CLKGATE_DIS |
			    GAMTLBCOMPB0_CLKGATE_DIS |
			    GAMTLBCOMPB1_CLKGATE_DIS |
			    GAMTLBCOMPC0_CLKGATE_DIS |
			    GAMTLBCOMPC1_CLKGATE_DIS |
			    GAMTLBCOMPD0_CLKGATE_DIS |
			    GAMTLBCOMPD1_CLKGATE_DIS |
			    GAMTLBMERT_CLKGATE_DIS   |
			    GAMTLBVEBOX3_CLKGATE_DIS |
			    GAMTLBVEBOX2_CLKGATE_DIS |
			    GAMTLBVEBOX1_CLKGATE_DIS |
			    GAMTLBVEBOX0_CLKGATE_DIS);

		/* Wa_14010569222:dg2_g10 */
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE,
			    GAMEDIA_CLKGATE_DIS);

		/* Wa_14011028019:dg2_g10 */
		wa_write_or(wal, SSMCGCTL9530, RTFUNIT_CLKGATE_DIS);
	}

	if (IS_DG2_GRAPHICS_STEP(gt->i915, G10, STEP_A0, STEP_B0) ||
	    IS_DG2_GRAPHICS_STEP(gt->i915, G11, STEP_A0, STEP_B0)) {
		/* Wa_14012362059:dg2 */
		wa_write_or(wal, GEN12_MERT_MOD_CTRL, FORCE_MISS_FTLB);
	}

	/* Wa_1509235366:dg2 */
	wa_write_or(wal, GEN12_GAMCNTRL_CTRL, INVALIDATION_BROADCAST_MODE_DIS |
		    GLOBAL_INVALIDATION_MODE);

	/* Wa_14014830051:dg2 */
	wa_write_clr(wal, SARB_CHICKEN1, COMP_CKN_IN);
1504 1505 1506 1507 1508 1509 1510 1511

	/*
	 * The following are not actually "workarounds" but rather
	 * recommended tuning settings documented in the bspec's
	 * performance guide section.
	 */
	wa_write_or(wal, XEHP_L3SCQREG7, BLEND_FILL_CACHING_OPT_DIS);
	wa_write_or(wal, GEN12_SQCM, EN_32B_ACCESS);
1512 1513
}

1514
static void
1515
gt_init_workarounds(struct intel_gt *gt, struct i915_wa_list *wal)
1516
{
1517 1518
	struct drm_i915_private *i915 = gt->i915;

1519 1520 1521
	if (IS_DG2(i915))
		dg2_gt_workarounds_init(gt, wal);
	else if (IS_XEHPSDV(i915))
1522
		xehpsdv_gt_workarounds_init(gt, wal);
1523
	else if (IS_DG1(i915))
1524
		dg1_gt_workarounds_init(gt, wal);
1525
	else if (IS_TIGERLAKE(i915))
1526
		tgl_gt_workarounds_init(gt, wal);
1527
	else if (GRAPHICS_VER(i915) == 12)
1528
		gen12_gt_workarounds_init(gt, wal);
1529
	else if (GRAPHICS_VER(i915) == 11)
1530
		icl_gt_workarounds_init(gt, wal);
1531
	else if (IS_COFFEELAKE(i915) || IS_COMETLAKE(i915))
1532
		cfl_gt_workarounds_init(gt, wal);
1533
	else if (IS_GEMINILAKE(i915))
1534
		glk_gt_workarounds_init(gt, wal);
1535
	else if (IS_KABYLAKE(i915))
1536
		kbl_gt_workarounds_init(gt, wal);
1537
	else if (IS_BROXTON(i915))
1538
		gen9_gt_workarounds_init(gt, wal);
1539
	else if (IS_SKYLAKE(i915))
1540
		skl_gt_workarounds_init(gt, wal);
1541
	else if (IS_HASWELL(i915))
1542
		hsw_gt_workarounds_init(gt, wal);
1543
	else if (IS_VALLEYVIEW(i915))
1544
		vlv_gt_workarounds_init(gt, wal);
1545
	else if (IS_IVYBRIDGE(i915))
1546
		ivb_gt_workarounds_init(gt, wal);
1547
	else if (GRAPHICS_VER(i915) == 6)
1548
		snb_gt_workarounds_init(gt, wal);
1549
	else if (GRAPHICS_VER(i915) == 5)
1550
		ilk_gt_workarounds_init(gt, wal);
1551
	else if (IS_G4X(i915))
1552
		g4x_gt_workarounds_init(gt, wal);
1553
	else if (GRAPHICS_VER(i915) == 4)
1554
		gen4_gt_workarounds_init(gt, wal);
1555
	else if (GRAPHICS_VER(i915) <= 8)
1556
		;
1557
	else
1558
		MISSING_CASE(GRAPHICS_VER(i915));
1559 1560
}

1561
void intel_gt_init_workarounds(struct intel_gt *gt)
1562
{
1563
	struct i915_wa_list *wal = &gt->wa_list;
1564

1565
	wa_init_start(wal, "GT", "global");
1566
	gt_init_workarounds(gt, wal);
1567 1568 1569 1570
	wa_init_finish(wal);
}

static enum forcewake_domains
1571
wal_get_fw_for_rmw(struct intel_uncore *uncore, const struct i915_wa_list *wal)
1572 1573 1574 1575 1576 1577
{
	enum forcewake_domains fw = 0;
	struct i915_wa *wa;
	unsigned int i;

	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
1578
		fw |= intel_uncore_forcewake_for_reg(uncore,
1579 1580 1581 1582 1583 1584 1585
						     wa->reg,
						     FW_REG_READ |
						     FW_REG_WRITE);

	return fw;
}

1586 1587 1588
static bool
wa_verify(const struct i915_wa *wa, u32 cur, const char *name, const char *from)
{
1589
	if ((cur ^ wa->set) & wa->read) {
1590
		DRM_ERROR("%s workaround lost on %s! (reg[%x]=0x%x, relevant bits were 0x%x vs expected 0x%x)\n",
1591
			  name, from, i915_mmio_reg_offset(wa->reg),
1592
			  cur, cur & wa->read, wa->set & wa->read);
1593 1594 1595 1596 1597 1598 1599

		return false;
	}

	return true;
}

1600
static void
1601
wa_list_apply(struct intel_gt *gt, const struct i915_wa_list *wal)
1602
{
1603
	struct intel_uncore *uncore = gt->uncore;
1604 1605 1606 1607 1608 1609 1610 1611
	enum forcewake_domains fw;
	unsigned long flags;
	struct i915_wa *wa;
	unsigned int i;

	if (!wal->count)
		return;

1612
	fw = wal_get_fw_for_rmw(uncore, wal);
1613

1614 1615
	spin_lock_irqsave(&uncore->lock, flags);
	intel_uncore_forcewake_get__locked(uncore, fw);
1616 1617

	for (i = 0, wa = wal->list; i < wal->count; i++, wa++) {
1618 1619 1620 1621 1622 1623 1624 1625
		u32 val, old = 0;

		/* open-coded rmw due to steering */
		old = wa->clr ? intel_gt_read_register_fw(gt, wa->reg) : 0;
		val = (old & ~wa->clr) | wa->set;
		if (val != old || !wa->clr)
			intel_uncore_write_fw(uncore, wa->reg, val);

1626
		if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1627
			wa_verify(wa, intel_gt_read_register_fw(gt, wa->reg),
1628
				  wal->name, "application");
1629 1630
	}

1631 1632
	intel_uncore_forcewake_put__locked(uncore, fw);
	spin_unlock_irqrestore(&uncore->lock, flags);
1633 1634
}

1635
void intel_gt_apply_workarounds(struct intel_gt *gt)
1636
{
1637
	wa_list_apply(gt, &gt->wa_list);
1638 1639
}

1640
static bool wa_list_verify(struct intel_gt *gt,
1641 1642 1643
			   const struct i915_wa_list *wal,
			   const char *from)
{
1644
	struct intel_uncore *uncore = gt->uncore;
1645
	struct i915_wa *wa;
1646 1647
	enum forcewake_domains fw;
	unsigned long flags;
1648 1649 1650
	unsigned int i;
	bool ok = true;

1651 1652 1653 1654 1655
	fw = wal_get_fw_for_rmw(uncore, wal);

	spin_lock_irqsave(&uncore->lock, flags);
	intel_uncore_forcewake_get__locked(uncore, fw);

1656
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
1657
		ok &= wa_verify(wa,
1658
				intel_gt_read_register_fw(gt, wa->reg),
1659
				wal->name, from);
1660

1661 1662 1663
	intel_uncore_forcewake_put__locked(uncore, fw);
	spin_unlock_irqrestore(&uncore->lock, flags);

1664 1665 1666
	return ok;
}

1667
bool intel_gt_verify_workarounds(struct intel_gt *gt, const char *from)
1668
{
1669
	return wa_list_verify(gt, &gt->wa_list, from);
1670 1671
}

1672
__maybe_unused
C
Chris Wilson 已提交
1673
static bool is_nonpriv_flags_valid(u32 flags)
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686
{
	/* Check only valid flag bits are set */
	if (flags & ~RING_FORCE_TO_NONPRIV_MASK_VALID)
		return false;

	/* NB: Only 3 out of 4 enum values are valid for access field */
	if ((flags & RING_FORCE_TO_NONPRIV_ACCESS_MASK) ==
	    RING_FORCE_TO_NONPRIV_ACCESS_INVALID)
		return false;

	return true;
}

1687
static void
1688
whitelist_reg_ext(struct i915_wa_list *wal, i915_reg_t reg, u32 flags)
1689
{
1690 1691 1692
	struct i915_wa wa = {
		.reg = reg
	};
1693

1694 1695
	if (GEM_DEBUG_WARN_ON(wal->count >= RING_MAX_NONPRIV_SLOTS))
		return;
1696

1697 1698 1699
	if (GEM_DEBUG_WARN_ON(!is_nonpriv_flags_valid(flags)))
		return;

1700
	wa.reg.reg |= flags;
1701
	_wa_add(wal, &wa);
1702 1703
}

1704 1705 1706
static void
whitelist_reg(struct i915_wa_list *wal, i915_reg_t reg)
{
1707
	whitelist_reg_ext(wal, reg, RING_FORCE_TO_NONPRIV_ACCESS_RW);
1708 1709
}

1710
static void gen9_whitelist_build(struct i915_wa_list *w)
1711 1712
{
	/* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt,glk,cfl */
1713
	whitelist_reg(w, GEN9_CTX_PREEMPT_REG);
1714 1715

	/* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl,cfl,[cnl] */
1716
	whitelist_reg(w, GEN8_CS_CHICKEN1);
1717 1718

	/* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl,glk,cfl */
1719
	whitelist_reg(w, GEN8_HDC_CHICKEN1);
1720 1721 1722

	/* WaSendPushConstantsFromMMIO:skl,bxt */
	whitelist_reg(w, COMMON_SLICE_CHICKEN2);
1723 1724
}

1725
static void skl_whitelist_build(struct intel_engine_cs *engine)
1726
{
1727 1728 1729 1730 1731
	struct i915_wa_list *w = &engine->whitelist;

	if (engine->class != RENDER_CLASS)
		return;

1732
	gen9_whitelist_build(w);
1733 1734

	/* WaDisableLSQCROPERFforOCL:skl */
1735
	whitelist_reg(w, GEN8_L3SQCREG4);
1736 1737
}

1738
static void bxt_whitelist_build(struct intel_engine_cs *engine)
1739
{
1740 1741 1742 1743
	if (engine->class != RENDER_CLASS)
		return;

	gen9_whitelist_build(&engine->whitelist);
1744 1745
}

1746
static void kbl_whitelist_build(struct intel_engine_cs *engine)
1747
{
1748 1749 1750 1751 1752
	struct i915_wa_list *w = &engine->whitelist;

	if (engine->class != RENDER_CLASS)
		return;

1753
	gen9_whitelist_build(w);
1754

1755
	/* WaDisableLSQCROPERFforOCL:kbl */
1756
	whitelist_reg(w, GEN8_L3SQCREG4);
1757 1758
}

1759
static void glk_whitelist_build(struct intel_engine_cs *engine)
1760
{
1761 1762 1763 1764 1765
	struct i915_wa_list *w = &engine->whitelist;

	if (engine->class != RENDER_CLASS)
		return;

1766
	gen9_whitelist_build(w);
1767

1768
	/* WA #0862: Userspace has to set "Barrier Mode" to avoid hangs. */
1769
	whitelist_reg(w, GEN9_SLICE_COMMON_ECO_CHICKEN1);
1770
}
1771

1772
static void cfl_whitelist_build(struct intel_engine_cs *engine)
1773
{
1774 1775
	struct i915_wa_list *w = &engine->whitelist;

1776 1777 1778
	if (engine->class != RENDER_CLASS)
		return;

1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
	gen9_whitelist_build(w);

	/*
	 * WaAllowPMDepthAndInvocationCountAccessFromUMD:cfl,whl,cml,aml
	 *
	 * This covers 4 register which are next to one another :
	 *   - PS_INVOCATION_COUNT
	 *   - PS_INVOCATION_COUNT_UDW
	 *   - PS_DEPTH_COUNT
	 *   - PS_DEPTH_COUNT_UDW
	 */
	whitelist_reg_ext(w, PS_INVOCATION_COUNT,
1791
			  RING_FORCE_TO_NONPRIV_ACCESS_RD |
1792
			  RING_FORCE_TO_NONPRIV_RANGE_4);
1793 1794
}

1795
static void allow_read_ctx_timestamp(struct intel_engine_cs *engine)
1796 1797 1798 1799 1800 1801 1802
{
	struct i915_wa_list *w = &engine->whitelist;

	if (engine->class != RENDER_CLASS)
		whitelist_reg_ext(w,
				  RING_CTX_TIMESTAMP(engine->mmio_base),
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
1803 1804 1805 1806 1807
}

static void cml_whitelist_build(struct intel_engine_cs *engine)
{
	allow_read_ctx_timestamp(engine);
1808 1809 1810 1811

	cfl_whitelist_build(engine);
}

1812
static void icl_whitelist_build(struct intel_engine_cs *engine)
1813
{
1814 1815
	struct i915_wa_list *w = &engine->whitelist;

1816 1817
	allow_read_ctx_timestamp(engine);

1818 1819 1820 1821 1822 1823 1824 1825 1826 1827
	switch (engine->class) {
	case RENDER_CLASS:
		/* WaAllowUMDToModifyHalfSliceChicken7:icl */
		whitelist_reg(w, GEN9_HALF_SLICE_CHICKEN7);

		/* WaAllowUMDToModifySamplerMode:icl */
		whitelist_reg(w, GEN10_SAMPLER_MODE);

		/* WaEnableStateCacheRedirectToCS:icl */
		whitelist_reg(w, GEN9_SLICE_COMMON_ECO_CHICKEN1);
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838

		/*
		 * WaAllowPMDepthAndInvocationCountAccessFromUMD:icl
		 *
		 * This covers 4 register which are next to one another :
		 *   - PS_INVOCATION_COUNT
		 *   - PS_INVOCATION_COUNT_UDW
		 *   - PS_DEPTH_COUNT
		 *   - PS_DEPTH_COUNT_UDW
		 */
		whitelist_reg_ext(w, PS_INVOCATION_COUNT,
1839
				  RING_FORCE_TO_NONPRIV_ACCESS_RD |
1840
				  RING_FORCE_TO_NONPRIV_RANGE_4);
1841 1842 1843 1844 1845
		break;

	case VIDEO_DECODE_CLASS:
		/* hucStatusRegOffset */
		whitelist_reg_ext(w, _MMIO(0x2000 + engine->mmio_base),
1846
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
1847 1848
		/* hucUKernelHdrInfoRegOffset */
		whitelist_reg_ext(w, _MMIO(0x2014 + engine->mmio_base),
1849
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
1850 1851
		/* hucStatus2RegOffset */
		whitelist_reg_ext(w, _MMIO(0x23B0 + engine->mmio_base),
1852
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
1853 1854 1855 1856 1857
		break;

	default:
		break;
	}
1858 1859
}

1860 1861
static void tgl_whitelist_build(struct intel_engine_cs *engine)
{
1862 1863
	struct i915_wa_list *w = &engine->whitelist;

1864 1865
	allow_read_ctx_timestamp(engine);

1866 1867 1868 1869
	switch (engine->class) {
	case RENDER_CLASS:
		/*
		 * WaAllowPMDepthAndInvocationCountAccessFromUMD:tgl
1870
		 * Wa_1408556865:tgl
1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
		 *
		 * This covers 4 registers which are next to one another :
		 *   - PS_INVOCATION_COUNT
		 *   - PS_INVOCATION_COUNT_UDW
		 *   - PS_DEPTH_COUNT
		 *   - PS_DEPTH_COUNT_UDW
		 */
		whitelist_reg_ext(w, PS_INVOCATION_COUNT,
				  RING_FORCE_TO_NONPRIV_ACCESS_RD |
				  RING_FORCE_TO_NONPRIV_RANGE_4);
1881

1882 1883 1884 1885 1886
		/*
		 * Wa_1808121037:tgl
		 * Wa_14012131227:dg1
		 * Wa_1508744258:tgl,rkl,dg1,adl-s,adl-p
		 */
1887
		whitelist_reg(w, GEN7_COMMON_SLICE_CHICKEN1);
1888 1889 1890

		/* Wa_1806527549:tgl */
		whitelist_reg(w, HIZ_CHICKEN);
1891 1892 1893 1894
		break;
	default:
		break;
	}
1895 1896
}

1897 1898 1899 1900 1901 1902 1903
static void dg1_whitelist_build(struct intel_engine_cs *engine)
{
	struct i915_wa_list *w = &engine->whitelist;

	tgl_whitelist_build(engine);

	/* GEN:BUG:1409280441:dg1 */
1904
	if (IS_DG1_GRAPHICS_STEP(engine->i915, STEP_A0, STEP_B0) &&
1905 1906 1907 1908 1909 1910
	    (engine->class == RENDER_CLASS ||
	     engine->class == COPY_ENGINE_CLASS))
		whitelist_reg_ext(w, RING_ID(engine->mmio_base),
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
}

1911 1912 1913 1914 1915
static void xehpsdv_whitelist_build(struct intel_engine_cs *engine)
{
	allow_read_ctx_timestamp(engine);
}

1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
static void dg2_whitelist_build(struct intel_engine_cs *engine)
{
	struct i915_wa_list *w = &engine->whitelist;

	allow_read_ctx_timestamp(engine);

	switch (engine->class) {
	case RENDER_CLASS:
		/*
		 * Wa_1507100340:dg2_g10
		 *
		 * This covers 4 registers which are next to one another :
		 *   - PS_INVOCATION_COUNT
		 *   - PS_INVOCATION_COUNT_UDW
		 *   - PS_DEPTH_COUNT
		 *   - PS_DEPTH_COUNT_UDW
		 */
		if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_A0, STEP_B0))
			whitelist_reg_ext(w, PS_INVOCATION_COUNT,
					  RING_FORCE_TO_NONPRIV_ACCESS_RD |
					  RING_FORCE_TO_NONPRIV_RANGE_4);

		break;
	default:
		break;
	}
}

1944
void intel_engine_init_whitelist(struct intel_engine_cs *engine)
1945 1946
{
	struct drm_i915_private *i915 = engine->i915;
1947
	struct i915_wa_list *w = &engine->whitelist;
1948

1949
	wa_init_start(w, "whitelist", engine->name);
1950

1951 1952 1953
	if (IS_DG2(i915))
		dg2_whitelist_build(engine);
	else if (IS_XEHPSDV(i915))
1954 1955
		xehpsdv_whitelist_build(engine);
	else if (IS_DG1(i915))
1956
		dg1_whitelist_build(engine);
1957
	else if (GRAPHICS_VER(i915) == 12)
1958
		tgl_whitelist_build(engine);
1959
	else if (GRAPHICS_VER(i915) == 11)
1960
		icl_whitelist_build(engine);
1961 1962 1963
	else if (IS_COMETLAKE(i915))
		cml_whitelist_build(engine);
	else if (IS_COFFEELAKE(i915))
1964
		cfl_whitelist_build(engine);
1965
	else if (IS_GEMINILAKE(i915))
1966
		glk_whitelist_build(engine);
1967
	else if (IS_KABYLAKE(i915))
1968
		kbl_whitelist_build(engine);
1969
	else if (IS_BROXTON(i915))
1970
		bxt_whitelist_build(engine);
1971
	else if (IS_SKYLAKE(i915))
1972
		skl_whitelist_build(engine);
1973
	else if (GRAPHICS_VER(i915) <= 8)
1974
		;
1975
	else
1976
		MISSING_CASE(GRAPHICS_VER(i915));
1977

1978
	wa_init_finish(w);
1979 1980
}

1981
void intel_engine_apply_whitelist(struct intel_engine_cs *engine)
1982
{
1983
	const struct i915_wa_list *wal = &engine->whitelist;
1984
	struct intel_uncore *uncore = engine->uncore;
1985
	const u32 base = engine->mmio_base;
1986
	struct i915_wa *wa;
1987 1988
	unsigned int i;

1989
	if (!wal->count)
1990
		return;
1991

1992
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
1993 1994 1995
		intel_uncore_write(uncore,
				   RING_FORCE_TO_NONPRIV(base, i),
				   i915_mmio_reg_offset(wa->reg));
1996

1997 1998
	/* And clear the rest just in case of garbage */
	for (; i < RING_MAX_NONPRIV_SLOTS; i++)
1999 2000 2001
		intel_uncore_write(uncore,
				   RING_FORCE_TO_NONPRIV(base, i),
				   i915_mmio_reg_offset(RING_NOPID(base)));
2002 2003
}

2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
/*
 * engine_fake_wa_init(), a place holder to program the registers
 * which are not part of an official workaround defined by the
 * hardware team.
 * Adding programming of those register inside workaround will
 * allow utilizing wa framework to proper application and verification.
 */
static void
engine_fake_wa_init(struct intel_engine_cs *engine, struct i915_wa_list *wal)
{
	u8 mocs;

	/*
	 * RING_CMD_CCTL are need to be programed to un-cached
	 * for memory writes and reads outputted by Command
	 * Streamers on Gen12 onward platforms.
	 */
	if (GRAPHICS_VER(engine->i915) >= 12) {
		mocs = engine->gt->mocs.uc_index;
		wa_masked_field_set(wal,
				    RING_CMD_CCTL(engine->mmio_base),
				    CMD_CCTL_MOCS_MASK,
				    CMD_CCTL_MOCS_OVERRIDE(mocs, mocs));
	}
}
2029 2030 2031 2032 2033 2034 2035 2036

static bool needs_wa_1308578152(struct intel_engine_cs *engine)
{
	u64 dss_mask = intel_sseu_get_subslices(&engine->gt->info.sseu, 0);

	return (dss_mask & GENMASK(GEN_DSS_PER_GSLICE - 1, 0)) == 0;
}

2037 2038
static void
rcs_engine_wa_init(struct intel_engine_cs *engine, struct i915_wa_list *wal)
2039 2040 2041
{
	struct drm_i915_private *i915 = engine->i915;

2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
	if (IS_DG2_GRAPHICS_STEP(engine->i915, G11, STEP_A0, STEP_B0)) {
		/* Wa_14013392000:dg2_g11 */
		wa_masked_en(wal, GEN7_ROW_CHICKEN2, GEN12_ENABLE_LARGE_GRF_MODE);

		/* Wa_16011620976:dg2_g11 */
		wa_write_or(wal, LSC_CHICKEN_BIT_0_UDW, DIS_CHAIN_2XSIMD8);
	}

	if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_A0, STEP_B0) ||
	    IS_DG2_GRAPHICS_STEP(engine->i915, G11, STEP_A0, STEP_B0)) {
		/* Wa_14012419201:dg2 */
		wa_masked_en(wal, GEN9_ROW_CHICKEN4,
			     GEN12_DISABLE_HDR_PAST_PAYLOAD_HOLD_FIX);
	}

	if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_B0, STEP_C0) ||
	    IS_DG2_G11(engine->i915)) {
		/*
		 * Wa_22012826095:dg2
		 * Wa_22013059131:dg2
		 */
		wa_write_clr_set(wal, LSC_CHICKEN_BIT_0_UDW,
				 MAXREQS_PER_BANK,
				 REG_FIELD_PREP(MAXREQS_PER_BANK, 2));

		/* Wa_22013059131:dg2 */
		wa_write_or(wal, LSC_CHICKEN_BIT_0,
			    FORCE_1_SUB_MESSAGE_PER_FRAGMENT);
	}

	/* Wa_1308578152:dg2_g10 when first gslice is fused off */
	if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_B0, STEP_C0) &&
2074
	    needs_wa_1308578152(engine)) {
2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138
		wa_masked_dis(wal, GEN12_CS_DEBUG_MODE1_CCCSUNIT_BE_COMMON,
			      GEN12_REPLAY_MODE_GRANULARITY);
	}

	if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_B0, STEP_FOREVER) ||
	    IS_DG2_G11(engine->i915)) {
		/* Wa_22013037850:dg2 */
		wa_write_or(wal, LSC_CHICKEN_BIT_0_UDW,
			    DISABLE_128B_EVICTION_COMMAND_UDW);

		/* Wa_22012856258:dg2 */
		wa_masked_en(wal, GEN7_ROW_CHICKEN2,
			     GEN12_DISABLE_READ_SUPPRESSION);

		/*
		 * Wa_22010960976:dg2
		 * Wa_14013347512:dg2
		 */
		wa_masked_dis(wal, GEN12_HDC_CHICKEN0,
			      LSC_L1_FLUSH_CTL_3D_DATAPORT_FLUSH_EVENTS_MASK);
	}

	if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_A0, STEP_B0)) {
		/*
		 * Wa_1608949956:dg2_g10
		 * Wa_14010198302:dg2_g10
		 */
		wa_masked_en(wal, GEN8_ROW_CHICKEN,
			     MDQ_ARBITRATION_MODE | UGM_BACKUP_MODE);

		/*
		 * Wa_14010918519:dg2_g10
		 *
		 * LSC_CHICKEN_BIT_0 always reads back as 0 is this stepping,
		 * so ignoring verification.
		 */
		wa_add(wal, LSC_CHICKEN_BIT_0_UDW, 0,
		       FORCE_SLM_FENCE_SCOPE_TO_TILE | FORCE_UGM_FENCE_SCOPE_TO_TILE,
		       0, false);
	}

	if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_A0, STEP_B0)) {
		/* Wa_22010430635:dg2 */
		wa_masked_en(wal,
			     GEN9_ROW_CHICKEN4,
			     GEN12_DISABLE_GRF_CLEAR);

		/* Wa_14010648519:dg2 */
		wa_write_or(wal, XEHP_L3NODEARBCFG, XEHP_LNESPARE);
	}

	if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_A0, STEP_C0) ||
	    IS_DG2_G11(engine->i915)) {
		/* Wa_22012654132:dg2 */
		wa_add(wal, GEN10_CACHE_MODE_SS, 0,
		       _MASKED_BIT_ENABLE(ENABLE_PREFETCH_INTO_IC),
		       0 /* write-only, so skip validation */,
		       true);
	}

	/* Wa_14013202645:dg2 */
	if (IS_DG2_GRAPHICS_STEP(engine->i915, G10, STEP_B0, STEP_C0) ||
	    IS_DG2_GRAPHICS_STEP(engine->i915, G11, STEP_A0, STEP_B0))
		wa_write_or(wal, RT_CTRL, DIS_NULL_QUERY);
2139

2140 2141
	if (IS_DG1_GRAPHICS_STEP(i915, STEP_A0, STEP_B0) ||
	    IS_TGL_UY_GRAPHICS_STEP(i915, STEP_A0, STEP_B0)) {
2142
		/*
2143 2144
		 * Wa_1607138336:tgl[a0],dg1[a0]
		 * Wa_1607063988:tgl[a0],dg1[a0]
2145
		 */
M
Mika Kuoppala 已提交
2146 2147 2148
		wa_write_or(wal,
			    GEN9_CTX_PREEMPT_REG,
			    GEN12_DISABLE_POSH_BUSY_FF_DOP_CG);
2149
	}
2150

2151
	if (IS_TGL_UY_GRAPHICS_STEP(i915, STEP_A0, STEP_B0)) {
R
Radhakrishna Sripada 已提交
2152 2153 2154 2155 2156 2157 2158
		/*
		 * Wa_1606679103:tgl
		 * (see also Wa_1606682166:icl)
		 */
		wa_write_or(wal,
			    GEN7_SARCHKMD,
			    GEN7_DISABLE_SAMPLER_PREFETCH);
2159 2160
	}

2161
	if (IS_ALDERLAKE_P(i915) || IS_ALDERLAKE_S(i915) || IS_DG1(i915) ||
2162
	    IS_ROCKETLAKE(i915) || IS_TIGERLAKE(i915)) {
2163
		/* Wa_1606931601:tgl,rkl,dg1,adl-s,adl-p */
2164 2165
		wa_masked_en(wal, GEN7_ROW_CHICKEN2, GEN12_DISABLE_EARLY_READ);

2166 2167 2168 2169
		/*
		 * Wa_1407928979:tgl A*
		 * Wa_18011464164:tgl[B0+],dg1[B0+]
		 * Wa_22010931296:tgl[B0+],dg1[B0+]
2170
		 * Wa_14010919138:rkl,dg1,adl-s,adl-p
2171 2172 2173
		 */
		wa_write_or(wal, GEN7_FF_THREAD_MODE,
			    GEN12_FF_TESSELATION_DOP_GATE_DISABLE);
2174 2175

		/*
2176 2177 2178
		 * Wa_1606700617:tgl,dg1,adl-p
		 * Wa_22010271021:tgl,rkl,dg1,adl-s,adl-p
		 * Wa_14010826681:tgl,dg1,rkl,adl-p
2179 2180 2181 2182
		 */
		wa_masked_en(wal,
			     GEN9_CS_DEBUG_MODE1,
			     FF_DOP_CLOCK_GATE_DISABLE);
2183 2184
	}

2185
	if (IS_ALDERLAKE_P(i915) || IS_ALDERLAKE_S(i915) ||
2186
	    IS_DG1_GRAPHICS_STEP(i915, STEP_A0, STEP_B0) ||
2187
	    IS_ROCKETLAKE(i915) || IS_TIGERLAKE(i915)) {
2188
		/* Wa_1409804808:tgl,rkl,dg1[a0],adl-s,adl-p */
2189 2190
		wa_masked_en(wal, GEN7_ROW_CHICKEN2,
			     GEN12_PUSH_CONST_DEREF_HOLD_DIS);
2191

2192 2193
		/*
		 * Wa_1409085225:tgl
2194
		 * Wa_14010229206:tgl,rkl,dg1[a0],adl-s,adl-p
2195 2196
		 */
		wa_masked_en(wal, GEN9_ROW_CHICKEN4, GEN12_DISABLE_TDL_PUSH);
2197 2198
	}

2199
	if (IS_DG1_GRAPHICS_STEP(i915, STEP_A0, STEP_B0) ||
2200
	    IS_ROCKETLAKE(i915) || IS_TIGERLAKE(i915)) {
2201 2202 2203
		/*
		 * Wa_1607030317:tgl
		 * Wa_1607186500:tgl
2204 2205 2206 2207 2208 2209
		 * Wa_1607297627:tgl,rkl,dg1[a0]
		 *
		 * On TGL and RKL there are multiple entries for this WA in the
		 * BSpec; some indicate this is an A0-only WA, others indicate
		 * it applies to all steppings so we trust the "all steppings."
		 * For DG1 this only applies to A0.
2210 2211
		 */
		wa_masked_en(wal,
2212
			     RING_PSMI_CTL(RENDER_RING_BASE),
2213 2214
			     GEN12_WAIT_FOR_EVENT_POWER_DOWN_DISABLE |
			     GEN8_RC_SEMA_IDLE_MSG_DISABLE);
2215 2216
	}

2217
	if (IS_DG1(i915) || IS_ROCKETLAKE(i915) || IS_TIGERLAKE(i915) ||
2218 2219
	    IS_ALDERLAKE_S(i915) || IS_ALDERLAKE_P(i915)) {
		/* Wa_1406941453:tgl,rkl,dg1,adl-s,adl-p */
2220 2221 2222 2223 2224
		wa_masked_en(wal,
			     GEN10_SAMPLER_MODE,
			     ENABLE_SMALLPL);
	}

2225
	if (GRAPHICS_VER(i915) == 11) {
2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
		/* This is not an Wa. Enable for better image quality */
		wa_masked_en(wal,
			     _3D_CHICKEN3,
			     _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE);

		/*
		 * Wa_1405543622:icl
		 * Formerly known as WaGAPZPriorityScheme
		 */
		wa_write_or(wal,
			    GEN8_GARBCNTL,
			    GEN11_ARBITRATION_PRIO_ORDER_MASK);

		/*
		 * Wa_1604223664:icl
		 * Formerly known as WaL3BankAddressHashing
		 */
2243 2244 2245 2246 2247 2248 2249 2250
		wa_write_clr_set(wal,
				 GEN8_GARBCNTL,
				 GEN11_HASH_CTRL_EXCL_MASK,
				 GEN11_HASH_CTRL_EXCL_BIT0);
		wa_write_clr_set(wal,
				 GEN11_GLBLINVL,
				 GEN11_BANK_HASH_ADDR_EXCL_MASK,
				 GEN11_BANK_HASH_ADDR_EXCL_BIT0);
2251 2252 2253 2254 2255

		/*
		 * Wa_1405733216:icl
		 * Formerly known as WaDisableCleanEvicts
		 */
2256 2257 2258
		wa_write_or(wal,
			    GEN8_L3SQCREG4,
			    GEN11_LQSC_CLEAN_EVICT_DISABLE);
2259

2260 2261 2262 2263
		/* Wa_1606682166:icl */
		wa_write_or(wal,
			    GEN7_SARCHKMD,
			    GEN7_DISABLE_SAMPLER_PREFETCH);
T
Tvrtko Ursulin 已提交
2264 2265

		/* Wa_1409178092:icl */
2266 2267 2268 2269
		wa_write_clr_set(wal,
				 GEN11_SCRATCH2,
				 GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE,
				 0);
2270 2271 2272 2273 2274 2275 2276 2277 2278

		/* WaEnable32PlaneMode:icl */
		wa_masked_en(wal, GEN9_CSFE_CHICKEN1_RCS,
			     GEN11_ENABLE_32_PLANE_MODE);

		/*
		 * Wa_1408615072:icl,ehl  (vsunit)
		 * Wa_1407596294:icl,ehl  (hsunit)
		 */
2279 2280
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE,
			    VSUNIT_CLKGATE_DIS | HSUNIT_CLKGATE_DIS);
2281

2282 2283 2284 2285 2286 2287 2288
		/*
		 * Wa_1408767742:icl[a2..forever],ehl[all]
		 * Wa_1605460711:icl[a0..c0]
		 */
		wa_write_or(wal,
			    GEN7_FF_THREAD_MODE,
			    GEN12_FF_TESSELATION_DOP_GATE_DISABLE);
M
Matt Atwood 已提交
2289

2290 2291 2292 2293
		/* Wa_22010271021 */
		wa_masked_en(wal,
			     GEN9_CS_DEBUG_MODE1,
			     FF_DOP_CLOCK_GATE_DISABLE);
2294 2295
	}

2296
	if (IS_GRAPHICS_VER(i915, 9, 12)) {
2297
		/* FtrPerCtxtPreemptionGranularityControl:skl,bxt,kbl,cfl,cnl,icl,tgl */
2298 2299 2300 2301 2302
		wa_masked_en(wal,
			     GEN7_FF_SLICE_CS_CHICKEN1,
			     GEN9_FFSC_PERCTX_PREEMPT_CTRL);
	}

2303 2304 2305 2306
	if (IS_SKYLAKE(i915) ||
	    IS_KABYLAKE(i915) ||
	    IS_COFFEELAKE(i915) ||
	    IS_COMETLAKE(i915)) {
2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
		/* WaEnableGapsTsvCreditFix:skl,kbl,cfl */
		wa_write_or(wal,
			    GEN8_GARBCNTL,
			    GEN9_GAPS_TSV_CREDIT_DISABLE);
	}

	if (IS_BROXTON(i915)) {
		/* WaDisablePooledEuLoadBalancingFix:bxt */
		wa_masked_en(wal,
			     FF_SLICE_CS_CHICKEN2,
			     GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE);
	}

2320
	if (GRAPHICS_VER(i915) == 9) {
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
		/* WaContextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl,glk,cfl */
		wa_masked_en(wal,
			     GEN9_CSFE_CHICKEN1_RCS,
			     GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE);

		/* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl,glk,cfl */
		wa_write_or(wal,
			    BDW_SCRATCH1,
			    GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);

		/* WaProgramL3SqcReg1DefaultForPerf:bxt,glk */
		if (IS_GEN9_LP(i915))
2333 2334 2335 2336 2337
			wa_write_clr_set(wal,
					 GEN8_L3SQCREG1,
					 L3_PRIO_CREDITS_MASK,
					 L3_GENERAL_PRIO_CREDITS(62) |
					 L3_HIGH_PRIO_CREDITS(2));
2338 2339 2340 2341 2342

		/* WaOCLCoherentLineFlush:skl,bxt,kbl,cfl */
		wa_write_or(wal,
			    GEN8_L3SQCREG4,
			    GEN8_LQSC_FLUSH_COHERENT_LINES);
2343 2344 2345 2346 2347 2348 2349 2350

		/* Disable atomics in L3 to prevent unrecoverable hangs */
		wa_write_clr_set(wal, GEN9_SCRATCH_LNCF1,
				 GEN9_LNCF_NONIA_COHERENT_ATOMICS_ENABLE, 0);
		wa_write_clr_set(wal, GEN8_L3SQCREG4,
				 GEN8_LQSQ_NONIA_COHERENT_ATOMICS_ENABLE, 0);
		wa_write_clr_set(wal, GEN9_SCRATCH1,
				 EVICTION_PERF_FIX_ENABLE, 0);
2351
	}
2352

2353 2354 2355 2356 2357 2358 2359 2360 2361
	if (IS_HASWELL(i915)) {
		/* WaSampleCChickenBitEnable:hsw */
		wa_masked_en(wal,
			     HALF_SLICE_CHICKEN3, HSW_SAMPLE_C_PERFORMANCE);

		wa_masked_dis(wal,
			      CACHE_MODE_0_GEN7,
			      /* enable HiZ Raw Stall Optimization */
			      HIZ_RAW_STALL_OPT_DISABLE);
2362 2363 2364 2365 2366 2367 2368
	}

	if (IS_VALLEYVIEW(i915)) {
		/* WaDisableEarlyCull:vlv */
		wa_masked_en(wal,
			     _3D_CHICKEN3,
			     _3D_CHICKEN_SF_DISABLE_OBJEND_CULL);
2369 2370

		/*
2371
		 * WaVSThreadDispatchOverride:ivb,vlv
2372
		 *
2373 2374
		 * This actually overrides the dispatch
		 * mode for all thread types.
2375
		 */
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388
		wa_write_clr_set(wal,
				 GEN7_FF_THREAD_MODE,
				 GEN7_FF_SCHED_MASK,
				 GEN7_FF_TS_SCHED_HW |
				 GEN7_FF_VS_SCHED_HW |
				 GEN7_FF_DS_SCHED_HW);

		/* WaPsdDispatchEnable:vlv */
		/* WaDisablePSDDualDispatchEnable:vlv */
		wa_masked_en(wal,
			     GEN7_HALF_SLICE_CHICKEN1,
			     GEN7_MAX_PS_THREAD_DEP |
			     GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE);
2389 2390
	}

2391 2392
	if (IS_IVYBRIDGE(i915)) {
		/* WaDisableEarlyCull:ivb */
2393 2394 2395 2396
		wa_masked_en(wal,
			     _3D_CHICKEN3,
			     _3D_CHICKEN_SF_DISABLE_OBJEND_CULL);

2397 2398 2399 2400 2401 2402 2403
		if (0) { /* causes HiZ corruption on ivb:gt1 */
			/* enable HiZ Raw Stall Optimization */
			wa_masked_dis(wal,
				      CACHE_MODE_0_GEN7,
				      HIZ_RAW_STALL_OPT_DISABLE);
		}

2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
		/*
		 * WaVSThreadDispatchOverride:ivb,vlv
		 *
		 * This actually overrides the dispatch
		 * mode for all thread types.
		 */
		wa_write_clr_set(wal,
				 GEN7_FF_THREAD_MODE,
				 GEN7_FF_SCHED_MASK,
				 GEN7_FF_TS_SCHED_HW |
				 GEN7_FF_VS_SCHED_HW |
				 GEN7_FF_DS_SCHED_HW);

2417 2418 2419 2420 2421 2422 2423
		/* WaDisablePSDDualDispatchEnable:ivb */
		if (IS_IVB_GT1(i915))
			wa_masked_en(wal,
				     GEN7_HALF_SLICE_CHICKEN1,
				     GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE);
	}

2424
	if (GRAPHICS_VER(i915) == 7) {
2425 2426
		/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
		wa_masked_en(wal,
2427
			     RING_MODE_GEN7(RENDER_RING_BASE),
2428 2429 2430
			     GFX_TLB_INVALIDATE_EXPLICIT | GFX_REPLAY_MODE);

		/* WaDisable_RenderCache_OperationalFlush:ivb,vlv,hsw */
2431 2432 2433 2434
		wa_masked_dis(wal, CACHE_MODE_0_GEN7, RC_OP_FLUSH_ENABLE);

		/*
		 * BSpec says this must be set, even though
2435
		 * WaDisable4x2SubspanOptimization:ivb,hsw
2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449
		 * WaDisable4x2SubspanOptimization isn't listed for VLV.
		 */
		wa_masked_en(wal,
			     CACHE_MODE_1,
			     PIXEL_SUBSPAN_COLLECT_OPT_DISABLE);

		/*
		 * BSpec recommends 8x4 when MSAA is used,
		 * however in practice 16x4 seems fastest.
		 *
		 * Note that PS/WM thread counts depend on the WIZ hashing
		 * disable bit, which we don't touch here, but it's good
		 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
		 */
2450 2451 2452 2453
		wa_masked_field_set(wal,
				    GEN7_GT_MODE,
				    GEN6_WIZ_HASHING_MASK,
				    GEN6_WIZ_HASHING_16x4);
2454 2455
	}

2456
	if (IS_GRAPHICS_VER(i915, 6, 7))
2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
		/*
		 * We need to disable the AsyncFlip performance optimisations in
		 * order to use MI_WAIT_FOR_EVENT within the CS. It should
		 * already be programmed to '1' on all products.
		 *
		 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
		 */
		wa_masked_en(wal,
			     MI_MODE,
			     ASYNC_FLIP_PERF_DISABLE);

2468
	if (GRAPHICS_VER(i915) == 6) {
2469 2470 2471 2472 2473 2474 2475 2476 2477
		/*
		 * Required for the hardware to program scanline values for
		 * waiting
		 * WaEnableFlushTlbInvalidationMode:snb
		 */
		wa_masked_en(wal,
			     GFX_MODE,
			     GFX_TLB_INVALIDATE_EXPLICIT);

2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
		/* WaDisableHiZPlanesWhenMSAAEnabled:snb */
		wa_masked_en(wal,
			     _3D_CHICKEN,
			     _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB);

		wa_masked_en(wal,
			     _3D_CHICKEN3,
			     /* WaStripsFansDisableFastClipPerformanceFix:snb */
			     _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL |
			     /*
			      * Bspec says:
			      * "This bit must be set if 3DSTATE_CLIP clip mode is set
			      * to normal and 3DSTATE_SF number of SF output attributes
			      * is more than 16."
			      */
			     _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH);

		/*
		 * BSpec recommends 8x4 when MSAA is used,
		 * however in practice 16x4 seems fastest.
		 *
		 * Note that PS/WM thread counts depend on the WIZ hashing
		 * disable bit, which we don't touch here, but it's good
		 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
		 */
2503 2504 2505 2506
		wa_masked_field_set(wal,
				    GEN6_GT_MODE,
				    GEN6_WIZ_HASHING_MASK,
				    GEN6_WIZ_HASHING_16x4);
2507 2508 2509 2510

		/* WaDisable_RenderCache_OperationalFlush:snb */
		wa_masked_dis(wal, CACHE_MODE_0, RC_OP_FLUSH_ENABLE);

2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521
		/*
		 * From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset. LRA replacement
		 *  policy is not supported."
		 */
		wa_masked_dis(wal,
			      CACHE_MODE_0,
			      CM0_STC_EVICT_DISABLE_LRA_SNB);
	}

2522
	if (IS_GRAPHICS_VER(i915, 4, 6))
2523 2524 2525 2526
		/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
		wa_add(wal, MI_MODE,
		       0, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH),
		       /* XXX bit doesn't stick on Broadwater */
2527
		       IS_I965G(i915) ? 0 : VS_TIMER_DISPATCH, true);
2528

2529
	if (GRAPHICS_VER(i915) == 4)
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
		/*
		 * Disable CONSTANT_BUFFER before it is loaded from the context
		 * image. For as it is loaded, it is executed and the stored
		 * address may no longer be valid, leading to a GPU hang.
		 *
		 * This imposes the requirement that userspace reload their
		 * CONSTANT_BUFFER on every batch, fortunately a requirement
		 * they are already accustomed to from before contexts were
		 * enabled.
		 */
M
Matt Roper 已提交
2540
		wa_add(wal, ECOSKPD(RENDER_RING_BASE),
2541
		       0, _MASKED_BIT_ENABLE(ECO_CONSTANT_BUFFER_SR_DISABLE),
2542 2543
		       0 /* XXX bit doesn't stick on Broadwater */,
		       true);
2544 2545
}

2546 2547
static void
xcs_engine_wa_init(struct intel_engine_cs *engine, struct i915_wa_list *wal)
2548 2549 2550 2551
{
	struct drm_i915_private *i915 = engine->i915;

	/* WaKBLVECSSemaphoreWaitPoll:kbl */
2552
	if (IS_KBL_GRAPHICS_STEP(i915, STEP_A0, STEP_F0)) {
2553 2554 2555 2556 2557 2558
		wa_write(wal,
			 RING_SEMA_WAIT_POLL(engine->mmio_base),
			 1);
	}
}

2559 2560 2561
static void
engine_init_workarounds(struct intel_engine_cs *engine, struct i915_wa_list *wal)
{
2562
	if (I915_SELFTEST_ONLY(GRAPHICS_VER(engine->i915) < 4))
2563 2564
		return;

2565 2566
	engine_fake_wa_init(engine, wal);

2567
	if (engine->class == RENDER_CLASS)
2568 2569 2570 2571 2572
		rcs_engine_wa_init(engine, wal);
	else
		xcs_engine_wa_init(engine, wal);
}

2573 2574 2575 2576
void intel_engine_init_workarounds(struct intel_engine_cs *engine)
{
	struct i915_wa_list *wal = &engine->wa_list;

2577
	if (GRAPHICS_VER(engine->i915) < 4)
2578 2579
		return;

2580
	wa_init_start(wal, "engine", engine->name);
2581
	engine_init_workarounds(engine, wal);
2582 2583 2584 2585 2586
	wa_init_finish(wal);
}

void intel_engine_apply_workarounds(struct intel_engine_cs *engine)
{
2587
	wa_list_apply(engine->gt, &engine->wa_list);
2588 2589
}

2590
static const struct i915_range mcr_ranges_gen8[] = {
M
Matt Roper 已提交
2591 2592 2593 2594 2595 2596 2597 2598
	{ .start = 0x5500, .end = 0x55ff },
	{ .start = 0x7000, .end = 0x7fff },
	{ .start = 0x9400, .end = 0x97ff },
	{ .start = 0xb000, .end = 0xb3ff },
	{ .start = 0xe000, .end = 0xe7ff },
	{},
};

2599
static const struct i915_range mcr_ranges_gen12[] = {
2600 2601 2602 2603 2604 2605 2606 2607
	{ .start =  0x8150, .end =  0x815f },
	{ .start =  0x9520, .end =  0x955f },
	{ .start =  0xb100, .end =  0xb3ff },
	{ .start =  0xde80, .end =  0xe8ff },
	{ .start = 0x24a00, .end = 0x24a7f },
	{},
};

2608
static const struct i915_range mcr_ranges_xehp[] = {
2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
	{ .start =  0x4000, .end =  0x4aff },
	{ .start =  0x5200, .end =  0x52ff },
	{ .start =  0x5400, .end =  0x7fff },
	{ .start =  0x8140, .end =  0x815f },
	{ .start =  0x8c80, .end =  0x8dff },
	{ .start =  0x94d0, .end =  0x955f },
	{ .start =  0x9680, .end =  0x96ff },
	{ .start =  0xb000, .end =  0xb3ff },
	{ .start =  0xc800, .end =  0xcfff },
	{ .start =  0xd800, .end =  0xd8ff },
	{ .start =  0xdc00, .end =  0xffff },
	{ .start = 0x17000, .end = 0x17fff },
	{ .start = 0x24a00, .end = 0x24a7f },
2622
	{},
2623 2624
};

2625 2626
static bool mcr_range(struct drm_i915_private *i915, u32 offset)
{
2627
	const struct i915_range *mcr_ranges;
M
Matt Roper 已提交
2628 2629
	int i;

2630 2631 2632
	if (GRAPHICS_VER_FULL(i915) >= IP_VER(12, 50))
		mcr_ranges = mcr_ranges_xehp;
	else if (GRAPHICS_VER(i915) >= 12)
2633
		mcr_ranges = mcr_ranges_gen12;
2634
	else if (GRAPHICS_VER(i915) >= 8)
2635 2636
		mcr_ranges = mcr_ranges_gen8;
	else
M
Matt Roper 已提交
2637 2638
		return false;

2639
	/*
M
Matt Roper 已提交
2640
	 * Registers in these ranges are affected by the MCR selector
2641 2642 2643
	 * which only controls CPU initiated MMIO. Routing does not
	 * work for CS access so we cannot verify them on this path.
	 */
2644 2645 2646
	for (i = 0; mcr_ranges[i].start; i++)
		if (offset >= mcr_ranges[i].start &&
		    offset <= mcr_ranges[i].end)
M
Matt Roper 已提交
2647
			return true;
2648 2649 2650 2651

	return false;
}

2652 2653 2654 2655 2656
static int
wa_list_srm(struct i915_request *rq,
	    const struct i915_wa_list *wal,
	    struct i915_vma *vma)
{
2657
	struct drm_i915_private *i915 = rq->engine->i915;
2658
	unsigned int i, count = 0;
2659 2660 2661 2662
	const struct i915_wa *wa;
	u32 srm, *cs;

	srm = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
2663
	if (GRAPHICS_VER(i915) >= 8)
2664 2665
		srm++;

2666 2667 2668 2669 2670 2671
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++) {
		if (!mcr_range(i915, i915_mmio_reg_offset(wa->reg)))
			count++;
	}

	cs = intel_ring_begin(rq, 4 * count);
2672 2673 2674 2675
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	for (i = 0, wa = wal->list; i < wal->count; i++, wa++) {
2676 2677 2678 2679 2680
		u32 offset = i915_mmio_reg_offset(wa->reg);

		if (mcr_range(i915, offset))
			continue;

2681
		*cs++ = srm;
2682
		*cs++ = offset;
2683 2684 2685 2686 2687 2688 2689 2690
		*cs++ = i915_ggtt_offset(vma) + sizeof(u32) * i;
		*cs++ = 0;
	}
	intel_ring_advance(rq, cs);

	return 0;
}

2691
static int engine_wa_list_verify(struct intel_context *ce,
2692 2693 2694 2695 2696 2697
				 const struct i915_wa_list * const wal,
				 const char *from)
{
	const struct i915_wa *wa;
	struct i915_request *rq;
	struct i915_vma *vma;
2698
	struct i915_gem_ww_ctx ww;
2699 2700 2701 2702 2703 2704 2705
	unsigned int i;
	u32 *results;
	int err;

	if (!wal->count)
		return 0;

2706 2707
	vma = __vm_create_scratch_for_read(&ce->engine->gt->ggtt->vm,
					   wal->count * sizeof(u32));
2708 2709 2710
	if (IS_ERR(vma))
		return PTR_ERR(vma);

2711
	intel_engine_pm_get(ce->engine);
2712 2713 2714 2715 2716 2717 2718 2719
	i915_gem_ww_ctx_init(&ww, false);
retry:
	err = i915_gem_object_lock(vma->obj, &ww);
	if (err == 0)
		err = intel_context_pin_ww(ce, &ww);
	if (err)
		goto err_pm;

2720 2721 2722 2723 2724
	err = i915_vma_pin_ww(vma, &ww, 0, 0,
			   i915_vma_is_ggtt(vma) ? PIN_GLOBAL : PIN_USER);
	if (err)
		goto err_unpin;

2725
	rq = i915_request_create(ce);
2726 2727
	if (IS_ERR(rq)) {
		err = PTR_ERR(rq);
2728
		goto err_vma;
2729 2730
	}

2731 2732 2733
	err = i915_request_await_object(rq, vma->obj, true);
	if (err == 0)
		err = i915_vma_move_to_active(vma, rq, EXEC_OBJECT_WRITE);
2734 2735
	if (err == 0)
		err = wa_list_srm(rq, wal, vma);
2736

2737
	i915_request_get(rq);
2738 2739
	if (err)
		i915_request_set_error_once(rq, err);
2740
	i915_request_add(rq);
2741 2742 2743 2744

	if (err)
		goto err_rq;

2745
	if (i915_request_wait(rq, 0, HZ / 5) < 0) {
2746
		err = -ETIME;
2747
		goto err_rq;
2748 2749 2750 2751 2752
	}

	results = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
	if (IS_ERR(results)) {
		err = PTR_ERR(results);
2753
		goto err_rq;
2754 2755 2756
	}

	err = 0;
2757
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++) {
2758
		if (mcr_range(rq->engine->i915, i915_mmio_reg_offset(wa->reg)))
2759 2760
			continue;

2761 2762
		if (!wa_verify(wa, results[i], wal->name, from))
			err = -ENXIO;
2763
	}
2764 2765 2766

	i915_gem_object_unpin_map(vma->obj);

2767 2768
err_rq:
	i915_request_put(rq);
2769 2770
err_vma:
	i915_vma_unpin(vma);
2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
err_unpin:
	intel_context_unpin(ce);
err_pm:
	if (err == -EDEADLK) {
		err = i915_gem_ww_ctx_backoff(&ww);
		if (!err)
			goto retry;
	}
	i915_gem_ww_ctx_fini(&ww);
	intel_engine_pm_put(ce->engine);
2781 2782 2783 2784 2785 2786 2787
	i915_vma_put(vma);
	return err;
}

int intel_engine_verify_workarounds(struct intel_engine_cs *engine,
				    const char *from)
{
2788 2789 2790
	return engine_wa_list_verify(engine->kernel_context,
				     &engine->wa_list,
				     from);
2791 2792
}

2793
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2794
#include "selftest_workarounds.c"
2795
#endif