driver.h 30.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

#ifndef MLX5_DRIVER_H
#define MLX5_DRIVER_H

#include <linux/kernel.h>
#include <linux/completion.h>
#include <linux/pci.h>
39
#include <linux/irq.h>
40 41
#include <linux/spinlock_types.h>
#include <linux/semaphore.h>
42
#include <linux/slab.h>
43
#include <linux/vmalloc.h>
44
#include <linux/xarray.h>
45
#include <linux/workqueue.h>
46
#include <linux/mempool.h>
47
#include <linux/interrupt.h>
48
#include <linux/idr.h>
49
#include <linux/notifier.h>
C
Chuhong Yuan 已提交
50
#include <linux/refcount.h>
51

52 53
#include <linux/mlx5/device.h>
#include <linux/mlx5/doorbell.h>
54
#include <linux/mlx5/eq.h>
55 56
#include <linux/timecounter.h>
#include <linux/ptp_clock_kernel.h>
57
#include <net/devlink.h>
58 59 60 61 62 63 64 65 66

enum {
	MLX5_BOARD_ID_LEN = 64,
};

enum {
	/* one minute for the sake of bringup. Generally, commands must always
	 * complete and we may need to increase this timeout value
	 */
67
	MLX5_CMD_TIMEOUT_MSEC	= 60 * 1000,
68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
	MLX5_CMD_WQ_MAX_NAME	= 32,
};

enum {
	CMD_OWNER_SW		= 0x0,
	CMD_OWNER_HW		= 0x1,
	CMD_STATUS_SUCCESS	= 0,
};

enum mlx5_sqp_t {
	MLX5_SQP_SMI		= 0,
	MLX5_SQP_GSI		= 1,
	MLX5_SQP_IEEE_1588	= 2,
	MLX5_SQP_SNIFFER	= 3,
	MLX5_SQP_SYNC_UMR	= 4,
};

enum {
	MLX5_MAX_PORTS	= 2,
};

enum {
90 91 92 93 94 95 96 97 98
	MLX5_ATOMIC_MODE_OFFSET = 16,
	MLX5_ATOMIC_MODE_IB_COMP = 1,
	MLX5_ATOMIC_MODE_CX = 2,
	MLX5_ATOMIC_MODE_8B = 3,
	MLX5_ATOMIC_MODE_16B = 4,
	MLX5_ATOMIC_MODE_32B = 5,
	MLX5_ATOMIC_MODE_64B = 6,
	MLX5_ATOMIC_MODE_128B = 7,
	MLX5_ATOMIC_MODE_256B = 8,
99 100 101
};

enum {
102
	MLX5_REG_QPTS            = 0x4002,
103 104
	MLX5_REG_QETCR		 = 0x4005,
	MLX5_REG_QTCT		 = 0x400a,
105
	MLX5_REG_QPDPM           = 0x4013,
106
	MLX5_REG_QCAM            = 0x4019,
107 108
	MLX5_REG_DCBX_PARAM      = 0x4020,
	MLX5_REG_DCBX_APP        = 0x4021,
109 110
	MLX5_REG_FPGA_CAP	 = 0x4022,
	MLX5_REG_FPGA_CTRL	 = 0x4023,
111
	MLX5_REG_FPGA_ACCESS_REG = 0x4024,
112
	MLX5_REG_CORE_DUMP	 = 0x402e,
113 114 115 116
	MLX5_REG_PCAP		 = 0x5001,
	MLX5_REG_PMTU		 = 0x5003,
	MLX5_REG_PTYS		 = 0x5004,
	MLX5_REG_PAOS		 = 0x5006,
117
	MLX5_REG_PFCC            = 0x5007,
118
	MLX5_REG_PPCNT		 = 0x5008,
119 120
	MLX5_REG_PPTB            = 0x500b,
	MLX5_REG_PBMC            = 0x500c,
121 122 123 124
	MLX5_REG_PMAOS		 = 0x5012,
	MLX5_REG_PUDE		 = 0x5009,
	MLX5_REG_PMPE		 = 0x5010,
	MLX5_REG_PELC		 = 0x500e,
125
	MLX5_REG_PVLC		 = 0x500f,
126
	MLX5_REG_PCMR		 = 0x5041,
127
	MLX5_REG_PMLP		 = 0x5002,
128
	MLX5_REG_PPLM		 = 0x5023,
129
	MLX5_REG_PCAM		 = 0x507f,
130 131
	MLX5_REG_NODE_DESC	 = 0x6001,
	MLX5_REG_HOST_ENDIANNESS = 0x7004,
132
	MLX5_REG_MCIA		 = 0x9014,
133
	MLX5_REG_MLCR		 = 0x902b,
134 135 136 137
	MLX5_REG_MTRC_CAP	 = 0x9040,
	MLX5_REG_MTRC_CONF	 = 0x9041,
	MLX5_REG_MTRC_STDB	 = 0x9042,
	MLX5_REG_MTRC_CTRL	 = 0x9043,
138
	MLX5_REG_MPEIN		 = 0x9050,
139
	MLX5_REG_MPCNT		 = 0x9051,
140 141
	MLX5_REG_MTPPS		 = 0x9053,
	MLX5_REG_MTPPSE		 = 0x9054,
142
	MLX5_REG_MPEGC		 = 0x9056,
143
	MLX5_REG_MCQS		 = 0x9060,
144 145 146
	MLX5_REG_MCQI		 = 0x9061,
	MLX5_REG_MCC		 = 0x9062,
	MLX5_REG_MCDA		 = 0x9063,
147
	MLX5_REG_MCAM		 = 0x907f,
148 149
};

150 151 152 153 154
enum mlx5_qpts_trust_state {
	MLX5_QPTS_TRUST_PCP  = 1,
	MLX5_QPTS_TRUST_DSCP = 2,
};

155 156 157 158 159
enum mlx5_dcbx_oper_mode {
	MLX5E_DCBX_PARAM_VER_OPER_HOST  = 0x0,
	MLX5E_DCBX_PARAM_VER_OPER_AUTO  = 0x3,
};

160 161 162
enum {
	MLX5_ATOMIC_OPS_CMP_SWAP	= 1 << 0,
	MLX5_ATOMIC_OPS_FETCH_ADD	= 1 << 1,
163 164
	MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
	MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
165 166
};

167 168 169 170 171 172 173
enum mlx5_page_fault_resume_flags {
	MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
	MLX5_PAGE_FAULT_RESUME_WRITE	 = 1 << 1,
	MLX5_PAGE_FAULT_RESUME_RDMA	 = 1 << 2,
	MLX5_PAGE_FAULT_RESUME_ERROR	 = 1 << 7,
};

174 175 176 177 178 179
enum dbg_rsc_type {
	MLX5_DBG_RSC_QP,
	MLX5_DBG_RSC_EQ,
	MLX5_DBG_RSC_CQ,
};

180 181 182 183 184 185 186
enum port_state_policy {
	MLX5_POLICY_DOWN	= 0,
	MLX5_POLICY_UP		= 1,
	MLX5_POLICY_FOLLOW	= 2,
	MLX5_POLICY_INVALID	= 0xffffffff
};

187 188 189 190 191
enum mlx5_coredev_type {
	MLX5_COREDEV_PF,
	MLX5_COREDEV_VF
};

192 193 194 195 196 197 198 199 200 201 202 203 204
struct mlx5_field_desc {
	int			i;
};

struct mlx5_rsc_debug {
	struct mlx5_core_dev   *dev;
	void		       *object;
	enum dbg_rsc_type	type;
	struct dentry	       *root;
	struct mlx5_field_desc	fields[0];
};

enum mlx5_dev_event {
205
	MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
206
	MLX5_DEV_EVENT_PORT_AFFINITY = 129,
207 208
};

209
enum mlx5_port_status {
210 211
	MLX5_PORT_UP        = 1,
	MLX5_PORT_DOWN      = 2,
212 213
};

214
struct mlx5_bfreg_info {
215
	u32		       *sys_pages;
216
	int			num_low_latency_bfregs;
217 218 219
	unsigned int	       *count;

	/*
220
	 * protect bfreg allocation data structs
221 222
	 */
	struct mutex		lock;
223
	u32			ver;
224 225
	bool			lib_uar_4k;
	u32			num_sys_pages;
226 227 228
	u32			num_static_sys_pages;
	u32			total_num_bfregs;
	u32			num_dyn_bfregs;
229 230 231 232 233 234 235 236
};

struct mlx5_cmd_first {
	__be32		data[4];
};

struct mlx5_cmd_msg {
	struct list_head		list;
237
	struct cmd_msg_cache	       *parent;
238 239 240 241 242 243 244 245 246 247 248 249 250 251
	u32				len;
	struct mlx5_cmd_first		first;
	struct mlx5_cmd_mailbox	       *next;
};

struct mlx5_cmd_debug {
	struct dentry	       *dbg_root;
	void		       *in_msg;
	void		       *out_msg;
	u8			status;
	u16			inlen;
	u16			outlen;
};

252
struct cmd_msg_cache {
253 254 255 256
	/* protect block chain allocations
	 */
	spinlock_t		lock;
	struct list_head	head;
257 258
	unsigned int		max_inbox_size;
	unsigned int		num_ent;
259 260
};

261 262
enum {
	MLX5_NUM_COMMAND_CACHES = 5,
263 264 265 266 267 268 269 270 271 272 273
};

struct mlx5_cmd_stats {
	u64		sum;
	u64		n;
	struct dentry  *root;
	/* protect command average calculations */
	spinlock_t	lock;
};

struct mlx5_cmd {
274 275
	struct mlx5_nb    nb;

276 277 278
	void	       *cmd_alloc_buf;
	dma_addr_t	alloc_dma;
	int		alloc_size;
279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
	void	       *cmd_buf;
	dma_addr_t	dma;
	u16		cmdif_rev;
	u8		log_sz;
	u8		log_stride;
	int		max_reg_cmds;
	int		events;
	u32 __iomem    *vector;

	/* protect command queue allocations
	 */
	spinlock_t	alloc_lock;

	/* protect token allocations
	 */
	spinlock_t	token_lock;
	u8		token;
	unsigned long	bitmask;
	char		wq_name[MLX5_CMD_WQ_MAX_NAME];
	struct workqueue_struct *wq;
	struct semaphore sem;
	struct semaphore pages_sem;
	int	mode;
	struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
R
Romain Perier 已提交
303
	struct dma_pool *pool;
304
	struct mlx5_cmd_debug dbg;
305
	struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
306 307 308 309 310 311 312
	int checksum_disabled;
	struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
};

struct mlx5_port_caps {
	int	gid_table_len;
	int	pkey_table_len;
313
	u8	ext_port_cap;
314
	bool	has_smi;
315 316 317 318 319 320 321 322 323 324 325 326 327
};

struct mlx5_cmd_mailbox {
	void	       *buf;
	dma_addr_t	dma;
	struct mlx5_cmd_mailbox *next;
};

struct mlx5_buf_list {
	void		       *buf;
	dma_addr_t		map;
};

328 329 330 331 332 333 334
struct mlx5_frag_buf {
	struct mlx5_buf_list	*frags;
	int			npages;
	int			size;
	u8			page_shift;
};

335
struct mlx5_frag_buf_ctrl {
336
	struct mlx5_buf_list   *frags;
337
	u32			sz_m1;
338
	u16			frag_sz_m1;
339
	u16			strides_offset;
340 341 342 343 344
	u8			log_sz;
	u8			log_stride;
	u8			log_frag_strides;
};

345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
struct mlx5_core_psv {
	u32	psv_idx;
	struct psv_layout {
		u32	pd;
		u16	syndrome;
		u16	reserved;
		u16	bg;
		u16	app_tag;
		u32	ref_tag;
	} psv;
};

struct mlx5_core_sig_ctx {
	struct mlx5_core_psv	psv_memory;
	struct mlx5_core_psv	psv_wire;
360 361 362 363
	struct ib_sig_err       err_item;
	bool			sig_status_checked;
	bool			sig_err_exists;
	u32			sigerr_count;
364
};
365

A
Artemy Kovalyov 已提交
366 367 368
enum {
	MLX5_MKEY_MR = 1,
	MLX5_MKEY_MW,
369
	MLX5_MKEY_INDIRECT_DEVX,
A
Artemy Kovalyov 已提交
370 371
};

372
struct mlx5_core_mkey {
373 374 375 376
	u64			iova;
	u64			size;
	u32			key;
	u32			pd;
A
Artemy Kovalyov 已提交
377
	u32			type;
378 379
};

380 381
#define MLX5_24BIT_MASK		((1 << 24) - 1)

382
enum mlx5_res_type {
383 384 385 386 387
	MLX5_RES_QP	= MLX5_EVENT_QUEUE_TYPE_QP,
	MLX5_RES_RQ	= MLX5_EVENT_QUEUE_TYPE_RQ,
	MLX5_RES_SQ	= MLX5_EVENT_QUEUE_TYPE_SQ,
	MLX5_RES_SRQ	= 3,
	MLX5_RES_XSRQ	= 4,
A
Artemy Kovalyov 已提交
388
	MLX5_RES_XRQ	= 5,
M
Moni Shoua 已提交
389
	MLX5_RES_DCT	= MLX5_EVENT_QUEUE_TYPE_DCT,
390 391 392 393
};

struct mlx5_core_rsc_common {
	enum mlx5_res_type	res;
C
Chuhong Yuan 已提交
394
	refcount_t		refcount;
395 396 397
	struct completion	free;
};

398
struct mlx5_uars_page {
399
	void __iomem	       *map;
400 401 402 403 404 405 406 407 408 409
	bool			wc;
	u32			index;
	struct list_head	list;
	unsigned int		bfregs;
	unsigned long	       *reg_bitmap; /* for non fast path bf regs */
	unsigned long	       *fp_bitmap;
	unsigned int		reg_avail;
	unsigned int		fp_avail;
	struct kref		ref_count;
	struct mlx5_core_dev   *mdev;
410 411
};

412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
struct mlx5_bfreg_head {
	/* protect blue flame registers allocations */
	struct mutex		lock;
	struct list_head	list;
};

struct mlx5_bfreg_data {
	struct mlx5_bfreg_head	reg_head;
	struct mlx5_bfreg_head	wc_head;
};

struct mlx5_sq_bfreg {
	void __iomem	       *map;
	struct mlx5_uars_page  *up;
	bool			wc;
	u32			index;
	unsigned int		offset;
};
430 431 432 433 434 435 436

struct mlx5_core_health {
	struct health_buffer __iomem   *health;
	__be32 __iomem		       *health_counter;
	struct timer_list		timer;
	u32				prev;
	int				miss_counter;
437
	u8				synd;
438
	u32				fatal_error;
A
Alex Vesker 已提交
439
	u32				crdump_size;
440 441
	/* wq spinlock to synchronize draining */
	spinlock_t			wq_lock;
442
	struct workqueue_struct	       *wq;
443
	unsigned long			flags;
444
	struct work_struct		fatal_report_work;
445
	struct work_struct		report_work;
446
	struct delayed_work		recover_work;
447
	struct devlink_health_reporter *fw_reporter;
448
	struct devlink_health_reporter *fw_fatal_reporter;
449 450 451
};

struct mlx5_qp_table {
452
	struct notifier_block   nb;
453

454 455 456 457 458 459
	/* protect radix tree
	 */
	spinlock_t		lock;
	struct radix_tree_root	tree;
};

E
Eli Cohen 已提交
460 461
struct mlx5_vf_context {
	int	enabled;
462 463 464
	u64	port_guid;
	u64	node_guid;
	enum port_state_policy	policy;
E
Eli Cohen 已提交
465 466 467 468 469
};

struct mlx5_core_sriov {
	struct mlx5_vf_context	*vfs_ctx;
	int			num_vfs;
470
	u16			max_vfs;
E
Eli Cohen 已提交
471 472
};

G
Gavi Teitz 已提交
473 474 475 476 477 478 479 480 481 482 483
struct mlx5_fc_pool {
	struct mlx5_core_dev *dev;
	struct mutex pool_lock; /* protects pool lists */
	struct list_head fully_used;
	struct list_head partially_used;
	struct list_head unused;
	int available_fcs;
	int used_fcs;
	int threshold;
};

484
struct mlx5_fc_stats {
V
Vlad Buslov 已提交
485 486
	spinlock_t counters_idr_lock; /* protects counters_idr */
	struct idr counters_idr;
487
	struct list_head counters;
488
	struct llist_head addlist;
489
	struct llist_head dellist;
490 491 492 493

	struct workqueue_struct *wq;
	struct delayed_work work;
	unsigned long next_query;
494
	unsigned long sampling_interval; /* jiffies */
495
	u32 *bulk_query_out;
G
Gavi Teitz 已提交
496
	struct mlx5_fc_pool fc_pool;
497 498
};

499
struct mlx5_events;
500
struct mlx5_mpfs;
501
struct mlx5_eswitch;
502
struct mlx5_lag;
503
struct mlx5_devcom;
504
struct mlx5_eq_table;
505
struct mlx5_irq_table;
506

507 508 509 510 511 512
struct mlx5_rate_limit {
	u32			rate;
	u32			max_burst_sz;
	u16			typical_pkt_sz;
};

513
struct mlx5_rl_entry {
514
	struct mlx5_rate_limit	rl;
515 516 517 518 519 520 521 522 523 524 525 526 527
	u16                     index;
	u16                     refcount;
};

struct mlx5_rl_table {
	/* protect rate limit table */
	struct mutex            rl_lock;
	u16                     max_size;
	u32                     max_rate;
	u32                     min_rate;
	struct mlx5_rl_entry   *rl_entry;
};

528 529 530 531 532 533
struct mlx5_core_roce {
	struct mlx5_flow_table *ft;
	struct mlx5_flow_group *fg;
	struct mlx5_flow_handle *allow_rule;
};

534
struct mlx5_priv {
535 536
	/* IRQ table valid only for real pci devices PF or VF */
	struct mlx5_irq_table   *irq_table;
537
	struct mlx5_eq_table	*eq_table;
538 539

	/* pages stuff */
540
	struct mlx5_nb          pg_nb;
541 542 543
	struct workqueue_struct *pg_wq;
	struct rb_root		page_root;
	int			fw_pages;
544
	atomic_t		reg_pages;
545
	struct list_head	free_list;
E
Eli Cohen 已提交
546
	int			vfs_pages;
547
	int			peer_pf_pages;
548 549 550 551 552 553 554 555 556 557 558

	struct mlx5_core_health health;

	/* start: qp staff */
	struct mlx5_qp_table	qp_table;
	struct dentry	       *qp_debugfs;
	struct dentry	       *eq_debugfs;
	struct dentry	       *cq_debugfs;
	struct dentry	       *cmdif_debugfs;
	/* end: qp staff */

559
	struct xarray           mkey_table;
560

561
	/* start: alloc staff */
562 563 564 565
	/* protect buffer alocation according to numa node */
	struct mutex            alloc_mutex;
	int                     numa_node;

566 567 568 569 570 571 572 573
	struct mutex            pgdir_mutex;
	struct list_head        pgdir_list;
	/* end: alloc staff */
	struct dentry	       *dbg_root;

	/* protect mkey key part */
	spinlock_t		mkey_lock;
	u8			mkey_key;
574 575 576 577

	struct list_head        dev_list;
	struct list_head        ctx_list;
	spinlock_t              ctx_lock;
578
	struct mlx5_events      *events;
579

580
	struct mlx5_flow_steering *steering;
581
	struct mlx5_mpfs        *mpfs;
582
	struct mlx5_eswitch     *eswitch;
E
Eli Cohen 已提交
583
	struct mlx5_core_sriov	sriov;
584
	struct mlx5_lag		*lag;
585
	struct mlx5_devcom	*devcom;
586
	struct mlx5_core_roce	roce;
587
	struct mlx5_fc_stats		fc_stats;
588
	struct mlx5_rl_table            rl_table;
589

590
	struct mlx5_bfreg_data		bfregs;
591
	struct mlx5_uars_page	       *uar;
592 593
};

594
enum mlx5_device_state {
595
	MLX5_DEVICE_STATE_UNINITIALIZED,
596 597 598 599 600
	MLX5_DEVICE_STATE_UP,
	MLX5_DEVICE_STATE_INTERNAL_ERROR,
};

enum mlx5_interface_state {
601
	MLX5_INTERFACE_STATE_UP = BIT(0),
602 603 604 605 606 607 608
};

enum mlx5_pci_status {
	MLX5_PCI_STATUS_DISABLED,
	MLX5_PCI_STATUS_ENABLED,
};

609 610 611 612 613 614
enum mlx5_pagefault_type_flags {
	MLX5_PFAULT_REQUESTOR = 1 << 0,
	MLX5_PFAULT_WRITE     = 1 << 1,
	MLX5_PFAULT_RDMA      = 1 << 2,
};

615
struct mlx5_td {
Y
Yuval Avnery 已提交
616 617
	/* protects tirs list changes while tirs refresh */
	struct mutex     list_lock;
618 619 620 621 622 623 624 625
	struct list_head tirs_list;
	u32              tdn;
};

struct mlx5e_resources {
	u32                        pdn;
	struct mlx5_td             td;
	struct mlx5_core_mkey      mkey;
626
	struct mlx5_sq_bfreg       bfreg;
627 628
};

629 630 631 632 633
enum mlx5_sw_icm_type {
	MLX5_SW_ICM_TYPE_STEERING,
	MLX5_SW_ICM_TYPE_HEADER_MODIFY,
};

634 635 636 637 638 639 640 641
#define MLX5_MAX_RESERVED_GIDS 8

struct mlx5_rsvd_gids {
	unsigned int start;
	unsigned int count;
	struct ida ida;
};

642 643 644 645 646 647 648 649 650
#define MAX_PIN_NUM	8
struct mlx5_pps {
	u8                         pin_caps[MAX_PIN_NUM];
	struct work_struct         out_work;
	u64                        start[MAX_PIN_NUM];
	u8                         enabled;
};

struct mlx5_clock {
651 652
	struct mlx5_core_dev      *mdev;
	struct mlx5_nb             pps_nb;
653
	seqlock_t                  lock;
654 655 656 657 658 659 660 661 662 663 664
	struct cyclecounter        cycles;
	struct timecounter         tc;
	struct hwtstamp_config     hwtstamp_config;
	u32                        nominal_c_mult;
	unsigned long              overflow_period;
	struct delayed_work        overflow_work;
	struct ptp_clock          *ptp;
	struct ptp_clock_info      ptp_info;
	struct mlx5_pps            pps_info;
};

665
struct mlx5_dm;
666
struct mlx5_fw_tracer;
667
struct mlx5_vxlan;
668
struct mlx5_geneve;
669
struct mlx5_hv_vhca;
670

671 672 673
#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))

674
struct mlx5_core_dev {
675
	struct device *device;
676
	enum mlx5_coredev_type coredev_type;
677
	struct pci_dev	       *pdev;
678 679 680
	/* sync pci state */
	struct mutex		pci_status_mutex;
	enum mlx5_pci_status	pci_status;
681 682 683
	u8			rev_id;
	char			board_id[MLX5_BOARD_ID_LEN];
	struct mlx5_cmd		cmd;
684
	struct mlx5_port_caps	port_caps[MLX5_MAX_PORTS];
685
	struct {
686 687
		u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
		u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
688 689
		u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
		u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
690
		u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
691
		u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
692
		u8  embedded_cpu;
693
	} caps;
694
	u64			sys_image_guid;
695 696
	phys_addr_t		iseg_base;
	struct mlx5_init_seg __iomem *iseg;
697
	phys_addr_t             bar_addr;
698 699 700
	enum mlx5_device_state	state;
	/* sync interface state */
	struct mutex		intf_state_mutex;
701
	unsigned long		intf_state;
702 703 704
	struct mlx5_priv	priv;
	struct mlx5_profile	*profile;
	atomic_t		num_qps;
705
	u32			issi;
706
	struct mlx5e_resources  mlx5e_res;
707
	struct mlx5_dm          *dm;
708
	struct mlx5_vxlan       *vxlan;
709
	struct mlx5_geneve      *geneve;
710 711
	struct {
		struct mlx5_rsvd_gids	reserved_gids;
712
		u32			roce_en;
713
	} roce;
714 715
#ifdef CONFIG_MLX5_FPGA
	struct mlx5_fpga_device *fpga;
716
#endif
717
	struct mlx5_clock        clock;
718
	struct mlx5_ib_clock_info  *clock_info;
719
	struct mlx5_fw_tracer   *tracer;
720
	u32                      vsc_addr;
721
	struct mlx5_hv_vhca	*hv_vhca;
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
};

struct mlx5_db {
	__be32			*db;
	union {
		struct mlx5_db_pgdir		*pgdir;
		struct mlx5_ib_user_db_page	*user_page;
	}			u;
	dma_addr_t		dma;
	int			index;
};

enum {
	MLX5_COMP_EQ_SIZE = 1024,
};

738 739 740 741 742
enum {
	MLX5_PTYS_IB = 1 << 0,
	MLX5_PTYS_EN = 1 << 2,
};

743 744
typedef void (*mlx5_cmd_cbk_t)(int status, void *context);

745 746 747 748
enum {
	MLX5_CMD_ENT_STATE_PENDING_COMP,
};

749
struct mlx5_cmd_work_ent {
750
	unsigned long		state;
751 752
	struct mlx5_cmd_msg    *in;
	struct mlx5_cmd_msg    *out;
E
Eli Cohen 已提交
753 754
	void		       *uout;
	int			uout_size;
755
	mlx5_cmd_cbk_t		callback;
756
	struct delayed_work	cb_timeout_work;
757
	void		       *context;
E
Eli Cohen 已提交
758
	int			idx;
759 760 761 762 763 764 765 766
	struct completion	done;
	struct mlx5_cmd        *cmd;
	struct work_struct	work;
	struct mlx5_cmd_layout *lay;
	int			ret;
	int			page_queue;
	u8			status;
	u8			token;
T
Thomas Gleixner 已提交
767 768
	u64			ts1;
	u64			ts2;
E
Eli Cohen 已提交
769
	u16			op;
770
	bool			polling;
771 772 773 774 775 776 777
};

struct mlx5_pas {
	u64	pa;
	u8	log_sz;
};

778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
enum phy_port_state {
	MLX5_AAA_111
};

struct mlx5_hca_vport_context {
	u32			field_select;
	bool			sm_virt_aware;
	bool			has_smi;
	bool			has_raw;
	enum port_state_policy	policy;
	enum phy_port_state	phys_state;
	enum ib_port_state	vport_state;
	u8			port_physical_state;
	u64			sys_image_guid;
	u64			port_guid;
	u64			node_guid;
	u32			cap_mask1;
	u32			cap_mask1_perm;
796 797
	u16			cap_mask2;
	u16			cap_mask2_perm;
798 799 800 801 802 803 804 805 806 807 808
	u16			lid;
	u8			init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
	u8			lmc;
	u8			subnet_timeout;
	u16			sm_lid;
	u8			sm_sl;
	u16			qkey_violation_counter;
	u16			pkey_violation_counter;
	bool			grh_required;
};

809
static inline void *mlx5_buf_offset(struct mlx5_frag_buf *buf, int offset)
810
{
811
		return buf->frags->buf + offset;
812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
}

#define STRUCT_FIELD(header, field) \
	.struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field),      \
	.struct_size_bytes   = sizeof((struct ib_unpacked_ ## header *)0)->field

static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
}

extern struct dentry *mlx5_debugfs_root;

static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->fw_rev) & 0xffff;
}

static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->fw_rev) >> 16;
}

static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
}

static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
}

845 846 847 848 849
static inline u32 mlx5_base_mkey(const u32 key)
{
	return key & 0xffffff00u;
}

850 851
static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
					u8 log_stride, u8 log_sz,
852
					u16 strides_offset,
853
					struct mlx5_frag_buf_ctrl *fbc)
854
{
855
	fbc->frags      = frags;
856 857
	fbc->log_stride = log_stride;
	fbc->log_sz     = log_sz;
858 859 860
	fbc->sz_m1	= (1 << fbc->log_sz) - 1;
	fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
	fbc->frag_sz_m1	= (1 << fbc->log_frag_strides) - 1;
861 862 863
	fbc->strides_offset = strides_offset;
}

864 865
static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
				 u8 log_stride, u8 log_sz,
866 867
				 struct mlx5_frag_buf_ctrl *fbc)
{
868
	mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
869 870
}

871 872 873
static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
					  u32 ix)
{
874 875 876 877
	unsigned int frag;

	ix  += fbc->strides_offset;
	frag = ix >> fbc->log_frag_strides;
878

879
	return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
880 881
}

882 883 884 885 886 887 888 889
static inline u32
mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
{
	u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;

	return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
}

890 891 892 893
int mlx5_cmd_init(struct mlx5_core_dev *dev);
void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
894

895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
struct mlx5_async_ctx {
	struct mlx5_core_dev *dev;
	atomic_t num_inflight;
	struct wait_queue_head wait;
};

struct mlx5_async_work;

typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);

struct mlx5_async_work {
	struct mlx5_async_ctx *ctx;
	mlx5_async_cbk_t user_callback;
};

void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
			     struct mlx5_async_ctx *ctx);
void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
		     void *out, int out_size, mlx5_async_cbk_t callback,
		     struct mlx5_async_work *work);

917 918
int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
		  int out_size);
919 920
int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
			  void *out, int out_size);
921 922 923
void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);

int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
924 925
int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
926
void mlx5_health_flush(struct mlx5_core_dev *dev);
927 928
void mlx5_health_cleanup(struct mlx5_core_dev *dev);
int mlx5_health_init(struct mlx5_core_dev *dev);
929
void mlx5_start_health_poll(struct mlx5_core_dev *dev);
930
void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
931
void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
932
void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
933
int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
934 935 936 937
			struct mlx5_frag_buf *buf, int node);
int mlx5_buf_alloc(struct mlx5_core_dev *dev,
		   int size, struct mlx5_frag_buf *buf);
void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
938 939 940
int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
			     struct mlx5_frag_buf *buf, int node);
void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
941 942 943 944
struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
						      gfp_t flags, int npages);
void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
				 struct mlx5_cmd_mailbox *head);
945 946
void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
947 948
int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
			     struct mlx5_core_mkey *mkey,
949 950 951 952
			     struct mlx5_async_ctx *async_ctx, u32 *in,
			     int inlen, u32 *out, int outlen,
			     mlx5_async_cbk_t callback,
			     struct mlx5_async_work *context);
953 954
int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
			  struct mlx5_core_mkey *mkey,
955
			  u32 *in, int inlen);
956 957 958
int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
			   struct mlx5_core_mkey *mkey);
int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
959
			 u32 *out, int outlen);
960 961
int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
962
int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
963
void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
964
void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
965 966
void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
967
				 s32 npages, bool ec_function);
968
int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
969 970 971
int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
void mlx5_register_debugfs(void);
void mlx5_unregister_debugfs(void);
972 973

void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas);
974
void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
975 976
int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
		    unsigned int *irqn);
977 978 979
int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);

980
void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
981 982 983 984
void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
			 int size_in, void *data_out, int size_out,
			 u16 reg_num, int arg, int write);
985

986
int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
987 988
int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
		       int node);
989 990 991
void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);

const char *mlx5_command_str(int command);
992
void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
993
void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
994 995 996
int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
			 int npsvs, u32 *sig_index);
int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
997
void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
998 999
int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
			struct mlx5_odp_caps *odp_caps);
1000 1001
int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
			     u8 port_num, void *out, size_t sz);
1002

1003 1004
int mlx5_init_rl_table(struct mlx5_core_dev *dev);
void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1005 1006 1007
int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
		     struct mlx5_rate_limit *rl);
void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1008
bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1009 1010
bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
		       struct mlx5_rate_limit *rl_1);
1011 1012 1013
int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
		     bool map_wc, bool fast_path);
void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1014

1015 1016 1017
unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
struct cpumask *
mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
1018 1019 1020
unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
			   u8 roce_version, u8 roce_l3_type, const u8 *gid,
1021
			   const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
1022

1023 1024 1025 1026 1027
static inline int fw_initializing(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->initializing) >> 31;
}

1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
static inline u32 mlx5_mkey_to_idx(u32 mkey)
{
	return mkey >> 8;
}

static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
{
	return mkey_idx << 8;
}

E
Eli Cohen 已提交
1038 1039 1040 1041 1042
static inline u8 mlx5_mkey_variant(u32 mkey)
{
	return mkey & 0xff;
}

1043 1044
enum {
	MLX5_PROF_MASK_QP_SIZE		= (u64)1 << 0,
1045
	MLX5_PROF_MASK_MR_CACHE		= (u64)1 << 1,
1046 1047 1048
};

enum {
1049
	MR_CACHE_LAST_STD_ENTRY = 20,
1050 1051
	MLX5_IMR_MTT_CACHE_ENTRY,
	MLX5_IMR_KSM_CACHE_ENTRY,
1052
	MAX_MR_CACHE_ENTRIES
1053 1054
};

1055 1056 1057 1058 1059
enum {
	MLX5_INTERFACE_PROTOCOL_IB  = 0,
	MLX5_INTERFACE_PROTOCOL_ETH = 1,
};

1060 1061 1062
struct mlx5_interface {
	void *			(*add)(struct mlx5_core_dev *dev);
	void			(*remove)(struct mlx5_core_dev *dev, void *context);
1063 1064
	int			(*attach)(struct mlx5_core_dev *dev, void *context);
	void			(*detach)(struct mlx5_core_dev *dev, void *context);
1065
	int			protocol;
1066 1067 1068 1069 1070
	struct list_head	list;
};

int mlx5_register_interface(struct mlx5_interface *intf);
void mlx5_unregister_interface(struct mlx5_interface *intf);
1071 1072
int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1073 1074
int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1075

1076
int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
1077

1078 1079
int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
1080 1081
bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
R
Roi Dayan 已提交
1082
bool mlx5_lag_is_multipath(struct mlx5_core_dev *dev);
1083
bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
A
Aviv Heller 已提交
1084
struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
1085 1086 1087 1088
int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
				 u64 *values,
				 int num_counters,
				 size_t *offsets);
1089 1090
struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
1091 1092 1093 1094
int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
			 u64 length, u16 uid, phys_addr_t *addr, u32 *obj_id);
int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
			   u64 length, u16 uid, phys_addr_t addr, u32 obj_id);
1095

1096
#ifdef CONFIG_MLX5_CORE_IPOIB
1097 1098 1099 1100 1101
struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
					  struct ib_device *ibdev,
					  const char *name,
					  void (*setup)(struct net_device *));
#endif /* CONFIG_MLX5_CORE_IPOIB */
1102 1103 1104
int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
			    struct ib_device *device,
			    struct rdma_netdev_alloc_params *params);
1105

1106 1107
struct mlx5_profile {
	u64	mask;
1108
	u8	log_max_qp;
1109 1110 1111 1112 1113 1114
	struct {
		int	size;
		int	limit;
	} mr_cache[MAX_MR_CACHE_ENTRIES];
};

E
Eli Cohen 已提交
1115 1116 1117 1118
enum {
	MLX5_PCI_DEV_IS_VF		= 1 << 0,
};

1119
static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev)
E
Eli Cohen 已提交
1120
{
1121
	return dev->coredev_type == MLX5_COREDEV_PF;
E
Eli Cohen 已提交
1122 1123
}

1124 1125 1126 1127 1128
static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev)
{
	return dev->coredev_type == MLX5_COREDEV_VF;
}

1129 1130 1131 1132 1133
static inline bool mlx5_core_is_ecpf(struct mlx5_core_dev *dev)
{
	return dev->caps.embedded_cpu;
}

1134 1135
static inline bool
mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev)
1136 1137 1138 1139
{
	return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
}

1140
static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev)
1141 1142 1143 1144
{
	return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
}

1145
static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev)
1146
{
1147
	return dev->priv.sriov.max_vfs;
1148 1149
}

1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
static inline int mlx5_get_gid_table_len(u16 param)
{
	if (param > 4) {
		pr_warn("gid table length is zero\n");
		return 0;
	}

	return 8 * (1 << param);
}

1160 1161 1162 1163 1164
static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
{
	return !!(dev->priv.rl_table.max_size);
}

1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
{
	return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
	       MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
}

static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
{
	return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
}

static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
{
	return mlx5_core_is_mp_slave(dev) ||
	       mlx5_core_is_mp_master(dev);
}

1182 1183
static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
{
1184 1185 1186 1187
	if (!mlx5_core_mp_enabled(dev))
		return 1;

	return MLX5_CAP_GEN(dev, native_port_num);
1188 1189
}

1190 1191 1192 1193
enum {
	MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
};

1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
static inline bool mlx5_is_roce_enabled(struct mlx5_core_dev *dev)
{
	struct devlink *devlink = priv_to_devlink(dev);
	union devlink_param_value val;

	devlink_param_driverinit_value_get(devlink,
					   DEVLINK_PARAM_GENERIC_ID_ENABLE_ROCE,
					   &val);
	return val.vbool;
}

1205
#endif /* MLX5_DRIVER_H */