intel_psr.c 29.5 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
 */

R
Rodrigo Vivi 已提交
54 55 56 57 58
#include <drm/drmP.h>

#include "intel_drv.h"
#include "i915_drv.h"

59 60
static bool vlv_is_psr_active_on_pipe(struct drm_device *dev, int pipe)
{
61
	struct drm_i915_private *dev_priv = to_i915(dev);
62 63 64 65 66 67 68 69
	uint32_t val;

	val = I915_READ(VLV_PSRSTAT(pipe)) &
	      VLV_EDP_PSR_CURR_STATE_MASK;
	return (val == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
	       (val == VLV_EDP_PSR_ACTIVE_SF_UPDATE);
}

70 71
static void vlv_psr_setup_vsc(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
72
{
73 74
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
75 76 77
	uint32_t val;

	/* VLV auto-generate VSC package as per EDP 1.3 spec, Table 3.10 */
78
	val  = I915_READ(VLV_VSCSDP(crtc->pipe));
79 80
	val &= ~VLV_EDP_PSR_SDP_FREQ_MASK;
	val |= VLV_EDP_PSR_SDP_FREQ_EVFRAME;
81
	I915_WRITE(VLV_VSCSDP(crtc->pipe), val);
82 83
}

84 85
static void hsw_psr_setup_vsc(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
86
{
87
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
88 89
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
	struct edp_vsc_psr psr_vsc;
90

91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
	if (dev_priv->psr.psr2_support) {
		/* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
		if (dev_priv->psr.colorimetry_support &&
		    dev_priv->psr.y_cord_support) {
			psr_vsc.sdp_header.HB2 = 0x5;
			psr_vsc.sdp_header.HB3 = 0x13;
		} else if (dev_priv->psr.y_cord_support) {
			psr_vsc.sdp_header.HB2 = 0x4;
			psr_vsc.sdp_header.HB3 = 0xe;
		} else {
			psr_vsc.sdp_header.HB2 = 0x3;
			psr_vsc.sdp_header.HB3 = 0xc;
		}
107
	} else {
108 109 110 111 112 113
		/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
		psr_vsc.sdp_header.HB2 = 0x2;
		psr_vsc.sdp_header.HB3 = 0x8;
114 115
	}

116 117
	intel_dig_port->write_infoframe(&intel_dig_port->base.base, crtc_state,
					DP_SDP_VSC, &psr_vsc, sizeof(psr_vsc));
118 119
}

120 121 122
static void vlv_psr_enable_sink(struct intel_dp *intel_dp)
{
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
123
			   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
124 125
}

126 127
static i915_reg_t psr_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
128
{
129
	if (INTEL_GEN(dev_priv) >= 9)
130 131 132 133 134
		return DP_AUX_CH_CTL(port);
	else
		return EDP_PSR_AUX_CTL;
}

135 136
static i915_reg_t psr_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
137
{
138
	if (INTEL_GEN(dev_priv) >= 9)
139 140 141 142 143
		return DP_AUX_CH_DATA(port, index);
	else
		return EDP_PSR_AUX_DATA(index);
}

144
static void hsw_psr_enable_sink(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
145 146 147
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
148
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
149
	uint32_t aux_clock_divider;
150
	i915_reg_t aux_ctl_reg;
R
Rodrigo Vivi 已提交
151 152 153 154 155 156 157
	static const uint8_t aux_msg[] = {
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
158
	enum port port = dig_port->base.port;
159
	u32 aux_ctl;
R
Rodrigo Vivi 已提交
160 161 162 163 164 165
	int i;

	BUILD_BUG_ON(sizeof(aux_msg) > 20);

	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

166 167 168 169 170
	/* Enable AUX frame sync at sink */
	if (dev_priv->psr.aux_frame_sync)
		drm_dp_dpcd_writeb(&intel_dp->aux,
				DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
				DP_AUX_FRAME_SYNC_ENABLE);
171 172 173 174 175
	/* Enable ALPM at sink for psr2 */
	if (dev_priv->psr.psr2_support && dev_priv->psr.alpm)
		drm_dp_dpcd_writeb(&intel_dp->aux,
				DP_RECEIVER_ALPM_CONFIG,
				DP_ALPM_ENABLE);
176 177 178 179 180 181 182
	if (dev_priv->psr.link_standby)
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
	else
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE);

183
	aux_ctl_reg = psr_aux_ctl_reg(dev_priv, port);
184

R
Rodrigo Vivi 已提交
185 186
	/* Setup AUX registers */
	for (i = 0; i < sizeof(aux_msg); i += 4)
187
		I915_WRITE(psr_aux_data_reg(dev_priv, port, i >> 2),
R
Rodrigo Vivi 已提交
188 189
			   intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));

190 191 192
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, 0, sizeof(aux_msg),
					     aux_clock_divider);
	I915_WRITE(aux_ctl_reg, aux_ctl);
R
Rodrigo Vivi 已提交
193 194
}

195 196
static void vlv_psr_enable_source(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
197 198
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
199 200
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
201

202
	/* Transition from PSR_state 0 (disabled) to PSR_state 1 (inactive) */
203
	I915_WRITE(VLV_PSRCTL(crtc->pipe),
204 205 206 207 208
		   VLV_EDP_PSR_MODE_SW_TIMER |
		   VLV_EDP_PSR_SRC_TRANSMITTER_STATE |
		   VLV_EDP_PSR_ENABLE);
}

209 210 211 212
static void vlv_psr_activate(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
213
	struct drm_i915_private *dev_priv = to_i915(dev);
214 215 216
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;

217 218 219 220 221
	/*
	 * Let's do the transition from PSR_state 1 (inactive) to
	 * PSR_state 2 (transition to active - static frame transmission).
	 * Then Hardware is responsible for the transition to
	 * PSR_state 3 (active - no Remote Frame Buffer (RFB) update).
222 223 224 225 226
	 */
	I915_WRITE(VLV_PSRCTL(pipe), I915_READ(VLV_PSRCTL(pipe)) |
		   VLV_EDP_PSR_ACTIVE_ENTRY);
}

R
Rodrigo Vivi 已提交
227
static void hsw_activate_psr1(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
228 229 230
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
231
	struct drm_i915_private *dev_priv = to_i915(dev);
232

R
Rodrigo Vivi 已提交
233
	uint32_t max_sleep_time = 0x1f;
234 235 236 237 238 239
	/*
	 * Let's respect VBT in case VBT asks a higher idle_frame value.
	 * Let's use 6 as the minimum to cover all known cases including
	 * the off-by-one issue that HW has in some cases. Also there are
	 * cases where sink should be able to train
	 * with the 5 or 6 idle patterns.
240
	 */
241
	uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
242 243 244 245
	uint32_t val = EDP_PSR_ENABLE;

	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
	val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
246

247
	if (IS_HASWELL(dev_priv))
248
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
249

250 251 252
	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
	if (dev_priv->vbt.psr.tp1_wakeup_time > 5)
		val |= EDP_PSR_TP1_TIME_2500us;
	else if (dev_priv->vbt.psr.tp1_wakeup_time > 1)
		val |= EDP_PSR_TP1_TIME_500us;
	else if (dev_priv->vbt.psr.tp1_wakeup_time > 0)
		val |= EDP_PSR_TP1_TIME_100us;
	else
		val |= EDP_PSR_TP1_TIME_0us;

	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
		val |= EDP_PSR_TP2_TP3_TIME_100us;
	else
		val |= EDP_PSR_TP2_TP3_TIME_0us;

	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

277
	val |= I915_READ(EDP_PSR_CTL) & EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK;
278
	I915_WRITE(EDP_PSR_CTL, val);
279
}
280

R
Rodrigo Vivi 已提交
281
static void hsw_activate_psr2(struct intel_dp *intel_dp)
282 283 284 285 286 287 288 289 290 291 292 293 294
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
	/*
	 * Let's respect VBT in case VBT asks a higher idle_frame value.
	 * Let's use 6 as the minimum to cover all known cases including
	 * the off-by-one issue that HW has in some cases. Also there are
	 * cases where sink should be able to train
	 * with the 5 or 6 idle patterns.
	 */
	uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
	uint32_t val;
295
	uint8_t sink_latency;
296 297

	val = idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
298 299 300 301

	/* FIXME: selective update is probably totally broken because it doesn't
	 * mesh at all with our frontbuffer tracking. And the hw alone isn't
	 * good enough. */
302
	val |= EDP_PSR2_ENABLE |
303 304 305 306 307 308 309 310 311 312
		EDP_SU_TRACK_ENABLE;

	if (drm_dp_dpcd_readb(&intel_dp->aux,
				DP_SYNCHRONIZATION_LATENCY_IN_SINK,
				&sink_latency) == 1) {
		sink_latency &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	} else {
		sink_latency = 0;
	}
	val |= EDP_PSR2_FRAME_BEFORE_SU(sink_latency + 1);
313 314 315 316 317 318 319 320 321

	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
		val |= EDP_PSR2_TP2_TIME_2500;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
		val |= EDP_PSR2_TP2_TIME_500;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
		val |= EDP_PSR2_TP2_TIME_100;
	else
		val |= EDP_PSR2_TP2_TIME_50;
322

323
	I915_WRITE(EDP_PSR2_CTL, val);
R
Rodrigo Vivi 已提交
324 325
}

R
Rodrigo Vivi 已提交
326
static void hsw_psr_activate(struct intel_dp *intel_dp)
327 328 329 330 331
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);

R
Rodrigo Vivi 已提交
332 333 334 335 336
	/* On HSW+ after we enable PSR on source it will activate it
	 * as soon as it match configure idle_frame count. So
	 * we just actually enable it here on activation time.
	 */

337 338
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_support)
R
Rodrigo Vivi 已提交
339
		hsw_activate_psr2(intel_dp);
340
	else
R
Rodrigo Vivi 已提交
341
		hsw_activate_psr1(intel_dp);
342 343
}

344 345
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
346 347
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
348
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
349
	const struct drm_display_mode *adjusted_mode =
350
		&crtc_state->base.adjusted_mode;
351
	int psr_setup_time;
R
Rodrigo Vivi 已提交
352

353
	if (!CAN_PSR(dev_priv))
354 355 356 357 358 359
		return;

	if (!i915_modparams.enable_psr) {
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return;
	}
R
Rodrigo Vivi 已提交
360

361 362 363 364 365 366 367
	/*
	 * HSW spec explicitly says PSR is tied to port A.
	 * BDW+ platforms with DDI implementation of PSR have different
	 * PSR registers per transcoder and we only implement transcoder EDP
	 * ones. Since by Display design transcoder EDP is tied to port A
	 * we can safely escape based on the port A.
	 */
368
	if (HAS_DDI(dev_priv) && dig_port->base.port != PORT_A) {
369
		DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
370
		return;
R
Rodrigo Vivi 已提交
371 372
	}

373
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
374 375
	    !dev_priv->psr.link_standby) {
		DRM_ERROR("PSR condition failed: Link off requested but not supported on this platform\n");
376
		return;
377 378
	}

379
	if (IS_HASWELL(dev_priv) &&
380
	    I915_READ(HSW_STEREO_3D_CTL(crtc_state->cpu_transcoder)) &
381
		      S3D_ENABLE) {
R
Rodrigo Vivi 已提交
382
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
383
		return;
R
Rodrigo Vivi 已提交
384 385
	}

386
	if (IS_HASWELL(dev_priv) &&
387
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
R
Rodrigo Vivi 已提交
388
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
389
		return;
R
Rodrigo Vivi 已提交
390 391
	}

392 393 394 395
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
		DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			      intel_dp->psr_dpcd[1]);
396
		return;
397 398 399 400 401 402
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
		DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
			      psr_setup_time);
403 404 405 406 407 408 409 410 411 412 413
		return;
	}

	/*
	 * FIXME psr2_support is messed up. It's both computed
	 * dynamically during PSR enable, and extracted from sink
	 * caps during eDP detection.
	 */
	if (!dev_priv->psr.psr2_support) {
		crtc_state->has_psr = true;
		return;
414 415
	}

416
	/* PSR2 is restricted to work with panel resolutions upto 3200x2000 */
417 418 419 420
	if (adjusted_mode->crtc_hdisplay > 3200 ||
	    adjusted_mode->crtc_vdisplay > 2000) {
		DRM_DEBUG_KMS("PSR2 disabled, panel resolution too big\n");
		return;
421
	}
422 423 424 425 426

	/*
	 * FIXME:enable psr2 only for y-cordinate psr2 panels
	 * After gtc implementation , remove this restriction.
	 */
427
	if (!dev_priv->psr.y_cord_support) {
428
		DRM_DEBUG_KMS("PSR2 disabled, panel does not support Y coordinate\n");
429
		return;
430
	}
431

432 433
	crtc_state->has_psr = true;
	crtc_state->has_psr2 = true;
R
Rodrigo Vivi 已提交
434 435
}

436
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
437 438 439
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
440
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
441

442 443 444 445
	if (dev_priv->psr.psr2_support)
		WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
	else
		WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
446 447 448
	WARN_ON(dev_priv->psr.active);
	lockdep_assert_held(&dev_priv->psr.lock);

R
Rodrigo Vivi 已提交
449
	dev_priv->psr.activate(intel_dp);
R
Rodrigo Vivi 已提交
450 451 452
	dev_priv->psr.active = true;
}

453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
static void hsw_psr_enable_source(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
	u32 chicken;

	if (dev_priv->psr.psr2_support) {
		chicken = PSR2_VSC_ENABLE_PROG_HEADER;
		if (dev_priv->psr.y_cord_support)
			chicken |= PSR2_ADD_VERTICAL_LINE_COUNT;
		I915_WRITE(CHICKEN_TRANS(cpu_transcoder), chicken);

468
		I915_WRITE(EDP_PSR_DEBUG,
469 470 471 472 473 474 475 476 477 478 479 480 481
			   EDP_PSR_DEBUG_MASK_MEMUP |
			   EDP_PSR_DEBUG_MASK_HPD |
			   EDP_PSR_DEBUG_MASK_LPSP |
			   EDP_PSR_DEBUG_MASK_MAX_SLEEP |
			   EDP_PSR_DEBUG_MASK_DISP_REG_WRITE);
	} else {
		/*
		 * Per Spec: Avoid continuous PSR exit by masking MEMUP
		 * and HPD. also mask LPSP to avoid dependency on other
		 * drivers that might block runtime_pm besides
		 * preventing  other hw tracking issues now we can rely
		 * on frontbuffer tracking.
		 */
482
		I915_WRITE(EDP_PSR_DEBUG,
483 484 485 486 487 488
			   EDP_PSR_DEBUG_MASK_MEMUP |
			   EDP_PSR_DEBUG_MASK_HPD |
			   EDP_PSR_DEBUG_MASK_LPSP);
	}
}

R
Rodrigo Vivi 已提交
489 490 491
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
492
 * @crtc_state: new CRTC state
R
Rodrigo Vivi 已提交
493 494 495
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
496 497
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
498 499 500
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
501
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
502

503
	if (!crtc_state->has_psr)
R
Rodrigo Vivi 已提交
504 505
		return;

506 507 508
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

509
	WARN_ON(dev_priv->drrs.dp);
R
Rodrigo Vivi 已提交
510 511 512 513 514 515
	mutex_lock(&dev_priv->psr.lock);
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR already in use\n");
		goto unlock;
	}

516
	dev_priv->psr.psr2_support = crtc_state->has_psr2;
R
Rodrigo Vivi 已提交
517 518
	dev_priv->psr.busy_frontbuffer_bits = 0;

519
	dev_priv->psr.setup_vsc(intel_dp, crtc_state);
520
	dev_priv->psr.enable_sink(intel_dp);
521
	dev_priv->psr.enable_source(intel_dp, crtc_state);
522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
	dev_priv->psr.enabled = intel_dp;

	if (INTEL_GEN(dev_priv) >= 9) {
		intel_psr_activate(intel_dp);
	} else {
		/*
		 * FIXME: Activation should happen immediately since this
		 * function is just called after pipe is fully trained and
		 * enabled.
		 * However on some platforms we face issues when first
		 * activation follows a modeset so quickly.
		 *     - On VLV/CHV we get bank screen on first activation
		 *     - On HSW/BDW we get a recoverable frozen screen until
		 *       next exit-activate sequence.
		 */
537 538
		schedule_delayed_work(&dev_priv->psr.work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
539
	}
540

R
Rodrigo Vivi 已提交
541 542 543 544
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

545 546
static void vlv_psr_disable(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *old_crtc_state)
R
Rodrigo Vivi 已提交
547 548 549
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
550
	struct drm_i915_private *dev_priv = to_i915(dev);
551
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
552
	uint32_t val;
R
Rodrigo Vivi 已提交
553

554
	if (dev_priv->psr.active) {
555
		/* Put VLV PSR back to PSR_state 0 (disabled). */
556
		if (intel_wait_for_register(dev_priv,
557
					    VLV_PSRSTAT(crtc->pipe),
558 559 560
					    VLV_EDP_PSR_IN_TRANS,
					    0,
					    1))
561 562
			WARN(1, "PSR transition took longer than expected\n");

563
		val = I915_READ(VLV_PSRCTL(crtc->pipe));
564 565 566
		val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
		val &= ~VLV_EDP_PSR_ENABLE;
		val &= ~VLV_EDP_PSR_MODE_MASK;
567
		I915_WRITE(VLV_PSRCTL(crtc->pipe), val);
568 569 570

		dev_priv->psr.active = false;
	} else {
571
		WARN_ON(vlv_is_psr_active_on_pipe(dev, crtc->pipe));
R
Rodrigo Vivi 已提交
572
	}
573 574
}

575 576
static void hsw_psr_disable(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *old_crtc_state)
577 578 579
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
580
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
581 582

	if (dev_priv->psr.active) {
583
		i915_reg_t psr_status;
584 585
		u32 psr_status_mask;

586 587 588 589 590
		if (dev_priv->psr.aux_frame_sync)
			drm_dp_dpcd_writeb(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
					0);

591
		if (dev_priv->psr.psr2_support) {
592
			psr_status = EDP_PSR2_STATUS;
593 594
			psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;

595 596
			I915_WRITE(EDP_PSR2_CTL,
				   I915_READ(EDP_PSR2_CTL) &
597 598
				   ~(EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE));

599
		} else {
600
			psr_status = EDP_PSR_STATUS;
601 602
			psr_status_mask = EDP_PSR_STATUS_STATE_MASK;

603 604
			I915_WRITE(EDP_PSR_CTL,
				   I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
605
		}
606 607 608

		/* Wait till PSR is idle */
		if (intel_wait_for_register(dev_priv,
609
					    psr_status, psr_status_mask, 0,
610 611 612
					    2000))
			DRM_ERROR("Timed out waiting for PSR Idle State\n");

R
Rodrigo Vivi 已提交
613 614
		dev_priv->psr.active = false;
	} else {
615 616 617 618
		if (dev_priv->psr.psr2_support)
			WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
		else
			WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
619
	}
620 621 622 623 624
}

/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
625
 * @old_crtc_state: old CRTC state
626 627 628
 *
 * This function needs to be called before disabling pipe.
 */
629 630
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
631 632 633
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
634
	struct drm_i915_private *dev_priv = to_i915(dev);
635

636
	if (!old_crtc_state->has_psr)
637 638
		return;

639 640 641
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

642 643 644 645 646 647
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

648
	dev_priv->psr.disable_source(intel_dp, old_crtc_state);
R
Rodrigo Vivi 已提交
649

650 651 652
	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

R
Rodrigo Vivi 已提交
653 654 655 656 657 658 659 660 661 662 663
	dev_priv->psr.enabled = NULL;
	mutex_unlock(&dev_priv->psr.lock);

	cancel_delayed_work_sync(&dev_priv->psr.work);
}

static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), psr.work.work);
	struct intel_dp *intel_dp = dev_priv->psr.enabled;
664 665
	struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
R
Rodrigo Vivi 已提交
666 667 668 669 670 671

	/* We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
672
	if (HAS_DDI(dev_priv)) {
673 674
		if (dev_priv->psr.psr2_support) {
			if (intel_wait_for_register(dev_priv,
675 676 677 678
						    EDP_PSR2_STATUS,
						    EDP_PSR2_STATUS_STATE_MASK,
						    0,
						    50)) {
679 680 681 682 683
				DRM_ERROR("Timed out waiting for PSR2 Idle for re-enable\n");
				return;
			}
		} else {
			if (intel_wait_for_register(dev_priv,
684 685 686 687
						    EDP_PSR_STATUS,
						    EDP_PSR_STATUS_STATE_MASK,
						    0,
						    50)) {
688 689 690
				DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
				return;
			}
691 692
		}
	} else {
693 694 695 696 697
		if (intel_wait_for_register(dev_priv,
					    VLV_PSRSTAT(pipe),
					    VLV_EDP_PSR_IN_TRANS,
					    0,
					    1)) {
698 699 700
			DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
			return;
		}
R
Rodrigo Vivi 已提交
701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
	}
	mutex_lock(&dev_priv->psr.lock);
	intel_dp = dev_priv->psr.enabled;

	if (!intel_dp)
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
	if (dev_priv->psr.busy_frontbuffer_bits)
		goto unlock;

716
	intel_psr_activate(intel_dp);
R
Rodrigo Vivi 已提交
717 718 719 720
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

721
static void intel_psr_exit(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
722
{
723 724 725 726
	struct intel_dp *intel_dp = dev_priv->psr.enabled;
	struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	u32 val;
R
Rodrigo Vivi 已提交
727

728 729 730
	if (!dev_priv->psr.active)
		return;

731
	if (HAS_DDI(dev_priv)) {
732 733 734 735
		if (dev_priv->psr.aux_frame_sync)
			drm_dp_dpcd_writeb(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
					0);
736 737 738 739 740 741 742 743 744
		if (dev_priv->psr.psr2_support) {
			val = I915_READ(EDP_PSR2_CTL);
			WARN_ON(!(val & EDP_PSR2_ENABLE));
			I915_WRITE(EDP_PSR2_CTL, val & ~EDP_PSR2_ENABLE);
		} else {
			val = I915_READ(EDP_PSR_CTL);
			WARN_ON(!(val & EDP_PSR_ENABLE));
			I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
		}
745 746 747
	} else {
		val = I915_READ(VLV_PSRCTL(pipe));

748 749 750 751 752 753 754 755
		/*
		 * Here we do the transition drirectly from
		 * PSR_state 3 (active - no Remote Frame Buffer (RFB) update) to
		 * PSR_state 5 (exit).
		 * PSR State 4 (active with single frame update) can be skipped.
		 * On PSR_state 5 (exit) Hardware is responsible to transition
		 * back to PSR_state 1 (inactive).
		 * Now we are at Same state after vlv_psr_enable_source.
756 757 758 759
		 */
		val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
		I915_WRITE(VLV_PSRCTL(pipe), val);

760 761
		/*
		 * Send AUX wake up - Spec says after transitioning to PSR
762 763 764 765 766 767 768 769
		 * active we have to send AUX wake up by writing 01h in DPCD
		 * 600h of sink device.
		 * XXX: This might slow down the transition, but without this
		 * HW doesn't complete the transition to PSR_state 1 and we
		 * never get the screen updated.
		 */
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
				   DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
770 771
	}

772
	dev_priv->psr.active = false;
R
Rodrigo Vivi 已提交
773 774
}

775 776
/**
 * intel_psr_single_frame_update - Single Frame Update
777
 * @dev_priv: i915 device
778
 * @frontbuffer_bits: frontbuffer plane tracking bits
779 780 781 782 783 784
 *
 * Some platforms support a single frame update feature that is used to
 * send and update only one frame on Remote Frame Buffer.
 * So far it is only implemented for Valleyview and Cherryview because
 * hardware requires this to be done before a page flip.
 */
785
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
786
				   unsigned frontbuffer_bits)
787 788 789 790 791
{
	struct drm_crtc *crtc;
	enum pipe pipe;
	u32 val;

792
	if (!CAN_PSR(dev_priv))
793 794
		return;

795 796 797 798
	/*
	 * Single frame update is already supported on BDW+ but it requires
	 * many W/A and it isn't really needed.
	 */
799
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
800 801 802 803 804 805 806 807 808 809 810
		return;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

811 812
	if (frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)) {
		val = I915_READ(VLV_PSRCTL(pipe));
813

814 815 816 817 818 819
		/*
		 * We need to set this bit before writing registers for a flip.
		 * This bit will be self-clear when it gets to the PSR active state.
		 */
		I915_WRITE(VLV_PSRCTL(pipe), val | VLV_EDP_PSR_SINGLE_FRAME_UPDATE);
	}
820 821 822
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
823 824
/**
 * intel_psr_invalidate - Invalidade PSR
825
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
826 827 828 829 830 831 832 833 834
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
835
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
836
			  unsigned frontbuffer_bits)
R
Rodrigo Vivi 已提交
837 838 839 840
{
	struct drm_crtc *crtc;
	enum pipe pipe;

841
	if (!CAN_PSR(dev_priv))
842 843
		return;

R
Rodrigo Vivi 已提交
844 845 846 847 848 849 850 851 852 853 854
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
855 856

	if (frontbuffer_bits)
857
		intel_psr_exit(dev_priv);
858

R
Rodrigo Vivi 已提交
859 860 861
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
862 863
/**
 * intel_psr_flush - Flush PSR
864
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
865
 * @frontbuffer_bits: frontbuffer plane tracking bits
866
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
867 868 869 870 871 872 873 874
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
875
void intel_psr_flush(struct drm_i915_private *dev_priv,
876
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
877 878 879 880
{
	struct drm_crtc *crtc;
	enum pipe pipe;

881
	if (!CAN_PSR(dev_priv))
882 883
		return;

R
Rodrigo Vivi 已提交
884 885 886 887 888 889 890 891
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
892 893

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
R
Rodrigo Vivi 已提交
894 895
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

896 897
	/* By definition flush = invalidate + flush */
	if (frontbuffer_bits)
898
		intel_psr_exit(dev_priv);
899

R
Rodrigo Vivi 已提交
900
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
901 902
		if (!work_busy(&dev_priv->psr.work.work))
			schedule_delayed_work(&dev_priv->psr.work,
903
					      msecs_to_jiffies(100));
R
Rodrigo Vivi 已提交
904 905 906
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
907 908
/**
 * intel_psr_init - Init basic PSR work and mutex.
909
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
910 911 912 913
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
914
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
915
{
916 917 918
	if (!HAS_PSR(dev_priv))
		return;

919 920 921
	dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
		HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;

922 923 924
	if (!dev_priv->psr.sink_support)
		return;

925
	/* Per platform default: all disabled. */
926 927
	if (i915_modparams.enable_psr == -1)
		i915_modparams.enable_psr = 0;
928

929
	/* Set link_standby x link_off defaults */
930
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
931 932
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
933
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
934 935 936 937 938 939
		/* On VLV and CHV only standby mode is supported. */
		dev_priv->psr.link_standby = true;
	else
		/* For new platforms let's respect VBT back again */
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

940
	/* Override link_standby x link_off defaults */
941
	if (i915_modparams.enable_psr == 2 && !dev_priv->psr.link_standby) {
942 943 944
		DRM_DEBUG_KMS("PSR: Forcing link standby\n");
		dev_priv->psr.link_standby = true;
	}
945
	if (i915_modparams.enable_psr == 3 && dev_priv->psr.link_standby) {
946 947 948 949
		DRM_DEBUG_KMS("PSR: Forcing main link off\n");
		dev_priv->psr.link_standby = false;
	}

R
Rodrigo Vivi 已提交
950 951
	INIT_DELAYED_WORK(&dev_priv->psr.work, intel_psr_work);
	mutex_init(&dev_priv->psr.lock);
952 953

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
954
		dev_priv->psr.enable_source = vlv_psr_enable_source;
955
		dev_priv->psr.disable_source = vlv_psr_disable;
956
		dev_priv->psr.enable_sink = vlv_psr_enable_sink;
R
Rodrigo Vivi 已提交
957
		dev_priv->psr.activate = vlv_psr_activate;
958
		dev_priv->psr.setup_vsc = vlv_psr_setup_vsc;
959
	} else {
960
		dev_priv->psr.enable_source = hsw_psr_enable_source;
961
		dev_priv->psr.disable_source = hsw_psr_disable;
962
		dev_priv->psr.enable_sink = hsw_psr_enable_sink;
R
Rodrigo Vivi 已提交
963
		dev_priv->psr.activate = hsw_psr_activate;
964
		dev_priv->psr.setup_vsc = hsw_psr_setup_vsc;
965
	}
R
Rodrigo Vivi 已提交
966
}