ixgbe_main.c 279.9 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2016 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
23
  Linux NICS <linux.nics@intel.com>
24 25 26 27 28 29 30 31 32 33 34 35
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
36
#include <linux/interrupt.h>
37 38
#include <linux/ip.h>
#include <linux/tcp.h>
39
#include <linux/sctp.h>
40
#include <linux/pkt_sched.h>
41
#include <linux/ipv6.h>
42
#include <linux/slab.h>
43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
45
#include <linux/etherdevice.h>
46
#include <linux/ethtool.h>
47
#include <linux/if.h>
48
#include <linux/if_vlan.h>
49
#include <linux/if_macvlan.h>
50
#include <linux/if_bridge.h>
51
#include <linux/prefetch.h>
52
#include <scsi/fc/fc_fcoe.h>
53
#include <net/udp_tunnel.h>
54 55
#include <net/pkt_cls.h>
#include <net/tc_act/tc_gact.h>
56
#include <net/tc_act/tc_mirred.h>
57
#include <net/vxlan.h>
58 59 60

#include "ixgbe.h"
#include "ixgbe_common.h"
61
#include "ixgbe_dcb_82599.h"
62
#include "ixgbe_sriov.h"
63
#include "ixgbe_model.h"
64 65

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
66
static const char ixgbe_driver_string[] =
67
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
68
#ifdef IXGBE_FCOE
69 70
char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
71 72 73 74
#else
static char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
#endif
75
#define DRV_VERSION "5.0.0-k"
S
Stephen Hemminger 已提交
76
const char ixgbe_driver_version[] = DRV_VERSION;
77
static const char ixgbe_copyright[] =
78
				"Copyright (c) 1999-2016 Intel Corporation.";
79

80 81
static const char ixgbe_overheat_msg[] = "Network adapter has been stopped because it has over heated. Restart the computer. If the problem persists, power off the system and replace the adapter";

82
static const struct ixgbe_info *ixgbe_info_tbl[] = {
83 84 85 86 87
	[board_82598]		= &ixgbe_82598_info,
	[board_82599]		= &ixgbe_82599_info,
	[board_X540]		= &ixgbe_X540_info,
	[board_X550]		= &ixgbe_X550_info,
	[board_X550EM_x]	= &ixgbe_X550EM_x_info,
88
	[board_x550em_a]	= &ixgbe_x550em_a_info,
89
	[board_x550em_a_fw]	= &ixgbe_x550em_a_fw_info,
90 91 92 93 94 95 96 97 98 99
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
100
static const struct pci_device_id ixgbe_pci_tbl[] = {
101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
127
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
128
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
129
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
130
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
131
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T), board_X550},
132
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T1), board_X550},
133 134
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KX4), board_X550EM_x},
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KR), board_X550EM_x},
135
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_10G_T), board_X550EM_x},
136
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_SFP), board_X550EM_x},
137 138
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_KR), board_x550em_a },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_KR_L), board_x550em_a },
139
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SFP_N), board_x550em_a },
140 141
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SGMII), board_x550em_a },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SGMII_L), board_x550em_a },
142
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_10G_T), board_x550em_a},
143
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SFP), board_x550em_a },
144 145
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_1G_T), board_x550em_a_fw },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_1G_T_L), board_x550em_a_fw },
146 147 148 149 150
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

151
#ifdef CONFIG_IXGBE_DCA
152
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
153
			    void *p);
154 155 156 157 158 159 160
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

161 162 163
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
164
MODULE_PARM_DESC(max_vfs,
165
		 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
166 167
#endif /* CONFIG_PCI_IOV */

168 169 170 171 172
static unsigned int allow_unsupported_sfp;
module_param(allow_unsupported_sfp, uint, 0);
MODULE_PARM_DESC(allow_unsupported_sfp,
		 "Allow unsupported and untested SFP+ modules on 82599-based adapters");

173 174 175 176 177
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

178 179 180 181 182
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

183 184
static struct workqueue_struct *ixgbe_wq;

185
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev);
186
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *);
187

188 189 190 191 192 193 194 195 196 197 198 199 200 201
static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
					  u32 reg, u16 *value)
{
	struct pci_dev *parent_dev;
	struct pci_bus *parent_bus;

	parent_bus = adapter->pdev->bus->parent;
	if (!parent_bus)
		return -1;

	parent_dev = parent_bus->self;
	if (!parent_dev)
		return -1;

202
	if (!pci_is_pcie(parent_dev))
203 204
		return -1;

205
	pcie_capability_read_word(parent_dev, reg, value);
206 207 208
	if (*value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(&adapter->hw, parent_dev))
		return -1;
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
	return 0;
}

static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 link_status = 0;
	int err;

	hw->bus.type = ixgbe_bus_type_pci_express;

	/* Get the negotiated link width and speed from PCI config space of the
	 * parent, as this device is behind a switch
	 */
	err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);

	/* assume caller will handle error case */
	if (err)
		return err;

	hw->bus.width = ixgbe_convert_bus_width(link_status);
	hw->bus.speed = ixgbe_convert_bus_speed(link_status);

	return 0;
}

235 236 237 238 239 240 241 242 243 244 245 246 247
/**
 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
 * @hw: hw specific details
 *
 * This function is used by probe to determine whether a device's PCI-Express
 * bandwidth details should be gathered from the parent bus instead of from the
 * device. Used to ensure that various locations all have the correct device ID
 * checks.
 */
static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
{
	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_SFP_SF_QP:
248
	case IXGBE_DEV_ID_82599_QSFP_SF_QP:
249 250 251 252 253 254 255 256 257
		return true;
	default:
		return false;
	}
}

static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
				     int expected_gts)
{
258
	struct ixgbe_hw *hw = &adapter->hw;
259 260 261 262 263
	int max_gts = 0;
	enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
	enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
	struct pci_dev *pdev;

264 265 266 267 268 269 270
	/* Some devices are not connected over PCIe and thus do not negotiate
	 * speed. These devices do not have valid bus info, and thus any report
	 * we generate may not be correct.
	 */
	if (hw->bus.type == ixgbe_bus_type_internal)
		return;

271
	/* determine whether to use the parent device */
272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
	if (ixgbe_pcie_from_parent(&adapter->hw))
		pdev = adapter->pdev->bus->parent->self;
	else
		pdev = adapter->pdev;

	if (pcie_get_minimum_link(pdev, &speed, &width) ||
	    speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 2 * width;
		break;
	case PCIE_SPEED_5_0GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 4 * width;
		break;
	case PCIE_SPEED_8_0GT:
293
		/* 128b/130b encoding reduces throughput by less than 2% */
294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
		max_gts = 8 * width;
		break;
	default:
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	e_dev_info("PCI Express bandwidth of %dGT/s available\n",
		   max_gts);
	e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
		   (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
		    speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
		    speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
		    "Unknown"),
		   width,
		   (speed == PCIE_SPEED_2_5GT ? "20%" :
		    speed == PCIE_SPEED_5_0GT ? "20%" :
311
		    speed == PCIE_SPEED_8_0GT ? "<2%" :
312 313 314 315 316 317 318 319 320 321
		    "Unknown"));

	if (max_gts < expected_gts) {
		e_dev_warn("This is not sufficient for optimal performance of this card.\n");
		e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
			expected_gts);
		e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
	}
}

322 323 324
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
325
	    !test_bit(__IXGBE_REMOVING, &adapter->state) &&
326
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
327
		queue_work(ixgbe_wq, &adapter->service_task);
328 329
}

330 331 332 333 334 335 336 337
static void ixgbe_remove_adapter(struct ixgbe_hw *hw)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (!hw->hw_addr)
		return;
	hw->hw_addr = NULL;
	e_dev_err("Adapter removed\n");
338 339
	if (test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		ixgbe_service_event_schedule(adapter);
340 341
}

342
static void ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg)
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
{
	u32 value;

	/* The following check not only optimizes a bit by not
	 * performing a read on the status register when the
	 * register just read was a status register read that
	 * returned IXGBE_FAILED_READ_REG. It also blocks any
	 * potential recursion.
	 */
	if (reg == IXGBE_STATUS) {
		ixgbe_remove_adapter(hw);
		return;
	}
	value = ixgbe_read_reg(hw, IXGBE_STATUS);
	if (value == IXGBE_FAILED_READ_REG)
		ixgbe_remove_adapter(hw);
}

361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
/**
 * ixgbe_read_reg - Read from device register
 * @hw: hw specific details
 * @reg: offset of register to read
 *
 * Returns : value read or IXGBE_FAILED_READ_REG if removed
 *
 * This function is used to read device registers. It checks for device
 * removal by confirming any read that returns all ones by checking the
 * status register value for all ones. This function avoids reading from
 * the hardware if a removal was previously detected in which case it
 * returns IXGBE_FAILED_READ_REG (all ones).
 */
u32 ixgbe_read_reg(struct ixgbe_hw *hw, u32 reg)
{
	u8 __iomem *reg_addr = ACCESS_ONCE(hw->hw_addr);
	u32 value;

	if (ixgbe_removed(reg_addr))
		return IXGBE_FAILED_READ_REG;
381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
	if (unlikely(hw->phy.nw_mng_if_sel &
		     IXGBE_NW_MNG_IF_SEL_ENABLE_10_100M)) {
		struct ixgbe_adapter *adapter;
		int i;

		for (i = 0; i < 200; ++i) {
			value = readl(reg_addr + IXGBE_MAC_SGMII_BUSY);
			if (likely(!value))
				goto writes_completed;
			if (value == IXGBE_FAILED_READ_REG) {
				ixgbe_remove_adapter(hw);
				return IXGBE_FAILED_READ_REG;
			}
			udelay(5);
		}

		adapter = hw->back;
		e_warn(hw, "register writes incomplete %08x\n", value);
	}

writes_completed:
402 403 404 405 406 407
	value = readl(reg_addr + reg);
	if (unlikely(value == IXGBE_FAILED_READ_REG))
		ixgbe_check_remove(hw, reg);
	return value;
}

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev)
{
	u16 value;

	pci_read_config_word(pdev, PCI_VENDOR_ID, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD) {
		ixgbe_remove_adapter(hw);
		return true;
	}
	return false;
}

u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u16 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_WORD;
	pci_read_config_word(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_WORD;
	return value;
}

#ifdef CONFIG_PCI_IOV
static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u32 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_DWORD;
	pci_read_config_dword(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_DWORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_DWORD;
	return value;
}
#endif /* CONFIG_PCI_IOV */

450 451 452 453 454 455 456 457 458
void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (ixgbe_removed(hw->hw_addr))
		return;
	pci_write_config_word(adapter->pdev, reg, value);
}

459 460 461 462
static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

S
Stephen Hemminger 已提交
463
	/* flush memory to make sure state is correct before next watchdog */
464
	smp_mb__before_atomic();
465 466 467
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
502
	{ .name = NULL }
503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
573
		pr_info("%-15s %08x\n", reginfo->name,
574 575 576 577 578 579
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
580
		pr_err("%-15s", rname);
581
		for (j = 0; j < 8; j++)
582 583
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
584 585 586 587 588 589 590 591 592 593 594 595 596 597
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
598
	struct ixgbe_tx_buffer *tx_buffer;
599 600 601 602 603 604 605 606 607 608 609 610 611 612
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
613
		pr_info("Device Name     state            "
614 615
			"trans_start\n");
		pr_info("%-15s %016lX %016lX\n",
616 617
			netdev->name,
			netdev->state,
618
			dev_trans_start(netdev));
619 620 621 622
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
623
	pr_info(" Register Name   Value\n");
624 625 626 627 628 629 630
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
631
		return;
632 633

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
J
Josh Hay 已提交
634 635 636
	pr_info(" %s     %s              %s        %s\n",
		"Queue [NTU] [NTC] [bi(ntc)->dma  ]",
		"leng", "ntw", "timestamp");
637 638
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
639
		tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
J
Josh Hay 已提交
640
		pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
641
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
642 643 644 645
			   (u64)dma_unmap_addr(tx_buffer, dma),
			   dma_unmap_len(tx_buffer, len),
			   tx_buffer->next_to_watch,
			   (u64)tx_buffer->time_stamp);
646 647 648 649 650 651 652 653 654 655
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
656
	 * 82598 Advanced Transmit Descriptor
657 658 659
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
660
	 * 8 |  PAYLEN  | POPTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
661 662
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
	 *
	 * 82598 Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |          NXTSEQ           |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
	 *
	 * 82599+ Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |PAYLEN  |POPTS|CC|IDX  |STA  |DCMD  |DTYP |MAC  |RSV  |DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63     46 45 40 39 38 36 35 32 31  24 23 20 19 18 17 16 15     0
	 *
	 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |           RSV             |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
687 688 689 690
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
691 692 693
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
694 695 696 697
		pr_info("%s%s    %s              %s        %s          %s\n",
			"T [desc]     [address 63:0  ] ",
			"[PlPOIdStDDt Ln] [bi->dma       ] ",
			"leng", "ntw", "timestamp", "bi->skb");
698 699

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
700
			tx_desc = IXGBE_TX_DESC(tx_ring, i);
701
			tx_buffer = &tx_ring->tx_buffer_info[i];
702
			u0 = (struct my_u0 *)tx_desc;
J
Josh Hay 已提交
703 704 705 706 707 708
			if (dma_unmap_len(tx_buffer, len) > 0) {
				pr_info("T [0x%03X]    %016llX %016llX %016llX %08X %p %016llX %p",
					i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)dma_unmap_addr(tx_buffer, dma),
709
					dma_unmap_len(tx_buffer, len),
J
Josh Hay 已提交
710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730
					tx_buffer->next_to_watch,
					(u64)tx_buffer->time_stamp,
					tx_buffer->skb);
				if (i == tx_ring->next_to_use &&
					i == tx_ring->next_to_clean)
					pr_cont(" NTC/U\n");
				else if (i == tx_ring->next_to_use)
					pr_cont(" NTU\n");
				else if (i == tx_ring->next_to_clean)
					pr_cont(" NTC\n");
				else
					pr_cont("\n");

				if (netif_msg_pktdata(adapter) &&
				    tx_buffer->skb)
					print_hex_dump(KERN_INFO, "",
						DUMP_PREFIX_ADDRESS, 16, 1,
						tx_buffer->skb->data,
						dma_unmap_len(tx_buffer, len),
						true);
			}
731 732 733 734 735 736
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
737
	pr_info("Queue [NTU] [NTC]\n");
738 739
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
740 741
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
742 743 744 745
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
746
		return;
747 748 749

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

750 751 752
	/* Receive Descriptor Formats
	 *
	 * 82598 Advanced Receive Descriptor (Read) Format
753 754 755 756 757 758 759 760
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
761
	 * 82598 Advanced Receive Descriptor (Write-Back) Format
762 763 764
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
765 766 767
	 * 0 |       RSS Hash /  |SPH| HDR_LEN  | RSV |Packet|  RSS |
	 *   | Packet   | IP     |   |          |     | Type | Type |
	 *   | Checksum | Ident  |   |          |     |      |      |
768 769 770 771
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
	 *
	 * 82599+ Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * 82599+ Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 |RSS / Frag Checksum|SPH| HDR_LEN  |RSC- |Packet|  RSS |
	 *   |/ RTT / PCoE_PARAM |   |          | CNT | Type | Type |
	 *   |/ Flow Dir Flt ID  |   |          |     |      |      |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31          20 19                 0
793
	 */
794

795 796
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
797 798 799
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
800 801 802
		pr_info("%s%s%s",
			"R  [desc]      [ PktBuf     A0] ",
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb       ] ",
803
			"<-- Adv Rx Read format\n");
J
Josh Hay 已提交
804 805 806
		pr_info("%s%s%s",
			"RWB[desc]      [PcsmIpSHl PtRs] ",
			"[vl er S cks ln] ---------------- [bi->skb       ] ",
807 808 809 810
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
811
			rx_desc = IXGBE_RX_DESC(rx_ring, i);
812 813 814 815
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
816
				pr_info("RWB[0x%03X]     %016llX "
817 818 819 820 821
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
822
				pr_info("R  [0x%03X]     %016llX "
823 824 825 826 827 828
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

829 830
				if (netif_msg_pktdata(adapter) &&
				    rx_buffer_info->dma) {
831 832
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
833 834
					   page_address(rx_buffer_info->page) +
						    rx_buffer_info->page_offset,
835
					   ixgbe_rx_bufsz(rx_ring), true);
836 837 838 839
				}
			}

			if (i == rx_ring->next_to_use)
840
				pr_cont(" NTU\n");
841
			else if (i == rx_ring->next_to_clean)
842
				pr_cont(" NTC\n");
843
			else
844
				pr_cont("\n");
845 846 847 848 849

		}
	}
}

850 851 852 853 854 855 856
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
857
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
858 859 860 861 862 863 864 865 866
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
867
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
868
}
869

870
/**
871 872 873 874 875 876 877 878
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
879
			   u8 queue, u8 msix_vector)
880 881
{
	u32 ivar, index;
882 883 884 885 886 887 888 889 890 891 892 893 894
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
895
	case ixgbe_mac_X540:
896 897
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
898
	case ixgbe_mac_x550em_a:
899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
921 922
}

923
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
924
					  u64 qmask)
925 926 927
{
	u32 mask;

928 929
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
930 931
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
932 933
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
934
	case ixgbe_mac_X540:
935 936
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
937
	case ixgbe_mac_x550em_a:
938 939 940 941
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
942 943 944
		break;
	default:
		break;
945 946 947
	}
}

948 949
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
				      struct ixgbe_tx_buffer *tx_buffer)
950
{
951 952 953
	if (tx_buffer->skb) {
		dev_kfree_skb_any(tx_buffer->skb);
		if (dma_unmap_len(tx_buffer, len))
954
			dma_unmap_single(ring->dev,
955 956 957 958 959 960 961 962
					 dma_unmap_addr(tx_buffer, dma),
					 dma_unmap_len(tx_buffer, len),
					 DMA_TO_DEVICE);
	} else if (dma_unmap_len(tx_buffer, len)) {
		dma_unmap_page(ring->dev,
			       dma_unmap_addr(tx_buffer, dma),
			       dma_unmap_len(tx_buffer, len),
			       DMA_TO_DEVICE);
963
	}
964 965 966 967
	tx_buffer->next_to_watch = NULL;
	tx_buffer->skb = NULL;
	dma_unmap_len_set(tx_buffer, len, 0);
	/* tx_buffer must be completely set up in the transmit path */
968 969
}

970
static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
971 972 973 974
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	int i;
975
	u32 data;
976

977 978 979
	if ((hw->fc.current_mode != ixgbe_fc_full) &&
	    (hw->fc.current_mode != ixgbe_fc_rx_pause))
		return;
980

981 982 983 984 985 986 987 988
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		break;
	default:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
	}
	hwstats->lxoffrxc += data;
989

990 991
	/* refill credits (no tx hang) if we received xoff */
	if (!data)
992
		return;
993 994 995 996 997 998 999 1000 1001 1002 1003

	for (i = 0; i < adapter->num_tx_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->tx_ring[i]->state);
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 xoff[8] = {0};
1004
	u8 tc;
1005 1006 1007 1008 1009 1010 1011 1012
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
		ixgbe_update_xoff_rx_lfc(adapter);
1013
		return;
1014
	}
1015 1016 1017

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
1018 1019
		u32 pxoffrxc;

1020 1021
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
1022
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
1023
			break;
1024
		default:
1025
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
1026
		}
1027 1028 1029 1030
		hwstats->pxoffrxc[i] += pxoffrxc;
		/* Get the TC for given UP */
		tc = netdev_get_prio_tc_map(adapter->netdev, i);
		xoff[tc] += pxoffrxc;
1031 1032 1033 1034 1035 1036
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

1037
		tc = tx_ring->dcb_tc;
1038 1039
		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1040 1041 1042
	}
}

1043
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
1044
{
1045
	return ring->stats.packets;
1046 1047 1048 1049
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
1050 1051 1052 1053 1054 1055 1056 1057
	struct ixgbe_adapter *adapter;
	struct ixgbe_hw *hw;
	u32 head, tail;

	if (ring->l2_accel_priv)
		adapter = ring->l2_accel_priv->real_adapter;
	else
		adapter = netdev_priv(ring->netdev);
1058

1059 1060 1061
	hw = &adapter->hw;
	head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);

A
Alexander Duyck 已提交
1076
	clear_check_for_tx_hang(tx_ring);
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
1090
	if (tx_done_old == tx_done && tx_pending)
1091
		/* make sure it is true for two checks in a row */
1092 1093 1094 1095 1096 1097
		return test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
					&tx_ring->state);
	/* update completed stats and continue */
	tx_ring->tx_stats.tx_done_old = tx_done;
	/* reset the countdown */
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1098

1099
	return false;
1100 1101
}

1102 1103 1104 1105 1106 1107 1108 1109 1110
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1111
		set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
1112
		e_warn(drv, "initiating reset due to tx timeout\n");
1113 1114 1115
		ixgbe_service_event_schedule(adapter);
	}
}
1116

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
/**
 * ixgbe_tx_maxrate - callback to set the maximum per-queue bitrate
 **/
static int ixgbe_tx_maxrate(struct net_device *netdev,
			    int queue_index, u32 maxrate)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u32 bcnrc_val = ixgbe_link_mbps(adapter);

	if (!maxrate)
		return 0;

	/* Calculate the rate factor values to set */
	bcnrc_val <<= IXGBE_RTTBCNRC_RF_INT_SHIFT;
	bcnrc_val /= maxrate;

	/* clear everything but the rate factor */
	bcnrc_val &= IXGBE_RTTBCNRC_RF_INT_MASK |
	IXGBE_RTTBCNRC_RF_DEC_MASK;

	/* enable the rate scheduler */
	bcnrc_val |= IXGBE_RTTBCNRC_RS_ENA;

	IXGBE_WRITE_REG(hw, IXGBE_RTTDQSEL, queue_index);
	IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRC, bcnrc_val);

	return 0;
}

1147 1148
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
1149
 * @q_vector: structure containing interrupt and ring information
1150
 * @tx_ring: tx ring to clean
1151
 * @napi_budget: Used to determine if we are in netpoll
1152
 **/
1153
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
1154
			       struct ixgbe_ring *tx_ring, int napi_budget)
1155
{
1156
	struct ixgbe_adapter *adapter = q_vector->adapter;
1157 1158
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
1159
	unsigned int total_bytes = 0, total_packets = 0;
1160
	unsigned int budget = q_vector->tx.work_limit;
1161 1162 1163 1164
	unsigned int i = tx_ring->next_to_clean;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return true;
1165

1166
	tx_buffer = &tx_ring->tx_buffer_info[i];
1167
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
1168
	i -= tx_ring->count;
1169

1170
	do {
1171 1172 1173 1174 1175 1176
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

1177
		/* prevent any other reads prior to eop_desc */
1178
		read_barrier_depends();
1179

1180 1181 1182
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
1183

1184 1185
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
1186

1187 1188 1189 1190
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;

1191
		/* free the skb */
1192
		napi_consume_skb(tx_buffer->skb, napi_budget);
1193

1194 1195 1196 1197 1198 1199
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);

1200 1201
		/* clear tx_buffer data */
		tx_buffer->skb = NULL;
1202
		dma_unmap_len_set(tx_buffer, len, 0);
1203

1204 1205
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
1206 1207
			tx_buffer++;
			tx_desc++;
1208
			i++;
1209 1210
			if (unlikely(!i)) {
				i -= tx_ring->count;
1211
				tx_buffer = tx_ring->tx_buffer_info;
1212
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1213
			}
1214

1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buffer, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
		}

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);
1237

1238 1239 1240 1241 1242
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
1243
	tx_ring->next_to_clean = i;
1244
	u64_stats_update_begin(&tx_ring->syncp);
1245
	tx_ring->stats.bytes += total_bytes;
1246
	tx_ring->stats.packets += total_packets;
1247
	u64_stats_update_end(&tx_ring->syncp);
1248 1249
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
1250

1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
1265 1266
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
1267 1268 1269 1270 1271 1272 1273

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

1274
		/* schedule immediate reset if we believe we hung */
1275
		ixgbe_tx_timeout_reset(adapter);
1276 1277

		/* the adapter is about to reset, no point in enabling stuff */
1278
		return true;
1279
	}
1280

1281 1282 1283
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);

1284
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
1285
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
1286
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
1287 1288 1289 1290
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
1291 1292 1293 1294 1295
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index)
		    && !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
1296
			++tx_ring->tx_stats.restart_queue;
1297
		}
1298
	}
1299

1300
	return !!budget;
1301 1302
}

1303
#ifdef CONFIG_IXGBE_DCA
1304 1305
static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *tx_ring,
1306
				int cpu)
1307
{
1308
	struct ixgbe_hw *hw = &adapter->hw;
1309
	u32 txctrl = 0;
1310
	u16 reg_offset;
1311

1312 1313 1314
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		txctrl = dca3_get_tag(tx_ring->dev, cpu);

1315 1316
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1317
		reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
1318 1319
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1320
	case ixgbe_mac_X540:
1321 1322
		reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
		txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1323 1324
		break;
	default:
1325 1326
		/* for unknown hardware do not write register */
		return;
1327
	}
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_TXCTRL_DATA_RRO_EN |
		  IXGBE_DCA_TXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1339 1340
}

1341 1342
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *rx_ring,
1343
				int cpu)
1344
{
1345
	struct ixgbe_hw *hw = &adapter->hw;
1346
	u32 rxctrl = 0;
1347 1348
	u8 reg_idx = rx_ring->reg_idx;

1349 1350
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1351 1352 1353

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1354
	case ixgbe_mac_X540:
1355
		rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
1356 1357 1358 1359
		break;
	default:
		break;
	}
1360 1361 1362 1363 1364 1365 1366

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
1367
		  IXGBE_DCA_RXCTRL_DATA_DCA_EN |
1368 1369 1370
		  IXGBE_DCA_RXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
1371 1372 1373 1374 1375
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1376
	struct ixgbe_ring *ring;
1377 1378
	int cpu = get_cpu();

1379 1380 1381
	if (q_vector->cpu == cpu)
		goto out_no_update;

1382
	ixgbe_for_each_ring(ring, q_vector->tx)
1383
		ixgbe_update_tx_dca(adapter, ring, cpu);
1384

1385
	ixgbe_for_each_ring(ring, q_vector->rx)
1386
		ixgbe_update_rx_dca(adapter, ring, cpu);
1387 1388 1389

	q_vector->cpu = cpu;
out_no_update:
1390 1391 1392 1393 1394 1395 1396
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

1397
	/* always use CB2 mode, difference is masked in the CB driver */
1398 1399 1400 1401 1402 1403
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_MODE_CB2);
	else
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
1404

1405
	for (i = 0; i < adapter->num_q_vectors; i++) {
1406 1407
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1408 1409 1410 1411 1412
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1413
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1414 1415
	unsigned long event = *(unsigned long *)data;

1416
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
1417 1418
		return 0;

1419 1420
	switch (event) {
	case DCA_PROVIDER_ADD:
1421 1422 1423
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1424
		if (dca_add_requester(dev) == 0) {
1425
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1426 1427
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_MODE_CB2);
1428 1429 1430 1431 1432 1433 1434
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1435 1436
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_DISABLE);
1437 1438 1439 1440
		}
		break;
	}

1441
	return 0;
1442
}
E
Emil Tantilov 已提交
1443

1444
#endif /* CONFIG_IXGBE_DCA */
1445 1446 1447 1448 1449 1450 1451

#define IXGBE_RSS_L4_TYPES_MASK \
	((1ul << IXGBE_RXDADV_RSSTYPE_IPV4_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV4_UDP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_UDP))

1452 1453
static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
				 union ixgbe_adv_rx_desc *rx_desc,
E
Emil Tantilov 已提交
1454 1455
				 struct sk_buff *skb)
{
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
	u16 rss_type;

	if (!(ring->netdev->features & NETIF_F_RXHASH))
		return;

	rss_type = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.pkt_info) &
		   IXGBE_RXDADV_RSSTYPE_MASK;

	if (!rss_type)
		return;

	skb_set_hash(skb, le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
		     (IXGBE_RSS_L4_TYPES_MASK & (1ul << rss_type)) ?
		     PKT_HASH_TYPE_L4 : PKT_HASH_TYPE_L3);
E
Emil Tantilov 已提交
1470 1471
}

1472
#ifdef IXGBE_FCOE
1473 1474
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1475
 * @ring: structure containing ring specific data
1476 1477 1478 1479
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
1480
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
1481 1482 1483 1484
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

1485
	return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
1486 1487 1488 1489 1490
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1491
#endif /* IXGBE_FCOE */
1492 1493
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1494 1495
 * @ring: structure containing ring specific data
 * @rx_desc: current Rx descriptor being processed
1496 1497
 * @skb: skb currently being received and modified
 **/
1498
static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
1499
				     union ixgbe_adv_rx_desc *rx_desc,
1500
				     struct sk_buff *skb)
1501
{
1502 1503 1504
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
	bool encap_pkt = false;

1505
	skb_checksum_none_assert(skb);
1506

1507
	/* Rx csum disabled */
1508
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
1509
		return;
1510

1511 1512
	/* check for VXLAN and Geneve packets */
	if (pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_VXLAN)) {
1513 1514 1515 1516
		encap_pkt = true;
		skb->encapsulation = 1;
	}

1517
	/* if IP and error */
1518 1519
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
1520
		ring->rx_stats.csum_err++;
1521 1522
		return;
	}
1523

1524
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
1525 1526
		return;

1527
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
1528 1529 1530 1531
		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
1532 1533
		if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
		    test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
1534 1535
			return;

1536
		ring->rx_stats.csum_err++;
1537 1538 1539
		return;
	}

1540
	/* It must be a TCP or UDP packet with a valid checksum */
1541
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1542 1543 1544 1545 1546
	if (encap_pkt) {
		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_OUTERIPCS))
			return;

		if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_OUTERIPER)) {
1547
			skb->ip_summed = CHECKSUM_NONE;
1548 1549 1550 1551 1552
			return;
		}
		/* If we checked the outer header let the stack know */
		skb->csum_level = 1;
	}
1553 1554
}

1555 1556 1557 1558
static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *bi)
{
	struct page *page = bi->page;
A
Alexander Duyck 已提交
1559
	dma_addr_t dma;
1560

1561
	/* since we are recycling buffers we should seldom need to alloc */
A
Alexander Duyck 已提交
1562
	if (likely(page))
1563 1564
		return true;

1565
	/* alloc new page for storage */
A
Alexander Duyck 已提交
1566 1567 1568 1569
	page = dev_alloc_pages(ixgbe_rx_pg_order(rx_ring));
	if (unlikely(!page)) {
		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
1570 1571
	}

1572
	/* map page for use */
1573 1574 1575 1576
	dma = dma_map_page_attrs(rx_ring->dev, page, 0,
				 ixgbe_rx_pg_size(rx_ring),
				 DMA_FROM_DEVICE,
				 IXGBE_RX_DMA_ATTR);
1577 1578 1579 1580 1581 1582

	/*
	 * if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
	 */
	if (dma_mapping_error(rx_ring->dev, dma)) {
1583
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1584 1585 1586 1587 1588

		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
	}

1589
	bi->dma = dma;
A
Alexander Duyck 已提交
1590
	bi->page = page;
1591
	bi->page_offset = 0;
1592
	bi->pagecnt_bias = 1;
1593

1594 1595 1596
	return true;
}

1597
/**
1598
 * ixgbe_alloc_rx_buffers - Replace used receive buffers
1599 1600
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1601
 **/
1602
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1603 1604
{
	union ixgbe_adv_rx_desc *rx_desc;
1605
	struct ixgbe_rx_buffer *bi;
1606
	u16 i = rx_ring->next_to_use;
1607
	u16 bufsz;
1608

1609 1610
	/* nothing to do */
	if (!cleaned_count)
1611 1612
		return;

1613
	rx_desc = IXGBE_RX_DESC(rx_ring, i);
1614 1615
	bi = &rx_ring->rx_buffer_info[i];
	i -= rx_ring->count;
1616

1617 1618
	bufsz = ixgbe_rx_bufsz(rx_ring);

1619 1620
	do {
		if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1621
			break;
1622

1623 1624
		/* sync the buffer for use by the device */
		dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1625
						 bi->page_offset, bufsz,
1626 1627
						 DMA_FROM_DEVICE);

1628 1629 1630 1631 1632
		/*
		 * Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1633

1634 1635
		rx_desc++;
		bi++;
1636
		i++;
1637
		if (unlikely(!i)) {
1638
			rx_desc = IXGBE_RX_DESC(rx_ring, 0);
1639 1640 1641 1642
			bi = rx_ring->rx_buffer_info;
			i -= rx_ring->count;
		}

1643 1644
		/* clear the length for the next_to_use descriptor */
		rx_desc->wb.upper.length = 0;
1645 1646 1647

		cleaned_count--;
	} while (cleaned_count);
1648

1649 1650
	i += rx_ring->count;

1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;

		/* update next to alloc since we have filled the ring */
		rx_ring->next_to_alloc = i;

		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
		 * such as IA-64).
		 */
		wmb();
		writel(i, rx_ring->tail);
	}
1665 1666
}

1667 1668 1669
static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
				   struct sk_buff *skb)
{
1670
	u16 hdr_len = skb_headlen(skb);
1671 1672 1673 1674

	/* set gso_size to avoid messing up TCP MSS */
	skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
						 IXGBE_CB(skb)->append_cnt);
1675
	skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
}

static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
				   struct sk_buff *skb)
{
	/* if append_cnt is 0 then frame is not RSC */
	if (!IXGBE_CB(skb)->append_cnt)
		return;

	rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
	rx_ring->rx_stats.rsc_flush++;

	ixgbe_set_rsc_gso_size(rx_ring, skb);

	/* gso_size is computed using append_cnt so always clear it last */
	IXGBE_CB(skb)->append_cnt = 0;
}

1694 1695 1696 1697 1698
/**
 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
A
Alexander Duyck 已提交
1699
 *
1700 1701 1702
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
 * other fields within the skb.
A
Alexander Duyck 已提交
1703
 **/
1704 1705 1706
static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
A
Alexander Duyck 已提交
1707
{
1708
	struct net_device *dev = rx_ring->netdev;
1709
	u32 flags = rx_ring->q_vector->adapter->flags;
1710

1711 1712 1713
	ixgbe_update_rsc_stats(rx_ring, skb);

	ixgbe_rx_hash(rx_ring, rx_desc, skb);
A
Alexander Duyck 已提交
1714

1715 1716
	ixgbe_rx_checksum(rx_ring, rx_desc, skb);

1717 1718
	if (unlikely(flags & IXGBE_FLAG_RX_HWTSTAMP_ENABLED))
		ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
1719

1720
	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1721
	    ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1722
		u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1723
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
A
Alexander Duyck 已提交
1724 1725
	}

1726
	skb_record_rx_queue(skb, rx_ring->queue_index);
1727

1728
	skb->protocol = eth_type_trans(skb, dev);
A
Alexander Duyck 已提交
1729 1730
}

1731 1732
static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
			 struct sk_buff *skb)
1733
{
1734
	napi_gro_receive(&q_vector->napi, skb);
1735
}
1736

1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
/**
 * ixgbe_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
 **/
static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
			     union ixgbe_adv_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IXGBE_RX_DESC(rx_ring, ntc));

1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
	/* update RSC append count if present */
	if (ring_is_rsc_enabled(rx_ring)) {
		__le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
				     cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);

		if (unlikely(rsc_enabled)) {
			u32 rsc_cnt = le32_to_cpu(rsc_enabled);

			rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
			IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1770

1771 1772 1773 1774 1775
			/* update ntc based on RSC value */
			ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
			ntc &= IXGBE_RXDADV_NEXTP_MASK;
			ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
		}
1776 1777
	}

1778 1779 1780 1781
	/* if we are the last buffer then there is nothing else to do */
	if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
		return false;

1782 1783 1784 1785 1786 1787 1788
	/* place skb in next buffer to be received */
	rx_ring->rx_buffer_info[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
/**
 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being adjusted
 *
 * This function is an ixgbe specific version of __pskb_pull_tail.  The
 * main difference between this version and the original function is that
 * this function can make several assumptions about the state of things
 * that allow for significant optimizations versus the standard function.
 * As a result we can do things like drop a frag and maintain an accurate
 * truesize for the skb.
 */
static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
			    struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	unsigned char *va;
	unsigned int pull_len;

	/*
	 * it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/*
	 * we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
1819
	pull_len = eth_get_headlen(va, IXGBE_RX_HDR_SIZE);
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;
}

1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
/**
 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being updated
 *
 * This function provides a basic DMA sync up for the first fragment of an
 * skb.  The reason for doing this is that the first fragment cannot be
 * unmapped until we have reached the end of packet descriptor for a buffer
 * chain.
 */
static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
				struct sk_buff *skb)
{
	/* if the page was released unmap it, else just sync our portion */
	if (unlikely(IXGBE_CB(skb)->page_released)) {
1846 1847 1848 1849
		dma_unmap_page_attrs(rx_ring->dev, IXGBE_CB(skb)->dma,
				     ixgbe_rx_pg_size(rx_ring),
				     DMA_FROM_DEVICE,
				     IXGBE_RX_DMA_ATTR);
1850 1851 1852 1853 1854 1855 1856
		IXGBE_CB(skb)->page_released = false;
	} else {
		struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];

		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      frag->page_offset,
1857
					      skb_frag_size(frag),
1858 1859 1860 1861 1862
					      DMA_FROM_DEVICE);
	}
	IXGBE_CB(skb)->dma = 0;
}

1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894
/**
 * ixgbe_cleanup_headers - Correct corrupted or empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being fixed
 *
 * Check for corrupted packet headers caused by senders on the local L2
 * embedded NIC switch not setting up their Tx Descriptors right.  These
 * should be very rare.
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
				  union ixgbe_adv_rx_desc *rx_desc,
				  struct sk_buff *skb)
{
	struct net_device *netdev = rx_ring->netdev;

	/* verify that the packet does not have any known errors */
	if (unlikely(ixgbe_test_staterr(rx_desc,
					IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
	    !(netdev->features & NETIF_F_RXALL))) {
		dev_kfree_skb_any(skb);
		return true;
	}

1895
	/* place header in linear portion of buffer */
1896 1897
	if (skb_is_nonlinear(skb))
		ixgbe_pull_tail(rx_ring, skb);
1898

1899 1900 1901 1902 1903 1904
#ifdef IXGBE_FCOE
	/* do not attempt to pad FCoE Frames as this will disrupt DDP */
	if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
		return false;

#endif
1905 1906 1907
	/* if eth_skb_pad returns an error the skb was freed */
	if (eth_skb_pad(skb))
		return true;
1908 1909 1910 1911 1912 1913 1914 1915 1916

	return false;
}

/**
 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
1917
 * Synchronizes page for reuse by the adapter
1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
 **/
static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *old_buff)
{
	struct ixgbe_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

	/* transfer page from old buffer to new buffer */
A
Alexander Duyck 已提交
1932
	*new_buff = *old_buff;
1933 1934
}

A
Alexander Duyck 已提交
1935 1936
static inline bool ixgbe_page_is_reserved(struct page *page)
{
1937
	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
A
Alexander Duyck 已提交
1938 1939
}

1940 1941 1942 1943 1944 1945 1946 1947 1948
static bool ixgbe_can_reuse_rx_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *rx_buffer,
				    struct page *page,
				    const unsigned int truesize)
{
#if (PAGE_SIZE >= 8192)
	unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
				   ixgbe_rx_bufsz(rx_ring);
#endif
1949 1950
	unsigned int pagecnt_bias = rx_buffer->pagecnt_bias--;

1951 1952 1953 1954 1955 1956
	/* avoid re-using remote pages */
	if (unlikely(ixgbe_page_is_reserved(page)))
		return false;

#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
1957
	if (unlikely(page_count(page) != pagecnt_bias))
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
		return false;

	/* flip page offset to other buffer */
	rx_buffer->page_offset ^= truesize;
#else
	/* move offset up to the next cache line */
	rx_buffer->page_offset += truesize;

	if (rx_buffer->page_offset > last_offset)
		return false;
#endif

1970 1971 1972
	/* If we have drained the page fragment pool we need to update
	 * the pagecnt_bias and page count so that we fully restock the
	 * number of references the driver holds.
1973
	 */
1974 1975 1976 1977
	if (unlikely(pagecnt_bias == 1)) {
		page_ref_add(page, USHRT_MAX);
		rx_buffer->pagecnt_bias = USHRT_MAX;
	}
1978 1979 1980 1981

	return true;
}

1982 1983 1984 1985 1986 1987 1988
/**
 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @rx_desc: descriptor containing length of buffer written by hardware
 * @skb: sk_buff to place the data into
 *
1989 1990 1991 1992 1993 1994 1995
 * This function will add the data contained in rx_buffer->page to the skb.
 * This is done either through a direct copy if the data in the buffer is
 * less than the skb header size, otherwise it will just attach the page as
 * a frag to the skb.
 *
 * The function will then update the page offset if necessary and return
 * true if the buffer can be reused by the adapter.
1996
 **/
1997
static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
1998
			      struct ixgbe_rx_buffer *rx_buffer,
1999
			      unsigned int size,
2000
			      struct sk_buff *skb)
2001
{
2002
	struct page *page = rx_buffer->page;
2003
	unsigned char *va = page_address(page) + rx_buffer->page_offset;
2004
#if (PAGE_SIZE < 8192)
2005
	unsigned int truesize = ixgbe_rx_pg_size(rx_ring) / 2;
2006
#else
2007
	unsigned int truesize = SKB_DATA_ALIGN(size);
2008
#endif
2009

2010 2011
	if (unlikely(skb_is_nonlinear(skb)))
		goto add_tail_frag;
2012

2013
	if (size <= IXGBE_RX_HDR_SIZE) {
2014 2015
		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));

A
Alexander Duyck 已提交
2016 2017
		/* page is not reserved, we can reuse buffer as-is */
		if (likely(!ixgbe_page_is_reserved(page)))
2018 2019 2020 2021 2022 2023
			return true;

		/* this page cannot be reused so discard it */
		return false;
	}

2024
add_tail_frag:
2025 2026 2027
	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
			rx_buffer->page_offset, size, truesize);

2028
	return ixgbe_can_reuse_rx_page(rx_ring, rx_buffer, page, truesize);
2029 2030
}

2031 2032 2033
static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
					     union ixgbe_adv_rx_desc *rx_desc)
{
2034
	unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
	struct ixgbe_rx_buffer *rx_buffer;
	struct sk_buff *skb;
	struct page *page;

	rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
	page = rx_buffer->page;
	prefetchw(page);

	skb = rx_buffer->skb;

	if (likely(!skb)) {
		void *page_addr = page_address(page) +
				  rx_buffer->page_offset;

		/* prefetch first cache line of first page */
		prefetch(page_addr);
#if L1_CACHE_BYTES < 128
		prefetch(page_addr + L1_CACHE_BYTES);
#endif

		/* allocate a skb to store the frags */
2056 2057
		skb = napi_alloc_skb(&rx_ring->q_vector->napi,
				     IXGBE_RX_HDR_SIZE);
2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088
		if (unlikely(!skb)) {
			rx_ring->rx_stats.alloc_rx_buff_failed++;
			return NULL;
		}

		/*
		 * we will be copying header into skb->data in
		 * pskb_may_pull so it is in our interest to prefetch
		 * it now to avoid a possible cache miss
		 */
		prefetchw(skb->data);

		/*
		 * Delay unmapping of the first packet. It carries the
		 * header information, HW may still access the header
		 * after the writeback.  Only unmap it when EOP is
		 * reached
		 */
		if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
			goto dma_sync;

		IXGBE_CB(skb)->dma = rx_buffer->dma;
	} else {
		if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
			ixgbe_dma_sync_frag(rx_ring, skb);

dma_sync:
		/* we are reusing so sync this buffer for CPU use */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_buffer->dma,
					      rx_buffer->page_offset,
2089
					      size,
2090
					      DMA_FROM_DEVICE);
A
Alexander Duyck 已提交
2091 2092

		rx_buffer->skb = NULL;
2093 2094 2095
	}

	/* pull page into skb */
2096
	if (ixgbe_add_rx_frag(rx_ring, rx_buffer, size, skb)) {
2097 2098 2099
		/* hand second half of page back to the ring */
		ixgbe_reuse_rx_page(rx_ring, rx_buffer);
	} else {
2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
		if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
			/* the page has been released from the ring */
			IXGBE_CB(skb)->page_released = true;
		} else {
			/* we are not reusing the buffer so unmap it */
			dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
					     ixgbe_rx_pg_size(rx_ring),
					     DMA_FROM_DEVICE,
					     IXGBE_RX_DMA_ATTR);
		}
		__page_frag_cache_drain(page,
					rx_buffer->pagecnt_bias);
2112 2113 2114 2115 2116 2117
	}

	/* clear contents of buffer_info */
	rx_buffer->page = NULL;

	return skb;
2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
}

/**
 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @q_vector: structure containing interrupt and ring information
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the syste.
 *
2131
 * Returns amount of work completed
2132
 **/
2133
static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
2134
			       struct ixgbe_ring *rx_ring,
2135
			       const int budget)
2136
{
2137
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
B
Ben Greear 已提交
2138
#ifdef IXGBE_FCOE
2139
	struct ixgbe_adapter *adapter = q_vector->adapter;
2140 2141
	int ddp_bytes;
	unsigned int mss = 0;
2142
#endif /* IXGBE_FCOE */
2143
	u16 cleaned_count = ixgbe_desc_unused(rx_ring);
2144

2145
	while (likely(total_rx_packets < budget)) {
2146 2147 2148 2149 2150 2151 2152 2153 2154
		union ixgbe_adv_rx_desc *rx_desc;
		struct sk_buff *skb;

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}

2155
		rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
2156

2157
		if (!rx_desc->wb.upper.length)
2158
			break;
2159

2160
		/* This memory barrier is needed to keep us from reading
2161
		 * any other fields out of the rx_desc until we know the
2162
		 * descriptor has been written back
2163
		 */
2164
		dma_rmb();
2165

2166 2167
		/* retrieve a buffer from the ring */
		skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
2168

2169 2170 2171
		/* exit if we failed to retrieve a buffer */
		if (!skb)
			break;
2172 2173

		cleaned_count++;
A
Alexander Duyck 已提交
2174

2175 2176 2177
		/* place incomplete frames back on ring for completion */
		if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
			continue;
2178

2179 2180 2181
		/* verify the packet layout is correct */
		if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
			continue;
2182

2183 2184 2185
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;

2186 2187 2188
		/* populate checksum, timestamp, VLAN, and protocol */
		ixgbe_process_skb_fields(rx_ring, rx_desc, skb);

2189 2190
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
2191
		if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
2192
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
			/* include DDPed FCoE data */
			if (ddp_bytes > 0) {
				if (!mss) {
					mss = rx_ring->netdev->mtu -
						sizeof(struct fcoe_hdr) -
						sizeof(struct fc_frame_header) -
						sizeof(struct fcoe_crc_eof);
					if (mss > 512)
						mss &= ~511;
				}
				total_rx_bytes += ddp_bytes;
				total_rx_packets += DIV_ROUND_UP(ddp_bytes,
								 mss);
			}
2207 2208
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
2209
				continue;
2210
			}
2211
		}
2212

2213
#endif /* IXGBE_FCOE */
2214
		ixgbe_rx_skb(q_vector, skb);
2215

2216
		/* update budget accounting */
2217
		total_rx_packets++;
2218
	}
2219

2220 2221 2222 2223
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
2224 2225
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
2226

2227
	return total_rx_packets;
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
}

/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
2239
	struct ixgbe_q_vector *q_vector;
2240
	int v_idx;
2241
	u32 mask;
2242

2243 2244
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
J
Jacob Keller 已提交
2245
		u32 eitrsel = BIT(adapter->num_vfs - 32) - 1;
2246 2247 2248
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

2249 2250
	/*
	 * Populate the IVAR table and set the ITR values to the
2251 2252
	 * corresponding register.
	 */
2253
	for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
2254
		struct ixgbe_ring *ring;
2255
		q_vector = adapter->q_vector[v_idx];
2256

2257
		ixgbe_for_each_ring(ring, q_vector->rx)
2258 2259
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

2260
		ixgbe_for_each_ring(ring, q_vector->tx)
2261 2262
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

2263
		ixgbe_write_eitr(q_vector);
2264 2265
	}

2266 2267
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2268
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
2269
			       v_idx);
2270 2271
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2272
	case ixgbe_mac_X540:
2273 2274
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2275
	case ixgbe_mac_x550em_a:
2276
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
2277 2278 2279 2280
		break;
	default:
		break;
	}
2281 2282
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

2283
	/* set up to autoclear timer, and the vectors */
2284
	mask = IXGBE_EIMS_ENABLE_MASK;
2285 2286 2287 2288
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

2289
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
2290 2291
}

2292 2293 2294 2295 2296 2297 2298 2299 2300
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
2301 2302
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
2314 2315
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
2316
{
2317 2318 2319
	int bytes = ring_container->total_bytes;
	int packets = ring_container->total_packets;
	u32 timepassed_us;
2320
	u64 bytes_perint;
2321
	u8 itr_setting = ring_container->itr;
2322 2323

	if (packets == 0)
2324
		return;
2325 2326

	/* simple throttlerate management
2327 2328
	 *   0-10MB/s   lowest (100000 ints/s)
	 *  10-20MB/s   low    (20000 ints/s)
2329
	 *  20-1249MB/s bulk   (12000 ints/s)
2330 2331
	 */
	/* what was last interrupt timeslice? */
2332
	timepassed_us = q_vector->itr >> 2;
2333 2334 2335
	if (timepassed_us == 0)
		return;

2336 2337 2338 2339
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
2340
		if (bytes_perint > 10)
2341
			itr_setting = low_latency;
2342 2343
		break;
	case low_latency:
2344
		if (bytes_perint > 20)
2345
			itr_setting = bulk_latency;
2346
		else if (bytes_perint <= 10)
2347
			itr_setting = lowest_latency;
2348 2349
		break;
	case bulk_latency:
2350
		if (bytes_perint <= 20)
2351
			itr_setting = low_latency;
2352 2353 2354
		break;
	}

2355 2356 2357 2358 2359 2360
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itr_setting;
2361 2362
}

2363 2364
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
2365
 * @q_vector: structure containing interrupt and ring information
2366 2367 2368 2369 2370
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
2371
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
2372
{
2373
	struct ixgbe_adapter *adapter = q_vector->adapter;
2374
	struct ixgbe_hw *hw = &adapter->hw;
2375
	int v_idx = q_vector->v_idx;
2376
	u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
2377

2378 2379
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2380 2381
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
2382 2383
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2384
	case ixgbe_mac_X540:
2385 2386
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2387
	case ixgbe_mac_x550em_a:
2388 2389 2390 2391 2392
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
2393 2394 2395
		break;
	default:
		break;
2396 2397 2398 2399
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

2400
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
2401
{
2402
	u32 new_itr = q_vector->itr;
2403
	u8 current_itr;
2404

2405 2406
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
2407

2408
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
2409 2410 2411 2412

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
2413
		new_itr = IXGBE_100K_ITR;
2414 2415
		break;
	case low_latency:
2416
		new_itr = IXGBE_20K_ITR;
2417 2418
		break;
	case bulk_latency:
2419
		new_itr = IXGBE_12K_ITR;
2420
		break;
2421 2422
	default:
		break;
2423 2424
	}

2425
	if (new_itr != q_vector->itr) {
2426
		/* do an exponential smoothing */
2427 2428
		new_itr = (10 * new_itr * q_vector->itr) /
			  ((9 * new_itr) + q_vector->itr);
2429

2430
		/* save the algorithm value here */
2431
		q_vector->itr = new_itr;
2432 2433

		ixgbe_write_eitr(q_vector);
2434 2435 2436
	}
}

2437
/**
2438
 * ixgbe_check_overtemp_subtask - check for over temperature
2439
 * @adapter: pointer to adapter
2440
 **/
2441
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
2442 2443 2444
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;
2445
	s32 rc;
2446

2447
	if (test_bit(__IXGBE_DOWN, &adapter->state))
2448 2449
		return;

2450 2451 2452 2453 2454 2455
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

2456
	switch (hw->device_id) {
2457 2458 2459 2460 2461 2462 2463 2464
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
2465
		if (!(eicr & IXGBE_EICR_GPI_SDP0_8259X) &&
2466 2467 2468 2469
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
J
Josh Hay 已提交
2470
			u32 speed;
2471
			bool link_up = false;
2472

J
Josh Hay 已提交
2473
			hw->mac.ops.check_link(hw, &speed, &link_up, false);
2474

2475 2476 2477 2478 2479 2480 2481 2482 2483
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
2484 2485 2486 2487 2488 2489
	case IXGBE_DEV_ID_X550EM_A_1G_T:
	case IXGBE_DEV_ID_X550EM_A_1G_T_L:
		rc = hw->phy.ops.check_overtemp(hw);
		if (rc != IXGBE_ERR_OVERTEMP)
			return;
		break;
2490
	default:
2491 2492
		if (adapter->hw.mac.type >= ixgbe_mac_X540)
			return;
2493
		if (!(eicr & IXGBE_EICR_GPI_SDP0(hw)))
2494
			return;
2495
		break;
2496
	}
2497
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2498 2499

	adapter->interrupt_event = 0;
2500 2501
}

2502 2503 2504 2505 2506
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2507
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2508
		e_crit(probe, "Fan has stopped, replace the adapter\n");
2509
		/* write to clear the interrupt */
2510
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2511 2512
	}
}
2513

2514 2515
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
2516 2517
	struct ixgbe_hw *hw = &adapter->hw;

2518 2519 2520 2521 2522 2523 2524 2525 2526
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
2527 2528
		if (((eicr & IXGBE_EICR_GPI_SDP0(hw)) ||
		     (eicr & IXGBE_EICR_LSC)) &&
2529 2530 2531 2532 2533 2534 2535
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547
	case ixgbe_mac_x550em_a:
		if (eicr & IXGBE_EICR_GPI_SDP0_X550EM_a) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
					IXGBE_EICR_GPI_SDP0_X550EM_a);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICR,
					IXGBE_EICR_GPI_SDP0_X550EM_a);
		}
		return;
	case ixgbe_mac_X550:
2548 2549 2550 2551 2552 2553 2554 2555
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

2556
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2557 2558
}

2559 2560 2561 2562 2563 2564 2565 2566 2567
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		if (hw->phy.type == ixgbe_phy_nl)
			return true;
		return false;
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X550EM_x:
2568
	case ixgbe_mac_x550em_a:
2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
		switch (hw->mac.ops.get_media_type(hw)) {
		case ixgbe_media_type_fiber:
		case ixgbe_media_type_fiber_qsfp:
			return true;
		default:
			return false;
		}
	default:
		return false;
	}
}

2581 2582 2583
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;
2584
	u32 eicr_mask = IXGBE_EICR_GPI_SDP2(hw);
2585

2586 2587 2588 2589 2590 2591 2592 2593
	if (!ixgbe_is_sfp(hw))
		return;

	/* Later MAC's use different SDP */
	if (hw->mac.type >= ixgbe_mac_X540)
		eicr_mask = IXGBE_EICR_GPI_SDP0_X540;

	if (eicr & eicr_mask) {
2594
		/* Clear the interrupt */
2595
		IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr_mask);
2596 2597
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
2598
			adapter->sfp_poll_time = 0;
2599 2600
			ixgbe_service_event_schedule(adapter);
		}
2601 2602
	}

2603 2604
	if (adapter->hw.mac.type == ixgbe_mac_82599EB &&
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2605
		/* Clear the interrupt */
2606
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2607 2608 2609 2610
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
2611 2612 2613
	}
}

2614 2615 2616 2617 2618 2619 2620 2621 2622
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
2623
		IXGBE_WRITE_FLUSH(hw);
2624
		ixgbe_service_event_schedule(adapter);
2625 2626 2627
	}
}

2628 2629 2630 2631
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2632
	struct ixgbe_hw *hw = &adapter->hw;
2633

2634 2635
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2636
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2637 2638 2639
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2640
	case ixgbe_mac_X540:
2641 2642
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2643
	case ixgbe_mac_x550em_a:
2644
		mask = (qmask & 0xFFFFFFFF);
2645 2646
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
2647
		mask = (qmask >> 32);
2648 2649 2650 2651 2652
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2653 2654 2655 2656 2657
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2658
					    u64 qmask)
2659 2660
{
	u32 mask;
2661
	struct ixgbe_hw *hw = &adapter->hw;
2662

2663 2664
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2665
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2666 2667 2668
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2669
	case ixgbe_mac_X540:
2670 2671
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2672
	case ixgbe_mac_x550em_a:
2673
		mask = (qmask & 0xFFFFFFFF);
2674 2675
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
2676
		mask = (qmask >> 32);
2677 2678 2679 2680 2681
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
2682 2683 2684 2685
	}
	/* skip the flush */
}

2686
/**
2687 2688
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
2689
 **/
2690 2691
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2692
{
2693
	struct ixgbe_hw *hw = &adapter->hw;
2694
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2695

2696 2697 2698
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
2699

2700
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2701 2702
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
2703
			mask |= IXGBE_EIMS_GPI_SDP0(hw);
2704 2705
			break;
		case ixgbe_mac_X540:
2706 2707
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
2708
		case ixgbe_mac_x550em_a:
2709 2710 2711 2712 2713
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
2714
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2715
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
2716 2717
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
2718 2719
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
		mask |= IXGBE_EIMS_GPI_SDP2(hw);
2720
		/* fall through */
2721
	case ixgbe_mac_X540:
2722 2723
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2724 2725
	case ixgbe_mac_x550em_a:
		if (adapter->hw.device_id == IXGBE_DEV_ID_X550EM_X_SFP ||
2726
		    adapter->hw.device_id == IXGBE_DEV_ID_X550EM_A_SFP ||
2727
		    adapter->hw.device_id == IXGBE_DEV_ID_X550EM_A_SFP_N)
2728
			mask |= IXGBE_EIMS_GPI_SDP0(&adapter->hw);
2729 2730
		if (adapter->hw.phy.type == ixgbe_phy_x550em_ext_t)
			mask |= IXGBE_EICR_GPI_SDP0_X540;
2731
		mask |= IXGBE_EIMS_ECC;
2732 2733 2734 2735
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
2736
	}
J
Jacob Keller 已提交
2737

2738 2739 2740
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
2741

2742 2743 2744 2745 2746
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2747 2748
}

2749
static irqreturn_t ixgbe_msix_other(int irq, void *data)
2750
{
2751
	struct ixgbe_adapter *adapter = data;
2752
	struct ixgbe_hw *hw = &adapter->hw;
2753
	u32 eicr;
2754

2755 2756 2757 2758 2759 2760 2761
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2762 2763

	/* The lower 16bits of the EICR register are for the queue interrupts
2764
	 * which should be masked here in order to not accidentally clear them if
2765 2766 2767 2768 2769 2770 2771
	 * the bits are high when ixgbe_msix_other is called. There is a race
	 * condition otherwise which results in possible performance loss
	 * especially if the ixgbe_msix_other interrupt is triggering
	 * consistently (as it would when PPS is turned on for the X540 device)
	 */
	eicr &= 0xFFFF0000;

2772
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
2773

2774 2775
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2776

2777 2778
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
2779

2780 2781
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2782
	case ixgbe_mac_X540:
2783 2784
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2785
	case ixgbe_mac_x550em_a:
2786 2787 2788 2789 2790 2791 2792
		if (hw->phy.type == ixgbe_phy_x550em_ext_t &&
		    (eicr & IXGBE_EICR_GPI_SDP0_X540)) {
			adapter->flags2 |= IXGBE_FLAG2_PHY_INTERRUPT;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR,
					IXGBE_EICR_GPI_SDP0_X540);
		}
2793 2794
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
2795
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
2796 2797 2798
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
2799 2800
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
2801
			int reinit_count = 0;
2802 2803
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
2804
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
2805
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2806 2807 2808 2809 2810 2811 2812 2813
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
2814 2815
			}
		}
2816
		ixgbe_check_sfp_event(adapter, eicr);
2817
		ixgbe_check_overtemp_event(adapter, eicr);
2818 2819 2820
		break;
	default:
		break;
2821
	}
2822

2823
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2824 2825

	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2826
		ixgbe_ptp_check_pps_event(adapter);
2827

2828
	/* re-enable the original interrupt state, no lsc, no queues */
2829
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
2830
		ixgbe_irq_enable(adapter, false, false);
2831

2832
	return IRQ_HANDLED;
2833
}
2834

2835
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
2836
{
2837
	struct ixgbe_q_vector *q_vector = data;
2838

2839
	/* EIAM disabled interrupts (on this vector) for us */
2840

2841
	if (q_vector->rx.ring || q_vector->tx.ring)
2842
		napi_schedule_irqoff(&q_vector->napi);
2843

2844
	return IRQ_HANDLED;
2845 2846
}

2847 2848 2849 2850 2851 2852 2853
/**
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
 **/
2854
int ixgbe_poll(struct napi_struct *napi, int budget)
2855 2856 2857 2858 2859
{
	struct ixgbe_q_vector *q_vector =
				container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *ring;
2860
	int per_ring_budget, work_done = 0;
2861 2862 2863 2864 2865 2866 2867
	bool clean_complete = true;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

2868 2869 2870 2871
	ixgbe_for_each_ring(ring, q_vector->tx) {
		if (!ixgbe_clean_tx_irq(q_vector, ring, budget))
			clean_complete = false;
	}
2872

2873 2874
	/* Exit if we are called by netpoll */
	if (budget <= 0)
2875 2876
		return budget;

2877 2878 2879 2880 2881 2882 2883
	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;

2884 2885 2886 2887 2888
	ixgbe_for_each_ring(ring, q_vector->rx) {
		int cleaned = ixgbe_clean_rx_irq(q_vector, ring,
						 per_ring_budget);

		work_done += cleaned;
2889 2890
		if (cleaned >= per_ring_budget)
			clean_complete = false;
2891
	}
2892 2893 2894 2895 2896 2897

	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
2898
	napi_complete_done(napi, work_done);
2899 2900 2901
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
J
Jacob Keller 已提交
2902
		ixgbe_irq_enable_queues(adapter, BIT_ULL(q_vector->v_idx));
2903

2904
	return min(work_done, budget - 1);
2905 2906
}

2907 2908 2909 2910 2911 2912 2913 2914 2915 2916
/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2917
	int vector, err;
2918
	int ri = 0, ti = 0;
2919

2920
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2921
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2922
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
2923

2924
		if (q_vector->tx.ring && q_vector->rx.ring) {
2925
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2926 2927 2928
				 "%s-%s-%d", netdev->name, "TxRx", ri++);
			ti++;
		} else if (q_vector->rx.ring) {
2929
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2930 2931
				 "%s-%s-%d", netdev->name, "rx", ri++);
		} else if (q_vector->tx.ring) {
2932
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2933
				 "%s-%s-%d", netdev->name, "tx", ti++);
2934 2935 2936
		} else {
			/* skip this unused q_vector */
			continue;
2937
		}
2938 2939
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
2940
		if (err) {
2941
			e_err(probe, "request_irq failed for MSIX interrupt "
2942
			      "Error: %d\n", err);
2943
			goto free_queue_irqs;
2944
		}
2945 2946 2947 2948
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
2949
					      &q_vector->affinity_mask);
2950
		}
2951 2952
	}

2953
	err = request_irq(adapter->msix_entries[vector].vector,
2954
			  ixgbe_msix_other, 0, netdev->name, adapter);
2955
	if (err) {
2956
		e_err(probe, "request_irq for msix_other failed: %d\n", err);
2957
		goto free_queue_irqs;
2958 2959 2960 2961
	}

	return 0;

2962
free_queue_irqs:
2963 2964 2965 2966 2967 2968 2969
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
2970 2971
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2972 2973 2974 2975 2976 2977
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
2978
 * ixgbe_intr - legacy mode Interrupt Handler
2979 2980 2981 2982 2983
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
2984
	struct ixgbe_adapter *adapter = data;
2985
	struct ixgbe_hw *hw = &adapter->hw;
2986
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2987 2988
	u32 eicr;

2989
	/*
2990
	 * Workaround for silicon errata #26 on 82598.  Mask the interrupt
2991 2992 2993 2994
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2995
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
S
Stephen Hemminger 已提交
2996
	 * therefore no explicit interrupt disable is necessary */
2997
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2998
	if (!eicr) {
2999 3000
		/*
		 * shared interrupt alert!
3001
		 * make sure interrupts are enabled because the read will
3002 3003 3004 3005 3006 3007
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
3008
		return IRQ_NONE;	/* Not our interrupt */
3009
	}
3010

3011 3012
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
3013

3014 3015
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
3016
		ixgbe_check_sfp_event(adapter, eicr);
3017 3018
		/* Fall through */
	case ixgbe_mac_X540:
3019 3020
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3021
	case ixgbe_mac_x550em_a:
3022 3023
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
3024
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
3025 3026 3027
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
3028
		ixgbe_check_overtemp_event(adapter, eicr);
3029 3030 3031 3032
		break;
	default:
		break;
	}
3033

3034
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
3035
	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
3036
		ixgbe_ptp_check_pps_event(adapter);
3037

3038
	/* would disable interrupts here but EIAM disabled it */
3039
	napi_schedule_irqoff(&q_vector->napi);
3040

3041 3042 3043 3044 3045 3046 3047
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

3048 3049 3050 3051 3052 3053 3054 3055 3056 3057
	return IRQ_HANDLED;
}

/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
3058
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
3059 3060
{
	struct net_device *netdev = adapter->netdev;
3061
	int err;
3062

3063
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3064
		err = ixgbe_request_msix_irqs(adapter);
3065
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
3066
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
3067
				  netdev->name, adapter);
3068
	else
3069
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
3070
				  netdev->name, adapter);
3071

3072
	if (err)
3073
		e_err(probe, "request_irq failed, Error %d\n", err);
3074 3075 3076 3077 3078 3079

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
3080
	int vector;
3081

3082 3083 3084 3085
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		free_irq(adapter->pdev->irq, adapter);
		return;
	}
3086

3087 3088 3089
	if (!adapter->msix_entries)
		return;

3090 3091 3092
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		struct msix_entry *entry = &adapter->msix_entries[vector];
3093

3094 3095 3096
		/* free only the irqs that were actually requested */
		if (!q_vector->rx.ring && !q_vector->tx.ring)
			continue;
3097

3098 3099 3100 3101
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(entry->vector, NULL);

		free_irq(entry->vector, q_vector);
3102
	}
3103

3104
	free_irq(adapter->msix_entries[vector].vector, adapter);
3105 3106
}

3107 3108 3109 3110 3111 3112
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
3113 3114
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
3115
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
3116 3117
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3118
	case ixgbe_mac_X540:
3119 3120
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3121
	case ixgbe_mac_x550em_a:
3122 3123
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
3124
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
3125 3126 3127
		break;
	default:
		break;
3128 3129 3130
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3131 3132 3133 3134 3135 3136
		int vector;

		for (vector = 0; vector < adapter->num_q_vectors; vector++)
			synchronize_irq(adapter->msix_entries[vector].vector);

		synchronize_irq(adapter->msix_entries[vector++].vector);
3137 3138 3139 3140 3141
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

3142 3143 3144 3145 3146 3147
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
3148
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
3149

3150
	ixgbe_write_eitr(q_vector);
3151

3152 3153
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
3154

3155
	e_info(hw, "Legacy interrupt IVAR setup done\n");
3156 3157
}

3158 3159 3160 3161 3162 3163 3164
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
3165 3166
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3167 3168 3169
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
3170
	int wait_loop = 10;
3171
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
3172
	u8 reg_idx = ring->reg_idx;
3173

3174
	/* disable queue to avoid issues while updating state */
3175
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
3176 3177
	IXGBE_WRITE_FLUSH(hw);

3178
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
3179
			(tdba & DMA_BIT_MASK(32)));
3180 3181 3182 3183 3184
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
3185
	ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx);
3186

3187 3188
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
E
Emil Tantilov 已提交
3189 3190 3191
	 * higher than 1 when:
	 * - ITR is 0 as it could cause false TX hangs
	 * - ITR is set to > 100k int/sec and BQL is enabled
3192 3193 3194 3195 3196
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
E
Emil Tantilov 已提交
3197
	if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
J
Jacob Keller 已提交
3198
		txdctl |= 1u << 16;	/* WTHRESH = 1 */
3199
	else
J
Jacob Keller 已提交
3200
		txdctl |= 8u << 16;	/* WTHRESH = 8 */
3201

3202 3203 3204 3205
	/*
	 * Setting PTHRESH to 32 both improves performance
	 * and avoids a TX hang with DFP enabled
	 */
J
Jacob Keller 已提交
3206
	txdctl |= (1u << 8) |	/* HTHRESH = 1 */
3207
		   32;		/* PTHRESH = 32 */
3208 3209

	/* reinitialize flowdirector state */
3210
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3211 3212 3213 3214 3215 3216
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
3217

3218 3219 3220 3221 3222
	/* initialize XPS */
	if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
		struct ixgbe_q_vector *q_vector = ring->q_vector;

		if (q_vector)
3223
			netif_set_xps_queue(ring->netdev,
3224 3225 3226 3227
					    &q_vector->affinity_mask,
					    ring->queue_index);
	}

3228 3229
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

3230 3231 3232 3233 3234 3235 3236 3237 3238 3239
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
3240
		usleep_range(1000, 2000);
3241 3242 3243
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
3244
		hw_dbg(hw, "Could not enable Tx Queue %d\n", reg_idx);
3245 3246
}

3247 3248 3249
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3250
	u32 rttdcs, mtqc;
3251
	u8 tcs = netdev_get_num_tc(adapter->netdev);
3252 3253 3254 3255 3256 3257 3258 3259 3260 3261

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
3262 3263 3264 3265 3266 3267
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		mtqc = IXGBE_MTQC_VT_ENA;
		if (tcs > 4)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3268 3269
		else if (adapter->ring_feature[RING_F_VMDQ].mask ==
			 IXGBE_82599_VMDQ_4Q_MASK)
3270 3271 3272 3273 3274 3275 3276 3277
			mtqc |= IXGBE_MTQC_32VF;
		else
			mtqc |= IXGBE_MTQC_64VF;
	} else {
		if (tcs > 4)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3278
		else
3279 3280
			mtqc = IXGBE_MTQC_64Q_1PB;
	}
3281

3282
	IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
3283

3284 3285 3286 3287 3288
	/* Enable Security TX Buffer IFG for multiple pb */
	if (tcs) {
		u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
		sectx |= IXGBE_SECTX_DCB;
		IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
3289 3290 3291 3292 3293 3294 3295
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

3296
/**
3297
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
3298 3299 3300 3301 3302 3303
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
3304 3305
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
3306
	u32 i;
3307

3308 3309 3310 3311 3312 3313 3314 3315 3316
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

3317
	/* Setup the HW Tx Head and Tail descriptor pointers */
3318 3319
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
3320 3321
}

3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376
static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
				 struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl |= IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl &= ~IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

#ifdef CONFIG_IXGBE_DCB
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#else
static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#endif
{
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	/*
	 * We should set the drop enable bit if:
	 *  SR-IOV is enabled
	 *   or
	 *  Number of Rx queues > 1 and flow control is disabled
	 *
	 *  This allows us to avoid head of line blocking for security
	 *  and performance reasons.
	 */
	if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
	    !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
	}
}

3377
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
3378

3379
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
3380
				   struct ixgbe_ring *rx_ring)
3381
{
3382
	struct ixgbe_hw *hw = &adapter->hw;
3383
	u32 srrctl;
3384
	u8 reg_idx = rx_ring->reg_idx;
3385

3386 3387
	if (hw->mac.type == ixgbe_mac_82598EB) {
		u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3388

3389 3390 3391 3392 3393 3394
		/*
		 * if VMDq is not active we must program one srrctl register
		 * per RSS queue since we have enabled RDRXCTL.MVMEN
		 */
		reg_idx &= mask;
	}
3395

3396 3397
	/* configure header buffer length, needed for RSC */
	srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
3398

3399
	/* configure the packet buffer length */
3400
	srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
3401 3402

	/* configure descriptor type */
3403
	srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
3404

3405
	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3406
}
3407

3408
/**
3409
 * ixgbe_rss_indir_tbl_entries - Return RSS indirection table entries
3410 3411 3412 3413 3414 3415
 * @adapter: device handle
 *
 *  - 82598/82599/X540:     128
 *  - X550(non-SRIOV mode): 512
 *  - X550(SRIOV mode):     64
 */
3416
u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter)
3417 3418 3419 3420 3421 3422 3423 3424 3425 3426
{
	if (adapter->hw.mac.type < ixgbe_mac_X550)
		return 128;
	else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		return 64;
	else
		return 512;
}

/**
3427
 * ixgbe_store_reta - Write the RETA table to HW
3428 3429 3430 3431
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
3432
void ixgbe_store_reta(struct ixgbe_adapter *adapter)
3433
{
3434
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3435
	struct ixgbe_hw *hw = &adapter->hw;
3436
	u32 reta = 0;
3437 3438
	u32 indices_multi;
	u8 *indir_tbl = adapter->rss_indir_tbl;
3439

3440
	/* Fill out the redirection table as follows:
3441 3442 3443 3444
	 *  - 82598:      8 bit wide entries containing pair of 4 bit RSS
	 *    indices.
	 *  - 82599/X540: 8 bit wide entries containing 4 bit RSS index
	 *  - X550:       8 bit wide entries containing 6 bit RSS index
3445 3446 3447 3448 3449 3450
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		indices_multi = 0x11;
	else
		indices_multi = 0x1;

3451 3452 3453
	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		reta |= indices_multi * indir_tbl[i] << (i & 0x3) * 8;
3454 3455 3456 3457 3458 3459
		if ((i & 3) == 3) {
			if (i < 128)
				IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
			else
				IXGBE_WRITE_REG(hw, IXGBE_ERETA((i >> 2) - 32),
						reta);
3460
			reta = 0;
3461 3462 3463 3464
		}
	}
}

3465
/**
3466
 * ixgbe_store_vfreta - Write the RETA table to HW (x550 devices in SRIOV mode)
3467 3468 3469 3470 3471
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
static void ixgbe_store_vfreta(struct ixgbe_adapter *adapter)
3472
{
3473
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3474 3475
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfreta = 0;
3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495
	unsigned int pf_pool = adapter->num_vfs;

	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		vfreta |= (u32)adapter->rss_indir_tbl[i] << (i & 0x3) * 8;
		if ((i & 3) == 3) {
			IXGBE_WRITE_REG(hw, IXGBE_PFVFRETA(i >> 2, pf_pool),
					vfreta);
			vfreta = 0;
		}
	}
}

static void ixgbe_setup_reta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 i, j;
	u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;

3496
	/* Program table for at least 4 queues w/ SR-IOV so that VFs can
3497 3498 3499
	 * make full use of any rings they may have.  We will use the
	 * PSRTYPE register to control how many rings we use within the PF.
	 */
3500 3501
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 4))
		rss_i = 4;
3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), adapter->rss_key[i]);

	/* Fill out redirection table */
	memset(adapter->rss_indir_tbl, 0, sizeof(adapter->rss_indir_tbl));

	for (i = 0, j = 0; i < reta_entries; i++, j++) {
		if (j == rss_i)
			j = 0;

		adapter->rss_indir_tbl[i] = j;
	}

	ixgbe_store_reta(adapter);
}

static void ixgbe_setup_vfreta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3523 3524 3525 3526 3527 3528
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
	unsigned int pf_pool = adapter->num_vfs;
	int i, j;

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
3529 3530
		IXGBE_WRITE_REG(hw, IXGBE_PFVFRSSRK(i, pf_pool),
				adapter->rss_key[i]);
3531 3532 3533

	/* Fill out the redirection table */
	for (i = 0, j = 0; i < 64; i++, j++) {
3534
		if (j == rss_i)
3535
			j = 0;
3536 3537

		adapter->rss_indir_tbl[i] = j;
3538
	}
3539 3540

	ixgbe_store_vfreta(adapter);
3541 3542 3543 3544 3545
}

static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3546
	u32 mrqc = 0, rss_field = 0, vfmrqc = 0;
3547
	u32 rxcsum;
3548

3549 3550 3551 3552 3553
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

3554
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3555
		if (adapter->ring_feature[RING_F_RSS].mask)
3556
			mrqc = IXGBE_MRQC_RSSEN;
3557
	} else {
3558 3559 3560 3561 3562 3563 3564
		u8 tcs = netdev_get_num_tc(adapter->netdev);

		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
			if (tcs > 4)
				mrqc = IXGBE_MRQC_VMDQRT8TCEN;	/* 8 TCs */
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_VMDQRT4TCEN;	/* 4 TCs */
3565 3566
			else if (adapter->ring_feature[RING_F_VMDQ].mask ==
				 IXGBE_82599_VMDQ_4Q_MASK)
3567
				mrqc = IXGBE_MRQC_VMDQRSS32EN;
3568
			else
3569 3570 3571
				mrqc = IXGBE_MRQC_VMDQRSS64EN;
		} else {
			if (tcs > 4)
3572
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
3573 3574 3575 3576
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RSSEN;
3577
		}
3578 3579
	}

3580
	/* Perform hash on these packet types */
3581 3582 3583 3584
	rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4 |
		     IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
		     IXGBE_MRQC_RSS_FIELD_IPV6 |
		     IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
3585

3586
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3587
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3588
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3589
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3590

3591
	netdev_rss_key_fill(adapter->rss_key, sizeof(adapter->rss_key));
3592 3593 3594 3595 3596 3597 3598 3599 3600
	if ((hw->mac.type >= ixgbe_mac_X550) &&
	    (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) {
		unsigned int pf_pool = adapter->num_vfs;

		/* Enable VF RSS mode */
		mrqc |= IXGBE_MRQC_MULTIPLE_RSS;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);

		/* Setup RSS through the VF registers */
3601
		ixgbe_setup_vfreta(adapter);
3602 3603 3604 3605
		vfmrqc = IXGBE_MRQC_RSSEN;
		vfmrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), vfmrqc);
	} else {
3606
		ixgbe_setup_reta(adapter);
3607 3608 3609
		mrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
	}
3610 3611
}

3612 3613 3614 3615 3616
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
3617
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
3618
				   struct ixgbe_ring *ring)
3619 3620 3621
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
3622
	u8 reg_idx = ring->reg_idx;
3623

A
Alexander Duyck 已提交
3624
	if (!ring_is_rsc_enabled(ring))
3625
		return;
3626

3627
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
3628 3629 3630 3631
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
3632
	 * than 65536
3633
	 */
3634
	rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
3635
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
3636 3637
}

3638 3639 3640 3641 3642 3643 3644
#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3645
	u8 reg_idx = ring->reg_idx;
3646

3647 3648
	if (ixgbe_removed(hw->hw_addr))
		return;
3649 3650 3651 3652 3653 3654
	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
3655
		usleep_range(1000, 2000);
3656 3657 3658 3659 3660 3661 3662 3663 3664
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3665 3666 3667 3668 3669 3670 3671 3672
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

3673 3674
	if (ixgbe_removed(hw->hw_addr))
		return;
3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3697 3698
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3699 3700
{
	struct ixgbe_hw *hw = &adapter->hw;
3701
	union ixgbe_adv_rx_desc *rx_desc;
3702
	u64 rdba = ring->dma;
3703
	u32 rxdctl;
3704
	u8 reg_idx = ring->reg_idx;
3705

3706 3707
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3708
	ixgbe_disable_rx_queue(adapter, ring);
3709

3710 3711 3712 3713
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
3714 3715 3716
	/* Force flushing of IXGBE_RDLEN to prevent MDD */
	IXGBE_WRITE_FLUSH(hw);

3717 3718
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3719
	ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx);
3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

3736 3737 3738 3739
	/* initialize Rx descriptor 0 */
	rx_desc = IXGBE_RX_DESC(ring, 0);
	rx_desc->wb.upper.length = 0;

3740 3741 3742 3743 3744
	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3745
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
3746 3747
}

3748 3749 3750
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3751
	int rss_i = adapter->ring_feature[RING_F_RSS].indices;
3752
	u16 pool;
3753 3754 3755

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3756 3757
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3758
		      IXGBE_PSRTYPE_L2HDR |
3759
		      IXGBE_PSRTYPE_IPV6HDR;
3760 3761 3762 3763

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

3764
	if (rss_i > 3)
J
Jacob Keller 已提交
3765
		psrtype |= 2u << 29;
3766
	else if (rss_i > 1)
J
Jacob Keller 已提交
3767
		psrtype |= 1u << 29;
3768

3769 3770
	for_each_set_bit(pool, &adapter->fwd_bitmask, 32)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
3771 3772
}

3773 3774 3775 3776
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg_offset, vf_shift;
3777
	u32 gcr_ext, vmdctl;
3778
	int i;
3779 3780 3781 3782 3783

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3784 3785
	vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
3786
	vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
3787 3788
	vmdctl |= IXGBE_VT_CTL_REPLEN;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
3789

3790 3791
	vf_shift = VMDQ_P(0) % 32;
	reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
3792 3793

	/* Enable only the PF's pool for Tx/Rx */
3794
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), GENMASK(31, vf_shift));
3795
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3796
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), GENMASK(31, vf_shift));
3797
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
3798
	if (adapter->bridge_mode == BRIDGE_MODE_VEB)
3799
		IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3800 3801

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3802
	hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
3803

3804 3805 3806
	/* clear VLAN promisc flag so VFTA will be updated if necessary */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

3807 3808 3809 3810
	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822
	switch (adapter->ring_feature[RING_F_VMDQ].mask) {
	case IXGBE_82599_VMDQ_8Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
		break;
	case IXGBE_82599_VMDQ_4Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
		break;
	default:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
		break;
	}

3823 3824
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

3825
	for (i = 0; i < adapter->num_vfs; i++) {
3826 3827 3828
		/* configure spoof checking */
		ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i,
					  adapter->vfinfo[i].spoofchk_enabled);
3829 3830 3831 3832

		/* Enable/Disable RSS query feature  */
		ixgbe_ndo_set_vf_rss_query_en(adapter->netdev, i,
					  adapter->vfinfo[i].rss_query_enabled);
3833
	}
3834 3835
}

3836
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3837 3838 3839 3840
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3841 3842 3843
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3844

3845
#ifdef IXGBE_FCOE
3846 3847 3848 3849
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3850

3851
#endif /* IXGBE_FCOE */
3852 3853 3854 3855 3856

	/* adjust max frame to be at least the size of a standard frame */
	if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
		max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);

3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3869

3870 3871 3872 3873
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3874
	for (i = 0; i < adapter->num_rx_queues; i++) {
3875
		rx_ring = adapter->rx_ring[i];
3876 3877 3878 3879

		clear_ring_rsc_enabled(rx_ring);
		clear_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state);

A
Alexander Duyck 已提交
3880 3881
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3882 3883 3884

		if (test_bit(__IXGBE_RX_FCOE, &rx_ring->state))
			set_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state);
3885 3886 3887
	}
}

3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
3907 3908
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3909
	case ixgbe_mac_x550em_a:
3910 3911 3912
		if (adapter->num_vfs)
			rdrxctl |= IXGBE_RDRXCTL_PSP;
		/* fall through for older HW */
3913
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3914
	case ixgbe_mac_X540:
3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3931 3932 3933 3934 3935 3936 3937 3938 3939 3940
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
3941
	u32 rxctrl, rfctl;
3942 3943

	/* disable receives while setting up the descriptors */
3944
	hw->mac.ops.disable_rx(hw);
3945 3946

	ixgbe_setup_psrtype(adapter);
3947
	ixgbe_setup_rdrxctl(adapter);
3948

3949 3950 3951 3952 3953
	/* RSC Setup */
	rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
	rfctl &= ~IXGBE_RFCTL_RSC_DIS;
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
		rfctl |= IXGBE_RFCTL_RSC_DIS;
3954 3955 3956

	/* disable NFS filtering */
	rfctl |= (IXGBE_RFCTL_NFSW_DIS | IXGBE_RFCTL_NFSR_DIS);
3957 3958
	IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);

3959
	/* Program registers for the distribution of queues */
3960 3961
	ixgbe_setup_mrqc(adapter);

3962 3963 3964 3965 3966 3967 3968
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3969 3970
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3971

3972
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3973 3974 3975 3976 3977 3978 3979
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3980 3981
}

3982 3983
static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
				 __be16 proto, u16 vid)
3984 3985 3986 3987 3988
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* add VID to filter table */
3989 3990 3991
	if (!vid || !(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
		hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true, !!vid);

3992
	set_bit(vid, adapter->active_vlans);
3993 3994

	return 0;
3995 3996
}

3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
static int ixgbe_find_vlvf_entry(struct ixgbe_hw *hw, u32 vlan)
{
	u32 vlvf;
	int idx;

	/* short cut the special case */
	if (vlan == 0)
		return 0;

	/* Search for the vlan id in the VLVF entries */
	for (idx = IXGBE_VLVF_ENTRIES; --idx;) {
		vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(idx));
		if ((vlvf & VLAN_VID_MASK) == vlan)
			break;
	}

	return idx;
}

void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 bits, word;
	int idx;

	idx = ixgbe_find_vlvf_entry(hw, vid);
	if (!idx)
		return;

	/* See if any other pools are set for this VLAN filter
	 * entry other than the PF.
	 */
	word = idx * 2 + (VMDQ_P(0) / 32);
J
Jacob Keller 已提交
4030
	bits = ~BIT(VMDQ_P(0) % 32);
4031 4032 4033 4034 4035 4036 4037 4038 4039 4040
	bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));

	/* Disable the filter so this falls into the default pool. */
	if (!bits && !IXGBE_READ_REG(hw, IXGBE_VLVFB(word ^ 1))) {
		if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
			IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), 0);
		IXGBE_WRITE_REG(hw, IXGBE_VLVF(idx), 0);
	}
}

4041 4042
static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
				  __be16 proto, u16 vid)
4043 4044 4045 4046 4047
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* remove VID from filter table */
4048
	if (vid && !(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
4049 4050
		hw->mac.ops.set_vfta(hw, vid, VMDQ_P(0), false, true);

4051
	clear_bit(vid, adapter->active_vlans);
4052 4053

	return 0;
4054 4055
}

4056 4057 4058 4059 4060 4061 4062 4063
/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
4064 4065 4066 4067
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4068 4069
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
4070 4071 4072
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4073
	case ixgbe_mac_X540:
4074 4075
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4076
	case ixgbe_mac_x550em_a:
4077
		for (i = 0; i < adapter->num_rx_queues; i++) {
4078 4079 4080 4081 4082
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
4094
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
4095 4096
 * @adapter: driver data
 */
4097
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
4098 4099
{
	struct ixgbe_hw *hw = &adapter->hw;
4100
	u32 vlnctrl;
4101 4102 4103 4104
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4105 4106
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
4107 4108 4109
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4110
	case ixgbe_mac_X540:
4111 4112
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4113
	case ixgbe_mac_x550em_a:
4114
		for (i = 0; i < adapter->num_rx_queues; i++) {
4115 4116 4117 4118 4119
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
4120 4121 4122 4123 4124 4125 4126 4127 4128 4129
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

4130 4131 4132 4133 4134
static void ixgbe_vlan_promisc_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

4135 4136
	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);

4137 4138 4139 4140 4141
	if (adapter->flags & IXGBE_FLAG_VMDQ_ENABLED) {
	/* For VMDq and SR-IOV we must leave VLAN filtering enabled */
		vlnctrl |= IXGBE_VLNCTRL_VFE;
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
	} else {
4142
		vlnctrl &= ~IXGBE_VLNCTRL_VFE;
4143 4144 4145 4146
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		return;
	}

4147 4148 4149 4150
	/* Nothing to do for 82598 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162
	/* We are already in VLAN promisc, nothing to do */
	if (adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC)
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 |= IXGBE_FLAG2_VLAN_PROMISC;

	/* Add PF to all active pools */
	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 reg_offset = IXGBE_VLVFB(i * 2 + VMDQ_P(0) / 32);
		u32 vlvfb = IXGBE_READ_REG(hw, reg_offset);

J
Jacob Keller 已提交
4163
		vlvfb |= BIT(VMDQ_P(0) % 32);
4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192
		IXGBE_WRITE_REG(hw, reg_offset, vlvfb);
	}

	/* Set all bits in the VLAN filter table array */
	for (i = hw->mac.vft_size; i--;)
		IXGBE_WRITE_REG(hw, IXGBE_VFTA(i), ~0U);
}

#define VFTA_BLOCK_SIZE 8
static void ixgbe_scrub_vfta(struct ixgbe_adapter *adapter, u32 vfta_offset)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfta[VFTA_BLOCK_SIZE] = { 0 };
	u32 vid_start = vfta_offset * 32;
	u32 vid_end = vid_start + (VFTA_BLOCK_SIZE * 32);
	u32 i, vid, word, bits;

	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(i));

		/* pull VLAN ID from VLVF */
		vid = vlvf & VLAN_VID_MASK;

		/* only concern outselves with a certain range */
		if (vid < vid_start || vid >= vid_end)
			continue;

		if (vlvf) {
			/* record VLAN ID in VFTA */
J
Jacob Keller 已提交
4193
			vfta[(vid - vid_start) / 32] |= BIT(vid % 32);
4194 4195 4196 4197 4198 4199 4200 4201

			/* if PF is part of this then continue */
			if (test_bit(vid, adapter->active_vlans))
				continue;
		}

		/* remove PF from the pool */
		word = i * 2 + VMDQ_P(0) / 32;
J
Jacob Keller 已提交
4202
		bits = ~BIT(VMDQ_P(0) % 32);
4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223
		bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));
		IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), bits);
	}

	/* extract values from active_vlans and write back to VFTA */
	for (i = VFTA_BLOCK_SIZE; i--;) {
		vid = (vfta_offset + i) * 32;
		word = vid / BITS_PER_LONG;
		bits = vid % BITS_PER_LONG;

		vfta[i] |= adapter->active_vlans[word] >> bits;

		IXGBE_WRITE_REG(hw, IXGBE_VFTA(vfta_offset + i), vfta[i]);
	}
}

static void ixgbe_vlan_promisc_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

4224 4225 4226 4227 4228
	/* Set VLAN filtering to enabled */
	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);

4229 4230
	if (!(adapter->flags & IXGBE_FLAG_VMDQ_ENABLED) ||
	    hw->mac.type == ixgbe_mac_82598EB)
4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243
		return;

	/* We are not in VLAN promisc, nothing to do */
	if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

	for (i = 0; i < hw->mac.vft_size; i += VFTA_BLOCK_SIZE)
		ixgbe_scrub_vfta(adapter, i);
}

4244 4245
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
4246
	u16 vid = 1;
4247

4248
	ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
4249

4250
	for_each_set_bit_from(vid, adapter->active_vlans, VLAN_N_VID)
4251
		ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
4252 4253
}

4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276
/**
 * ixgbe_write_mc_addr_list - write multicast addresses to MTA
 * @netdev: network interface device structure
 *
 * Writes multicast address list to the MTA hash table.
 * Returns: -ENOMEM on failure
 *                0 on no addresses written
 *                X on writing X addresses to MTA
 **/
static int ixgbe_write_mc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (!netif_running(netdev))
		return 0;

	if (hw->mac.ops.update_mc_addr_list)
		hw->mac.ops.update_mc_addr_list(hw, netdev);
	else
		return -ENOMEM;

#ifdef CONFIG_PCI_IOV
4277
	ixgbe_restore_vf_multicasts(adapter);
4278 4279 4280 4281 4282
#endif

	return netdev_mc_count(netdev);
}

4283 4284 4285
#ifdef CONFIG_PCI_IOV
void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter)
{
4286
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4287 4288
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
4289 4290 4291 4292 4293 4294 4295 4296

	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
4297 4298 4299 4300 4301 4302
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
	}
}

4303
#endif
4304 4305
static void ixgbe_sync_mac_table(struct ixgbe_adapter *adapter)
{
4306
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4307 4308 4309
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (!(mac_table->state & IXGBE_MAC_STATE_MODIFIED))
			continue;

		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
4323 4324 4325 4326 4327
	}
}

static void ixgbe_flush_sw_mac_table(struct ixgbe_adapter *adapter)
{
4328
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4329
	struct ixgbe_hw *hw = &adapter->hw;
4330
	int i;
4331

4332 4333 4334
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;
4335
	}
4336

4337 4338 4339
	ixgbe_sync_mac_table(adapter);
}

4340
static int ixgbe_available_rars(struct ixgbe_adapter *adapter, u16 pool)
4341
{
4342
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4343 4344 4345
	struct ixgbe_hw *hw = &adapter->hw;
	int i, count = 0;

4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* do not count default RAR as available */
		if (mac_table->state & IXGBE_MAC_STATE_DEFAULT)
			continue;

		/* only count unused and addresses that belong to us */
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE) {
			if (mac_table->pool != pool)
				continue;
		}

		count++;
4358
	}
4359

4360 4361 4362 4363
	return count;
}

/* this function destroys the first RAR entry */
4364
static void ixgbe_mac_set_default_filter(struct ixgbe_adapter *adapter)
4365
{
4366
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4367 4368
	struct ixgbe_hw *hw = &adapter->hw;

4369 4370 4371 4372 4373 4374
	memcpy(&mac_table->addr, hw->mac.addr, ETH_ALEN);
	mac_table->pool = VMDQ_P(0);

	mac_table->state = IXGBE_MAC_STATE_DEFAULT | IXGBE_MAC_STATE_IN_USE;

	hw->mac.ops.set_rar(hw, 0, mac_table->addr, mac_table->pool,
4375 4376 4377
			    IXGBE_RAH_AV);
}

4378 4379
int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4380
{
4381
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4382 4383 4384 4385 4386 4387
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4388 4389
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
4390
			continue;
4391 4392 4393 4394 4395 4396 4397

		ether_addr_copy(mac_table->addr, addr);
		mac_table->pool = pool;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED |
				    IXGBE_MAC_STATE_IN_USE;

4398
		ixgbe_sync_mac_table(adapter);
4399

4400 4401
		return i;
	}
4402

4403 4404 4405
	return -ENOMEM;
}

4406 4407
int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4408
{
4409
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4410
	struct ixgbe_hw *hw = &adapter->hw;
4411
	int i;
4412 4413 4414 4415

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433
	/* search table for addr, if found clear IN_USE flag and sync */
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* we can only delete an entry if it is in use */
		if (!(mac_table->state & IXGBE_MAC_STATE_IN_USE))
			continue;
		/* we only care about entries that belong to the given pool */
		if (mac_table->pool != pool)
			continue;
		/* we only care about a specific MAC address */
		if (!ether_addr_equal(addr, mac_table->addr))
			continue;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;

		ixgbe_sync_mac_table(adapter);

		return 0;
4434
	}
4435

4436 4437
	return -ENOMEM;
}
4438 4439 4440 4441 4442 4443 4444 4445 4446
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
4447
static int ixgbe_write_uc_addr_list(struct net_device *netdev, int vfn)
4448 4449 4450 4451 4452
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
4453
	if (netdev_uc_count(netdev) > ixgbe_available_rars(adapter, vfn))
4454 4455
		return -ENOMEM;

4456
	if (!netdev_uc_empty(netdev)) {
4457 4458
		struct netdev_hw_addr *ha;
		netdev_for_each_uc_addr(ha, netdev) {
4459 4460
			ixgbe_del_mac_filter(adapter, ha->addr, vfn);
			ixgbe_add_mac_filter(adapter, ha->addr, vfn);
4461 4462 4463 4464 4465 4466
			count++;
		}
	}
	return count;
}

4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485
static int ixgbe_uc_sync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int ret;

	ret = ixgbe_add_mac_filter(adapter, addr, VMDQ_P(0));

	return min_t(int, ret, 0);
}

static int ixgbe_uc_unsync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_del_mac_filter(adapter, addr, VMDQ_P(0));

	return 0;
}

4486
/**
4487
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
4488 4489
 * @netdev: network interface device structure
 *
4490 4491 4492 4493
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
4494
 **/
4495
void ixgbe_set_rx_mode(struct net_device *netdev)
4496 4497 4498
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
4499
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
4500
	netdev_features_t features = netdev->features;
4501
	int count;
4502 4503 4504 4505

	/* Check for Promiscuous and All Multicast modes */
	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

4506
	/* set all bits that we expect to always be set */
B
Ben Greear 已提交
4507
	fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
4508 4509 4510 4511
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

4512 4513
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4514
	if (netdev->flags & IFF_PROMISC) {
4515
		hw->addr_ctrl.user_set_promisc = true;
4516
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4517
		vmolr |= IXGBE_VMOLR_MPE;
4518
		features &= ~NETIF_F_HW_VLAN_CTAG_FILTER;
4519
	} else {
4520 4521
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
4522
			vmolr |= IXGBE_VMOLR_MPE;
4523
		}
4524
		hw->addr_ctrl.user_set_promisc = false;
4525 4526 4527 4528 4529 4530 4531
	}

	/*
	 * Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
4532
	if (__dev_uc_sync(netdev, ixgbe_uc_sync, ixgbe_uc_unsync)) {
4533 4534
		fctrl |= IXGBE_FCTRL_UPE;
		vmolr |= IXGBE_VMOLR_ROPE;
4535 4536
	}

4537 4538 4539 4540
	/* Write addresses to the MTA, if the attempt fails
	 * then we should just turn on promiscuous mode so
	 * that we can at least receive multicast traffic
	 */
4541 4542 4543 4544 4545 4546 4547
	count = ixgbe_write_mc_addr_list(netdev);
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_MPE;
		vmolr |= IXGBE_VMOLR_MPE;
	} else if (count) {
		vmolr |= IXGBE_VMOLR_ROMPE;
	}
4548 4549 4550

	if (hw->mac.type != ixgbe_mac_82598EB) {
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
4551 4552
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
4553
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
4554 4555
	}

B
Ben Greear 已提交
4556
	/* This is useful for sniffing bad packets. */
4557
	if (features & NETIF_F_RXALL) {
B
Ben Greear 已提交
4558 4559 4560 4561 4562 4563 4564 4565 4566 4567
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
			  IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
			  IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */

		fctrl &= ~(IXGBE_FCTRL_DPF);
		/* NOTE:  VLAN filtering is disabled by setting PROMISC */
	}

4568
	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4569

4570
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
4571 4572 4573
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
4574 4575 4576 4577 4578

	if (features & NETIF_F_HW_VLAN_CTAG_FILTER)
		ixgbe_vlan_promisc_disable(adapter);
	else
		ixgbe_vlan_promisc_enable(adapter);
4579 4580
}

4581 4582 4583 4584
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4585
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
4586
		napi_enable(&adapter->q_vector[q_idx]->napi);
4587 4588 4589 4590 4591 4592
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4593
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
4594
		napi_disable(&adapter->q_vector[q_idx]->napi);
4595 4596
}

4597
static void ixgbe_clear_udp_tunnel_port(struct ixgbe_adapter *adapter, u32 mask)
4598
{
4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vxlanctrl;

	if (!(adapter->flags & (IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE |
				IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE)))
		return;

	vxlanctrl = IXGBE_READ_REG(hw, IXGBE_VXLANCTRL) && ~mask;
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, vxlanctrl);

	if (mask & IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK)
4610
		adapter->vxlan_port = 0;
4611 4612 4613

	if (mask & IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK)
		adapter->geneve_port = 0;
4614 4615
}

J
Jeff Kirsher 已提交
4616
#ifdef CONFIG_IXGBE_DCB
4617
/**
4618 4619 4620 4621 4622 4623 4624 4625 4626 4627
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4628
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
4629

4630 4631 4632 4633 4634 4635 4636 4637 4638
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

4639
#ifdef IXGBE_FCOE
4640 4641
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
4642
#endif
4643 4644 4645

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
4646 4647 4648 4649 4650
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
4651 4652 4653 4654 4655 4656 4657
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
4658
	}
4659 4660 4661

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
4662 4663
		u32 msb = 0;
		u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
4664

4665 4666 4667 4668
		while (rss_i) {
			msb++;
			rss_i >>= 1;
		}
4669

4670 4671
		/* write msb to all 8 TCs in one write */
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
4672
	}
4673
}
4674 4675 4676 4677 4678
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

4679
/**
4680 4681 4682
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
4683
 * @pb: packet buffer to calculate
4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
4697 4698 4699 4700
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == ixgbe_fcoe_get_tc(adapter)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
4701
#endif
4702

4703 4704 4705
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4706 4707
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4708
	case ixgbe_mac_x550em_a:
4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

4740
/**
4741 4742 4743
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
4744
 * @pb: packet buffer to calculate
4745
 */
4746
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter, int pb)
4747 4748 4749 4750 4751 4752 4753 4754 4755
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

4756 4757 4758 4759 4760 4761 4762 4763
#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == netdev_get_prio_tc_map(dev, adapter->fcoe.up)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
#endif

4764 4765 4766
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4767 4768
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4769
	case ixgbe_mac_x550em_a:
4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int num_tc = netdev_get_num_tc(adapter->netdev);
	int i;

	if (!num_tc)
		num_tc = 1;

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
4795
		hw->fc.low_water[i] = ixgbe_lpbthresh(adapter, i);
4796 4797

		/* Low water marks must not be larger than high water marks */
4798 4799
		if (hw->fc.low_water[i] > hw->fc.high_water[i])
			hw->fc.low_water[i] = 0;
4800
	}
4801 4802 4803

	for (; i < MAX_TRAFFIC_CLASS; i++)
		hw->fc.high_water[i] = 0;
4804 4805
}

4806 4807 4808
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4809 4810
	int hdrm;
	u8 tc = netdev_get_num_tc(adapter->netdev);
4811 4812 4813

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
4814 4815 4816
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
4817

4818
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
4819
	ixgbe_pbthresh_setup(adapter);
4820 4821
}

4822 4823 4824
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4825
	struct hlist_node *node2;
4826 4827 4828 4829 4830 4831 4832
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

4833
	hlist_for_each_entry_safe(filter, node2,
4834 4835
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
4836 4837 4838 4839 4840
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
4841 4842 4843 4844 4845
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864
static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
				      struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vmolr;

	/* No unicast promiscuous support for VMDQ devices. */
	vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
	vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);

	/* clear the affected bit */
	vmolr &= ~IXGBE_VMOLR_MPE;

	if (dev->flags & IFF_ALLMULTI) {
		vmolr |= IXGBE_VMOLR_MPE;
	} else {
		vmolr |= IXGBE_VMOLR_ROMPE;
		hw->mac.ops.update_mc_addr_list(hw, dev);
	}
4865
	ixgbe_write_uc_addr_list(adapter->netdev, pool);
4866 4867 4868 4869 4870 4871
	IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
}

static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
4872
	int rss_i = adapter->num_rx_queues_per_pool;
4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884
	struct ixgbe_hw *hw = &adapter->hw;
	u16 pool = vadapter->pool;
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
		      IXGBE_PSRTYPE_L2HDR |
		      IXGBE_PSRTYPE_IPV6HDR;

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (rss_i > 3)
J
Jacob Keller 已提交
4885
		psrtype |= 2u << 29;
4886
	else if (rss_i > 1)
J
Jacob Keller 已提交
4887
		psrtype |= 1u << 29;
4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907

	IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
{
	struct device *dev = rx_ring->dev;
	unsigned long size;
	u16 i;

	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;

	/* Free all the Rx ring sk_buffs */
	for (i = 0; i < rx_ring->count; i++) {
A
Alexander Duyck 已提交
4908
		struct ixgbe_rx_buffer *rx_buffer = &rx_ring->rx_buffer_info[i];
4909 4910 4911

		if (rx_buffer->skb) {
			struct sk_buff *skb = rx_buffer->skb;
A
Alexander Duyck 已提交
4912
			if (IXGBE_CB(skb)->page_released)
4913 4914 4915 4916 4917
				dma_unmap_page_attrs(dev,
						     IXGBE_CB(skb)->dma,
						     ixgbe_rx_pg_size(rx_ring),
						     DMA_FROM_DEVICE,
						     IXGBE_RX_DMA_ATTR);
4918
			dev_kfree_skb(skb);
4919
			rx_buffer->skb = NULL;
4920
		}
A
Alexander Duyck 已提交
4921 4922 4923 4924

		if (!rx_buffer->page)
			continue;

4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938
		/* Invalidate cache lines that may have been written to by
		 * device so that we avoid corrupting memory.
		 */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_buffer->dma,
					      rx_buffer->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);

		/* free resources associated with mapping */
		dma_unmap_page_attrs(dev, rx_buffer->dma,
				     ixgbe_rx_pg_size(rx_ring),
				     DMA_FROM_DEVICE,
				     IXGBE_RX_DMA_ATTR);
4939 4940
		__page_frag_cache_drain(rx_buffer->page,
					rx_buffer->pagecnt_bias);
A
Alexander Duyck 已提交
4941

4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961
		rx_buffer->page = NULL;
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	rx_ring->next_to_alloc = 0;
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter,
				   struct ixgbe_ring *rx_ring)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
	int index = rx_ring->queue_index + vadapter->rx_base_queue;

	/* shutdown specific queue receive and wait for dma to settle */
	ixgbe_disable_rx_queue(adapter, rx_ring);
	usleep_range(10000, 20000);
J
Jacob Keller 已提交
4962
	ixgbe_irq_disable_queues(adapter, BIT_ULL(index));
4963 4964 4965 4966
	ixgbe_clean_rx_ring(rx_ring);
	rx_ring->l2_accel_priv = NULL;
}

4967 4968
static int ixgbe_fwd_ring_down(struct net_device *vdev,
			       struct ixgbe_fwd_adapter *accel)
4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase = accel->rx_base_queue;
	unsigned int txbase = accel->tx_base_queue;
	int i;

	netif_tx_stop_all_queues(vdev);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
		adapter->rx_ring[rxbase + i]->netdev = adapter->netdev;
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->l2_accel_priv = NULL;
		adapter->tx_ring[txbase + i]->netdev = adapter->netdev;
	}


	return 0;
}

static int ixgbe_fwd_ring_up(struct net_device *vdev,
			     struct ixgbe_fwd_adapter *accel)
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase, txbase, queues;
	int i, baseq, err = 0;

	if (!test_bit(accel->pool, &adapter->fwd_bitmask))
		return 0;

	baseq = accel->pool * adapter->num_rx_queues_per_pool;
	netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   accel->pool, adapter->num_rx_pools,
		   baseq, baseq + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);

	accel->netdev = vdev;
	accel->rx_base_queue = rxbase = baseq;
	accel->tx_base_queue = txbase = baseq;

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->rx_ring[rxbase + i]->netdev = vdev;
		adapter->rx_ring[rxbase + i]->l2_accel_priv = accel;
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]);
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->netdev = vdev;
		adapter->tx_ring[txbase + i]->l2_accel_priv = accel;
	}

	queues = min_t(unsigned int,
		       adapter->num_rx_queues_per_pool, vdev->num_tx_queues);
	err = netif_set_real_num_tx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	err = netif_set_real_num_rx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	if (is_valid_ether_addr(vdev->dev_addr))
		ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool);

	ixgbe_fwd_psrtype(accel);
	ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
	return err;
fwd_queue_err:
	ixgbe_fwd_ring_down(vdev, accel);
	return err;
}

D
David Ahern 已提交
5046
static int ixgbe_upper_dev_walk(struct net_device *upper, void *data)
5047
{
D
David Ahern 已提交
5048 5049 5050
	if (netif_is_macvlan(upper)) {
		struct macvlan_dev *dfwd = netdev_priv(upper);
		struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;
5051

D
David Ahern 已提交
5052 5053
		if (dfwd->fwd_priv)
			ixgbe_fwd_ring_up(upper, vadapter);
5054
	}
D
David Ahern 已提交
5055 5056 5057 5058 5059 5060 5061 5062

	return 0;
}

static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
{
	netdev_walk_all_upper_dev_rcu(adapter->netdev,
				      ixgbe_upper_dev_walk, NULL);
5063 5064
}

5065 5066
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
5067 5068
	struct ixgbe_hw *hw = &adapter->hw;

5069
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
5070
#ifdef CONFIG_IXGBE_DCB
5071
	ixgbe_configure_dcb(adapter);
5072
#endif
5073 5074 5075 5076 5077
	/*
	 * We must restore virtualization before VLANs or else
	 * the VLVF registers will not be populated
	 */
	ixgbe_configure_virtualization(adapter);
5078

5079
	ixgbe_set_rx_mode(adapter->netdev);
5080 5081
	ixgbe_restore_vlan(adapter);

5082 5083 5084 5085 5086 5087 5088 5089 5090
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.disable_rx_buff(hw);
		break;
	default:
		break;
	}

5091
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
5092 5093
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
5094 5095 5096 5097
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
5098
	}
5099

5100 5101 5102 5103 5104 5105 5106 5107 5108
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.enable_rx_buff(hw);
		break;
	default:
		break;
	}

5109 5110 5111 5112 5113 5114
#ifdef CONFIG_IXGBE_DCA
	/* configure DCA */
	if (adapter->flags & IXGBE_FLAG_DCA_CAPABLE)
		ixgbe_setup_dca(adapter);
#endif /* CONFIG_IXGBE_DCA */

5115 5116 5117 5118 5119
#ifdef IXGBE_FCOE
	/* configure FCoE L2 filters, redirection table, and Rx control */
	ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
5120 5121
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
5122
	ixgbe_configure_dfwd(adapter);
5123 5124
}

5125
/**
5126 5127 5128 5129 5130
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
5131
	/*
S
Stephen Hemminger 已提交
5132
	 * We are assuming the worst case scenario here, and that
5133 5134 5135 5136 5137 5138
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5139

5140
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
5141
	adapter->sfp_poll_time = 0;
5142 5143 5144 5145
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
5146 5147 5148 5149
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
5150
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
5151
{
J
Josh Hay 已提交
5152 5153
	u32 speed;
	bool autoneg, link_up = false;
5154
	int ret = IXGBE_ERR_LINK_SETUP;
5155 5156

	if (hw->mac.ops.check_link)
J
Josh Hay 已提交
5157
		ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
5158 5159

	if (ret)
5160
		return ret;
5161

J
Josh Hay 已提交
5162 5163 5164 5165
	speed = hw->phy.autoneg_advertised;
	if ((!speed) && (hw->mac.ops.get_link_capabilities))
		ret = hw->mac.ops.get_link_capabilities(hw, &speed,
							&autoneg);
5166
	if (ret)
5167
		return ret;
5168

5169
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
5170
		ret = hw->mac.ops.setup_link(hw, speed, link_up);
5171

5172 5173 5174
	return ret;
}

5175
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
5176 5177
{
	struct ixgbe_hw *hw = &adapter->hw;
5178
	u32 gpie = 0;
5179

5180
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
5181 5182 5183
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
5184 5185 5186 5187 5188 5189 5190 5191 5192
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5193
		case ixgbe_mac_X540:
5194 5195
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
5196
		case ixgbe_mac_x550em_a:
D
Don Skidmore 已提交
5197
		default:
5198 5199 5200 5201 5202
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
5203 5204 5205 5206
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
5207

5208 5209 5210 5211 5212
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224

		switch (adapter->ring_feature[RING_F_VMDQ].mask) {
		case IXGBE_82599_VMDQ_8Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_16;
			break;
		case IXGBE_82599_VMDQ_4Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_32;
			break;
		default:
			gpie |= IXGBE_GPIE_VTMODE_64;
			break;
		}
5225 5226
	}

5227
	/* Enable Thermal over heat sensor interrupt */
5228 5229 5230
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
5231
			gpie |= IXGBE_SDP0_GPIEN_8259X;
5232 5233 5234 5235 5236
			break;
		default:
			break;
		}
	}
5237

5238 5239
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
5240
		gpie |= IXGBE_SDP1_GPIEN(hw);
5241

5242 5243 5244 5245 5246
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
		gpie |= IXGBE_SDP1_GPIEN_8259X | IXGBE_SDP2_GPIEN_8259X;
		break;
	case ixgbe_mac_X550EM_x:
5247
	case ixgbe_mac_x550em_a:
5248 5249 5250 5251
		gpie |= IXGBE_SDP0_GPIEN_X540;
		break;
	default:
		break;
5252
	}
5253 5254 5255 5256

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

5257
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
5258 5259 5260 5261 5262 5263 5264
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
5265

5266 5267 5268 5269 5270
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

5271 5272
	/* enable the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser)
5273 5274
		hw->mac.ops.enable_tx_laser(hw);

5275 5276 5277
	if (hw->phy.ops.set_phy_power)
		hw->phy.ops.set_phy_power(hw, true);

5278
	smp_mb__before_atomic();
5279
	clear_bit(__IXGBE_DOWN, &adapter->state);
5280 5281
	ixgbe_napi_enable_all(adapter);

5282 5283 5284 5285 5286 5287 5288 5289
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

5290 5291
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
5292
	ixgbe_irq_enable(adapter, true, true);
5293

5294 5295 5296 5297 5298 5299 5300
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
5301
			e_crit(drv, "Fan has stopped, replace the adapter\n");
5302 5303
	}

5304 5305
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
5306 5307
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
5308
	mod_timer(&adapter->service_timer, jiffies);
5309 5310 5311 5312 5313

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
5314 5315
}

5316 5317 5318
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
5319
	/* put off any impending NetWatchDogTimeout */
5320
	netif_trans_update(adapter->netdev);
5321

5322
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
5323
		usleep_range(1000, 2000);
5324 5325
	if (adapter->hw.phy.type == ixgbe_phy_fw)
		ixgbe_watchdog_link_is_down(adapter);
5326
	ixgbe_down(adapter);
5327 5328 5329 5330 5331 5332 5333 5334
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
5335 5336 5337 5338
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

5339
void ixgbe_up(struct ixgbe_adapter *adapter)
5340 5341 5342 5343
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

5344
	ixgbe_up_complete(adapter);
5345 5346 5347 5348
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
5349
	struct ixgbe_hw *hw = &adapter->hw;
5350
	struct net_device *netdev = adapter->netdev;
5351 5352
	int err;

5353 5354
	if (ixgbe_removed(hw->hw_addr))
		return;
5355 5356 5357 5358 5359 5360 5361 5362 5363
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

5364
	err = hw->mac.ops.init_hw(hw);
5365 5366 5367
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
5368
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
5369 5370
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
5371
		e_dev_err("master disable timed out\n");
5372
		break;
5373 5374
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
5375
		e_dev_warn("This device is a pre-production adapter/LOM. "
S
Stephen Hemminger 已提交
5376
			   "Please be aware there may be issues associated with "
5377 5378 5379 5380
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
5381
		break;
5382
	default:
5383
		e_dev_err("Hardware Error: %d\n", err);
5384
	}
5385

5386
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5387 5388

	/* flush entries out of MAC table */
5389
	ixgbe_flush_sw_mac_table(adapter);
5390 5391 5392
	__dev_uc_unsync(netdev, NULL);

	/* do not flush user set addresses */
5393
	ixgbe_mac_set_default_filter(adapter);
5394 5395 5396 5397

	/* update SAN MAC vmdq pool selection */
	if (hw->mac.san_mac_rar_index)
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
5398

5399
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
5400
		ixgbe_ptp_reset(adapter);
5401 5402 5403 5404 5405 5406 5407

	if (hw->phy.ops.set_phy_power) {
		if (!netif_running(adapter->netdev) && !adapter->wol)
			hw->phy.ops.set_phy_power(hw, false);
		else
			hw->phy.ops.set_phy_power(hw, true);
	}
5408 5409 5410 5411 5412 5413
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
5414
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
5415 5416 5417
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
5418
	u16 i;
5419

5420 5421 5422
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
5423

5424
	/* Free all the Tx ring sk_buffs */
5425 5426
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
5427
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
5428 5429
	}

5430 5431
	netdev_tx_reset_queue(txring_txq(tx_ring));

5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
5443
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
5444 5445
 * @adapter: board private structure
 **/
5446
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
5447 5448 5449
{
	int i;

5450
	for (i = 0; i < adapter->num_rx_queues; i++)
5451
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
5452 5453 5454
}

/**
5455
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
5456 5457
 * @adapter: board private structure
 **/
5458
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
5459 5460 5461
{
	int i;

5462
	for (i = 0; i < adapter->num_tx_queues; i++)
5463
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
5464 5465
}

5466 5467
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
5468
	struct hlist_node *node2;
5469 5470 5471 5472
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

5473
	hlist_for_each_entry_safe(filter, node2,
5474 5475 5476 5477 5478 5479 5480 5481 5482
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

D
David Ahern 已提交
5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497
static int ixgbe_disable_macvlan(struct net_device *upper, void *data)
{
	if (netif_is_macvlan(upper)) {
		struct macvlan_dev *vlan = netdev_priv(upper);

		if (vlan->fwd_priv) {
			netif_tx_stop_all_queues(upper);
			netif_carrier_off(upper);
			netif_tx_disable(upper);
		}
	}

	return 0;
}

5498 5499 5500
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
5501
	struct ixgbe_hw *hw = &adapter->hw;
5502
	int i;
5503 5504

	/* signal that we are down to the interrupt handler */
5505 5506
	if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
		return; /* do nothing if already down */
5507 5508

	/* disable receives */
5509
	hw->mac.ops.disable_rx(hw);
5510

5511 5512 5513 5514 5515
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

5516
	usleep_range(10000, 20000);
5517

5518 5519
	netif_tx_stop_all_queues(netdev);

5520
	/* call carrier off first to avoid false dev_watchdog timeouts */
5521 5522 5523
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

5524
	/* disable any upper devices */
D
David Ahern 已提交
5525 5526
	netdev_walk_all_upper_dev_rcu(adapter->netdev,
				      ixgbe_disable_macvlan, NULL);
5527

5528 5529 5530 5531
	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

5532 5533
	clear_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5534 5535 5536 5537
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

5538
	if (adapter->num_vfs) {
5539 5540
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
5541 5542 5543

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
5544
			adapter->vfinfo[i].clear_to_send = false;
5545 5546 5547 5548 5549 5550

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
5551 5552
	}

5553 5554
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
5555
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
5556
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
5557
	}
5558

5559
	/* Disable the Tx DMA engine on 82599 and later MAC */
5560 5561
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5562
	case ixgbe_mac_X540:
5563 5564
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5565
	case ixgbe_mac_x550em_a:
5566
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
5567 5568
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
5569 5570 5571 5572
		break;
	default:
		break;
	}
5573

5574 5575
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
5576

5577 5578
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
5579 5580
		hw->mac.ops.disable_tx_laser(hw);

5581 5582 5583 5584
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);
}

5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609
/**
 * ixgbe_eee_capable - helper function to determine EEE support on X550
 * @adapter: board private structure
 */
static void ixgbe_set_eee_capable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	switch (hw->device_id) {
	case IXGBE_DEV_ID_X550EM_A_1G_T:
	case IXGBE_DEV_ID_X550EM_A_1G_T_L:
		if (!hw->phy.eee_speeds_supported)
			break;
		adapter->flags2 |= IXGBE_FLAG2_EEE_CAPABLE;
		if (!hw->phy.eee_speeds_advertised)
			break;
		adapter->flags2 |= IXGBE_FLAG2_EEE_ENABLED;
		break;
	default:
		adapter->flags2 &= ~IXGBE_FLAG2_EEE_CAPABLE;
		adapter->flags2 &= ~IXGBE_FLAG2_EEE_ENABLED;
		break;
	}
}

5610 5611 5612 5613 5614 5615 5616 5617 5618
/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
5619
	ixgbe_tx_timeout_reset(adapter);
5620 5621
}

5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673
#ifdef CONFIG_IXGBE_DCB
static void ixgbe_init_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct tc_configuration *tc;
	int j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
	case ixgbe_mac_82599EB:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	case ixgbe_mac_X540:
	case ixgbe_mac_X550:
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	case ixgbe_mac_X550EM_x:
	case ixgbe_mac_x550em_a:
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = DEF_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = DEF_TRAFFIC_CLASS;
		break;
	}

	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
	adapter->dcb_cfg.pfc_mode_enable = false;
	adapter->dcb_set_bitmap = 0x00;
	if (adapter->flags & IXGBE_FLAG_DCB_CAPABLE)
		adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
	memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
	       sizeof(adapter->temp_dcb_cfg));
}
#endif

5674 5675 5676 5677 5678 5679 5680 5681
/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
5682 5683
static int ixgbe_sw_init(struct ixgbe_adapter *adapter,
			 const struct ixgbe_info *ii)
5684 5685 5686
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
5687
	unsigned int rss, fdir;
5688
	u32 fwsm;
5689
	int i;
5690

5691 5692 5693 5694 5695 5696 5697 5698
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

5699 5700 5701
	/* get_invariants needs the device IDs */
	ii->get_invariants(hw);

5702
	/* Set common capability flags and settings */
5703
	rss = min_t(int, ixgbe_max_rss_indices(adapter), num_online_cpus());
5704
	adapter->ring_feature[RING_F_RSS].limit = rss;
5705 5706 5707
	adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
	adapter->max_q_vectors = MAX_Q_VECTORS_82599;
	adapter->atr_sample_rate = 20;
5708 5709
	fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
	adapter->ring_feature[RING_F_FDIR].limit = fdir;
5710 5711 5712 5713
	adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
#ifdef CONFIG_IXGBE_DCA
	adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
#endif
5714 5715 5716 5717
#ifdef CONFIG_IXGBE_DCB
	adapter->flags |= IXGBE_FLAG_DCB_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
#endif
5718 5719 5720 5721 5722 5723 5724 5725 5726
#ifdef IXGBE_FCOE
	adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
	/* Default traffic class to use for FCoE */
	adapter->fcoe.up = IXGBE_FCOE_DEFTC;
#endif /* CONFIG_IXGBE_DCB */
#endif /* IXGBE_FCOE */

5727
	/* initialize static ixgbe jump table entries */
5728 5729 5730 5731 5732 5733 5734 5735
	adapter->jump_tables[0] = kzalloc(sizeof(*adapter->jump_tables[0]),
					  GFP_KERNEL);
	if (!adapter->jump_tables[0])
		return -ENOMEM;
	adapter->jump_tables[0]->mat = ixgbe_ipv4_fields;

	for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++)
		adapter->jump_tables[i] = NULL;
5736

5737 5738 5739
	adapter->mac_table = kzalloc(sizeof(struct ixgbe_mac_addr) *
				     hw->mac.num_rar_entries,
				     GFP_ATOMIC);
5740 5741
	if (!adapter->mac_table)
		return -ENOMEM;
5742

5743
	/* Set MAC specific capability flags and exceptions */
5744 5745
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5746 5747
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;

5748 5749
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
5750

5751
		adapter->max_q_vectors = MAX_Q_VECTORS_82598;
5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765
		adapter->ring_feature[RING_F_FDIR].limit = 0;
		adapter->atr_sample_rate = 0;
		adapter->fdir_pballoc = 0;
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
		break;
	case ixgbe_mac_82599EB:
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5766
		break;
D
Don Skidmore 已提交
5767
	case ixgbe_mac_X540:
5768
		fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM(hw));
5769 5770
		if (fwsm & IXGBE_FWSM_TS_ENABLED)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5771
		break;
5772
	case ixgbe_mac_x550em_a:
5773
		adapter->flags |= IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE;
5774 5775 5776 5777 5778 5779 5780 5781
		switch (hw->device_id) {
		case IXGBE_DEV_ID_X550EM_A_1G_T:
		case IXGBE_DEV_ID_X550EM_A_1G_T_L:
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
			break;
		default:
			break;
		}
5782 5783
	/* fall through */
	case ixgbe_mac_X550EM_x:
5784 5785 5786 5787 5788 5789 5790 5791 5792 5793
#ifdef CONFIG_IXGBE_DCB
		adapter->flags &= ~IXGBE_FLAG_DCB_CAPABLE;
#endif
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
	/* Fall Through */
5794
	case ixgbe_mac_X550:
5795 5796
		if (hw->mac.type == ixgbe_mac_X550)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5797 5798
#ifdef CONFIG_IXGBE_DCA
		adapter->flags &= ~IXGBE_FLAG_DCA_CAPABLE;
5799 5800
#endif
		adapter->flags |= IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE;
5801
		break;
5802 5803
	default:
		break;
A
Alexander Duyck 已提交
5804
	}
5805

5806 5807 5808 5809 5810
#ifdef IXGBE_FCOE
	/* FCoE support exists, always init the FCoE lock */
	spin_lock_init(&adapter->fcoe.lock);

#endif
5811 5812 5813
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
5814
#ifdef CONFIG_IXGBE_DCB
5815
	ixgbe_init_dcb(adapter);
5816
#endif
5817 5818

	/* default flow control settings */
5819
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5820
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5821
	ixgbe_pbthresh_setup(adapter);
5822 5823
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
5824
	hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
5825

5826
#ifdef CONFIG_PCI_IOV
5827 5828 5829
	if (max_vfs > 0)
		e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");

5830
	/* assign number of SR-IOV VFs */
5831
	if (hw->mac.type != ixgbe_mac_82598EB) {
5832
		if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) {
5833 5834 5835 5836 5837 5838 5839
			adapter->num_vfs = 0;
			e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
		} else {
			adapter->num_vfs = max_vfs;
		}
	}
#endif /* CONFIG_PCI_IOV */
5840

5841
	/* enable itr by default in dynamic mode */
5842 5843
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
5844 5845 5846 5847 5848

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5849
	/* set default work limits */
5850
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
5851

5852
	/* initialize eeprom parameters */
5853
	if (ixgbe_init_eeprom_params_generic(hw)) {
5854
		e_dev_err("EEPROM initialization failed\n");
5855 5856 5857
		return -EIO;
	}

5858 5859
	/* PF holds first pool slot */
	set_bit(0, &adapter->fwd_bitmask);
5860 5861 5862 5863 5864 5865 5866
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5867
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5868 5869 5870
 *
 * Return 0 on success, negative on failure
 **/
5871
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5872
{
5873
	struct device *dev = tx_ring->dev;
5874
	int orig_node = dev_to_node(dev);
5875
	int ring_node = -1;
5876 5877
	int size;

5878
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
5879 5880

	if (tx_ring->q_vector)
5881
		ring_node = tx_ring->q_vector->numa_node;
5882

5883
	tx_ring->tx_buffer_info = vzalloc_node(size, ring_node);
5884
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
5885
		tx_ring->tx_buffer_info = vzalloc(size);
5886 5887
	if (!tx_ring->tx_buffer_info)
		goto err;
5888

5889 5890
	u64_stats_init(&tx_ring->syncp);

5891
	/* round up to nearest 4K */
5892
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5893
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5894

5895
	set_dev_node(dev, ring_node);
5896 5897 5898 5899 5900 5901 5902 5903
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
						   &tx_ring->dma, GFP_KERNEL);
5904 5905
	if (!tx_ring->desc)
		goto err;
5906

5907 5908
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
5909
	return 0;
5910 5911 5912 5913

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5914
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
5915
	return -ENOMEM;
5916 5917
}

5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5933
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
5934 5935
		if (!err)
			continue;
5936

5937
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5938
		goto err_setup_tx;
5939 5940
	}

5941 5942 5943 5944 5945
	return 0;
err_setup_tx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_tx_resources(adapter->tx_ring[i]);
5946 5947 5948
	return err;
}

5949 5950
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5951
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5952 5953 5954
 *
 * Returns 0 on success, negative on failure
 **/
5955
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
5956
{
5957
	struct device *dev = rx_ring->dev;
5958
	int orig_node = dev_to_node(dev);
5959
	int ring_node = -1;
5960
	int size;
5961

5962
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
5963 5964

	if (rx_ring->q_vector)
5965
		ring_node = rx_ring->q_vector->numa_node;
5966

5967
	rx_ring->rx_buffer_info = vzalloc_node(size, ring_node);
5968
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
5969
		rx_ring->rx_buffer_info = vzalloc(size);
5970 5971
	if (!rx_ring->rx_buffer_info)
		goto err;
5972

5973 5974
	u64_stats_init(&rx_ring->syncp);

5975
	/* Round up to nearest 4K */
5976 5977
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5978

5979
	set_dev_node(dev, ring_node);
5980 5981 5982 5983 5984 5985 5986 5987
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
						   &rx_ring->dma, GFP_KERNEL);
5988 5989
	if (!rx_ring->desc)
		goto err;
5990

5991 5992
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5993 5994

	return 0;
5995 5996 5997 5998
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
5999
	return -ENOMEM;
6000 6001
}

6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
6017
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
6018 6019
		if (!err)
			continue;
6020

6021
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
6022
		goto err_setup_rx;
6023 6024
	}

6025 6026 6027 6028 6029
#ifdef IXGBE_FCOE
	err = ixgbe_setup_fcoe_ddp_resources(adapter);
	if (!err)
#endif
		return 0;
6030 6031 6032 6033
err_setup_rx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_rx_resources(adapter->rx_ring[i]);
6034 6035 6036
	return err;
}

6037 6038 6039 6040 6041 6042
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
6043
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
6044
{
6045
	ixgbe_clean_tx_ring(tx_ring);
6046 6047 6048 6049

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

6050 6051 6052 6053 6054 6055
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
6056 6057 6058 6059 6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
6071
		if (adapter->tx_ring[i]->desc)
6072
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
6073 6074 6075
}

/**
6076
 * ixgbe_free_rx_resources - Free Rx Resources
6077 6078 6079 6080
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
6081
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
6082
{
6083
	ixgbe_clean_rx_ring(rx_ring);
6084 6085 6086 6087

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

6088 6089 6090 6091 6092 6093
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

6108 6109 6110 6111
#ifdef IXGBE_FCOE
	ixgbe_free_fcoe_ddp_resources(adapter);

#endif
6112
	for (i = 0; i < adapter->num_rx_queues; i++)
6113
		if (adapter->rx_ring[i]->desc)
6114
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6127 6128

	/*
6129 6130 6131
	 * For 82599EB we cannot allow legacy VFs to enable their receive
	 * paths when MTU greater than 1500 is configured.  So display a
	 * warning that legacy VFs will be disabled.
6132 6133 6134
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
6135
	    (new_mtu > ETH_DATA_LEN))
6136
		e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
6137

6138
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
6139

6140
	/* must set new MTU before calling down or up */
6141 6142
	netdev->mtu = new_mtu;

6143 6144
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
6161
int ixgbe_open(struct net_device *netdev)
6162 6163
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6164
	struct ixgbe_hw *hw = &adapter->hw;
6165
	int err, queues;
6166 6167 6168 6169

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
6170

6171 6172
	netif_carrier_off(netdev);

6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

6185
	err = ixgbe_request_irq(adapter);
6186 6187 6188
	if (err)
		goto err_req_irq;

6189
	/* Notify the stack of the actual queue counts. */
6190 6191 6192 6193 6194 6195
	if (adapter->num_rx_pools > 1)
		queues = adapter->num_rx_queues_per_pool;
	else
		queues = adapter->num_tx_queues;

	err = netif_set_real_num_tx_queues(netdev, queues);
6196 6197 6198
	if (err)
		goto err_set_queues;

6199 6200 6201 6202 6203 6204
	if (adapter->num_rx_pools > 1 &&
	    adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES)
		queues = IXGBE_MAX_L2A_QUEUES;
	else
		queues = adapter->num_rx_queues;
	err = netif_set_real_num_rx_queues(netdev, queues);
6205 6206 6207
	if (err)
		goto err_set_queues;

6208 6209
	ixgbe_ptp_init(adapter);

6210
	ixgbe_up_complete(adapter);
6211

6212
	ixgbe_clear_udp_tunnel_port(adapter, IXGBE_VXLANCTRL_ALL_UDPPORT_MASK);
6213
	udp_tunnel_get_rx_info(netdev);
6214

6215 6216
	return 0;

6217 6218
err_set_queues:
	ixgbe_free_irq(adapter);
6219
err_req_irq:
6220
	ixgbe_free_all_rx_resources(adapter);
6221 6222
	if (hw->phy.ops.set_phy_power && !adapter->wol)
		hw->phy.ops.set_phy_power(&adapter->hw, false);
6223
err_setup_rx:
6224
	ixgbe_free_all_tx_resources(adapter);
6225
err_setup_tx:
6226 6227 6228 6229 6230
	ixgbe_reset(adapter);

	return err;
}

6231 6232 6233 6234
static void ixgbe_close_suspend(struct ixgbe_adapter *adapter)
{
	ixgbe_ptp_suspend(adapter);

6235 6236 6237 6238 6239 6240 6241 6242 6243
	if (adapter->hw.phy.ops.enter_lplu) {
		adapter->hw.phy.reset_disable = true;
		ixgbe_down(adapter);
		adapter->hw.phy.ops.enter_lplu(&adapter->hw);
		adapter->hw.phy.reset_disable = false;
	} else {
		ixgbe_down(adapter);
	}

6244 6245 6246 6247 6248 6249
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);
}

6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260
/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
6261
int ixgbe_close(struct net_device *netdev)
6262 6263 6264
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

6265 6266
	ixgbe_ptp_stop(adapter);

6267 6268
	if (netif_device_present(netdev))
		ixgbe_close_suspend(adapter);
6269

6270 6271
	ixgbe_fdir_filter_exit(adapter);

6272
	ixgbe_release_hw_control(adapter);
6273 6274 6275 6276

	return 0;
}

6277 6278 6279
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
6280 6281
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6282 6283
	u32 err;

6284
	adapter->hw.hw_addr = adapter->io_addr;
6285 6286
	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
6287 6288 6289 6290 6291
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
6292 6293

	err = pci_enable_device_mem(pdev);
6294
	if (err) {
6295
		e_dev_err("Cannot enable PCI device from suspend\n");
6296 6297
		return err;
	}
6298
	smp_mb__before_atomic();
6299
	clear_bit(__IXGBE_DISABLED, &adapter->state);
6300 6301
	pci_set_master(pdev);

6302
	pci_wake_from_d3(pdev, false);
6303 6304 6305

	ixgbe_reset(adapter);

6306 6307
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

6308 6309 6310
	rtnl_lock();
	err = ixgbe_init_interrupt_scheme(adapter);
	if (!err && netif_running(netdev))
6311
		err = ixgbe_open(netdev);
6312 6313


6314 6315 6316
	if (!err)
		netif_device_attach(netdev);
	rtnl_unlock();
6317

6318
	return err;
6319 6320
}
#endif /* CONFIG_PM */
6321 6322

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
6323
{
6324 6325
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6326 6327 6328
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
6329 6330 6331 6332
#ifdef CONFIG_PM
	int retval = 0;
#endif

6333
	rtnl_lock();
6334 6335
	netif_device_detach(netdev);

6336 6337
	if (netif_running(netdev))
		ixgbe_close_suspend(adapter);
6338

6339
	ixgbe_clear_interrupt_scheme(adapter);
6340
	rtnl_unlock();
6341

6342 6343 6344 6345
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
6346

6347
#endif
6348 6349 6350
	if (hw->mac.ops.stop_link_on_d3)
		hw->mac.ops.stop_link_on_d3(hw);

6351 6352
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
6353

6354 6355
		/* enable the optics for 82599 SFP+ fiber as we can WoL */
		if (hw->mac.ops.enable_tx_laser)
D
Don Skidmore 已提交
6356 6357
			hw->mac.ops.enable_tx_laser(hw);

6358 6359 6360 6361 6362 6363 6364 6365 6366 6367 6368 6369 6370 6371 6372 6373 6374
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

6375 6376
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
6377
		pci_wake_from_d3(pdev, false);
6378 6379
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6380
	case ixgbe_mac_X540:
6381 6382
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6383
	case ixgbe_mac_x550em_a:
6384 6385 6386 6387 6388
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
6389

6390
	*enable_wake = !!wufc;
6391 6392
	if (hw->phy.ops.set_phy_power && !*enable_wake)
		hw->phy.ops.set_phy_power(hw, false);
6393

6394 6395
	ixgbe_release_hw_control(adapter);

6396 6397
	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
6398

6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6418 6419 6420

	return 0;
}
6421
#endif /* CONFIG_PM */
6422 6423 6424

static void ixgbe_shutdown(struct pci_dev *pdev)
{
6425 6426 6427 6428 6429 6430 6431 6432
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6433 6434
}

6435 6436 6437 6438 6439 6440
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
6441
	struct net_device *netdev = adapter->netdev;
6442
	struct ixgbe_hw *hw = &adapter->hw;
6443
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
6444 6445
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
6446 6447
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
6448
	u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
6449

6450 6451 6452 6453
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

6454
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
6455
		u64 rsc_count = 0;
6456 6457
		u64 rsc_flush = 0;
		for (i = 0; i < adapter->num_rx_queues; i++) {
6458 6459
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
6460 6461 6462
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
6463 6464
	}

6465 6466 6467 6468 6469
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
6470
		hw_csum_rx_error += rx_ring->rx_stats.csum_err;
6471 6472 6473 6474 6475 6476
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
6477
	adapter->hw_csum_rx_error = hw_csum_rx_error;
6478 6479 6480 6481 6482
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
6483
	/* gather some stats to the adapter struct that are per queue */
6484 6485 6486 6487 6488 6489 6490
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
6491
	adapter->restart_queue = restart_queue;
6492 6493 6494
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
6495

6496
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
6497 6498

	/* 8 register reads */
6499 6500 6501 6502
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
6503 6504
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
6505 6506
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
6507 6508
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
6509 6510 6511
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
6512 6513
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
6514 6515
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6516
		case ixgbe_mac_X540:
6517 6518
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
6519
		case ixgbe_mac_x550em_a:
6520 6521 6522 6523 6524
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
6525
		}
6526
	}
6527 6528 6529 6530 6531 6532

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
6533 6534
		    (hw->mac.type == ixgbe_mac_X540) ||
		    (hw->mac.type == ixgbe_mac_X550) ||
6535 6536
		    (hw->mac.type == ixgbe_mac_X550EM_x) ||
		    (hw->mac.type == ixgbe_mac_x550em_a)) {
6537 6538 6539 6540 6541 6542 6543
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

6544
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
6545
	/* work around hardware counting issue */
6546
	hwstats->gprc -= missed_rx;
6547

6548 6549
	ixgbe_update_xoff_received(adapter);

6550
	/* 82598 hardware only has a 32 bit counter in the high register */
6551 6552 6553 6554 6555 6556 6557
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
6558
	case ixgbe_mac_X540:
6559 6560
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6561
	case ixgbe_mac_x550em_a:
6562
		/* OS2BMC stats are X540 and later */
6563 6564 6565 6566 6567
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
6568 6569 6570
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
					     IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
6571
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
6572
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
6573
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
6574
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
6575
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
6576
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
6577 6578 6579
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
6580
#ifdef IXGBE_FCOE
6581 6582 6583 6584 6585 6586
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
6587
		/* Add up per cpu counters for total ddp aloc fail */
6588 6589 6590 6591 6592
		if (adapter->fcoe.ddp_pool) {
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;
			struct ixgbe_fcoe_ddp_pool *ddp_pool;
			unsigned int cpu;
			u64 noddp = 0, noddp_ext_buff = 0;
6593
			for_each_possible_cpu(cpu) {
6594 6595 6596
				ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
				noddp += ddp_pool->noddp;
				noddp_ext_buff += ddp_pool->noddp_ext_buff;
6597
			}
6598 6599
			hwstats->fcoe_noddp = noddp;
			hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
6600
		}
6601
#endif /* IXGBE_FCOE */
6602 6603 6604
		break;
	default:
		break;
6605
	}
6606
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
6607 6608
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
6609
	if (hw->mac.type == ixgbe_mac_82598EB)
6610 6611 6612 6613 6614 6615 6616 6617 6618
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
6619
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
6620
	hwstats->lxontxc += lxon;
6621
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
6622 6623 6624
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
6625 6626 6627 6628
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
6644 6645

	/* Fill out the OS statistics structure */
6646
	netdev->stats.multicast = hwstats->mprc;
6647 6648

	/* Rx Errors */
6649
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
6650
	netdev->stats.rx_dropped = 0;
6651 6652
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
6653
	netdev->stats.rx_missed_errors = total_mpc;
6654 6655 6656
}

/**
6657
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
6658
 * @adapter: pointer to the device adapter structure
6659
 **/
6660
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
6661
{
6662
	struct ixgbe_hw *hw = &adapter->hw;
6663
	int i;
6664

6665 6666 6667 6668
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
6669

6670
	/* if interface is down do nothing */
6671
	if (test_bit(__IXGBE_DOWN, &adapter->state))
6672 6673 6674 6675 6676 6677 6678 6679
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

6680 6681 6682
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
6683
				&(adapter->tx_ring[i]->state));
6684 6685
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
6686 6687 6688 6689 6690 6691 6692 6693
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
6694
 * @adapter: pointer to the device adapter structure
6695 6696
 *
 * This function serves two purposes.  First it strobes the interrupt lines
S
Stephen Hemminger 已提交
6697
 * in order to make certain interrupts are occurring.  Secondly it sets the
6698
 * bits needed to check for TX hangs.  As a result we should immediately
S
Stephen Hemminger 已提交
6699
 * determine if a hang has occurred.
6700 6701
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
6702
{
6703
	struct ixgbe_hw *hw = &adapter->hw;
6704 6705
	u64 eics = 0;
	int i;
6706

6707
	/* If we're down, removing or resetting, just bail */
6708
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6709
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
6710 6711
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
6712

6713 6714 6715 6716 6717
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
6718

6719 6720 6721 6722 6723 6724 6725 6726
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
6727 6728
	} else {
		/* get one bit for every active tx/rx interrupt vector */
6729
		for (i = 0; i < adapter->num_q_vectors; i++) {
6730
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
6731
			if (qv->rx.ring || qv->tx.ring)
J
Jacob Keller 已提交
6732
				eics |= BIT_ULL(i);
6733
		}
6734
	}
6735

6736
	/* Cause software interrupt to ensure rings are cleaned */
6737
	ixgbe_irq_rearm_queues(adapter, eics);
6738 6739
}

6740
/**
6741
 * ixgbe_watchdog_update_link - update the link status
6742 6743
 * @adapter: pointer to the device adapter structure
 * @link_speed: pointer to a u32 to store the link_speed
6744
 **/
6745
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
6746 6747
{
	struct ixgbe_hw *hw = &adapter->hw;
6748 6749
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
6750
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
6751

6752 6753 6754 6755 6756
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
6757
	} else {
6758 6759 6760
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
6761
	}
6762 6763 6764 6765

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

6766
	if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
6767
		hw->mac.ops.fc_enable(hw);
6768 6769
		ixgbe_set_rx_drop_en(adapter);
	}
6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
6781 6782
}

6783 6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799
static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_IXGBE_DCB
	struct net_device *netdev = adapter->netdev;
	struct dcb_app app = {
			      .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
			      .protocol = 0,
			     };
	u8 up = 0;

	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
		up = dcb_ieee_getapp_mask(netdev, &app);

	adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
#endif
}

D
David Ahern 已提交
6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811
static int ixgbe_enable_macvlan(struct net_device *upper, void *data)
{
	if (netif_is_macvlan(upper)) {
		struct macvlan_dev *vlan = netdev_priv(upper);

		if (vlan->fwd_priv)
			netif_tx_wake_all_queues(upper);
	}

	return 0;
}

6812
/**
6813 6814
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
6815
 * @adapter: pointer to the device adapter structure
6816
 **/
6817
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6818
{
6819
	struct net_device *netdev = adapter->netdev;
6820
	struct ixgbe_hw *hw = &adapter->hw;
6821
	u32 link_speed = adapter->link_speed;
6822
	const char *speed_str;
6823
	bool flow_rx, flow_tx;
6824

6825 6826
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
6827
		return;
6828

6829
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6830

6831 6832 6833 6834 6835 6836 6837 6838 6839
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
6840 6841
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6842
	case ixgbe_mac_x550em_a:
6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
6854
	}
6855

6856 6857
	adapter->last_rx_ptp_check = jiffies;

6858
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
6859
		ixgbe_ptp_start_cyclecounter(adapter);
6860

6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873
	switch (link_speed) {
	case IXGBE_LINK_SPEED_10GB_FULL:
		speed_str = "10 Gbps";
		break;
	case IXGBE_LINK_SPEED_2_5GB_FULL:
		speed_str = "2.5 Gbps";
		break;
	case IXGBE_LINK_SPEED_1GB_FULL:
		speed_str = "1 Gbps";
		break;
	case IXGBE_LINK_SPEED_100_FULL:
		speed_str = "100 Mbps";
		break;
6874 6875 6876
	case IXGBE_LINK_SPEED_10_FULL:
		speed_str = "10 Mbps";
		break;
6877 6878 6879 6880 6881
	default:
		speed_str = "unknown speed";
		break;
	}
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n", speed_str,
6882 6883 6884
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
6885

6886 6887
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
6888

6889 6890 6891 6892 6893
	/* enable transmits */
	netif_tx_wake_all_queues(adapter->netdev);

	/* enable any upper devices */
	rtnl_lock();
D
David Ahern 已提交
6894 6895
	netdev_walk_all_upper_dev_rcu(adapter->netdev,
				      ixgbe_enable_macvlan, NULL);
6896 6897
	rtnl_unlock();

6898 6899 6900
	/* update the default user priority for VFs */
	ixgbe_update_default_up(adapter);

6901 6902
	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
6903 6904
}

6905
/**
6906 6907
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
6908
 * @adapter: pointer to the adapter structure
6909
 **/
A
Alexander Duyck 已提交
6910
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
6911
{
6912
	struct net_device *netdev = adapter->netdev;
6913
	struct ixgbe_hw *hw = &adapter->hw;
6914

6915 6916
	adapter->link_up = false;
	adapter->link_speed = 0;
6917

6918 6919 6920
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
6921

6922 6923 6924
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6925

6926
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
6927
		ixgbe_ptp_start_cyclecounter(adapter);
6928

6929 6930
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
6931 6932 6933

	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
6934
}
6935

6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956 6957 6958 6959 6960
static bool ixgbe_ring_tx_pending(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

		if (tx_ring->next_to_use != tx_ring->next_to_clean)
			return true;
	}

	return false;
}

static bool ixgbe_vf_tx_pending(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
	u32 q_per_pool = __ALIGN_MASK(1, ~vmdq->mask);

	int i, j;

	if (!adapter->num_vfs)
		return false;

6961 6962 6963 6964
	/* resetting the PF is only needed for MAC before X550 */
	if (hw->mac.type >= ixgbe_mac_X550)
		return false;

6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979
	for (i = 0; i < adapter->num_vfs; i++) {
		for (j = 0; j < q_per_pool; j++) {
			u32 h, t;

			h = IXGBE_READ_REG(hw, IXGBE_PVFTDHN(q_per_pool, i, j));
			t = IXGBE_READ_REG(hw, IXGBE_PVFTDTN(q_per_pool, i, j));

			if (h != t)
				return true;
		}
	}

	return false;
}

6980 6981
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
6982
 * @adapter: pointer to the device adapter structure
6983 6984 6985 6986
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
	if (!netif_carrier_ok(adapter->netdev)) {
6987 6988
		if (ixgbe_ring_tx_pending(adapter) ||
		    ixgbe_vf_tx_pending(adapter)) {
6989 6990 6991 6992 6993
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
6994
			e_warn(drv, "initiating reset to clear Tx work after link loss\n");
6995
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
6996
		}
6997 6998 6999
	}
}

7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016
#ifdef CONFIG_PCI_IOV
static inline void ixgbe_issue_vf_flr(struct ixgbe_adapter *adapter,
				      struct pci_dev *vfdev)
{
	if (!pci_wait_for_pending_transaction(vfdev))
		e_dev_warn("Issuing VFLR with pending transactions\n");

	e_dev_err("Issuing VFLR for VF %s\n", pci_name(vfdev));
	pcie_capability_set_word(vfdev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);

	msleep(100);
}

static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
7017
	unsigned int vf;
7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035
	u32 gpc;

	if (!(netif_carrier_ok(adapter->netdev)))
		return;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/* Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	if (!pdev)
		return;

	/* check status reg for all VFs owned by this PF */
7036 7037 7038
	for (vf = 0; vf < adapter->num_vfs; ++vf) {
		struct pci_dev *vfdev = adapter->vfinfo[vf].vfdev;
		u16 status_reg;
7039

7040 7041 7042 7043 7044 7045
		if (!vfdev)
			continue;
		pci_read_config_word(vfdev, PCI_STATUS, &status_reg);
		if (status_reg != IXGBE_FAILED_READ_CFG_WORD &&
		    status_reg & PCI_STATUS_REC_MASTER_ABORT)
			ixgbe_issue_vf_flr(adapter, vfdev);
7046 7047 7048
	}
}

7049 7050 7051 7052
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

7053 7054 7055
	/* Do not perform spoof check for 82598 or if not in IOV mode */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

7067
	e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
7068
}
7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079
#else
static void ixgbe_spoof_check(struct ixgbe_adapter __always_unused *adapter)
{
}

static void
ixgbe_check_for_bad_vf(struct ixgbe_adapter __always_unused *adapter)
{
}
#endif /* CONFIG_PCI_IOV */

7080

7081 7082
/**
 * ixgbe_watchdog_subtask - check and bring link up
7083
 * @adapter: pointer to the device adapter structure
7084 7085 7086
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
7087
	/* if interface is down, removing or resetting, do nothing */
7088
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7089
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7090
	    test_bit(__IXGBE_RESETTING, &adapter->state))
7091 7092 7093 7094 7095 7096 7097 7098
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
7099

7100
	ixgbe_check_for_bad_vf(adapter);
7101
	ixgbe_spoof_check(adapter);
7102
	ixgbe_update_stats(adapter);
7103 7104

	ixgbe_watchdog_flush_tx(adapter);
7105
}
7106

7107
/**
7108
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
7109
 * @adapter: the ixgbe adapter structure
7110
 **/
7111
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
7112 7113
{
	struct ixgbe_hw *hw = &adapter->hw;
7114
	s32 err;
7115

7116 7117 7118 7119
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
7120

M
Mark Rustad 已提交
7121 7122 7123 7124
	if (adapter->sfp_poll_time &&
	    time_after(adapter->sfp_poll_time, jiffies))
		return; /* If not yet time to poll for SFP */

7125 7126 7127
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
7128

M
Mark Rustad 已提交
7129 7130
	adapter->sfp_poll_time = jiffies + IXGBE_SFP_POLL_JIFFIES - 1;

7131 7132 7133
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
7134

7135 7136 7137 7138
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
7139
	}
7140

7141 7142 7143
	/* exit on error */
	if (err)
		goto sfp_out;
7144

7145 7146 7147
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
7148

7149
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
7150

7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174 7175 7176
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
7177
	}
7178
}
7179

7180 7181
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
7182
 * @adapter: the ixgbe adapter structure
7183 7184 7185 7186
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
J
Josh Hay 已提交
7187 7188
	u32 speed;
	bool autoneg = false;
7189 7190 7191 7192 7193 7194 7195 7196 7197 7198

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

J
Josh Hay 已提交
7199
	speed = hw->phy.autoneg_advertised;
7200
	if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
J
Josh Hay 已提交
7201
		hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
7202 7203 7204 7205 7206 7207 7208 7209

		/* setup the highest link when no autoneg */
		if (!autoneg) {
			if (speed & IXGBE_LINK_SPEED_10GB_FULL)
				speed = IXGBE_LINK_SPEED_10GB_FULL;
		}
	}

7210
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
7211
		hw->mac.ops.setup_link(hw, speed, true);
7212 7213 7214 7215 7216 7217 7218 7219 7220 7221 7222 7223 7224 7225 7226

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;

7227 7228 7229 7230 7231
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;
7232

7233 7234 7235
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

7236
	ixgbe_service_event_schedule(adapter);
7237 7238
}

7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258
static void ixgbe_phy_interrupt_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 status;

	if (!(adapter->flags2 & IXGBE_FLAG2_PHY_INTERRUPT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_PHY_INTERRUPT;

	if (!hw->phy.ops.handle_lasi)
		return;

	status = hw->phy.ops.handle_lasi(&adapter->hw);
	if (status != IXGBE_ERR_OVERTEMP)
		return;

	e_crit(drv, "%s\n", ixgbe_overheat_msg);
}

7259 7260
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
7261
	if (!test_and_clear_bit(__IXGBE_RESET_REQUESTED, &adapter->state))
7262 7263
		return;

7264
	/* If we're already down, removing or resetting, just bail */
7265
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7266
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7267 7268 7269 7270 7271 7272 7273
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

7274
	rtnl_lock();
7275
	ixgbe_reinit_locked(adapter);
7276
	rtnl_unlock();
7277 7278
}

7279 7280 7281 7282 7283 7284 7285 7286 7287
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);
7288 7289 7290 7291 7292 7293 7294 7295 7296
	if (ixgbe_removed(adapter->hw.hw_addr)) {
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			rtnl_lock();
			ixgbe_down(adapter);
			rtnl_unlock();
		}
		ixgbe_service_event_complete(adapter);
		return;
	}
7297
	if (adapter->flags2 & IXGBE_FLAG2_UDP_TUN_REREG_NEEDED) {
7298
		rtnl_lock();
7299
		adapter->flags2 &= ~IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
7300 7301
		udp_tunnel_get_rx_info(adapter->netdev);
		rtnl_unlock();
7302
	}
7303
	ixgbe_reset_subtask(adapter);
7304
	ixgbe_phy_interrupt_subtask(adapter);
7305 7306
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
7307
	ixgbe_check_overtemp_subtask(adapter);
7308
	ixgbe_watchdog_subtask(adapter);
7309
	ixgbe_fdir_reinit_subtask(adapter);
7310
	ixgbe_check_hang_subtask(adapter);
7311

7312
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
7313 7314 7315
		ixgbe_ptp_overflow_check(adapter);
		ixgbe_ptp_rx_hang(adapter);
	}
7316 7317

	ixgbe_service_event_complete(adapter);
7318 7319
}

7320 7321
static int ixgbe_tso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
7322
		     u8 *hdr_len)
7323
{
7324
	u32 vlan_macip_lens, type_tucmd, mss_l4len_idx;
7325
	struct sk_buff *skb = first->skb;
7326 7327 7328 7329 7330 7331 7332 7333 7334 7335
	union {
		struct iphdr *v4;
		struct ipv6hdr *v6;
		unsigned char *hdr;
	} ip;
	union {
		struct tcphdr *tcp;
		unsigned char *hdr;
	} l4;
	u32 paylen, l4_offset;
7336
	int err;
7337

7338 7339 7340
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

7341 7342
	if (!skb_is_gso(skb))
		return 0;
7343

7344 7345 7346
	err = skb_cow_head(skb, 0);
	if (err < 0)
		return err;
7347

7348 7349 7350
	ip.hdr = skb_network_header(skb);
	l4.hdr = skb_checksum_start(skb);

7351 7352 7353
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

7354 7355
	/* initialize outer IP header fields */
	if (ip.v4->version == 4) {
7356 7357 7358
		unsigned char *csum_start = skb_checksum_start(skb);
		unsigned char *trans_start = ip.hdr + (ip.v4->ihl * 4);

7359 7360 7361
		/* IP header will have to cancel out any data that
		 * is not a part of the outer IP header
		 */
7362 7363 7364
		ip.v4->check = csum_fold(csum_partial(trans_start,
						      csum_start - trans_start,
						      0));
7365
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
7366 7367

		ip.v4->tot_len = 0;
7368 7369 7370
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM |
				   IXGBE_TX_FLAGS_IPV4;
7371 7372
	} else {
		ip.v6->payload_len = 0;
7373 7374
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM;
7375 7376
	}

7377 7378 7379 7380 7381 7382 7383 7384 7385
	/* determine offset of inner transport header */
	l4_offset = l4.hdr - skb->data;

	/* compute length of segmentation header */
	*hdr_len = (l4.tcp->doff * 4) + l4_offset;

	/* remove payload length from inner checksum */
	paylen = skb->len - l4_offset;
	csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
7386

7387 7388 7389 7390
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

7391
	/* mss_l4len_id: use 0 as index for TSO */
7392
	mss_l4len_idx = (*hdr_len - l4_offset) << IXGBE_ADVTXD_L4LEN_SHIFT;
7393 7394 7395
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
7396 7397
	vlan_macip_lens = l4.hdr - ip.hdr;
	vlan_macip_lens |= (ip.hdr - skb->data) << IXGBE_ADVTXD_MACLEN_SHIFT;
7398
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7399 7400

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
7401
			  mss_l4len_idx);
7402 7403 7404 7405

	return 1;
}

7406 7407 7408 7409 7410 7411 7412 7413 7414
static inline bool ixgbe_ipv6_csum_is_sctp(struct sk_buff *skb)
{
	unsigned int offset = 0;

	ipv6_find_hdr(skb, &offset, IPPROTO_SCTP, NULL, NULL);

	return offset == skb_checksum_start_offset(skb);
}

7415 7416
static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
			  struct ixgbe_tx_buffer *first)
7417
{
7418
	struct sk_buff *skb = first->skb;
7419 7420
	u32 vlan_macip_lens = 0;
	u32 type_tucmd = 0;
7421

7422
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
7423 7424 7425
csum_failed:
		if (!(first->tx_flags & (IXGBE_TX_FLAGS_HW_VLAN |
					 IXGBE_TX_FLAGS_CC)))
7426
			return;
7427 7428
		goto no_csum;
	}
7429

7430 7431 7432 7433 7434 7435 7436 7437 7438 7439 7440 7441 7442
	switch (skb->csum_offset) {
	case offsetof(struct tcphdr, check):
		type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
		/* fall through */
	case offsetof(struct udphdr, check):
		break;
	case offsetof(struct sctphdr, checksum):
		/* validate that this is actually an SCTP request */
		if (((first->protocol == htons(ETH_P_IP)) &&
		     (ip_hdr(skb)->protocol == IPPROTO_SCTP)) ||
		    ((first->protocol == htons(ETH_P_IPV6)) &&
		     ixgbe_ipv6_csum_is_sctp(skb))) {
			type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_SCTP;
7443
			break;
7444
		}
7445 7446 7447 7448
		/* fall through */
	default:
		skb_checksum_help(skb);
		goto csum_failed;
7449 7450
	}

7451 7452 7453 7454
	/* update TX checksum flag */
	first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
	vlan_macip_lens = skb_checksum_start_offset(skb) -
			  skb_network_offset(skb);
7455
no_csum:
7456
	/* vlan_macip_lens: MACLEN, VLAN tag */
7457
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
7458
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7459

7460
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd, 0);
7461 7462
}

7463 7464 7465 7466 7467 7468
#define IXGBE_SET_FLAG(_input, _flag, _result) \
	((_flag <= _result) ? \
	 ((u32)(_input & _flag) * (_result / _flag)) : \
	 ((u32)(_input & _flag) / (_flag / _result)))

static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
7469
{
7470
	/* set type for advanced descriptor with frame checksum insertion */
7471 7472 7473
	u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
		       IXGBE_ADVTXD_DCMD_DEXT |
		       IXGBE_ADVTXD_DCMD_IFCS;
7474

7475
	/* set HW vlan bit if vlan is present */
7476 7477
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
				   IXGBE_ADVTXD_DCMD_VLE);
7478

7479
	/* set segmentation enable bits for TSO/FSO */
7480 7481 7482 7483 7484 7485
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
				   IXGBE_ADVTXD_DCMD_TSE);

	/* set timestamp bit if present */
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
				   IXGBE_ADVTXD_MAC_TSTAMP);
7486

7487
	/* insert frame checksum */
7488
	cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
7489

7490 7491
	return cmd_type;
}
7492

7493 7494
static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
				   u32 tx_flags, unsigned int paylen)
7495
{
7496
	u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
7497

7498
	/* enable L4 checksum for TSO and TX checksum offload */
7499 7500 7501
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CSUM,
					IXGBE_ADVTXD_POPTS_TXSM);
7502

7503
	/* enble IPv4 checksum for TSO */
7504 7505 7506
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_IPV4,
					IXGBE_ADVTXD_POPTS_IXSM);
7507

7508 7509 7510 7511
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
7512 7513 7514
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CC,
					IXGBE_ADVTXD_CC);
7515

7516
	tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
7517
}
7518

7519 7520 7521 7522 7523 7524 7525 7526 7527 7528 7529 7530 7531 7532 7533 7534 7535 7536 7537 7538 7539 7540 7541 7542 7543 7544 7545 7546 7547 7548
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it.
	 */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available.
	 */
	if (likely(ixgbe_desc_unused(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
	++tx_ring->tx_stats.restart_queue;
	return 0;
}

static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
		return 0;

	return __ixgbe_maybe_stop_tx(tx_ring, size);
}

7549 7550 7551 7552 7553 7554 7555
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			 struct ixgbe_tx_buffer *first,
			 const u8 hdr_len)
{
7556
	struct sk_buff *skb = first->skb;
7557
	struct ixgbe_tx_buffer *tx_buffer;
7558
	union ixgbe_adv_tx_desc *tx_desc;
7559 7560 7561
	struct skb_frag_struct *frag;
	dma_addr_t dma;
	unsigned int data_len, size;
7562
	u32 tx_flags = first->tx_flags;
7563
	u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
7564 7565
	u16 i = tx_ring->next_to_use;

7566 7567
	tx_desc = IXGBE_TX_DESC(tx_ring, i);

7568 7569 7570 7571
	ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);

	size = skb_headlen(skb);
	data_len = skb->data_len;
7572

7573 7574
#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
7575
		if (data_len < sizeof(struct fcoe_crc_eof)) {
7576 7577
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
7578 7579
		} else {
			data_len -= sizeof(struct fcoe_crc_eof);
7580 7581
		}
	}
7582

7583
#endif
7584
	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
7585

7586
	tx_buffer = first;
7587

7588 7589 7590 7591 7592 7593 7594 7595 7596
	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);

		tx_desc->read.buffer_addr = cpu_to_le64(dma);
7597

7598
		while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
7599
			tx_desc->read.cmd_type_len =
7600
				cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
7601

7602
			i++;
7603
			tx_desc++;
7604
			if (i == tx_ring->count) {
7605
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
7606 7607
				i = 0;
			}
7608
			tx_desc->read.olinfo_status = 0;
7609 7610 7611 7612 7613

			dma += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
7614
		}
7615

7616 7617
		if (likely(!data_len))
			break;
7618

7619
		tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
7620

7621 7622 7623 7624 7625 7626
		i++;
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			i = 0;
		}
7627
		tx_desc->read.olinfo_status = 0;
7628

7629
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
7630
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
7631
#else
E
Eric Dumazet 已提交
7632
		size = skb_frag_size(frag);
7633 7634
#endif
		data_len -= size;
7635

7636 7637
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
7638

7639 7640
		tx_buffer = &tx_ring->tx_buffer_info[i];
	}
7641

7642
	/* write last descriptor with RS and EOP bits */
7643 7644
	cmd_type |= size | IXGBE_TXD_CMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
7645

7646
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
7647

7648 7649
	/* set the timestamp */
	first->time_stamp = jiffies;
7650 7651

	/*
7652 7653 7654 7655 7656 7657
	 * Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
7658 7659 7660
	 */
	wmb();

7661 7662 7663
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

7664 7665 7666 7667 7668 7669
	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

7670 7671 7672
	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);

	if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
7673 7674 7675 7676 7677 7678
		writel(i, tx_ring->tail);

		/* we need this if more than one processor can write to our tail
		 * at a time, it synchronizes IO on IA64/Altix systems
		 */
		mmiowb();
7679
	}
7680

7681 7682
	return;
dma_error:
7683
	dev_err(tx_ring->dev, "TX DMA map failed\n");
7684 7685 7686

	/* clear dma mappings for failed tx_buffer_info map */
	for (;;) {
7687 7688 7689
		tx_buffer = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
		if (tx_buffer == first)
7690 7691 7692 7693 7694 7695 7696
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	tx_ring->next_to_use = i;
7697 7698
}

7699
static void ixgbe_atr(struct ixgbe_ring *ring,
7700
		      struct ixgbe_tx_buffer *first)
7701 7702 7703 7704 7705 7706 7707 7708 7709
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
7710
	struct tcphdr *th;
7711
	unsigned int hlen;
7712
	struct sk_buff *skb;
7713
	__be16 vlan_id;
7714
	int l4_proto;
7715

7716 7717 7718 7719 7720 7721
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
7722
		return;
7723

7724
	ring->atr_count++;
7725

7726 7727 7728 7729 7730
	/* currently only IPv4/IPv6 with TCP is supported */
	if ((first->protocol != htons(ETH_P_IP)) &&
	    (first->protocol != htons(ETH_P_IPV6)))
		return;

7731
	/* snag network header to get L4 type and address */
7732 7733
	skb = first->skb;
	hdr.network = skb_network_header(skb);
7734 7735
	if (unlikely(hdr.network <= skb->data))
		return;
7736 7737
	if (skb->encapsulation &&
	    first->protocol == htons(ETH_P_IP) &&
7738
	    hdr.ipv4->protocol == IPPROTO_UDP) {
7739
		struct ixgbe_adapter *adapter = q_vector->adapter;
7740

7741 7742 7743 7744
		if (unlikely(skb_tail_pointer(skb) < hdr.network +
			     VXLAN_HEADROOM))
			return;

7745 7746
		/* verify the port is recognized as VXLAN */
		if (adapter->vxlan_port &&
7747
		    udp_hdr(skb)->dest == adapter->vxlan_port)
7748
			hdr.network = skb_inner_network_header(skb);
7749 7750 7751 7752

		if (adapter->geneve_port &&
		    udp_hdr(skb)->dest == adapter->geneve_port)
			hdr.network = skb_inner_network_header(skb);
7753 7754
	}

7755 7756 7757 7758 7759 7760
	/* Make sure we have at least [minimum IPv4 header + TCP]
	 * or [IPv6 header] bytes
	 */
	if (unlikely(skb_tail_pointer(skb) < hdr.network + 40))
		return;

7761 7762 7763
	/* Currently only IPv4/IPv6 with TCP is supported */
	switch (hdr.ipv4->version) {
	case IPVERSION:
7764 7765 7766
		/* access ihl as u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[0] & 0x0F) << 2;
		l4_proto = hdr.ipv4->protocol;
7767 7768
		break;
	case 6:
7769 7770 7771
		hlen = hdr.network - skb->data;
		l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
		hlen -= hdr.network - skb->data;
7772 7773 7774
		break;
	default:
		return;
7775
	}
7776

7777 7778 7779
	if (l4_proto != IPPROTO_TCP)
		return;

7780 7781 7782 7783
	if (unlikely(skb_tail_pointer(skb) < hdr.network +
		     hlen + sizeof(struct tcphdr)))
		return;

7784 7785 7786 7787
	th = (struct tcphdr *)(hdr.network + hlen);

	/* skip this packet since the socket is closing */
	if (th->fin)
7788 7789 7790 7791 7792 7793 7794 7795 7796
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

7797
	vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
7798 7799 7800 7801 7802 7803 7804 7805 7806 7807 7808 7809 7810 7811

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
7812
	if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
7813
		common.port.src ^= th->dest ^ htons(ETH_P_8021Q);
7814
	else
7815
		common.port.src ^= th->dest ^ first->protocol;
7816 7817
	common.port.dst ^= th->source;

7818 7819
	switch (hdr.ipv4->version) {
	case IPVERSION:
7820 7821
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
7822 7823
		break;
	case 6:
7824 7825 7826 7827 7828 7829 7830 7831 7832
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
7833 7834 7835
		break;
	default:
		break;
7836
	}
7837

7838
	if (hdr.network != skb_network_header(skb))
7839 7840
		input.formatted.flow_type |= IXGBE_ATR_L4TYPE_TUNNEL_MASK;

7841
	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
7842 7843
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
7844 7845
}

7846
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
7847
			      void *accel_priv, select_queue_fallback_t fallback)
7848
{
7849 7850
	struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
#ifdef IXGBE_FCOE
7851 7852 7853
	struct ixgbe_adapter *adapter;
	struct ixgbe_ring_feature *f;
	int txq;
7854 7855 7856 7857 7858 7859
#endif

	if (fwd_adapter)
		return skb->queue_mapping + fwd_adapter->tx_base_queue;

#ifdef IXGBE_FCOE
7860

7861 7862 7863 7864 7865
	/*
	 * only execute the code below if protocol is FCoE
	 * or FIP and we have FCoE enabled on the adapter
	 */
	switch (vlan_get_protocol(skb)) {
7866 7867
	case htons(ETH_P_FCOE):
	case htons(ETH_P_FIP):
7868
		adapter = netdev_priv(dev);
7869

7870 7871 7872
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
			break;
	default:
7873
		return fallback(dev, skb);
7874
	}
7875

7876
	f = &adapter->ring_feature[RING_F_FCOE];
7877

7878 7879
	txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					   smp_processor_id();
7880

7881 7882
	while (txq >= f->indices)
		txq -= f->indices;
7883

7884
	return txq + f->offset;
7885
#else
7886
	return fallback(dev, skb);
7887
#endif
7888 7889
}

7890
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
7891 7892
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
7893
{
7894
	struct ixgbe_tx_buffer *first;
7895
	int tso;
7896
	u32 tx_flags = 0;
7897 7898
	unsigned short f;
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
7899
	__be16 protocol = skb->protocol;
7900
	u8 hdr_len = 0;
7901

7902 7903
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
7904
	 *       + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
7905 7906 7907 7908 7909 7910
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
7911

7912 7913 7914 7915 7916
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

7917 7918 7919
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
7920 7921
	first->bytecount = skb->len;
	first->gso_segs = 1;
7922

7923
	/* if we have a HW VLAN tag being added default to the HW one */
7924 7925
	if (skb_vlan_tag_present(skb)) {
		tx_flags |= skb_vlan_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
7926 7927
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
7928
	} else if (protocol == htons(ETH_P_8021Q)) {
7929 7930 7931 7932 7933
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

7934 7935
		tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
				  IXGBE_TX_FLAGS_VLAN_SHIFT;
7936 7937
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}
7938
	protocol = vlan_get_protocol(skb);
7939

7940 7941 7942 7943
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
	    adapter->ptp_clock &&
	    !test_and_set_bit_lock(__IXGBE_PTP_TX_IN_PROGRESS,
				   &adapter->state)) {
7944 7945
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
7946 7947 7948 7949 7950

		/* schedule check for Tx timestamp */
		adapter->ptp_tx_skb = skb_get(skb);
		adapter->ptp_tx_start = jiffies;
		schedule_work(&adapter->ptp_tx_work);
7951 7952
	}

7953 7954
	skb_tx_timestamp(skb);

7955 7956 7957 7958 7959 7960
#ifdef CONFIG_PCI_IOV
	/*
	 * Use the l2switch_enable flag - would be false if the DMA
	 * Tx switch had been disabled.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7961
		tx_flags |= IXGBE_TX_FLAGS_CC;
7962 7963

#endif
7964
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
7965
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
7966 7967
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
7968
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
7969 7970
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
7971 7972
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
7973 7974

			if (skb_cow_head(skb, 0))
7975 7976 7977 7978 7979 7980
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7981
		}
7982
	}
7983

7984 7985 7986 7987
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;

7988
#ifdef IXGBE_FCOE
7989
	/* setup tx offload for FCoE */
7990
	if ((protocol == htons(ETH_P_FCOE)) &&
7991
	    (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
7992
		tso = ixgbe_fso(tx_ring, first, &hdr_len);
7993 7994
		if (tso < 0)
			goto out_drop;
7995

7996
		goto xmit_fcoe;
7997
	}
7998

7999
#endif /* IXGBE_FCOE */
8000
	tso = ixgbe_tso(tx_ring, first, &hdr_len);
8001
	if (tso < 0)
8002
		goto out_drop;
8003 8004
	else if (!tso)
		ixgbe_tx_csum(tx_ring, first);
8005 8006 8007

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
8008
		ixgbe_atr(tx_ring, first);
8009 8010 8011 8012

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
8013
	ixgbe_tx_map(tx_ring, first, hdr_len);
8014

8015
	return NETDEV_TX_OK;
8016 8017

out_drop:
8018 8019 8020
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;

8021
	return NETDEV_TX_OK;
8022 8023
}

8024 8025 8026
static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
				      struct net_device *netdev,
				      struct ixgbe_ring *ring)
8027 8028 8029 8030
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

8031 8032 8033 8034
	/*
	 * The minimum packet size for olinfo paylen is 17 so pad the skb
	 * in order to meet this minimum size requirement.
	 */
8035 8036
	if (skb_put_padto(skb, 17))
		return NETDEV_TX_OK;
8037

8038 8039
	tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];

8040
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
8041 8042
}

8043 8044 8045 8046 8047 8048
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
				    struct net_device *netdev)
{
	return __ixgbe_xmit_frame(skb, netdev, NULL);
}

8049 8050 8051 8052 8053 8054 8055 8056 8057 8058
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8059
	struct ixgbe_hw *hw = &adapter->hw;
8060 8061 8062 8063 8064 8065
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
8066
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
8067

8068 8069 8070
	ixgbe_mac_set_default_filter(adapter);

	return 0;
8071 8072
}

8073 8074 8075 8076 8077 8078 8079 8080 8081 8082 8083 8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

8104 8105
	switch (cmd) {
	case SIOCSHWTSTAMP:
8106 8107 8108
		return ixgbe_ptp_set_ts_config(adapter, req);
	case SIOCGHWTSTAMP:
		return ixgbe_ptp_get_ts_config(adapter, req);
8109 8110 8111
	default:
		return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
	}
8112 8113
}

8114 8115
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
8116
 * netdev->dev_addrs
8117 8118 8119 8120 8121 8122 8123 8124
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
8125
	struct ixgbe_hw *hw = &adapter->hw;
8126

8127
	if (is_valid_ether_addr(hw->mac.san_addr)) {
8128
		rtnl_lock();
8129
		err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
8130
		rtnl_unlock();
8131 8132 8133

		/* update SAN MAC vmdq pool selection */
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
8134 8135 8136 8137 8138 8139
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
8140
 * netdev->dev_addrs
8141 8142 8143 8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

8159 8160 8161 8162 8163 8164 8165 8166 8167
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8168
	int i;
8169

8170 8171 8172 8173
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

8174 8175 8176
	/* loop through and schedule all active queues */
	for (i = 0; i < adapter->num_q_vectors; i++)
		ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
8177 8178
}

A
Alexander Duyck 已提交
8179
#endif
8180 8181 8182

static void ixgbe_get_stats64(struct net_device *netdev,
			      struct rtnl_link_stats64 *stats)
E
Eric Dumazet 已提交
8183 8184 8185 8186
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
8187
	rcu_read_lock();
E
Eric Dumazet 已提交
8188
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
8189
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
8190 8191 8192
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
8193 8194
		if (ring) {
			do {
8195
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
8196 8197
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
8198
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
8199 8200 8201
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
8202
	}
E
Eric Dumazet 已提交
8203 8204 8205 8206 8207 8208 8209 8210

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
8211
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
8212 8213
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
8214
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
8215 8216 8217 8218
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
8219
	rcu_read_unlock();
8220

E
Eric Dumazet 已提交
8221 8222 8223 8224 8225 8226 8227 8228
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
}

8229
#ifdef CONFIG_IXGBE_DCB
8230 8231 8232
/**
 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * @adapter: pointer to ixgbe_adapter
8233 8234 8235 8236 8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253 8254 8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265 8266
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}

8267 8268 8269 8270 8271 8272 8273 8274 8275 8276 8277 8278 8279 8280 8281 8282 8283 8284 8285 8286 8287 8288 8289 8290 8291
/**
 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
 * @adapter: Pointer to adapter struct
 *
 * Populate the netdev user priority to tc map
 */
static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
	struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
	u8 prio;

	for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
		u8 tc = 0;

		if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
			tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
		else if (ets)
			tc = ets->prio_tc[prio];

		netdev_set_prio_tc_map(dev, prio, tc);
	}
}

8292
#endif /* CONFIG_IXGBE_DCB */
8293 8294
/**
 * ixgbe_setup_tc - configure net_device for multiple traffic classes
8295 8296 8297 8298 8299 8300 8301 8302
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
8303
	bool pools;
8304 8305

	/* Hardware supports up to 8 traffic classes */
8306 8307 8308 8309
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs)
		return -EINVAL;

	if (hw->mac.type == ixgbe_mac_82598EB && tc && tc < MAX_TRAFFIC_CLASS)
8310 8311
		return -EINVAL;

8312 8313 8314 8315
	pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
	if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS)
		return -EBUSY;

8316
	/* Hardware has to reinitialize queues and interrupts to
S
Stephen Hemminger 已提交
8317
	 * match packet buffer alignment. Unfortunately, the
8318 8319 8320 8321
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
8322 8323 8324
	else
		ixgbe_reset(adapter);

8325 8326
	ixgbe_clear_interrupt_scheme(adapter);

8327
#ifdef CONFIG_IXGBE_DCB
8328
	if (tc) {
8329
		netdev_set_num_tc(dev, tc);
8330 8331
		ixgbe_set_prio_tc_map(adapter);

8332 8333
		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;

8334 8335
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
8336
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
8337
		}
8338
	} else {
8339
		netdev_reset_tc(dev);
8340

8341 8342
		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
8343 8344 8345 8346 8347 8348 8349

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

8350
	ixgbe_validate_rtr(adapter, tc);
8351 8352 8353 8354

#endif /* CONFIG_IXGBE_DCB */
	ixgbe_init_interrupt_scheme(adapter);

8355
	if (netif_running(dev))
8356
		return ixgbe_open(dev);
8357 8358 8359

	return 0;
}
E
Eric Dumazet 已提交
8360

8361 8362 8363
static int ixgbe_delete_clsu32(struct ixgbe_adapter *adapter,
			       struct tc_cls_u32_offload *cls)
{
8364
	u32 hdl = cls->knode.handle;
8365
	u32 uhtid = TC_U32_USERHTID(cls->knode.handle);
8366 8367 8368 8369 8370 8371
	u32 loc = cls->knode.handle & 0xfffff;
	int err = 0, i, j;
	struct ixgbe_jump_table *jump = NULL;

	if (loc > IXGBE_MAX_HW_ENTRIES)
		return -EINVAL;
8372

8373 8374 8375
	if ((uhtid != 0x800) && (uhtid >= IXGBE_MAX_LINK_HANDLE))
		return -EINVAL;

8376 8377 8378
	/* Clear this filter in the link data it is associated with */
	if (uhtid != 0x800) {
		jump = adapter->jump_tables[uhtid];
8379 8380 8381 8382 8383
		if (!jump)
			return -EINVAL;
		if (!test_bit(loc - 1, jump->child_loc_map))
			return -EINVAL;
		clear_bit(loc - 1, jump->child_loc_map);
8384 8385 8386 8387 8388 8389 8390 8391 8392 8393 8394 8395 8396 8397 8398 8399 8400 8401 8402 8403 8404 8405 8406 8407 8408 8409 8410
	}

	/* Check if the filter being deleted is a link */
	for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++) {
		jump = adapter->jump_tables[i];
		if (jump && jump->link_hdl == hdl) {
			/* Delete filters in the hardware in the child hash
			 * table associated with this link
			 */
			for (j = 0; j < IXGBE_MAX_HW_ENTRIES; j++) {
				if (!test_bit(j, jump->child_loc_map))
					continue;
				spin_lock(&adapter->fdir_perfect_lock);
				err = ixgbe_update_ethtool_fdir_entry(adapter,
								      NULL,
								      j + 1);
				spin_unlock(&adapter->fdir_perfect_lock);
				clear_bit(j, jump->child_loc_map);
			}
			/* Remove resources for this link */
			kfree(jump->input);
			kfree(jump->mask);
			kfree(jump);
			adapter->jump_tables[i] = NULL;
			return err;
		}
	}
8411

8412
	spin_lock(&adapter->fdir_perfect_lock);
8413
	err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, loc);
8414 8415 8416 8417
	spin_unlock(&adapter->fdir_perfect_lock);
	return err;
}

8418 8419 8420 8421
static int ixgbe_configure_clsu32_add_hnode(struct ixgbe_adapter *adapter,
					    __be16 protocol,
					    struct tc_cls_u32_offload *cls)
{
8422 8423 8424 8425 8426
	u32 uhtid = TC_U32_USERHTID(cls->hnode.handle);

	if (uhtid >= IXGBE_MAX_LINK_HANDLE)
		return -EINVAL;

8427 8428 8429 8430 8431 8432
	/* This ixgbe devices do not support hash tables at the moment
	 * so abort when given hash tables.
	 */
	if (cls->hnode.divisor > 0)
		return -EINVAL;

8433
	set_bit(uhtid - 1, &adapter->tables);
8434 8435 8436 8437 8438 8439
	return 0;
}

static int ixgbe_configure_clsu32_del_hnode(struct ixgbe_adapter *adapter,
					    struct tc_cls_u32_offload *cls)
{
8440 8441 8442 8443 8444 8445
	u32 uhtid = TC_U32_USERHTID(cls->hnode.handle);

	if (uhtid >= IXGBE_MAX_LINK_HANDLE)
		return -EINVAL;

	clear_bit(uhtid - 1, &adapter->tables);
8446 8447 8448
	return 0;
}

8449
#ifdef CONFIG_NET_CLS_ACT
D
David Ahern 已提交
8450 8451 8452 8453 8454 8455 8456 8457 8458 8459 8460 8461 8462 8463 8464 8465 8466 8467 8468 8469 8470 8471 8472 8473 8474 8475
struct upper_walk_data {
	struct ixgbe_adapter *adapter;
	u64 action;
	int ifindex;
	u8 queue;
};

static int get_macvlan_queue(struct net_device *upper, void *_data)
{
	if (netif_is_macvlan(upper)) {
		struct macvlan_dev *dfwd = netdev_priv(upper);
		struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;
		struct upper_walk_data *data = _data;
		struct ixgbe_adapter *adapter = data->adapter;
		int ifindex = data->ifindex;

		if (vadapter && vadapter->netdev->ifindex == ifindex) {
			data->queue = adapter->rx_ring[vadapter->rx_base_queue]->reg_idx;
			data->action = data->queue;
			return 1;
		}
	}

	return 0;
}

8476 8477 8478 8479
static int handle_redirect_action(struct ixgbe_adapter *adapter, int ifindex,
				  u8 *queue, u64 *action)
{
	unsigned int num_vfs = adapter->num_vfs, vf;
D
David Ahern 已提交
8480
	struct upper_walk_data data;
8481 8482 8483 8484 8485 8486 8487 8488 8489 8490 8491 8492 8493 8494 8495 8496 8497 8498
	struct net_device *upper;

	/* redirect to a SRIOV VF */
	for (vf = 0; vf < num_vfs; ++vf) {
		upper = pci_get_drvdata(adapter->vfinfo[vf].vfdev);
		if (upper->ifindex == ifindex) {
			if (adapter->num_rx_pools > 1)
				*queue = vf * 2;
			else
				*queue = vf * adapter->num_rx_queues_per_pool;

			*action = vf + 1;
			*action <<= ETHTOOL_RX_FLOW_SPEC_RING_VF_OFF;
			return 0;
		}
	}

	/* redirect to a offloaded macvlan netdev */
D
David Ahern 已提交
8499 8500 8501 8502 8503 8504 8505 8506 8507 8508
	data.adapter = adapter;
	data.ifindex = ifindex;
	data.action = 0;
	data.queue = 0;
	if (netdev_walk_all_upper_dev_rcu(adapter->netdev,
					  get_macvlan_queue, &data)) {
		*action = data.action;
		*queue = data.queue;

		return 0;
8509 8510 8511 8512 8513 8514 8515 8516 8517
	}

	return -EINVAL;
}

static int parse_tc_actions(struct ixgbe_adapter *adapter,
			    struct tcf_exts *exts, u64 *action, u8 *queue)
{
	const struct tc_action *a;
8518
	LIST_HEAD(actions);
8519 8520 8521 8522 8523
	int err;

	if (tc_no_actions(exts))
		return -EINVAL;

8524 8525
	tcf_exts_to_list(exts, &actions);
	list_for_each_entry(a, &actions, list) {
8526 8527 8528 8529 8530 8531 8532 8533 8534

		/* Drop action */
		if (is_tcf_gact_shot(a)) {
			*action = IXGBE_FDIR_DROP_QUEUE;
			*queue = IXGBE_FDIR_DROP_QUEUE;
			return 0;
		}

		/* Redirect to a VF or a offloaded macvlan */
8535
		if (is_tcf_mirred_egress_redirect(a)) {
8536 8537 8538 8539 8540 8541 8542 8543 8544 8545 8546 8547 8548 8549 8550 8551 8552 8553 8554
			int ifindex = tcf_mirred_ifindex(a);

			err = handle_redirect_action(adapter, ifindex, queue,
						     action);
			if (err == 0)
				return err;
		}
	}

	return -EINVAL;
}
#else
static int parse_tc_actions(struct ixgbe_adapter *adapter,
			    struct tcf_exts *exts, u64 *action, u8 *queue)
{
	return -EINVAL;
}
#endif /* CONFIG_NET_CLS_ACT */

8555 8556 8557 8558 8559 8560 8561 8562 8563 8564 8565 8566 8567 8568 8569 8570 8571 8572 8573 8574 8575 8576 8577 8578 8579 8580 8581 8582 8583 8584 8585 8586 8587 8588 8589 8590 8591 8592 8593 8594 8595 8596 8597 8598 8599 8600 8601 8602 8603
static int ixgbe_clsu32_build_input(struct ixgbe_fdir_filter *input,
				    union ixgbe_atr_input *mask,
				    struct tc_cls_u32_offload *cls,
				    struct ixgbe_mat_field *field_ptr,
				    struct ixgbe_nexthdr *nexthdr)
{
	int i, j, off;
	__be32 val, m;
	bool found_entry = false, found_jump_field = false;

	for (i = 0; i < cls->knode.sel->nkeys; i++) {
		off = cls->knode.sel->keys[i].off;
		val = cls->knode.sel->keys[i].val;
		m = cls->knode.sel->keys[i].mask;

		for (j = 0; field_ptr[j].val; j++) {
			if (field_ptr[j].off == off) {
				field_ptr[j].val(input, mask, val, m);
				input->filter.formatted.flow_type |=
					field_ptr[j].type;
				found_entry = true;
				break;
			}
		}
		if (nexthdr) {
			if (nexthdr->off == cls->knode.sel->keys[i].off &&
			    nexthdr->val == cls->knode.sel->keys[i].val &&
			    nexthdr->mask == cls->knode.sel->keys[i].mask)
				found_jump_field = true;
			else
				continue;
		}
	}

	if (nexthdr && !found_jump_field)
		return -EINVAL;

	if (!found_entry)
		return 0;

	mask->formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
				    IXGBE_ATR_L4TYPE_MASK;

	if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
		mask->formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;

	return 0;
}

8604 8605 8606 8607 8608 8609 8610
static int ixgbe_configure_clsu32(struct ixgbe_adapter *adapter,
				  __be16 protocol,
				  struct tc_cls_u32_offload *cls)
{
	u32 loc = cls->knode.handle & 0xfffff;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_mat_field *field_ptr;
8611 8612 8613 8614
	struct ixgbe_fdir_filter *input = NULL;
	union ixgbe_atr_input *mask = NULL;
	struct ixgbe_jump_table *jump = NULL;
	int i, err = -EINVAL;
8615
	u8 queue;
8616
	u32 uhtid, link_uhtid;
8617

8618 8619
	uhtid = TC_U32_USERHTID(cls->knode.handle);
	link_uhtid = TC_U32_USERHTID(cls->knode.link_handle);
8620

8621
	/* At the moment cls_u32 jumps to network layer and skips past
8622 8623 8624
	 * L2 headers. The canonical method to match L2 frames is to use
	 * negative values. However this is error prone at best but really
	 * just broken because there is no way to "know" what sort of hdr
8625
	 * is in front of the network layer. Fix cls_u32 to support L2
8626 8627 8628
	 * headers when needed.
	 */
	if (protocol != htons(ETH_P_IP))
8629
		return err;
8630 8631 8632

	if (loc >= ((1024 << adapter->fdir_pballoc) - 2)) {
		e_err(drv, "Location out of range\n");
8633
		return err;
8634 8635 8636 8637 8638 8639 8640 8641 8642
	}

	/* cls u32 is a graph starting at root node 0x800. The driver tracks
	 * links and also the fields used to advance the parser across each
	 * link (e.g. nexthdr/eat parameters from 'tc'). This way we can map
	 * the u32 graph onto the hardware parse graph denoted in ixgbe_model.h
	 * To add support for new nodes update ixgbe_model.h parse structures
	 * this function _should_ be generic try not to hardcode values here.
	 */
8643
	if (uhtid == 0x800) {
8644
		field_ptr = (adapter->jump_tables[0])->mat;
8645
	} else {
8646
		if (uhtid >= IXGBE_MAX_LINK_HANDLE)
8647 8648 8649 8650
			return err;
		if (!adapter->jump_tables[uhtid])
			return err;
		field_ptr = (adapter->jump_tables[uhtid])->mat;
8651 8652 8653
	}

	if (!field_ptr)
8654
		return err;
8655

8656 8657 8658 8659 8660
	/* At this point we know the field_ptr is valid and need to either
	 * build cls_u32 link or attach filter. Because adding a link to
	 * a handle that does not exist is invalid and the same for adding
	 * rules to handles that don't exist.
	 */
8661

8662 8663
	if (link_uhtid) {
		struct ixgbe_nexthdr *nexthdr = ixgbe_ipv4_jumps;
8664

8665 8666 8667 8668 8669 8670
		if (link_uhtid >= IXGBE_MAX_LINK_HANDLE)
			return err;

		if (!test_bit(link_uhtid - 1, &adapter->tables))
			return err;

8671 8672 8673 8674 8675 8676 8677 8678 8679 8680 8681 8682
		/* Multiple filters as links to the same hash table are not
		 * supported. To add a new filter with the same next header
		 * but different match/jump conditions, create a new hash table
		 * and link to it.
		 */
		if (adapter->jump_tables[link_uhtid] &&
		    (adapter->jump_tables[link_uhtid])->link_hdl) {
			e_err(drv, "Link filter exists for link: %x\n",
			      link_uhtid);
			return err;
		}

8683 8684 8685 8686 8687 8688 8689 8690 8691 8692 8693 8694 8695 8696 8697 8698 8699
		for (i = 0; nexthdr[i].jump; i++) {
			if (nexthdr[i].o != cls->knode.sel->offoff ||
			    nexthdr[i].s != cls->knode.sel->offshift ||
			    nexthdr[i].m != cls->knode.sel->offmask)
				return err;

			jump = kzalloc(sizeof(*jump), GFP_KERNEL);
			if (!jump)
				return -ENOMEM;
			input = kzalloc(sizeof(*input), GFP_KERNEL);
			if (!input) {
				err = -ENOMEM;
				goto free_jump;
			}
			mask = kzalloc(sizeof(*mask), GFP_KERNEL);
			if (!mask) {
				err = -ENOMEM;
8700
				goto free_input;
8701 8702 8703
			}
			jump->input = input;
			jump->mask = mask;
8704 8705
			jump->link_hdl = cls->knode.handle;

8706 8707 8708 8709 8710
			err = ixgbe_clsu32_build_input(input, mask, cls,
						       field_ptr, &nexthdr[i]);
			if (!err) {
				jump->mat = nexthdr[i].jump;
				adapter->jump_tables[link_uhtid] = jump;
8711 8712 8713
				break;
			}
		}
8714
		return 0;
8715 8716
	}

8717 8718 8719 8720 8721 8722
	input = kzalloc(sizeof(*input), GFP_KERNEL);
	if (!input)
		return -ENOMEM;
	mask = kzalloc(sizeof(*mask), GFP_KERNEL);
	if (!mask) {
		err = -ENOMEM;
8723
		goto free_input;
8724
	}
8725

8726 8727 8728 8729 8730 8731 8732
	if ((uhtid != 0x800) && (adapter->jump_tables[uhtid])) {
		if ((adapter->jump_tables[uhtid])->input)
			memcpy(input, (adapter->jump_tables[uhtid])->input,
			       sizeof(*input));
		if ((adapter->jump_tables[uhtid])->mask)
			memcpy(mask, (adapter->jump_tables[uhtid])->mask,
			       sizeof(*mask));
8733 8734 8735 8736 8737 8738 8739 8740 8741 8742 8743 8744 8745 8746

		/* Lookup in all child hash tables if this location is already
		 * filled with a filter
		 */
		for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++) {
			struct ixgbe_jump_table *link = adapter->jump_tables[i];

			if (link && (test_bit(loc - 1, link->child_loc_map))) {
				e_err(drv, "Filter exists in location: %x\n",
				      loc);
				err = -EINVAL;
				goto err_out;
			}
		}
8747 8748 8749
	}
	err = ixgbe_clsu32_build_input(input, mask, cls, field_ptr, NULL);
	if (err)
8750 8751
		goto err_out;

8752 8753 8754
	err = parse_tc_actions(adapter, cls->knode.exts, &input->action,
			       &queue);
	if (err < 0)
8755 8756 8757 8758 8759 8760 8761
		goto err_out;

	input->sw_idx = loc;

	spin_lock(&adapter->fdir_perfect_lock);

	if (hlist_empty(&adapter->fdir_filter_list)) {
8762 8763
		memcpy(&adapter->fdir_mask, mask, sizeof(*mask));
		err = ixgbe_fdir_set_input_mask_82599(hw, mask);
8764 8765
		if (err)
			goto err_out_w_lock;
8766
	} else if (memcmp(&adapter->fdir_mask, mask, sizeof(*mask))) {
8767 8768 8769 8770
		err = -EINVAL;
		goto err_out_w_lock;
	}

8771
	ixgbe_atr_compute_perfect_hash_82599(&input->filter, mask);
8772 8773 8774 8775 8776 8777
	err = ixgbe_fdir_write_perfect_filter_82599(hw, &input->filter,
						    input->sw_idx, queue);
	if (!err)
		ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
	spin_unlock(&adapter->fdir_perfect_lock);

8778 8779
	if ((uhtid != 0x800) && (adapter->jump_tables[uhtid]))
		set_bit(loc - 1, (adapter->jump_tables[uhtid])->child_loc_map);
8780

8781
	kfree(mask);
8782 8783 8784 8785
	return err;
err_out_w_lock:
	spin_unlock(&adapter->fdir_perfect_lock);
err_out:
8786
	kfree(mask);
8787 8788
free_input:
	kfree(input);
8789 8790 8791
free_jump:
	kfree(jump);
	return err;
8792 8793
}

8794 8795
static int __ixgbe_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
			    struct tc_to_netdev *tc)
8796
{
8797 8798 8799 8800 8801 8802 8803 8804 8805 8806 8807
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (TC_H_MAJ(handle) == TC_H_MAJ(TC_H_INGRESS) &&
	    tc->type == TC_SETUP_CLSU32) {
		switch (tc->cls_u32->command) {
		case TC_CLSU32_NEW_KNODE:
		case TC_CLSU32_REPLACE_KNODE:
			return ixgbe_configure_clsu32(adapter,
						      proto, tc->cls_u32);
		case TC_CLSU32_DELETE_KNODE:
			return ixgbe_delete_clsu32(adapter, tc->cls_u32);
8808 8809 8810 8811 8812 8813 8814
		case TC_CLSU32_NEW_HNODE:
		case TC_CLSU32_REPLACE_HNODE:
			return ixgbe_configure_clsu32_add_hnode(adapter, proto,
								tc->cls_u32);
		case TC_CLSU32_DELETE_HNODE:
			return ixgbe_configure_clsu32_del_hnode(adapter,
								tc->cls_u32);
8815 8816 8817 8818 8819
		default:
			return -EINVAL;
		}
	}

8820
	if (tc->type != TC_SETUP_MQPRIO)
8821 8822
		return -EINVAL;

8823
	return ixgbe_setup_tc(dev, tc->tc);
8824 8825
}

8826 8827 8828 8829 8830 8831 8832 8833 8834 8835 8836
#ifdef CONFIG_PCI_IOV
void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	rtnl_lock();
	ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
	rtnl_unlock();
}

#endif
8837 8838 8839 8840 8841 8842 8843 8844 8845 8846
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

8847
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
8848
					    netdev_features_t features)
8849 8850 8851 8852
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
8853 8854
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_LRO;
8855

8856 8857 8858
	/* Turn off LRO if not RSC capable */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
		features &= ~NETIF_F_LRO;
8859

8860
	return features;
8861 8862
}

8863
static int ixgbe_set_features(struct net_device *netdev,
8864
			      netdev_features_t features)
8865 8866
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8867
	netdev_features_t changed = netdev->features ^ features;
8868 8869 8870
	bool need_reset = false;

	/* Make sure RSC matches LRO, reset if change */
8871 8872
	if (!(features & NETIF_F_LRO)) {
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
8873
			need_reset = true;
8874 8875 8876 8877 8878 8879 8880 8881 8882 8883
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
	} else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
		   !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		if (adapter->rx_itr_setting == 1 ||
		    adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
			adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
			need_reset = true;
		} else if ((changed ^ features) & NETIF_F_LRO) {
			e_info(probe, "rx-usecs set too low, "
			       "disabling RSC\n");
8884 8885 8886 8887
		}
	}

	/*
8888 8889
	 * Check if Flow Director n-tuple support or hw_tc support was
	 * enabled or disabled.  If the state changed, we need to reset.
8890
	 */
8891
	if ((features & NETIF_F_NTUPLE) || (features & NETIF_F_HW_TC)) {
8892
		/* turn off ATR, enable perfect filters and reset */
8893 8894 8895
		if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			need_reset = true;

8896 8897
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
8898
	} else {
8899 8900 8901 8902 8903 8904 8905
		/* turn off perfect filters, enable ATR and reset */
		if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
			need_reset = true;

		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;

		/* We cannot enable ATR if SR-IOV is enabled */
8906 8907 8908 8909 8910 8911 8912 8913 8914 8915
		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED ||
		    /* We cannot enable ATR if we have 2 or more tcs */
		    (netdev_get_num_tc(netdev) > 1) ||
		    /* We cannot enable ATR if RSS is disabled */
		    (adapter->ring_feature[RING_F_RSS].limit <= 1) ||
		    /* A sample rate of 0 indicates ATR disabled */
		    (!adapter->atr_sample_rate))
			; /* do nothing not supported */
		else /* otherwise supported and set the flag */
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
8916 8917
	}

B
Ben Greear 已提交
8918 8919 8920
	if (changed & NETIF_F_RXALL)
		need_reset = true;

8921
	netdev->features = features;
8922 8923

	if ((adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE)) {
8924 8925 8926 8927 8928 8929 8930 8931 8932 8933 8934 8935 8936 8937 8938 8939 8940
		if (features & NETIF_F_RXCSUM) {
			adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
		} else {
			u32 port_mask = IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK;

			ixgbe_clear_udp_tunnel_port(adapter, port_mask);
		}
	}

	if ((adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE)) {
		if (features & NETIF_F_RXCSUM) {
			adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
		} else {
			u32 port_mask = IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK;

			ixgbe_clear_udp_tunnel_port(adapter, port_mask);
		}
8941 8942
	}

8943 8944
	if (need_reset)
		ixgbe_do_reset(netdev);
8945 8946 8947
	else if (changed & (NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_FILTER))
		ixgbe_set_rx_mode(netdev);
8948 8949 8950 8951

	return 0;
}

8952
/**
8953
 * ixgbe_add_udp_tunnel_port - Get notifications about adding UDP tunnel ports
8954
 * @dev: The port's netdev
8955
 * @ti: Tunnel endpoint information
8956
 **/
8957 8958
static void ixgbe_add_udp_tunnel_port(struct net_device *dev,
				      struct udp_tunnel_info *ti)
8959 8960 8961
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
8962
	__be16 port = ti->port;
8963 8964
	u32 port_shift = 0;
	u32 reg;
8965

8966 8967 8968
	if (ti->sa_family != AF_INET)
		return;

8969 8970 8971 8972
	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
			return;
8973

8974 8975 8976 8977 8978 8979 8980 8981 8982 8983 8984 8985 8986 8987 8988 8989 8990 8991 8992 8993 8994 8995 8996 8997 8998 8999 9000
		if (adapter->vxlan_port == port)
			return;

		if (adapter->vxlan_port) {
			netdev_info(dev,
				    "VXLAN port %d set, not adding port %d\n",
				    ntohs(adapter->vxlan_port),
				    ntohs(port));
			return;
		}

		adapter->vxlan_port = port;
		break;
	case UDP_TUNNEL_TYPE_GENEVE:
		if (!(adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE))
			return;

		if (adapter->geneve_port == port)
			return;

		if (adapter->geneve_port) {
			netdev_info(dev,
				    "GENEVE port %d set, not adding port %d\n",
				    ntohs(adapter->geneve_port),
				    ntohs(port));
			return;
		}
9001

9002 9003 9004 9005
		port_shift = IXGBE_VXLANCTRL_GENEVE_UDPPORT_SHIFT;
		adapter->geneve_port = port;
		break;
	default:
9006 9007 9008
		return;
	}

9009 9010
	reg = IXGBE_READ_REG(hw, IXGBE_VXLANCTRL) | ntohs(port) << port_shift;
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, reg);
9011 9012 9013
}

/**
9014
 * ixgbe_del_udp_tunnel_port - Get notifications about removing UDP tunnel ports
9015
 * @dev: The port's netdev
9016
 * @ti: Tunnel endpoint information
9017
 **/
9018 9019
static void ixgbe_del_udp_tunnel_port(struct net_device *dev,
				      struct udp_tunnel_info *ti)
9020 9021
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
9022
	u32 port_mask;
9023

9024 9025
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN &&
	    ti->type != UDP_TUNNEL_TYPE_GENEVE)
9026 9027
		return;

9028
	if (ti->sa_family != AF_INET)
9029 9030
		return;

9031 9032 9033 9034
	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
			return;
9035

9036 9037 9038 9039 9040 9041 9042 9043 9044 9045 9046 9047 9048 9049 9050 9051 9052 9053 9054 9055 9056
		if (adapter->vxlan_port != ti->port) {
			netdev_info(dev, "VXLAN port %d not found\n",
				    ntohs(ti->port));
			return;
		}

		port_mask = IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK;
		break;
	case UDP_TUNNEL_TYPE_GENEVE:
		if (!(adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE))
			return;

		if (adapter->geneve_port != ti->port) {
			netdev_info(dev, "GENEVE port %d not found\n",
				    ntohs(ti->port));
			return;
		}

		port_mask = IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK;
		break;
	default:
9057 9058 9059
		return;
	}

9060 9061
	ixgbe_clear_udp_tunnel_port(adapter, port_mask);
	adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
9062 9063
}

9064
static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
J
John Fastabend 已提交
9065
			     struct net_device *dev,
9066
			     const unsigned char *addr, u16 vid,
J
John Fastabend 已提交
9067 9068
			     u16 flags)
{
9069
	/* guarantee we can provide a unique filter for the unicast address */
9070
	if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
9071 9072 9073 9074
		struct ixgbe_adapter *adapter = netdev_priv(dev);
		u16 pool = VMDQ_P(0);

		if (netdev_uc_count(dev) >= ixgbe_available_rars(adapter, pool))
9075
			return -ENOMEM;
J
John Fastabend 已提交
9076 9077
	}

9078
	return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags);
J
John Fastabend 已提交
9079 9080
}

9081 9082 9083 9084 9085 9086 9087 9088 9089 9090
/**
 * ixgbe_configure_bridge_mode - set various bridge modes
 * @adapter - the private structure
 * @mode - requested bridge mode
 *
 * Configure some settings require for various bridge modes.
 **/
static int ixgbe_configure_bridge_mode(struct ixgbe_adapter *adapter,
				       __u16 mode)
{
9091 9092 9093 9094
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int p, num_pools;
	u32 vmdctl;

9095 9096
	switch (mode) {
	case BRIDGE_MODE_VEPA:
9097
		/* disable Tx loopback, rely on switch hairpin mode */
9098
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, 0);
9099 9100 9101 9102 9103 9104 9105 9106 9107 9108 9109 9110 9111 9112 9113 9114 9115 9116 9117

		/* must enable Rx switching replication to allow multicast
		 * packet reception on all VFs, and to enable source address
		 * pruning.
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		vmdctl |= IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* enable Rx source address pruning. Note, this requires
		 * replication to be enabled or else it does nothing.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       true,
								       p);
		}
9118 9119
		break;
	case BRIDGE_MODE_VEB:
9120
		/* enable Tx loopback for internal VF/PF communication */
9121 9122
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC,
				IXGBE_PFDTXGSWC_VT_LBEN);
9123 9124 9125 9126 9127 9128 9129 9130 9131 9132 9133 9134 9135 9136 9137 9138 9139 9140 9141

		/* disable Rx switching replication unless we have SR-IOV
		 * virtual functions
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		if (!adapter->num_vfs)
			vmdctl &= ~IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* disable Rx source address pruning, since we don't expect to
		 * be receiving external loopback of our transmitted frames.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       false,
								       p);
		}
9142 9143 9144 9145 9146 9147 9148 9149 9150 9151 9152 9153 9154
		break;
	default:
		return -EINVAL;
	}

	adapter->bridge_mode = mode;

	e_info(drv, "enabling bridge mode: %s\n",
	       mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");

	return 0;
}

9155
static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
9156
				    struct nlmsghdr *nlh, u16 flags)
9157 9158 9159 9160 9161 9162 9163 9164 9165
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct nlattr *attr, *br_spec;
	int rem;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return -EOPNOTSUPP;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
9166 9167
	if (!br_spec)
		return -EINVAL;
9168 9169

	nla_for_each_nested(attr, br_spec, rem) {
9170
		int status;
9171 9172 9173 9174 9175
		__u16 mode;

		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

9176 9177 9178
		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

9179
		mode = nla_get_u16(attr);
9180 9181 9182
		status = ixgbe_configure_bridge_mode(adapter, mode);
		if (status)
			return status;
9183 9184

		break;
9185 9186 9187 9188 9189 9190
	}

	return 0;
}

static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
9191
				    struct net_device *dev,
9192
				    u32 filter_mask, int nlflags)
9193 9194 9195 9196 9197 9198
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return 0;

9199
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
9200 9201
				       adapter->bridge_mode, 0, 0, nlflags,
				       filter_mask, NULL);
9202 9203
}

9204 9205 9206 9207
static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
{
	struct ixgbe_fwd_adapter *fwd_adapter = NULL;
	struct ixgbe_adapter *adapter = netdev_priv(pdev);
9208
	int used_pools = adapter->num_vfs + adapter->num_rx_pools;
9209
	unsigned int limit;
9210 9211
	int pool, err;

9212 9213 9214 9215 9216 9217 9218
	/* Hardware has a limited number of available pools. Each VF, and the
	 * PF require a pool. Check to ensure we don't attempt to use more
	 * then the available number of pools.
	 */
	if (used_pools >= IXGBE_MAX_VF_FUNCTIONS)
		return ERR_PTR(-EINVAL);

9219 9220 9221 9222 9223 9224 9225
#ifdef CONFIG_RPS
	if (vdev->num_rx_queues != vdev->num_tx_queues) {
		netdev_info(pdev, "%s: Only supports a single queue count for TX and RX\n",
			    vdev->name);
		return ERR_PTR(-EINVAL);
	}
#endif
9226
	/* Check for hardware restriction on number of rx/tx queues */
9227
	if (vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES ||
9228 9229 9230 9231 9232 9233 9234 9235 9236 9237 9238 9239
	    vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) {
		netdev_info(pdev,
			    "%s: Supports RX/TX Queue counts 1,2, and 4\n",
			    pdev->name);
		return ERR_PTR(-EINVAL);
	}

	if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
	      adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) ||
	    (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
		return ERR_PTR(-EBUSY);

9240
	fwd_adapter = kzalloc(sizeof(*fwd_adapter), GFP_KERNEL);
9241 9242 9243 9244 9245 9246
	if (!fwd_adapter)
		return ERR_PTR(-ENOMEM);

	pool = find_first_zero_bit(&adapter->fwd_bitmask, 32);
	adapter->num_rx_pools++;
	set_bit(pool, &adapter->fwd_bitmask);
9247
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
9248 9249 9250

	/* Enable VMDq flag so device will be set in VM mode */
	adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
9251
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
9252
	adapter->ring_feature[RING_F_RSS].limit = vdev->num_tx_queues;
9253 9254 9255 9256 9257 9258 9259

	/* Force reinit of ring allocation with VMDQ enabled */
	err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	if (err)
		goto fwd_add_err;
	fwd_adapter->pool = pool;
	fwd_adapter->real_adapter = adapter;
9260 9261 9262 9263 9264 9265 9266 9267

	if (netif_running(pdev)) {
		err = ixgbe_fwd_ring_up(vdev, fwd_adapter);
		if (err)
			goto fwd_add_err;
		netif_tx_start_all_queues(vdev);
	}

9268 9269 9270 9271 9272 9273 9274 9275 9276 9277 9278 9279 9280 9281 9282
	return fwd_adapter;
fwd_add_err:
	/* unwind counter and free adapter struct */
	netdev_info(pdev,
		    "%s: dfwd hardware acceleration failed\n", vdev->name);
	clear_bit(pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;
	kfree(fwd_adapter);
	return ERR_PTR(err);
}

static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
{
	struct ixgbe_fwd_adapter *fwd_adapter = priv;
	struct ixgbe_adapter *adapter = fwd_adapter->real_adapter;
9283
	unsigned int limit;
9284 9285 9286 9287

	clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;

9288 9289
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
9290 9291 9292 9293 9294 9295 9296 9297 9298 9299
	ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter);
	ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   fwd_adapter->pool, adapter->num_rx_pools,
		   fwd_adapter->rx_base_queue,
		   fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);
	kfree(fwd_adapter);
}

9300 9301 9302
#define IXGBE_MAX_MAC_HDR_LEN		127
#define IXGBE_MAX_NETWORK_HDR_LEN	511

9303 9304 9305 9306
static netdev_features_t
ixgbe_features_check(struct sk_buff *skb, struct net_device *dev,
		     netdev_features_t features)
{
9307 9308 9309 9310 9311 9312 9313 9314 9315 9316 9317 9318 9319 9320 9321 9322 9323 9324 9325 9326 9327 9328 9329
	unsigned int network_hdr_len, mac_hdr_len;

	/* Make certain the headers can be described by a context descriptor */
	mac_hdr_len = skb_network_header(skb) - skb->data;
	if (unlikely(mac_hdr_len > IXGBE_MAX_MAC_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_HW_VLAN_CTAG_TX |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	network_hdr_len = skb_checksum_start(skb) - skb_network_header(skb);
	if (unlikely(network_hdr_len >  IXGBE_MAX_NETWORK_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	/* We can only support IPV4 TSO in tunnels if we can mangle the
	 * inner IP ID field, so strip TSO if MANGLEID is not supported.
	 */
	if (skb->encapsulation && !(features & NETIF_F_TSO_MANGLEID))
		features &= ~NETIF_F_TSO;
9330 9331 9332 9333

	return features;
}

9334
static const struct net_device_ops ixgbe_netdev_ops = {
9335
	.ndo_open		= ixgbe_open,
9336
	.ndo_stop		= ixgbe_close,
9337
	.ndo_start_xmit		= ixgbe_xmit_frame,
9338
	.ndo_select_queue	= ixgbe_select_queue,
A
Alexander Duyck 已提交
9339
	.ndo_set_rx_mode	= ixgbe_set_rx_mode,
9340 9341 9342 9343
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
9344
	.ndo_set_tx_maxrate	= ixgbe_tx_maxrate,
9345 9346
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
9347
	.ndo_do_ioctl		= ixgbe_ioctl,
9348 9349
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
9350
	.ndo_set_vf_rate	= ixgbe_ndo_set_vf_bw,
A
Alexander Duyck 已提交
9351
	.ndo_set_vf_spoofchk	= ixgbe_ndo_set_vf_spoofchk,
9352
	.ndo_set_vf_rss_query_en = ixgbe_ndo_set_vf_rss_query_en,
H
Hiroshi Shimamoto 已提交
9353
	.ndo_set_vf_trust	= ixgbe_ndo_set_vf_trust,
9354
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
9355
	.ndo_get_stats64	= ixgbe_get_stats64,
9356
	.ndo_setup_tc		= __ixgbe_setup_tc,
9357 9358 9359
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
9360 9361
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
9362
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
9363
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
9364 9365
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
9366
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
9367
	.ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
9368
#endif /* IXGBE_FCOE */
9369 9370
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
J
John Fastabend 已提交
9371
	.ndo_fdb_add		= ixgbe_ndo_fdb_add,
9372 9373
	.ndo_bridge_setlink	= ixgbe_ndo_bridge_setlink,
	.ndo_bridge_getlink	= ixgbe_ndo_bridge_getlink,
9374 9375
	.ndo_dfwd_add_station	= ixgbe_fwd_add,
	.ndo_dfwd_del_station	= ixgbe_fwd_del,
9376 9377
	.ndo_udp_tunnel_add	= ixgbe_add_udp_tunnel_port,
	.ndo_udp_tunnel_del	= ixgbe_del_udp_tunnel_port,
9378
	.ndo_features_check	= ixgbe_features_check,
9379 9380
};

9381 9382 9383 9384 9385 9386 9387 9388 9389 9390 9391
/**
 * ixgbe_enumerate_functions - Get the number of ports this device has
 * @adapter: adapter structure
 *
 * This function enumerates the phsyical functions co-located on a single slot,
 * in order to determine how many ports a device has. This is most useful in
 * determining the required GT/s of PCIe bandwidth necessary for optimal
 * performance.
 **/
static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
{
9392
	struct pci_dev *entry, *pdev = adapter->pdev;
9393 9394
	int physfns = 0;

9395 9396 9397
	/* Some cards can not use the generic count PCIe functions method,
	 * because they are behind a parent switch, so we hardcode these with
	 * the correct number of functions.
9398
	 */
9399
	if (ixgbe_pcie_from_parent(&adapter->hw))
9400
		physfns = 4;
9401 9402 9403

	list_for_each_entry(entry, &adapter->pdev->bus->devices, bus_list) {
		/* don't count virtual functions */
9404 9405 9406 9407 9408 9409 9410 9411 9412 9413 9414 9415 9416 9417
		if (entry->is_virtfn)
			continue;

		/* When the devices on the bus don't all match our device ID,
		 * we can't reliably determine the correct number of
		 * functions. This can occur if a function has been direct
		 * attached to a virtual machine using VT-d, for example. In
		 * this case, simply return -1 to indicate this.
		 */
		if ((entry->vendor != pdev->vendor) ||
		    (entry->device != pdev->device))
			return -1;

		physfns++;
9418 9419 9420 9421 9422
	}

	return physfns;
}

9423 9424
/**
 * ixgbe_wol_supported - Check whether device supports WoL
9425
 * @adapter: the adapter private structure
9426 9427 9428 9429 9430 9431 9432
 * @device_id: the device ID
 * @subdev_id: the subsystem device ID
 *
 * This function is used by probe and ethtool to determine
 * which devices have WoL support
 *
 **/
9433 9434
bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			 u16 subdevice_id)
9435 9436 9437 9438
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;

9439 9440 9441 9442 9443 9444 9445 9446 9447 9448 9449 9450 9451
	/* WOL not supported on 82598 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return false;

	/* check eeprom to see if WOL is enabled for X540 and newer */
	if (hw->mac.type >= ixgbe_mac_X540) {
		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0)))
			return true;
	}

	/* WOL is determined based on device IDs for 82599 MACs */
9452 9453 9454 9455 9456
	switch (device_id) {
	case IXGBE_DEV_ID_82599_SFP:
		/* Only these subdevices could supports WOL */
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599_560FLR:
9457 9458 9459
		case IXGBE_SUBDEV_ID_82599_LOM_SNAP6:
		case IXGBE_SUBDEV_ID_82599_SFP_WOL0:
		case IXGBE_SUBDEV_ID_82599_SFP_2OCP:
9460 9461 9462
			/* only support first port */
			if (hw->bus.func != 0)
				break;
9463
		case IXGBE_SUBDEV_ID_82599_SP_560FLR:
9464
		case IXGBE_SUBDEV_ID_82599_SFP:
9465
		case IXGBE_SUBDEV_ID_82599_RNDC:
9466
		case IXGBE_SUBDEV_ID_82599_ECNA_DP:
9467 9468 9469
		case IXGBE_SUBDEV_ID_82599_SFP_1OCP:
		case IXGBE_SUBDEV_ID_82599_SFP_LOM_OEM1:
		case IXGBE_SUBDEV_ID_82599_SFP_LOM_OEM2:
9470
			return true;
9471 9472
		}
		break;
9473
	case IXGBE_DEV_ID_82599EN_SFP:
9474
		/* Only these subdevices support WOL */
9475 9476
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
9477
			return true;
9478 9479
		}
		break;
9480 9481 9482
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
		if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
9483
			return true;
9484 9485
		break;
	case IXGBE_DEV_ID_82599_KX4:
9486 9487
		return  true;
	default:
9488 9489 9490
		break;
	}

9491
	return false;
9492 9493
}

9494 9495 9496 9497 9498 9499 9500 9501 9502 9503 9504
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
9505
static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
9506 9507 9508 9509 9510
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
9511
	int i, err, pci_using_dac, expected_gts;
9512
	unsigned int indices = MAX_TX_QUEUES;
9513
	u8 part_str[IXGBE_PBANUM_LENGTH];
9514
	bool disable_dev = false;
9515 9516 9517
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
9518
	u32 eec;
9519

9520 9521 9522 9523 9524 9525 9526 9527 9528
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

9529
	err = pci_enable_device_mem(pdev);
9530 9531 9532
	if (err)
		return err;

9533
	if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
9534 9535
		pci_using_dac = 1;
	} else {
9536
		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
9537
		if (err) {
9538 9539 9540
			dev_err(&pdev->dev,
				"No usable DMA configuration, aborting\n");
			goto err_dma;
9541 9542 9543 9544
		}
		pci_using_dac = 0;
	}

9545
	err = pci_request_mem_regions(pdev, ixgbe_driver_name);
9546
	if (err) {
9547 9548
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
9549 9550 9551
		goto err_pci_reg;
	}

9552
	pci_enable_pcie_error_reporting(pdev);
9553

9554
	pci_set_master(pdev);
9555
	pci_save_state(pdev);
9556

9557
	if (ii->mac == ixgbe_mac_82598EB) {
9558
#ifdef CONFIG_IXGBE_DCB
9559 9560 9561 9562
		/* 8 TC w/ 4 queues per TC */
		indices = 4 * MAX_TRAFFIC_CLASS;
#else
		indices = IXGBE_MAX_RSS_INDICES;
9563
#endif
9564
	}
9565

9566
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
9567 9568 9569 9570 9571 9572 9573 9574 9575 9576 9577 9578 9579
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
9580
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
9581

9582
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
9583
			      pci_resource_len(pdev, 0));
9584
	adapter->io_addr = hw->hw_addr;
9585 9586 9587 9588 9589
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

9590
	netdev->netdev_ops = &ixgbe_netdev_ops;
9591 9592
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
9593
	strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
9594 9595

	/* Setup hw api */
9596
	hw->mac.ops   = *ii->mac_ops;
9597
	hw->mac.type  = ii->mac;
9598
	hw->mvals     = ii->mvals;
9599 9600
	if (ii->link_ops)
		hw->link.ops  = *ii->link_ops;
9601

9602
	/* EEPROM */
9603
	hw->eeprom.ops = *ii->eeprom_ops;
9604
	eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
9605 9606 9607 9608
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_ioremap;
	}
9609
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
J
Jacob Keller 已提交
9610
	if (!(eec & BIT(8)))
9611 9612 9613
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
9614
	hw->phy.ops = *ii->phy_ops;
D
Donald Skidmore 已提交
9615
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
9616 9617 9618 9619 9620 9621 9622
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
9623

9624
	/* setup the private structure */
9625
	err = ixgbe_sw_init(adapter, ii);
9626 9627 9628
	if (err)
		goto err_sw_init;

9629 9630 9631 9632
	/* Make sure the SWFW semaphore is in a valid state */
	if (hw->mac.ops.init_swfw_sync)
		hw->mac.ops.init_swfw_sync(hw);

9633
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
9634 9635 9636
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
9637 9638
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
9639
	case ixgbe_mac_x550em_a:
9640
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
9641 9642 9643 9644
		break;
	default:
		break;
	}
9645

9646 9647 9648 9649 9650 9651 9652
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
9653
			e_crit(probe, "Fan has stopped, replace the adapter\n");
9654 9655
	}

9656 9657 9658
	if (allow_unsupported_sfp)
		hw->allow_unsupported_sfp = allow_unsupported_sfp;

9659
	/* reset_hw fills in the perm_addr as well */
9660
	hw->phy.reset_if_overtemp = true;
9661
	err = hw->mac.ops.reset_hw(hw);
9662
	hw->phy.reset_if_overtemp = false;
9663
	ixgbe_set_eee_capable(adapter);
9664
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
9665 9666
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
D
Don Skidmore 已提交
9667 9668
		e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported module.\n");
9669 9670
		goto err_sw_init;
	} else if (err) {
9671
		e_dev_err("HW Init failed: %d\n", err);
9672 9673 9674
		goto err_sw_init;
	}

9675
#ifdef CONFIG_PCI_IOV
9676 9677 9678 9679 9680
	/* SR-IOV not supported on the 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		goto skip_sriov;
	/* Mailbox */
	ixgbe_init_mbx_params_pf(hw);
9681
	hw->mbx.ops = ii->mbx_ops;
9682
	pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT);
9683
	ixgbe_enable_sriov(adapter);
9684
skip_sriov:
9685

9686
#endif
9687
	netdev->features = NETIF_F_SG |
9688 9689 9690
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
9691
			   NETIF_F_RXCSUM |
9692 9693 9694 9695
			   NETIF_F_HW_CSUM;

#define IXGBE_GSO_PARTIAL_FEATURES (NETIF_F_GSO_GRE | \
				    NETIF_F_GSO_GRE_CSUM | \
9696
				    NETIF_F_GSO_IPXIP4 | \
9697
				    NETIF_F_GSO_IPXIP6 | \
9698 9699 9700 9701 9702 9703
				    NETIF_F_GSO_UDP_TUNNEL | \
				    NETIF_F_GSO_UDP_TUNNEL_CSUM)

	netdev->gso_partial_features = IXGBE_GSO_PARTIAL_FEATURES;
	netdev->features |= NETIF_F_GSO_PARTIAL |
			    IXGBE_GSO_PARTIAL_FEATURES;
9704

9705
	if (hw->mac.type >= ixgbe_mac_82599EB)
9706
		netdev->features |= NETIF_F_SCTP_CRC;
9707 9708

	/* copy netdev features into list of user selectable features */
9709
	netdev->hw_features |= netdev->features |
9710
			       NETIF_F_HW_VLAN_CTAG_FILTER |
9711 9712 9713
			       NETIF_F_HW_VLAN_CTAG_RX |
			       NETIF_F_HW_VLAN_CTAG_TX |
			       NETIF_F_RXALL |
9714 9715 9716 9717
			       NETIF_F_HW_L2FW_DOFFLOAD;

	if (hw->mac.type >= ixgbe_mac_82599EB)
		netdev->hw_features |= NETIF_F_NTUPLE |
9718
				       NETIF_F_HW_TC;
9719

9720 9721 9722
	if (pci_using_dac)
		netdev->features |= NETIF_F_HIGHDMA;

A
Alexander Duyck 已提交
9723 9724 9725 9726
	netdev->vlan_features |= netdev->features | NETIF_F_TSO_MANGLEID;
	netdev->hw_enc_features |= netdev->vlan_features;
	netdev->mpls_features |= NETIF_F_HW_CSUM;

9727 9728 9729 9730
	/* set this bit last since it cannot be part of vlan_features */
	netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER |
			    NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_TX;
9731

9732
	netdev->priv_flags |= IFF_UNICAST_FLT;
9733
	netdev->priv_flags |= IFF_SUPP_NOFCS;
9734

9735 9736 9737 9738
	/* MTU range: 68 - 9710 */
	netdev->min_mtu = ETH_MIN_MTU;
	netdev->max_mtu = IXGBE_MAX_JUMBO_FRAME_SIZE - (ETH_HLEN + ETH_FCS_LEN);

J
Jeff Kirsher 已提交
9739
#ifdef CONFIG_IXGBE_DCB
9740
	if (adapter->flags & IXGBE_FLAG_DCB_CAPABLE)
9741
		netdev->dcbnl_ops = &ixgbe_dcbnl_ops;
9742 9743
#endif

9744
#ifdef IXGBE_FCOE
9745
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
9746 9747
		unsigned int fcoe_l;

9748 9749
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
9750 9751
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
9752
		}
9753

9754 9755 9756

		fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
		adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
9757

9758 9759 9760
		netdev->features |= NETIF_F_FSO |
				    NETIF_F_FCOE_CRC;

9761 9762 9763
		netdev->vlan_features |= NETIF_F_FSO |
					 NETIF_F_FCOE_CRC |
					 NETIF_F_FCOE_MTU;
9764
	}
9765
#endif /* IXGBE_FCOE */
9766

9767 9768
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
9769
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
9770 9771
		netdev->features |= NETIF_F_LRO;

9772
	/* make sure the EEPROM is good */
9773
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
9774
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
9775
		err = -EIO;
9776
		goto err_sw_init;
9777 9778
	}

9779 9780
	eth_platform_get_mac_address(&adapter->pdev->dev,
				     adapter->hw.mac.perm_addr);
9781

9782 9783
	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);

9784
	if (!is_valid_ether_addr(netdev->dev_addr)) {
9785
		e_dev_err("invalid MAC address\n");
9786
		err = -EIO;
9787
		goto err_sw_init;
9788 9789
	}

9790 9791
	/* Set hw->mac.addr to permanent MAC address */
	ether_addr_copy(hw->mac.addr, hw->mac.perm_addr);
9792
	ixgbe_mac_set_default_filter(adapter);
9793

9794
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
A
Alexander Duyck 已提交
9795
		    (unsigned long) adapter);
9796

9797 9798 9799 9800
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_sw_init;
	}
9801
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
9802
	set_bit(__IXGBE_SERVICE_INITED, &adapter->state);
9803
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
9804

9805 9806 9807
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
9808

9809
	/* WOL not supported for all devices */
E
Emil Tantilov 已提交
9810
	adapter->wol = 0;
9811
	hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
9812
	hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
D
Don Skidmore 已提交
9813
						pdev->subsystem_device);
9814
	if (hw->wol_enabled)
9815
		adapter->wol = IXGBE_WUFC_MAG;
E
Emil Tantilov 已提交
9816

9817 9818
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

9819 9820 9821 9822
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
	hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);

9823
	/* pick up the PCI bus settings for reporting later */
9824
	if (ixgbe_pcie_from_parent(hw))
9825
		ixgbe_get_parent_bus_info(adapter);
9826 9827
	else
		 hw->mac.ops.get_bus_info(hw);
9828

9829 9830 9831 9832 9833 9834 9835 9836 9837 9838 9839 9840
	/* calculate the expected PCIe bandwidth required for optimal
	 * performance. Note that some older parts will never have enough
	 * bandwidth due to being older generation PCIe parts. We clamp these
	 * parts to ensure no warning is displayed if it can't be fixed.
	 */
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
		break;
	default:
		expected_gts = ixgbe_enumerate_functions(adapter) * 10;
		break;
9841
	}
9842 9843 9844 9845

	/* don't check link if we failed to enumerate functions */
	if (expected_gts > 0)
		ixgbe_check_minimum_link(adapter, expected_gts);
9846

9847
	err = ixgbe_read_pba_string_generic(hw, part_str, sizeof(part_str));
9848
	if (err)
9849
		strlcpy(part_str, "Unknown", sizeof(part_str));
9850 9851 9852
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
9853
			   part_str);
9854 9855 9856 9857 9858 9859
	else
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);

	e_dev_info("%pM\n", netdev->dev_addr);

9860
	/* reset the hardware with the new settings */
9861 9862 9863
	err = hw->mac.ops.start_hw(hw);
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
9864 9865 9866 9867 9868 9869
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
9870
	}
9871 9872 9873 9874 9875
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

9876 9877
	pci_set_drvdata(pdev, adapter);

9878 9879
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
9880 9881
		hw->mac.ops.disable_tx_laser(hw);

9882 9883 9884
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

9885
#ifdef CONFIG_IXGBE_DCA
9886
	if (dca_add_requester(&pdev->dev) == 0) {
9887 9888 9889 9890
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
9891
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
9892
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
9893 9894 9895 9896
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

9897 9898 9899
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
9900
	if (hw->mac.ops.set_fw_drv_ver)
9901 9902 9903
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF, 0xFF,
					   sizeof(ixgbe_driver_version) - 1,
					   ixgbe_driver_version);
E
Emil Tantilov 已提交
9904

9905 9906
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
9907

9908
	e_dev_info("%s\n", ixgbe_default_device_descr);
9909

9910
#ifdef CONFIG_IXGBE_HWMON
9911 9912
	if (ixgbe_sysfs_init(adapter))
		e_err(probe, "failed to allocate sysfs resources\n");
9913
#endif /* CONFIG_IXGBE_HWMON */
9914

C
Catherine Sullivan 已提交
9915 9916
	ixgbe_dbg_adapter_init(adapter);

9917 9918
	/* setup link for SFP devices with MNG FW, else wait for IXGBE_UP */
	if (ixgbe_mng_enabled(hw) && ixgbe_is_sfp(hw) && hw->mac.ops.setup_link)
9919 9920 9921 9922
		hw->mac.ops.setup_link(hw,
			IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
			true);

9923 9924 9925
	return 0;

err_register:
9926
	ixgbe_release_hw_control(adapter);
9927
	ixgbe_clear_interrupt_scheme(adapter);
9928
err_sw_init:
9929
	ixgbe_disable_sriov(adapter);
9930
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
9931
	iounmap(adapter->io_addr);
9932
	kfree(adapter->jump_tables[0]);
9933
	kfree(adapter->mac_table);
9934
err_ioremap:
9935
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
9936 9937
	free_netdev(netdev);
err_alloc_etherdev:
9938
	pci_release_mem_regions(pdev);
9939 9940
err_pci_reg:
err_dma:
9941
	if (!adapter || disable_dev)
9942
		pci_disable_device(pdev);
9943 9944 9945 9946 9947 9948 9949 9950 9951 9952 9953 9954
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
9955
static void ixgbe_remove(struct pci_dev *pdev)
9956
{
9957
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
9958
	struct net_device *netdev;
9959
	bool disable_dev;
9960
	int i;
9961

9962 9963 9964 9965 9966
	/* if !adapter then we already cleaned up in probe */
	if (!adapter)
		return;

	netdev  = adapter->netdev;
C
Catherine Sullivan 已提交
9967 9968
	ixgbe_dbg_adapter_exit(adapter);

9969
	set_bit(__IXGBE_REMOVING, &adapter->state);
9970
	cancel_work_sync(&adapter->service_task);
9971

9972

9973
#ifdef CONFIG_IXGBE_DCA
9974 9975 9976
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
9977 9978
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
9979 9980 9981
	}

#endif
9982
#ifdef CONFIG_IXGBE_HWMON
9983
	ixgbe_sysfs_exit(adapter);
9984
#endif /* CONFIG_IXGBE_HWMON */
9985

9986 9987 9988
	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

9989
#ifdef CONFIG_PCI_IOV
9990
	ixgbe_disable_sriov(adapter);
9991
#endif
9992 9993 9994
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);

9995
	ixgbe_clear_interrupt_scheme(adapter);
9996

9997
	ixgbe_release_hw_control(adapter);
9998

9999 10000 10001 10002 10003
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);

#endif
10004
	iounmap(adapter->io_addr);
10005
	pci_release_mem_regions(pdev);
10006

10007
	e_dev_info("complete\n");
10008

10009 10010 10011 10012 10013 10014 10015 10016
	for (i = 0; i < IXGBE_MAX_LINK_HANDLE; i++) {
		if (adapter->jump_tables[i]) {
			kfree(adapter->jump_tables[i]->input);
			kfree(adapter->jump_tables[i]->mask);
		}
		kfree(adapter->jump_tables[i]);
	}

10017
	kfree(adapter->mac_table);
10018
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
10019 10020
	free_netdev(netdev);

10021
	pci_disable_pcie_error_reporting(pdev);
10022

10023
	if (disable_dev)
10024
		pci_disable_device(pdev);
10025 10026 10027 10028 10029 10030 10031 10032 10033 10034 10035
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
10036
						pci_channel_state_t state)
10037
{
10038 10039
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
10040

10041
#ifdef CONFIG_PCI_IOV
10042
	struct ixgbe_hw *hw = &adapter->hw;
10043 10044 10045 10046 10047 10048 10049 10050 10051 10052
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
10053
	while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
10054 10055 10056 10057 10058 10059 10060 10061 10062
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

10063 10064 10065 10066 10067 10068
	dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG);
	dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4);
	dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8);
	dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12);
	if (ixgbe_removed(hw->hw_addr))
		goto skip_bad_vf_detection;
10069 10070 10071 10072 10073 10074 10075 10076 10077 10078 10079 10080 10081 10082 10083 10084 10085 10086 10087 10088 10089 10090

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
10091 10092 10093 10094 10095 10096
		case ixgbe_mac_X550:
			device_id = IXGBE_DEV_ID_X550_VF;
			break;
		case ixgbe_mac_X550EM_x:
			device_id = IXGBE_DEV_ID_X550EM_X_VF;
			break;
10097 10098 10099
		case ixgbe_mac_x550em_a:
			device_id = IXGBE_DEV_ID_X550EM_A_VF;
			break;
10100 10101 10102 10103 10104 10105
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
J
Jon Mason 已提交
10106
		vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
10107 10108 10109
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
J
Jon Mason 已提交
10110
			vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
10111 10112 10113 10114 10115 10116 10117 10118
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
10119
			ixgbe_issue_vf_flr(adapter, vfdev);
G
Greg Rose 已提交
10120 10121
			/* Free device reference count */
			pci_dev_put(vfdev);
10122 10123 10124 10125 10126 10127 10128 10129 10130 10131 10132 10133 10134 10135 10136 10137 10138
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
10139 10140 10141
	if (!test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		return PCI_ERS_RESULT_DISCONNECT;

10142
	rtnl_lock();
10143 10144
	netif_device_detach(netdev);

10145 10146
	if (state == pci_channel_io_perm_failure) {
		rtnl_unlock();
10147
		return PCI_ERS_RESULT_DISCONNECT;
10148
	}
10149

10150
	if (netif_running(netdev))
E
Emil Tantilov 已提交
10151
		ixgbe_close_suspend(adapter);
10152 10153 10154 10155

	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
	rtnl_unlock();
10156

10157
	/* Request a slot reset. */
10158 10159 10160 10161 10162 10163 10164 10165 10166 10167 10168
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
10169
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
10170 10171
	pci_ers_result_t result;
	int err;
10172

10173
	if (pci_enable_device_mem(pdev)) {
10174
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
10175 10176
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
10177
		smp_mb__before_atomic();
10178
		clear_bit(__IXGBE_DISABLED, &adapter->state);
10179
		adapter->hw.hw_addr = adapter->io_addr;
10180 10181
		pci_set_master(pdev);
		pci_restore_state(pdev);
10182
		pci_save_state(pdev);
10183

10184
		pci_wake_from_d3(pdev, false);
10185

10186
		ixgbe_reset(adapter);
10187
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
10188 10189 10190 10191 10192
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
10193 10194
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
10195 10196
		/* non-fatal, continue */
	}
10197

10198
	return result;
10199 10200 10201 10202 10203 10204 10205 10206 10207 10208 10209
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
10210 10211
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
10212

10213 10214 10215 10216 10217 10218 10219 10220
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
E
Emil Tantilov 已提交
10221
	rtnl_lock();
10222
	if (netif_running(netdev))
E
Emil Tantilov 已提交
10223
		ixgbe_open(netdev);
10224 10225

	netif_device_attach(netdev);
E
Emil Tantilov 已提交
10226
	rtnl_unlock();
10227 10228
}

10229
static const struct pci_error_handlers ixgbe_err_handler = {
10230 10231 10232 10233 10234 10235 10236 10237 10238
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
10239
	.remove   = ixgbe_remove,
10240 10241 10242 10243 10244
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
10245
	.sriov_configure = ixgbe_pci_sriov_configure,
10246 10247 10248 10249 10250 10251 10252 10253 10254 10255 10256 10257
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
10258
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
10259
	pr_info("%s\n", ixgbe_copyright);
10260

10261 10262 10263 10264 10265 10266
	ixgbe_wq = create_singlethread_workqueue(ixgbe_driver_name);
	if (!ixgbe_wq) {
		pr_err("%s: Failed to create workqueue\n", ixgbe_driver_name);
		return -ENOMEM;
	}

C
Catherine Sullivan 已提交
10267 10268
	ixgbe_dbg_init();

10269 10270
	ret = pci_register_driver(&ixgbe_driver);
	if (ret) {
10271
		destroy_workqueue(ixgbe_wq);
10272 10273 10274 10275
		ixgbe_dbg_exit();
		return ret;
	}

10276
#ifdef CONFIG_IXGBE_DCA
10277 10278
	dca_register_notify(&dca_notifier);
#endif
10279

10280
	return 0;
10281
}
10282

10283 10284 10285 10286 10287 10288 10289 10290 10291 10292
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
10293
#ifdef CONFIG_IXGBE_DCA
10294 10295
	dca_unregister_notify(&dca_notifier);
#endif
10296
	pci_unregister_driver(&ixgbe_driver);
C
Catherine Sullivan 已提交
10297 10298

	ixgbe_dbg_exit();
10299 10300 10301 10302
	if (ixgbe_wq) {
		destroy_workqueue(ixgbe_wq);
		ixgbe_wq = NULL;
	}
10303
}
10304

10305
#ifdef CONFIG_IXGBE_DCA
10306
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
10307
			    void *p)
10308 10309 10310 10311
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
10312
					 __ixgbe_notify_dca);
10313 10314 10315

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
10316

10317
#endif /* CONFIG_IXGBE_DCA */
10318

10319 10320 10321
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */