ixgbe_main.c 226.6 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
D
Don Skidmore 已提交
4
  Copyright(c) 1999 - 2012 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
35
#include <linux/interrupt.h>
36 37
#include <linux/ip.h>
#include <linux/tcp.h>
38
#include <linux/sctp.h>
39
#include <linux/pkt_sched.h>
40
#include <linux/ipv6.h>
41
#include <linux/slab.h>
42 43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
#include <linux/ethtool.h>
45
#include <linux/if.h>
46
#include <linux/if_vlan.h>
47
#include <linux/prefetch.h>
48
#include <scsi/fc/fc_fcoe.h>
49 50 51

#include "ixgbe.h"
#include "ixgbe_common.h"
52
#include "ixgbe_dcb_82599.h"
53
#include "ixgbe_sriov.h"
54 55

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
56
static const char ixgbe_driver_string[] =
57
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
58 59
char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
60
#define MAJ 3
D
Don Skidmore 已提交
61 62
#define MIN 6
#define BUILD 7
63
#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
64
	__stringify(BUILD) "-k"
S
Stephen Hemminger 已提交
65
const char ixgbe_driver_version[] = DRV_VERSION;
66
static const char ixgbe_copyright[] =
D
Don Skidmore 已提交
67
				"Copyright (c) 1999-2012 Intel Corporation.";
68 69

static const struct ixgbe_info *ixgbe_info_tbl[] = {
70
	[board_82598] = &ixgbe_82598_info,
71
	[board_82599] = &ixgbe_82599_info,
72
	[board_X540] = &ixgbe_X540_info,
73 74 75 76 77 78 79 80 81 82
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
83
static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
110
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
111
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
112 113 114 115 116
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

117
#ifdef CONFIG_IXGBE_DCA
118
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
119
			    void *p);
120 121 122 123 124 125 126
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

127 128 129
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
130 131
MODULE_PARM_DESC(max_vfs,
		 "Maximum number of virtual functions to allocate per physical function");
132 133
#endif /* CONFIG_PCI_IOV */

134 135 136 137 138
static unsigned int allow_unsupported_sfp;
module_param(allow_unsupported_sfp, uint, 0);
MODULE_PARM_DESC(allow_unsupported_sfp,
		 "Allow unsupported and untested SFP+ modules on 82599-based adapters");

139 140 141 142 143 144 145
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

#define DEFAULT_DEBUG_LEVEL_SHIFT 3

146 147 148 149 150 151 152 153 154 155 156
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
		schedule_work(&adapter->service_task);
}

static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

S
Stephen Hemminger 已提交
157
	/* flush memory to make sure state is correct before next watchdog */
158 159 160 161
	smp_mb__before_clear_bit();
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
	{}
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
267
		pr_info("%-15s %08x\n", reginfo->name,
268 269 270 271 272 273
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
274
		pr_err("%-15s", rname);
275
		for (j = 0; j < 8; j++)
276 277
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
	struct ixgbe_tx_buffer *tx_buffer_info;
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
307
		pr_info("Device Name     state            "
308
			"trans_start      last_rx\n");
309 310 311 312 313
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
314 315 316 317
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
318
	pr_info(" Register Name   Value\n");
319 320 321 322 323 324 325 326 327 328
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
329
	pr_info("Queue [NTU] [NTC] [bi(ntc)->dma  ] leng ntw timestamp\n");
330 331 332 333
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
		tx_buffer_info =
			&tx_ring->tx_buffer_info[tx_ring->next_to_clean];
334
		pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
			   (u64)tx_buffer_info->dma,
			   tx_buffer_info->length,
			   tx_buffer_info->next_to_watch,
			   (u64)tx_buffer_info->time_stamp);
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
	 * Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |  PAYLEN  | PORTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
361 362 363 364
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("T [desc]     [address 63:0  ] "
365 366 367 368
			"[PlPOIdStDDt Ln] [bi->dma       ] "
			"leng  ntw timestamp        bi->skb\n");

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
369
			tx_desc = IXGBE_TX_DESC(tx_ring, i);
370 371
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			u0 = (struct my_u0 *)tx_desc;
372
			pr_info("T [0x%03X]    %016llX %016llX %016llX"
373
				" %04X  %p %016llX %p", i,
374 375 376 377 378 379 380 381 382
				le64_to_cpu(u0->a),
				le64_to_cpu(u0->b),
				(u64)tx_buffer_info->dma,
				tx_buffer_info->length,
				tx_buffer_info->next_to_watch,
				(u64)tx_buffer_info->time_stamp,
				tx_buffer_info->skb);
			if (i == tx_ring->next_to_use &&
				i == tx_ring->next_to_clean)
383
				pr_cont(" NTC/U\n");
384
			else if (i == tx_ring->next_to_use)
385
				pr_cont(" NTU\n");
386
			else if (i == tx_ring->next_to_clean)
387
				pr_cont(" NTC\n");
388
			else
389
				pr_cont("\n");
390 391 392 393 394 395 396 397 398 399 400 401 402

			if (netif_msg_pktdata(adapter) &&
				tx_buffer_info->dma != 0)
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS, 16, 1,
					phys_to_virt(tx_buffer_info->dma),
					tx_buffer_info->length, true);
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
403
	pr_info("Queue [NTU] [NTC]\n");
404 405
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
406 407
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

	/* Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
	 * 0 | Packet     IP     |SPH| HDR_LEN   | RSV|Packet|  RSS |
	 *   | Checksum   Ident  |   |           |    | Type | Type |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
	 */
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
438 439 440 441
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("R  [desc]      [ PktBuf     A0] "
442 443
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb] "
			"<-- Adv Rx Read format\n");
444
		pr_info("RWB[desc]      [PcsmIpSHl PtRs] "
445 446 447 448 449
			"[vl er S cks ln] ---------------- [bi->skb] "
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
450
			rx_desc = IXGBE_RX_DESC(rx_ring, i);
451 452 453 454
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
455
				pr_info("RWB[0x%03X]     %016llX "
456 457 458 459 460
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
461
				pr_info("R  [0x%03X]     %016llX "
462 463 464 465 466 467 468 469 470 471
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

				if (netif_msg_pktdata(adapter)) {
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
					   phys_to_virt(rx_buffer_info->dma),
472
					   ixgbe_rx_bufsz(rx_ring), true);
473 474 475 476
				}
			}

			if (i == rx_ring->next_to_use)
477
				pr_cont(" NTU\n");
478
			else if (i == rx_ring->next_to_clean)
479
				pr_cont(" NTC\n");
480
			else
481
				pr_cont("\n");
482 483 484 485 486 487 488 489

		}
	}

exit:
	return;
}

490 491 492 493 494 495 496
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
497
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
498 499 500 501 502 503 504 505 506
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
507
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
508
}
509

510 511 512 513 514 515 516 517 518
/*
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
519
			   u8 queue, u8 msix_vector)
520 521
{
	u32 ivar, index;
522 523 524 525 526 527 528 529 530 531 532 533 534
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
535
	case ixgbe_mac_X540:
536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
558 559
}

560
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
561
					  u64 qmask)
562 563 564
{
	u32 mask;

565 566
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
567 568
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
569 570
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
571
	case ixgbe_mac_X540:
572 573 574 575
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
576 577 578
		break;
	default:
		break;
579 580 581
	}
}

582 583
static inline void ixgbe_unmap_tx_resource(struct ixgbe_ring *ring,
					   struct ixgbe_tx_buffer *tx_buffer)
584
{
585 586 587 588 589 590
	if (tx_buffer->dma) {
		if (tx_buffer->tx_flags & IXGBE_TX_FLAGS_MAPPED_AS_PAGE)
			dma_unmap_page(ring->dev,
			               tx_buffer->dma,
			               tx_buffer->length,
			               DMA_TO_DEVICE);
591
		else
592 593 594 595
			dma_unmap_single(ring->dev,
			                 tx_buffer->dma,
			                 tx_buffer->length,
			                 DMA_TO_DEVICE);
596
	}
597 598 599 600 601 602 603 604
	tx_buffer->dma = 0;
}

void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
				      struct ixgbe_tx_buffer *tx_buffer_info)
{
	ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
	if (tx_buffer_info->skb)
605
		dev_kfree_skb_any(tx_buffer_info->skb);
606
	tx_buffer_info->skb = NULL;
607 608 609
	/* tx_buffer_info must be completely set up in the transmit path */
}

610 611 612 613 614 615 616 617 618 619 620 621 622
static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 data = 0;
	u32 xoff[8] = {0};
	int i;

	if ((hw->fc.current_mode == ixgbe_fc_full) ||
	    (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
623 624
			break;
		default:
625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
			data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
		}
		hwstats->lxoffrxc += data;

		/* refill credits (no tx hang) if we received xoff */
		if (!data)
			return;

		for (i = 0; i < adapter->num_tx_queues; i++)
			clear_bit(__IXGBE_HANG_CHECK_ARMED,
				  &adapter->tx_ring[i]->state);
		return;
	} else if (!(adapter->dcb_cfg.pfc_mode_enable))
		return;

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
645
			break;
646 647
		default:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
648
		}
649 650 651 652 653 654
		hwstats->pxoffrxc[i] += xoff[i];
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
655
		u8 tc = tx_ring->dcb_tc;
656 657 658

		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
659 660 661
	}
}

662
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
663
{
664 665 666 667 668 669
	return ring->tx_stats.completed;
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
	struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
670 671
	struct ixgbe_hw *hw = &adapter->hw;

672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
	u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
	bool ret = false;

A
Alexander Duyck 已提交
689
	clear_check_for_tx_hang(tx_ring);
690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
	if ((tx_done_old == tx_done) && tx_pending) {
		/* make sure it is true for two checks in a row */
		ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
				       &tx_ring->state);
	} else {
		/* update completed stats and continue */
		tx_ring->tx_stats.tx_done_old = tx_done;
		/* reset the countdown */
		clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
712 713
	}

714
	return ret;
715 716
}

717 718 719 720 721 722 723 724 725 726 727 728 729
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
		ixgbe_service_event_schedule(adapter);
	}
}
730

731 732
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
733
 * @q_vector: structure containing interrupt and ring information
734
 * @tx_ring: tx ring to clean
735
 **/
736
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
737
			       struct ixgbe_ring *tx_ring)
738
{
739
	struct ixgbe_adapter *adapter = q_vector->adapter;
740 741
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
742
	unsigned int total_bytes = 0, total_packets = 0;
743
	unsigned int budget = q_vector->tx.work_limit;
744
	u16 i = tx_ring->next_to_clean;
745

746
	tx_buffer = &tx_ring->tx_buffer_info[i];
747
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
748

749
	for (; budget; budget--) {
750 751 752 753 754 755
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

756 757 758
		/* prevent any other reads prior to eop_desc */
		rmb();

759 760 761
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
762

763 764 765 766 767
		/* count the packet as being completed */
		tx_ring->tx_stats.completed++;

		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
768

769 770 771 772 773 774 775 776 777 778
		do {
			ixgbe_unmap_tx_resource(tx_ring, tx_buffer);
			if (likely(tx_desc == eop_desc)) {
				eop_desc = NULL;
				dev_kfree_skb_any(tx_buffer->skb);
				tx_buffer->skb = NULL;

				total_bytes += tx_buffer->bytecount;
				total_packets += tx_buffer->gso_segs;
			}
779

780 781
			tx_buffer++;
			tx_desc++;
782
			i++;
783
			if (unlikely(i == tx_ring->count)) {
784
				i = 0;
785

786
				tx_buffer = tx_ring->tx_buffer_info;
787
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
788
			}
789

790
		} while (eop_desc);
791 792
	}

793
	tx_ring->next_to_clean = i;
794
	u64_stats_update_begin(&tx_ring->syncp);
795
	tx_ring->stats.bytes += total_bytes;
796
	tx_ring->stats.packets += total_packets;
797
	u64_stats_update_end(&tx_ring->syncp);
798 799
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
800

801 802 803
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
804
		tx_desc = IXGBE_TX_DESC(tx_ring, i);
805 806 807 808 809 810 811 812 813 814 815
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
816 817
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
818 819 820 821 822 823 824

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

825
		/* schedule immediate reset if we believe we hung */
826
		ixgbe_tx_timeout_reset(adapter);
827 828

		/* the adapter is about to reset, no point in enabling stuff */
829
		return true;
830
	}
831

832 833 834
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);

835
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
836
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
837
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
838 839 840 841
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
842
		if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
843
		    !test_bit(__IXGBE_DOWN, &adapter->state)) {
844
			netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
845
			++tx_ring->tx_stats.restart_queue;
846
		}
847
	}
848

849
	return !!budget;
850 851
}

852
#ifdef CONFIG_IXGBE_DCA
853 854
static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *tx_ring,
855
				int cpu)
856
{
857
	struct ixgbe_hw *hw = &adapter->hw;
858 859
	u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
	u16 reg_offset;
860 861 862

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
863
		reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
864 865
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
866
	case ixgbe_mac_X540:
867 868
		reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
		txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
869 870
		break;
	default:
871 872
		/* for unknown hardware do not write register */
		return;
873
	}
874 875 876 877 878 879 880 881 882 883 884

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_TXCTRL_DATA_RRO_EN |
		  IXGBE_DCA_TXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, reg_offset, txctrl);
885 886
}

887 888
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *rx_ring,
889
				int cpu)
890
{
891
	struct ixgbe_hw *hw = &adapter->hw;
892 893 894
	u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
	u8 reg_idx = rx_ring->reg_idx;

895 896 897

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
898
	case ixgbe_mac_X540:
899
		rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
900 901 902 903
		break;
	default:
		break;
	}
904 905 906 907 908 909 910 911 912 913 914

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_RXCTRL_DATA_DCA_EN |
		  IXGBE_DCA_RXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
915 916 917 918 919
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
920
	struct ixgbe_ring *ring;
921 922
	int cpu = get_cpu();

923 924 925
	if (q_vector->cpu == cpu)
		goto out_no_update;

926
	ixgbe_for_each_ring(ring, q_vector->tx)
927
		ixgbe_update_tx_dca(adapter, ring, cpu);
928

929
	ixgbe_for_each_ring(ring, q_vector->rx)
930
		ixgbe_update_rx_dca(adapter, ring, cpu);
931 932 933

	q_vector->cpu = cpu;
out_no_update:
934 935 936 937 938
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
939
	int num_q_vectors;
940 941 942 943 944
	int i;

	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return;

945 946 947
	/* always use CB2 mode, difference is masked in the CB driver */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);

948 949 950 951 952 953 954 955
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	else
		num_q_vectors = 1;

	for (i = 0; i < num_q_vectors; i++) {
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
956 957 958 959 960
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
961
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
962 963
	unsigned long event = *(unsigned long *)data;

964
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
965 966
		return 0;

967 968
	switch (event) {
	case DCA_PROVIDER_ADD:
969 970 971
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
972
		if (dca_add_requester(dev) == 0) {
973
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
974 975 976 977 978 979 980 981 982 983 984 985 986
			ixgbe_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
		}
		break;
	}

987
	return 0;
988
}
E
Emil Tantilov 已提交
989

990
#endif /* CONFIG_IXGBE_DCA */
991 992
static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
				 union ixgbe_adv_rx_desc *rx_desc,
E
Emil Tantilov 已提交
993 994
				 struct sk_buff *skb)
{
995 996
	if (ring->netdev->features & NETIF_F_RXHASH)
		skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
E
Emil Tantilov 已提交
997 998
}

999
#ifdef IXGBE_FCOE
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
 * @adapter: address of board private structure
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_adapter *adapter,
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

	return (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1018
#endif /* IXGBE_FCOE */
1019 1020
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1021 1022
 * @ring: structure containing ring specific data
 * @rx_desc: current Rx descriptor being processed
1023 1024
 * @skb: skb currently being received and modified
 **/
1025
static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
1026
				     union ixgbe_adv_rx_desc *rx_desc,
1027
				     struct sk_buff *skb)
1028
{
1029
	skb_checksum_none_assert(skb);
1030

1031
	/* Rx csum disabled */
1032
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
1033
		return;
1034 1035

	/* if IP and error */
1036 1037
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
1038
		ring->rx_stats.csum_err++;
1039 1040
		return;
	}
1041

1042
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
1043 1044
		return;

1045
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
1046
		__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1047 1048 1049 1050 1051

		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
1052 1053
		if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
		    test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
1054 1055
			return;

1056
		ring->rx_stats.csum_err++;
1057 1058 1059
		return;
	}

1060
	/* It must be a TCP or UDP packet with a valid checksum */
1061
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1062 1063
}

1064
static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
1065
{
1066
	rx_ring->next_to_use = val;
1067 1068 1069

	/* update next to alloc since we have filled the ring */
	rx_ring->next_to_alloc = val;
1070 1071 1072 1073 1074 1075 1076
	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
1077
	writel(val, rx_ring->tail);
1078 1079
}

1080 1081 1082 1083
static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *bi)
{
	struct page *page = bi->page;
1084
	dma_addr_t dma = bi->dma;
1085

1086 1087
	/* since we are recycling buffers we should seldom need to alloc */
	if (likely(dma))
1088 1089
		return true;

1090 1091 1092 1093
	/* alloc new page for storage */
	if (likely(!page)) {
		page = alloc_pages(GFP_ATOMIC | __GFP_COLD,
				   ixgbe_rx_pg_order(rx_ring));
1094 1095 1096 1097
		if (unlikely(!page)) {
			rx_ring->rx_stats.alloc_rx_page_failed++;
			return false;
		}
1098
		bi->page = page;
1099 1100
	}

1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
	/* map page for use */
	dma = dma_map_page(rx_ring->dev, page, 0,
			   ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);

	/*
	 * if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
	 */
	if (dma_mapping_error(rx_ring->dev, dma)) {
		put_page(page);
		bi->page = NULL;
1112 1113 1114 1115 1116

		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
	}

1117 1118 1119
	bi->dma = dma;
	bi->page_offset ^= ixgbe_rx_bufsz(rx_ring);

1120 1121 1122
	return true;
}

1123
/**
1124
 * ixgbe_alloc_rx_buffers - Replace used receive buffers
1125 1126
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1127
 **/
1128
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1129 1130
{
	union ixgbe_adv_rx_desc *rx_desc;
1131
	struct ixgbe_rx_buffer *bi;
1132
	u16 i = rx_ring->next_to_use;
1133

1134 1135
	/* nothing to do */
	if (!cleaned_count)
1136 1137
		return;

1138
	rx_desc = IXGBE_RX_DESC(rx_ring, i);
1139 1140
	bi = &rx_ring->rx_buffer_info[i];
	i -= rx_ring->count;
1141

1142 1143
	do {
		if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1144
			break;
1145

1146 1147 1148 1149 1150
		/*
		 * Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1151

1152 1153
		rx_desc++;
		bi++;
1154
		i++;
1155
		if (unlikely(!i)) {
1156
			rx_desc = IXGBE_RX_DESC(rx_ring, 0);
1157 1158 1159 1160 1161 1162
			bi = rx_ring->rx_buffer_info;
			i -= rx_ring->count;
		}

		/* clear the hdr_addr for the next_to_use descriptor */
		rx_desc->read.hdr_addr = 0;
1163 1164 1165

		cleaned_count--;
	} while (cleaned_count);
1166

1167 1168
	i += rx_ring->count;

1169
	if (rx_ring->next_to_use != i)
1170
		ixgbe_release_rx_desc(rx_ring, i);
1171 1172
}

1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
/**
 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
 * @data: pointer to the start of the headers
 * @max_len: total length of section to find headers in
 *
 * This function is meant to determine the length of headers that will
 * be recognized by hardware for LRO, GRO, and RSC offloads.  The main
 * motivation of doing this is to only perform one pull for IPv4 TCP
 * packets so that we can do basic things like calculating the gso_size
 * based on the average data per packet.
 **/
static unsigned int ixgbe_get_headlen(unsigned char *data,
				      unsigned int max_len)
{
	union {
		unsigned char *network;
		/* l2 headers */
		struct ethhdr *eth;
		struct vlan_hdr *vlan;
		/* l3 headers */
		struct iphdr *ipv4;
	} hdr;
	__be16 protocol;
	u8 nexthdr = 0;	/* default to not TCP */
	u8 hlen;

	/* this should never happen, but better safe than sorry */
	if (max_len < ETH_HLEN)
		return max_len;

	/* initialize network frame pointer */
	hdr.network = data;

	/* set first protocol and move network header forward */
	protocol = hdr.eth->h_proto;
	hdr.network += ETH_HLEN;

	/* handle any vlan tag if present */
	if (protocol == __constant_htons(ETH_P_8021Q)) {
		if ((hdr.network - data) > (max_len - VLAN_HLEN))
			return max_len;

		protocol = hdr.vlan->h_vlan_encapsulated_proto;
		hdr.network += VLAN_HLEN;
	}

	/* handle L3 protocols */
	if (protocol == __constant_htons(ETH_P_IP)) {
		if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
			return max_len;

		/* access ihl as a u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[0] & 0x0F) << 2;

		/* verify hlen meets minimum size requirements */
		if (hlen < sizeof(struct iphdr))
			return hdr.network - data;

		/* record next protocol */
		nexthdr = hdr.ipv4->protocol;
		hdr.network += hlen;
1234
#ifdef IXGBE_FCOE
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
	} else if (protocol == __constant_htons(ETH_P_FCOE)) {
		if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
			return max_len;
		hdr.network += FCOE_HEADER_LEN;
#endif
	} else {
		return hdr.network - data;
	}

	/* finally sort out TCP */
	if (nexthdr == IPPROTO_TCP) {
		if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
			return max_len;

		/* access doff as a u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[12] & 0xF0) >> 2;

		/* verify hlen meets minimum size requirements */
		if (hlen < sizeof(struct tcphdr))
			return hdr.network - data;

		hdr.network += hlen;
	}

	/*
	 * If everything has gone correctly hdr.network should be the
	 * data section of the packet and will be the end of the header.
	 * If not then it probably represents the end of the last recognized
	 * header.
	 */
	if ((hdr.network - data) < max_len)
		return hdr.network - data;
	else
		return max_len;
}

A
Alexander Duyck 已提交
1271 1272 1273
static void ixgbe_get_rsc_cnt(struct ixgbe_ring *rx_ring,
			      union ixgbe_adv_rx_desc *rx_desc,
			      struct sk_buff *skb)
1274
{
A
Alexander Duyck 已提交
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
	__le32 rsc_enabled;
	u32 rsc_cnt;

	if (!ring_is_rsc_enabled(rx_ring))
		return;

	rsc_enabled = rx_desc->wb.lower.lo_dword.data &
		      cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);

	/* If this is an RSC frame rsc_cnt should be non-zero */
	if (!rsc_enabled)
		return;

	rsc_cnt = le32_to_cpu(rsc_enabled);
	rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;

	IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1292
}
1293

1294 1295 1296
static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
				   struct sk_buff *skb)
{
1297
	u16 hdr_len = skb_headlen(skb);
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319

	/* set gso_size to avoid messing up TCP MSS */
	skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
						 IXGBE_CB(skb)->append_cnt);
}

static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
				   struct sk_buff *skb)
{
	/* if append_cnt is 0 then frame is not RSC */
	if (!IXGBE_CB(skb)->append_cnt)
		return;

	rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
	rx_ring->rx_stats.rsc_flush++;

	ixgbe_set_rsc_gso_size(rx_ring, skb);

	/* gso_size is computed using append_cnt so always clear it last */
	IXGBE_CB(skb)->append_cnt = 0;
}

1320 1321 1322 1323 1324
/**
 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
A
Alexander Duyck 已提交
1325
 *
1326 1327 1328
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
 * other fields within the skb.
A
Alexander Duyck 已提交
1329
 **/
1330 1331 1332
static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
A
Alexander Duyck 已提交
1333
{
1334 1335 1336
	ixgbe_update_rsc_stats(rx_ring, skb);

	ixgbe_rx_hash(rx_ring, rx_desc, skb);
A
Alexander Duyck 已提交
1337

1338 1339 1340 1341 1342
	ixgbe_rx_checksum(rx_ring, rx_desc, skb);

	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
		u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
		__vlan_hwaccel_put_tag(skb, vid);
A
Alexander Duyck 已提交
1343 1344
	}

1345
	skb_record_rx_queue(skb, rx_ring->queue_index);
1346

1347
	skb->protocol = eth_type_trans(skb, rx_ring->netdev);
A
Alexander Duyck 已提交
1348 1349
}

1350 1351
static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
			 struct sk_buff *skb)
1352
{
1353 1354 1355 1356 1357 1358
	struct ixgbe_adapter *adapter = q_vector->adapter;

	if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
		napi_gro_receive(&q_vector->napi, skb);
	else
		netif_rx(skb);
1359
}
1360

1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
/**
 * ixgbe_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
 **/
static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
			     union ixgbe_adv_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IXGBE_RX_DESC(rx_ring, ntc));

	if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
		return false;

	/* append_cnt indicates packet is RSC, if so fetch nextp */
	if (IXGBE_CB(skb)->append_cnt) {
		ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
		ntc &= IXGBE_RXDADV_NEXTP_MASK;
		ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
	}

	/* place skb in next buffer to be received */
	rx_ring->rx_buffer_info[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

/**
 * ixgbe_cleanup_headers - Correct corrupted or empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being fixed
 *
 * Check for corrupted packet headers caused by senders on the local L2
 * embedded NIC switch not setting up their Tx Descriptors right.  These
 * should be very rare.
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
				  union ixgbe_adv_rx_desc *rx_desc,
				  struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	struct net_device *netdev = rx_ring->netdev;
	unsigned char *va;
	unsigned int pull_len;

	/* if the page was released unmap it, else just sync our portion */
	if (unlikely(IXGBE_CB(skb)->page_released)) {
		dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		IXGBE_CB(skb)->page_released = false;
	} else {
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      frag->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
	}
	IXGBE_CB(skb)->dma = 0;

	/* verify that the packet does not have any known errors */
	if (unlikely(ixgbe_test_staterr(rx_desc,
					IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
	    !(netdev->features & NETIF_F_RXALL))) {
		dev_kfree_skb_any(skb);
		return true;
	}

	/*
	 * it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/*
	 * we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
	pull_len = skb_frag_size(frag);
	if (pull_len > 256)
		pull_len = ixgbe_get_headlen(va, pull_len);

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;

	/*
	 * if we sucked the frag empty then we should free it,
	 * if there are other frags here something is screwed up in hardware
	 */
	if (skb_frag_size(frag) == 0) {
		BUG_ON(skb_shinfo(skb)->nr_frags != 1);
		skb_shinfo(skb)->nr_frags = 0;
		__skb_frag_unref(frag);
		skb->truesize -= ixgbe_rx_bufsz(rx_ring);
	}

	/* if skb_pad returns an error the skb was freed */
	if (unlikely(skb->len < 60)) {
		int pad_len = 60 - skb->len;

		if (skb_pad(skb, pad_len))
			return true;
		__skb_put(skb, pad_len);
	}

	return false;
}

/**
 * ixgbe_can_reuse_page - determine if we can reuse a page
 * @rx_buffer: pointer to rx_buffer containing the page we want to reuse
 *
 * Returns true if page can be reused in another Rx buffer
 **/
static inline bool ixgbe_can_reuse_page(struct ixgbe_rx_buffer *rx_buffer)
{
	struct page *page = rx_buffer->page;

	/* if we are only owner of page and it is local we can reuse it */
	return likely(page_count(page) == 1) &&
	       likely(page_to_nid(page) == numa_node_id());
}

/**
 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
 * Syncronizes page for reuse by the adapter
 **/
static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *old_buff)
{
	struct ixgbe_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;
	u16 bufsz = ixgbe_rx_bufsz(rx_ring);

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

	/* transfer page from old buffer to new buffer */
	new_buff->page = old_buff->page;
	new_buff->dma = old_buff->dma;

	/* flip page offset to other buffer and store to new_buff */
	new_buff->page_offset = old_buff->page_offset ^ bufsz;

	/* sync the buffer for use by the device */
	dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
					 new_buff->page_offset, bufsz,
					 DMA_FROM_DEVICE);

	/* bump ref count on page before it is given to the stack */
	get_page(new_buff->page);
}

/**
 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @rx_desc: descriptor containing length of buffer written by hardware
 * @skb: sk_buff to place the data into
 *
 * This function is based on skb_add_rx_frag.  I would have used that
 * function however it doesn't handle the truesize case correctly since we
 * are allocating more memory than might be used for a single receive.
 **/
static void ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
			      struct ixgbe_rx_buffer *rx_buffer,
			      struct sk_buff *skb, int size)
{
	skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
			   rx_buffer->page, rx_buffer->page_offset,
			   size);
	skb->len += size;
	skb->data_len += size;
	skb->truesize += ixgbe_rx_bufsz(rx_ring);
}

/**
 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @q_vector: structure containing interrupt and ring information
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the syste.
 *
 * Returns true if all work is completed without reaching budget
 **/
1584
static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
1585
			       struct ixgbe_ring *rx_ring,
1586
			       int budget)
1587
{
1588
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
B
Ben Greear 已提交
1589
#ifdef IXGBE_FCOE
1590
	struct ixgbe_adapter *adapter = q_vector->adapter;
1591 1592
	int ddp_bytes = 0;
#endif /* IXGBE_FCOE */
1593
	u16 cleaned_count = ixgbe_desc_unused(rx_ring);
1594

1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
	do {
		struct ixgbe_rx_buffer *rx_buffer;
		union ixgbe_adv_rx_desc *rx_desc;
		struct sk_buff *skb;
		struct page *page;
		u16 ntc;

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}

		ntc = rx_ring->next_to_clean;
		rx_desc = IXGBE_RX_DESC(rx_ring, ntc);
		rx_buffer = &rx_ring->rx_buffer_info[ntc];

		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
			break;
1614

1615 1616 1617 1618 1619 1620
		/*
		 * This memory barrier is needed to keep us from reading
		 * any other fields out of the rx_desc until we know the
		 * RXD_STAT_DD bit is set
		 */
		rmb();
1621

1622 1623
		page = rx_buffer->page;
		prefetchw(page);
1624

1625
		skb = rx_buffer->skb;
1626

1627 1628 1629
		if (likely(!skb)) {
			void *page_addr = page_address(page) +
					  rx_buffer->page_offset;
1630

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
			/* prefetch first cache line of first page */
			prefetch(page_addr);
#if L1_CACHE_BYTES < 128
			prefetch(page_addr + L1_CACHE_BYTES);
#endif

			/* allocate a skb to store the frags */
			skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
							IXGBE_RX_HDR_SIZE);
			if (unlikely(!skb)) {
				rx_ring->rx_stats.alloc_rx_buff_failed++;
				break;
1643 1644
			}

1645 1646 1647 1648 1649 1650
			/*
			 * we will be copying header into skb->data in
			 * pskb_may_pull so it is in our interest to prefetch
			 * it now to avoid a possible cache miss
			 */
			prefetchw(skb->data);
A
Alexander Duyck 已提交
1651 1652 1653 1654

			/*
			 * Delay unmapping of the first packet. It carries the
			 * header information, HW may still access the header
1655 1656
			 * after the writeback.  Only unmap it when EOP is
			 * reached
A
Alexander Duyck 已提交
1657
			 */
1658
			IXGBE_CB(skb)->dma = rx_buffer->dma;
1659
		} else {
1660 1661 1662 1663 1664 1665
			/* we are reusing so sync this buffer for CPU use */
			dma_sync_single_range_for_cpu(rx_ring->dev,
						      rx_buffer->dma,
						      rx_buffer->page_offset,
						      ixgbe_rx_bufsz(rx_ring),
						      DMA_FROM_DEVICE);
1666 1667
		}

1668 1669 1670
		/* pull page into skb */
		ixgbe_add_rx_frag(rx_ring, rx_buffer, skb,
				  le16_to_cpu(rx_desc->wb.upper.length));
1671

1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
		if (ixgbe_can_reuse_page(rx_buffer)) {
			/* hand second half of page back to the ring */
			ixgbe_reuse_rx_page(rx_ring, rx_buffer);
		} else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
			/* the page has been released from the ring */
			IXGBE_CB(skb)->page_released = true;
		} else {
			/* we are not reusing the buffer so unmap it */
			dma_unmap_page(rx_ring->dev, rx_buffer->dma,
				       ixgbe_rx_pg_size(rx_ring),
				       DMA_FROM_DEVICE);
1683 1684
		}

1685 1686 1687 1688
		/* clear contents of buffer_info */
		rx_buffer->skb = NULL;
		rx_buffer->dma = 0;
		rx_buffer->page = NULL;
A
Alexander Duyck 已提交
1689

1690
		ixgbe_get_rsc_cnt(rx_ring, rx_desc, skb);
1691 1692

		cleaned_count++;
A
Alexander Duyck 已提交
1693

1694 1695 1696
		/* place incomplete frames back on ring for completion */
		if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
			continue;
1697

1698 1699 1700
		/* verify the packet layout is correct */
		if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
			continue;
1701

1702 1703 1704 1705
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

1706 1707 1708
		/* populate checksum, timestamp, VLAN, and protocol */
		ixgbe_process_skb_fields(rx_ring, rx_desc, skb);

1709 1710
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
1711
		if (ixgbe_rx_is_fcoe(adapter, rx_desc)) {
1712
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
1713 1714
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
1715
				continue;
1716
			}
1717
		}
1718

1719
#endif /* IXGBE_FCOE */
1720
		ixgbe_rx_skb(q_vector, skb);
1721

1722
		/* update budget accounting */
1723
		budget--;
1724
	} while (likely(budget));
1725

1726 1727 1728 1729 1730
#ifdef IXGBE_FCOE
	/* include DDPed FCoE data */
	if (ddp_bytes > 0) {
		unsigned int mss;

1731
		mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
1732 1733 1734 1735 1736 1737 1738 1739
			sizeof(struct fc_frame_header) -
			sizeof(struct fcoe_crc_eof);
		if (mss > 512)
			mss &= ~511;
		total_rx_bytes += ddp_bytes;
		total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
	}

1740
#endif /* IXGBE_FCOE */
1741 1742 1743 1744
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
1745 1746
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
1747

1748 1749 1750
	if (cleaned_count)
		ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);

1751
	return !!budget;
1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
}

/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
1763
	struct ixgbe_q_vector *q_vector;
1764
	int q_vectors, v_idx;
1765
	u32 mask;
1766

1767
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1768

1769 1770 1771 1772 1773 1774
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

1775 1776
	/*
	 * Populate the IVAR table and set the ITR values to the
1777 1778 1779
	 * corresponding register.
	 */
	for (v_idx = 0; v_idx < q_vectors; v_idx++) {
1780
		struct ixgbe_ring *ring;
1781
		q_vector = adapter->q_vector[v_idx];
1782

1783
		ixgbe_for_each_ring(ring, q_vector->rx)
1784 1785
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

1786
		ixgbe_for_each_ring(ring, q_vector->tx)
1787 1788
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
		if (q_vector->tx.ring && !q_vector->rx.ring) {
			/* tx only vector */
			if (adapter->tx_itr_setting == 1)
				q_vector->itr = IXGBE_10K_ITR;
			else
				q_vector->itr = adapter->tx_itr_setting;
		} else {
			/* rx or rx/tx vector */
			if (adapter->rx_itr_setting == 1)
				q_vector->itr = IXGBE_20K_ITR;
			else
				q_vector->itr = adapter->rx_itr_setting;
		}
1802

1803
		ixgbe_write_eitr(q_vector);
1804 1805
	}

1806 1807
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1808
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
1809
			       v_idx);
1810 1811
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1812
	case ixgbe_mac_X540:
1813
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
1814 1815 1816 1817
		break;
	default:
		break;
	}
1818 1819
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

1820
	/* set up to autoclear timer, and the vectors */
1821
	mask = IXGBE_EIMS_ENABLE_MASK;
1822 1823 1824 1825
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

1826
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
1827 1828
}

1829 1830 1831 1832 1833 1834 1835 1836 1837
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
1838 1839
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
1851 1852
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
1853
{
1854 1855 1856
	int bytes = ring_container->total_bytes;
	int packets = ring_container->total_packets;
	u32 timepassed_us;
1857
	u64 bytes_perint;
1858
	u8 itr_setting = ring_container->itr;
1859 1860

	if (packets == 0)
1861
		return;
1862 1863

	/* simple throttlerate management
1864 1865 1866
	 *   0-10MB/s   lowest (100000 ints/s)
	 *  10-20MB/s   low    (20000 ints/s)
	 *  20-1249MB/s bulk   (8000 ints/s)
1867 1868
	 */
	/* what was last interrupt timeslice? */
1869
	timepassed_us = q_vector->itr >> 2;
1870 1871 1872 1873
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
1874
		if (bytes_perint > 10)
1875
			itr_setting = low_latency;
1876 1877
		break;
	case low_latency:
1878
		if (bytes_perint > 20)
1879
			itr_setting = bulk_latency;
1880
		else if (bytes_perint <= 10)
1881
			itr_setting = lowest_latency;
1882 1883
		break;
	case bulk_latency:
1884
		if (bytes_perint <= 20)
1885
			itr_setting = low_latency;
1886 1887 1888
		break;
	}

1889 1890 1891 1892 1893 1894
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itr_setting;
1895 1896
}

1897 1898
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
1899
 * @q_vector: structure containing interrupt and ring information
1900 1901 1902 1903 1904
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
1905
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
1906
{
1907
	struct ixgbe_adapter *adapter = q_vector->adapter;
1908
	struct ixgbe_hw *hw = &adapter->hw;
1909
	int v_idx = q_vector->v_idx;
1910
	u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
1911

1912 1913
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1914 1915
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
1916 1917
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1918
	case ixgbe_mac_X540:
1919 1920 1921 1922 1923
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
1924 1925 1926
		break;
	default:
		break;
1927 1928 1929 1930
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

1931
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
1932
{
1933
	u32 new_itr = q_vector->itr;
1934
	u8 current_itr;
1935

1936 1937
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
1938

1939
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
1940 1941 1942 1943

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
1944
		new_itr = IXGBE_100K_ITR;
1945 1946
		break;
	case low_latency:
1947
		new_itr = IXGBE_20K_ITR;
1948 1949
		break;
	case bulk_latency:
1950
		new_itr = IXGBE_8K_ITR;
1951
		break;
1952 1953
	default:
		break;
1954 1955
	}

1956
	if (new_itr != q_vector->itr) {
1957
		/* do an exponential smoothing */
1958 1959
		new_itr = (10 * new_itr * q_vector->itr) /
			  ((9 * new_itr) + q_vector->itr);
1960

1961
		/* save the algorithm value here */
1962
		q_vector->itr = new_itr;
1963 1964

		ixgbe_write_eitr(q_vector);
1965 1966 1967
	}
}

1968
/**
1969
 * ixgbe_check_overtemp_subtask - check for over temperature
1970
 * @adapter: pointer to adapter
1971
 **/
1972
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
1973 1974 1975 1976
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

1977
	if (test_bit(__IXGBE_DOWN, &adapter->state))
1978 1979
		return;

1980 1981 1982 1983 1984 1985
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

1986
	switch (hw->device_id) {
1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
		if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
			u32 autoneg;
			bool link_up = false;
2002 2003 2004

			hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

2005 2006 2007 2008 2009 2010 2011 2012 2013
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
2014 2015
	default:
		if (!(eicr & IXGBE_EICR_GPI_SDP0))
2016
			return;
2017
		break;
2018
	}
2019 2020 2021 2022
	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
2023 2024

	adapter->interrupt_event = 0;
2025 2026
}

2027 2028 2029 2030 2031 2032
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
	    (eicr & IXGBE_EICR_GPI_SDP1)) {
2033
		e_crit(probe, "Fan has stopped, replace the adapter\n");
2034 2035 2036 2037
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
	}
}
2038

2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
		if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
}

2072 2073 2074 2075
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

2076 2077 2078
	if (eicr & IXGBE_EICR_GPI_SDP2) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
2079 2080 2081 2082
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
			ixgbe_service_event_schedule(adapter);
		}
2083 2084
	}

2085 2086 2087
	if (eicr & IXGBE_EICR_GPI_SDP1) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2088 2089 2090 2091
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
2092 2093 2094
	}
}

2095 2096 2097 2098 2099 2100 2101 2102 2103
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
2104
		IXGBE_WRITE_FLUSH(hw);
2105
		ixgbe_service_event_schedule(adapter);
2106 2107 2108
	}
}

2109 2110 2111 2112
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2113
	struct ixgbe_hw *hw = &adapter->hw;
2114

2115 2116
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2117
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2118 2119 2120
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2121
	case ixgbe_mac_X540:
2122
		mask = (qmask & 0xFFFFFFFF);
2123 2124
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
2125
		mask = (qmask >> 32);
2126 2127 2128 2129 2130
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2131 2132 2133 2134 2135
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2136
					    u64 qmask)
2137 2138
{
	u32 mask;
2139
	struct ixgbe_hw *hw = &adapter->hw;
2140

2141 2142
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2143
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2144 2145 2146
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2147
	case ixgbe_mac_X540:
2148
		mask = (qmask & 0xFFFFFFFF);
2149 2150
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
2151
		mask = (qmask >> 32);
2152 2153 2154 2155 2156
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
2157 2158 2159 2160
	}
	/* skip the flush */
}

2161
/**
2162 2163
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
2164
 **/
2165 2166
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2167
{
2168
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2169

2170 2171 2172
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
2173

2174
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			mask |= IXGBE_EIMS_GPI_SDP0;
			break;
		case ixgbe_mac_X540:
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
2185 2186 2187 2188 2189 2190
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP1;
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		mask |= IXGBE_EIMS_GPI_SDP1;
		mask |= IXGBE_EIMS_GPI_SDP2;
2191 2192
	case ixgbe_mac_X540:
		mask |= IXGBE_EIMS_ECC;
2193 2194 2195 2196
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
2197
	}
2198 2199 2200
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
2201

2202 2203 2204 2205 2206
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2207 2208
}

2209
static irqreturn_t ixgbe_msix_other(int irq, void *data)
2210
{
2211
	struct ixgbe_adapter *adapter = data;
2212
	struct ixgbe_hw *hw = &adapter->hw;
2213
	u32 eicr;
2214

2215 2216 2217 2218 2219 2220 2221 2222
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
2223

2224 2225
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2226

2227 2228
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
2229

2230 2231
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2232
	case ixgbe_mac_X540:
2233 2234 2235
		if (eicr & IXGBE_EICR_ECC)
			e_info(link, "Received unrecoverable ECC Err, please "
			       "reboot\n");
2236 2237
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
2238
			int reinit_count = 0;
2239 2240
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
2241
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
2242
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2243 2244 2245 2246 2247 2248 2249 2250
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
2251 2252
			}
		}
2253
		ixgbe_check_sfp_event(adapter, eicr);
2254
		ixgbe_check_overtemp_event(adapter, eicr);
2255 2256 2257
		break;
	default:
		break;
2258
	}
2259

2260
	ixgbe_check_fan_failure(adapter, eicr);
2261

2262
	/* re-enable the original interrupt state, no lsc, no queues */
2263
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
2264
		ixgbe_irq_enable(adapter, false, false);
2265

2266
	return IRQ_HANDLED;
2267
}
2268

2269
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
2270
{
2271
	struct ixgbe_q_vector *q_vector = data;
2272

2273
	/* EIAM disabled interrupts (on this vector) for us */
2274

2275 2276
	if (q_vector->rx.ring || q_vector->tx.ring)
		napi_schedule(&q_vector->napi);
2277

2278
	return IRQ_HANDLED;
2279 2280
}

2281 2282 2283 2284 2285 2286 2287 2288 2289 2290
/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2291 2292
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	int vector, err;
2293
	int ri = 0, ti = 0;
2294 2295

	for (vector = 0; vector < q_vectors; vector++) {
2296
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2297
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
2298

2299
		if (q_vector->tx.ring && q_vector->rx.ring) {
2300
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2301 2302 2303
				 "%s-%s-%d", netdev->name, "TxRx", ri++);
			ti++;
		} else if (q_vector->rx.ring) {
2304
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2305 2306
				 "%s-%s-%d", netdev->name, "rx", ri++);
		} else if (q_vector->tx.ring) {
2307
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2308
				 "%s-%s-%d", netdev->name, "tx", ti++);
2309 2310 2311
		} else {
			/* skip this unused q_vector */
			continue;
2312
		}
2313 2314
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
2315
		if (err) {
2316
			e_err(probe, "request_irq failed for MSIX interrupt "
2317
			      "Error: %d\n", err);
2318
			goto free_queue_irqs;
2319
		}
2320 2321 2322 2323
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
2324
					      &q_vector->affinity_mask);
2325
		}
2326 2327
	}

2328
	err = request_irq(adapter->msix_entries[vector].vector,
2329
			  ixgbe_msix_other, 0, netdev->name, adapter);
2330
	if (err) {
2331
		e_err(probe, "request_irq for msix_other failed: %d\n", err);
2332
		goto free_queue_irqs;
2333 2334 2335 2336
	}

	return 0;

2337
free_queue_irqs:
2338 2339 2340 2341 2342 2343 2344
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
2345 2346
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2347 2348 2349 2350 2351 2352
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
2353
 * ixgbe_intr - legacy mode Interrupt Handler
2354 2355 2356 2357 2358
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
2359
	struct ixgbe_adapter *adapter = data;
2360
	struct ixgbe_hw *hw = &adapter->hw;
2361
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2362 2363
	u32 eicr;

2364
	/*
2365
	 * Workaround for silicon errata #26 on 82598.  Mask the interrupt
2366 2367 2368 2369
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2370
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
S
Stephen Hemminger 已提交
2371
	 * therefore no explicit interrupt disable is necessary */
2372
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2373
	if (!eicr) {
2374 2375
		/*
		 * shared interrupt alert!
2376
		 * make sure interrupts are enabled because the read will
2377 2378 2379 2380 2381 2382
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2383
		return IRQ_NONE;	/* Not our interrupt */
2384
	}
2385

2386 2387
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2388

2389 2390
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
2391
		ixgbe_check_sfp_event(adapter, eicr);
2392 2393 2394 2395 2396
		/* Fall through */
	case ixgbe_mac_X540:
		if (eicr & IXGBE_EICR_ECC)
			e_info(link, "Received unrecoverable ECC err, please "
				     "reboot\n");
2397
		ixgbe_check_overtemp_event(adapter, eicr);
2398 2399 2400 2401
		break;
	default:
		break;
	}
2402

2403 2404
	ixgbe_check_fan_failure(adapter, eicr);

2405 2406
	/* would disable interrupts here but EIAM disabled it */
	napi_schedule(&q_vector->napi);
2407

2408 2409 2410 2411 2412 2413 2414
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2415 2416 2417 2418 2419 2420 2421 2422 2423 2424
	return IRQ_HANDLED;
}

/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2425
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2426 2427
{
	struct net_device *netdev = adapter->netdev;
2428
	int err;
2429

2430
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
2431
		err = ixgbe_request_msix_irqs(adapter);
2432
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
2433
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2434
				  netdev->name, adapter);
2435
	else
2436
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2437
				  netdev->name, adapter);
2438

2439
	if (err)
2440
		e_err(probe, "request_irq failed, Error %d\n", err);
2441 2442 2443 2444 2445 2446 2447

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2448
		int i, q_vectors;
2449

2450 2451
		q_vectors = adapter->num_msix_vectors;
		i = q_vectors - 1;
2452
		free_irq(adapter->msix_entries[i].vector, adapter);
2453
		i--;
2454

2455
		for (; i >= 0; i--) {
2456
			/* free only the irqs that were actually requested */
2457 2458
			if (!adapter->q_vector[i]->rx.ring &&
			    !adapter->q_vector[i]->tx.ring)
2459 2460
				continue;

2461 2462 2463 2464
			/* clear the affinity_mask in the IRQ descriptor */
			irq_set_affinity_hint(adapter->msix_entries[i].vector,
					      NULL);

2465
			free_irq(adapter->msix_entries[i].vector,
2466
				 adapter->q_vector[i]);
2467 2468
		}
	} else {
2469
		free_irq(adapter->pdev->irq, adapter);
2470 2471 2472
	}
}

2473 2474 2475 2476 2477 2478
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
2479 2480
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2481
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2482 2483
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2484
	case ixgbe_mac_X540:
2485 2486
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
2487
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
2488 2489 2490
		break;
	default:
		break;
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int i;
		for (i = 0; i < adapter->num_msix_vectors; i++)
			synchronize_irq(adapter->msix_entries[i].vector);
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

2502 2503 2504 2505 2506 2507
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
2508
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2509

2510 2511 2512 2513 2514 2515 2516
	/* rx/tx vector */
	if (adapter->rx_itr_setting == 1)
		q_vector->itr = IXGBE_20K_ITR;
	else
		q_vector->itr = adapter->rx_itr_setting;

	ixgbe_write_eitr(q_vector);
2517

2518 2519
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
2520

2521
	e_info(hw, "Legacy interrupt IVAR setup done\n");
2522 2523
}

2524 2525 2526 2527 2528 2529 2530
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
2531 2532
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2533 2534 2535
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
2536
	int wait_loop = 10;
2537
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
2538
	u8 reg_idx = ring->reg_idx;
2539

2540
	/* disable queue to avoid issues while updating state */
2541
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
2542 2543
	IXGBE_WRITE_FLUSH(hw);

2544
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
2545
			(tdba & DMA_BIT_MASK(32)));
2546 2547 2548 2549 2550
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2551
	ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
2552

2553 2554 2555 2556 2557 2558 2559 2560
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
	 * higher than 1 when ITR is 0 as it could cause false TX hangs
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
2561
	if (!ring->q_vector || (ring->q_vector->itr < 8))
2562 2563 2564 2565
		txdctl |= (1 << 16);	/* WTHRESH = 1 */
	else
		txdctl |= (8 << 16);	/* WTHRESH = 8 */

2566 2567 2568 2569
	/*
	 * Setting PTHRESH to 32 both improves performance
	 * and avoids a TX hang with DFP enabled
	 */
2570 2571
	txdctl |= (1 << 8) |	/* HTHRESH = 1 */
		   32;		/* PTHRESH = 32 */
2572 2573

	/* reinitialize flowdirector state */
2574 2575 2576 2577 2578 2579 2580 2581
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    adapter->atr_sample_rate) {
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
2582

2583 2584
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

2585 2586 2587
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

2588 2589
	netdev_tx_reset_queue(txring_txq(ring));

2590 2591 2592 2593 2594 2595 2596
	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
2597
		usleep_range(1000, 2000);
2598 2599 2600 2601
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
2602 2603
}

2604 2605 2606 2607
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rttdcs;
2608
	u32 reg;
2609
	u8 tcs = netdev_get_num_tc(adapter->netdev);
2610 2611 2612 2613 2614 2615 2616 2617 2618 2619

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
2620
	switch (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2621 2622 2623 2624
	case (IXGBE_FLAG_SRIOV_ENABLED):
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
				(IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
		break;
2625 2626 2627 2628 2629 2630 2631
	default:
		if (!tcs)
			reg = IXGBE_MTQC_64Q_1PB;
		else if (tcs <= 4)
			reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
		else
			reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2632

2633
		IXGBE_WRITE_REG(hw, IXGBE_MTQC, reg);
2634

2635 2636 2637 2638 2639 2640
		/* Enable Security TX Buffer IFG for multiple pb */
		if (tcs) {
			reg = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
			reg |= IXGBE_SECTX_DCB;
			IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, reg);
		}
2641 2642 2643 2644 2645 2646 2647 2648
		break;
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

2649
/**
2650
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
2651 2652 2653 2654 2655 2656
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
2657 2658
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
2659
	u32 i;
2660

2661 2662 2663 2664 2665 2666 2667 2668 2669
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

2670
	/* Setup the HW Tx Head and Tail descriptor pointers */
2671 2672
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
2673 2674
}

2675
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
2676

2677
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
2678
				   struct ixgbe_ring *rx_ring)
2679 2680
{
	u32 srrctl;
2681
	u8 reg_idx = rx_ring->reg_idx;
2682

2683 2684 2685 2686
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB: {
		struct ixgbe_ring_feature *feature = adapter->ring_feature;
		const int mask = feature[RING_F_RSS].mask;
2687
		reg_idx = reg_idx & mask;
2688
	}
2689 2690
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2691
	case ixgbe_mac_X540:
2692 2693 2694 2695
	default:
		break;
	}

2696
	srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
2697 2698 2699

	srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
	srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
2700 2701
	if (adapter->num_vfs)
		srrctl |= IXGBE_SRRCTL_DROP_EN;
2702

2703 2704 2705
	srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
		  IXGBE_SRRCTL_BSIZEHDR_MASK;

2706 2707
#if PAGE_SIZE > IXGBE_MAX_RXBUFFER
	srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2708
#else
2709
	srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2710
#endif
2711
	srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
2712

2713
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
2714
}
2715

2716
static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
2717
{
2718 2719
	struct ixgbe_hw *hw = &adapter->hw;
	static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
2720 2721
			  0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
			  0x6A3E67EA, 0x14364D17, 0x3BED200D};
2722 2723 2724
	u32 mrqc = 0, reta = 0;
	u32 rxcsum;
	int i, j;
2725
	u8 tcs = netdev_get_num_tc(adapter->netdev);
2726 2727 2728 2729
	int maxq = adapter->ring_feature[RING_F_RSS].indices;

	if (tcs)
		maxq = min(maxq, adapter->num_tx_queues / tcs);
2730

2731 2732 2733 2734 2735 2736
	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);

	/* Fill out redirection table */
	for (i = 0, j = 0; i < 128; i++, j++) {
2737
		if (j == maxq)
2738 2739 2740 2741 2742 2743 2744
			j = 0;
		/* reta = 4-byte sliding window of
		 * 0x00..(indices-1)(indices-1)00..etc. */
		reta = (reta << 8) | (j * 0x11);
		if ((i & 3) == 3)
			IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
	}
2745

2746 2747 2748 2749 2750
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

2751 2752
	if (adapter->hw.mac.type == ixgbe_mac_82598EB &&
	    (adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
2753
		mrqc = IXGBE_MRQC_RSSEN;
2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
	} else {
		int mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
					     | IXGBE_FLAG_SRIOV_ENABLED);

		switch (mask) {
		case (IXGBE_FLAG_RSS_ENABLED):
			if (!tcs)
				mrqc = IXGBE_MRQC_RSSEN;
			else if (tcs <= 4)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
			break;
		case (IXGBE_FLAG_SRIOV_ENABLED):
			mrqc = IXGBE_MRQC_VMDQEN;
			break;
		default:
			break;
		}
2773 2774
	}

2775 2776 2777 2778 2779 2780 2781
	/* Perform hash on these packet types */
	mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
	      | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
	      | IXGBE_MRQC_RSS_FIELD_IPV6
	      | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;

	IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
2782 2783
}

2784 2785 2786 2787 2788
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
2789
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
2790
				   struct ixgbe_ring *ring)
2791 2792 2793
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
2794
	u8 reg_idx = ring->reg_idx;
2795

A
Alexander Duyck 已提交
2796
	if (!ring_is_rsc_enabled(ring))
2797
		return;
2798

2799
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
2800 2801 2802 2803
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
2804
	 * than 65536
2805
	 */
2806 2807 2808 2809
#if (PAGE_SIZE <= 8192)
	rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
#elif (PAGE_SIZE <= 16384)
	rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2810
#else
2811
	rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2812
#endif
2813
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
2814 2815
}

2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849
/**
 *  ixgbe_set_uta - Set unicast filter table address
 *  @adapter: board private structure
 *
 *  The unicast table address is a register array of 32-bit registers.
 *  The table is meant to be used in a way similar to how the MTA is used
 *  however due to certain limitations in the hardware it is necessary to
 *  set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
 *  enable bit to allow vlan tag stripping when promiscuous mode is enabled
 **/
static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	/* The UTA table only exists on 82599 hardware and newer */
	if (hw->mac.type < ixgbe_mac_82599EB)
		return;

	/* we only need to do this if VMDq is enabled */
	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	for (i = 0; i < 128; i++)
		IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
}

#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
2850
	u8 reg_idx = ring->reg_idx;
2851 2852 2853 2854 2855 2856 2857

	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
2858
		usleep_range(1000, 2000);
2859 2860 2861 2862 2863 2864 2865 2866 2867
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

2898 2899
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2900 2901 2902
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
2903
	u32 rxdctl;
2904
	u8 reg_idx = ring->reg_idx;
2905

2906 2907
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2908
	ixgbe_disable_rx_queue(adapter, ring);
2909

2910 2911 2912 2913 2914 2915
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
2916
	ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
2917 2918 2919 2920

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

2921 2922 2923 2924 2925 2926 2927 2928
	/* If operating in IOV mode set RLPML for X540 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    hw->mac.type == ixgbe_mac_X540) {
		rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
		rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
			    ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
	}

2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945
	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
2946
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
2947 2948
}

2949 2950 2951 2952 2953 2954 2955
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int p;

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
2956 2957
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
2958
		      IXGBE_PSRTYPE_L2HDR |
2959
		      IXGBE_PSRTYPE_IPV6HDR;
2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
		psrtype |= (adapter->num_rx_queues_per_pool << 29);

	for (p = 0; p < adapter->num_rx_pools; p++)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
				psrtype);
}

2972 2973 2974 2975 2976 2977 2978
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr_ext;
	u32 vt_reg_bits;
	u32 reg_offset, vf_shift;
	u32 vmdctl;
2979
	int i;
2980 2981 2982 2983 2984 2985 2986 2987 2988 2989

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
	vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);

	vf_shift = adapter->num_vfs % 32;
2990
	reg_offset = (adapter->num_vfs >= 32) ? 1 : 0;
2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012

	/* Enable only the PF's pool for Tx/Rx */
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
	hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
	gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
	gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

	/* enable Tx loopback for VF/PF communication */
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3013
	/* Enable MAC Anti-Spoofing */
G
Greg Rose 已提交
3014
	hw->mac.ops.set_mac_anti_spoofing(hw,
3015
					   (adapter->num_vfs != 0),
3016
					  adapter->num_vfs);
3017 3018 3019 3020 3021
	/* For VFs that have spoof checking turned off */
	for (i = 0; i < adapter->num_vfs; i++) {
		if (!adapter->vfinfo[i].spoofchk_enabled)
			ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
	}
3022 3023
}

3024
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3025 3026 3027 3028
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3029 3030 3031
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3032

3033
#ifdef IXGBE_FCOE
3034 3035 3036 3037
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3038

3039 3040 3041 3042 3043 3044 3045 3046 3047
#endif /* IXGBE_FCOE */
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

3048 3049 3050
	/* MHADD will allow an extra 4 bytes past for vlan tagged frames */
	max_frame += VLAN_HLEN;

3051 3052 3053 3054
	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3055

3056 3057 3058 3059
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3060
	for (i = 0; i < adapter->num_rx_queues; i++) {
3061
		rx_ring = adapter->rx_ring[i];
A
Alexander Duyck 已提交
3062 3063
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3064
		else
A
Alexander Duyck 已提交
3065
			clear_ring_rsc_enabled(rx_ring);
3066
#ifdef IXGBE_FCOE
3067
		if (netdev->features & NETIF_F_FCOE_MTU) {
3068 3069
			struct ixgbe_ring_feature *f;
			f = &adapter->ring_feature[RING_F_FCOE];
3070 3071
			if ((i >= f->mask) && (i < f->mask + f->indices))
				set_bit(__IXGBE_RX_FCOE_BUFSZ, &rx_ring->state);
3072 3073
		}
#endif /* IXGBE_FCOE */
3074 3075 3076
	}
}

3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3097
	case ixgbe_mac_X540:
3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
	u32 rxctrl;

	/* disable receives while setting up the descriptors */
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);

	ixgbe_setup_psrtype(adapter);
3131
	ixgbe_setup_rdrxctl(adapter);
3132

3133
	/* Program registers for the distribution of queues */
3134 3135
	ixgbe_setup_mrqc(adapter);

3136 3137
	ixgbe_set_uta(adapter);

3138 3139 3140 3141 3142 3143 3144
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3145 3146
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3147

3148 3149 3150 3151 3152 3153 3154
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3155 3156
}

3157
static int ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3158 3159 3160
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3161
	int pool_ndx = adapter->num_vfs;
3162 3163

	/* add VID to filter table */
3164
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
3165
	set_bit(vid, adapter->active_vlans);
3166 3167

	return 0;
3168 3169
}

3170
static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3171 3172 3173
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3174
	int pool_ndx = adapter->num_vfs;
3175 3176

	/* remove VID from filter table */
3177
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
3178
	clear_bit(vid, adapter->active_vlans);
3179 3180

	return 0;
3181 3182
}

3183 3184 3185 3186 3187 3188 3189
/**
 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3220 3221 3222 3223
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3224 3225
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3226 3227 3228
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3229
	case ixgbe_mac_X540:
3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3243
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3244 3245
 * @adapter: driver data
 */
3246
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3247 3248
{
	struct ixgbe_hw *hw = &adapter->hw;
3249
	u32 vlnctrl;
3250 3251 3252 3253
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3254 3255
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3256 3257 3258
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3259
	case ixgbe_mac_X540:
3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3272 3273
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3274
	u16 vid;
3275

3276 3277 3278 3279
	ixgbe_vlan_rx_add_vid(adapter->netdev, 0);

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
		ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
3280 3281
}

3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int ixgbe_write_uc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->num_vfs;
G
Greg Rose 已提交
3296
	unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
	if (netdev_uc_count(netdev) > rar_entries)
		return -ENOMEM;

	if (!netdev_uc_empty(netdev) && rar_entries) {
		struct netdev_hw_addr *ha;
		/* return error if we do not support writing to RAR table */
		if (!hw->mac.ops.set_rar)
			return -ENOMEM;

		netdev_for_each_uc_addr(ha, netdev) {
			if (!rar_entries)
				break;
			hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
					    vfn, IXGBE_RAH_AV);
			count++;
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--)
		hw->mac.ops.clear_rar(hw, rar_entries);

	return count;
}

3324
/**
3325
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
3326 3327
 * @netdev: network interface device structure
 *
3328 3329 3330 3331
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
3332
 **/
3333
void ixgbe_set_rx_mode(struct net_device *netdev)
3334 3335 3336
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3337 3338
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
3339 3340 3341 3342 3343

	/* Check for Promiscuous and All Multicast modes */

	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

3344
	/* set all bits that we expect to always be set */
B
Ben Greear 已提交
3345
	fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
3346 3347 3348 3349
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

3350 3351 3352
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);

3353
	if (netdev->flags & IFF_PROMISC) {
3354
		hw->addr_ctrl.user_set_promisc = true;
3355
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3356
		vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
3357 3358
		/* don't hardware filter vlans in promisc mode */
		ixgbe_vlan_filter_disable(adapter);
3359
	} else {
3360 3361
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
3362 3363 3364 3365
			vmolr |= IXGBE_VMOLR_MPE;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
L
Lucas De Marchi 已提交
3366
			 * then we should just turn on promiscuous mode so
3367 3368 3369 3370
			 * that we can at least receive multicast traffic
			 */
			hw->mac.ops.update_mc_addr_list(hw, netdev);
			vmolr |= IXGBE_VMOLR_ROMPE;
3371
		}
3372
		ixgbe_vlan_filter_enable(adapter);
3373
		hw->addr_ctrl.user_set_promisc = false;
3374 3375 3376
		/*
		 * Write addresses to available RAR registers, if there is not
		 * sufficient space to store all the addresses then enable
L
Lucas De Marchi 已提交
3377
		 * unicast promiscuous mode
3378 3379 3380 3381 3382 3383
		 */
		count = ixgbe_write_uc_addr_list(netdev);
		if (count < 0) {
			fctrl |= IXGBE_FCTRL_UPE;
			vmolr |= IXGBE_VMOLR_ROPE;
		}
3384 3385
	}

3386
	if (adapter->num_vfs) {
3387
		ixgbe_restore_vf_multicasts(adapter);
3388 3389 3390 3391 3392 3393
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
	}

B
Ben Greear 已提交
3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405
	/* This is useful for sniffing bad packets. */
	if (adapter->netdev->features & NETIF_F_RXALL) {
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
			  IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
			  IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */

		fctrl &= ~(IXGBE_FCTRL_DPF);
		/* NOTE:  VLAN filtering is disabled by setting PROMISC */
	}

3406
	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3407 3408 3409 3410 3411

	if (netdev->features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
3412 3413
}

3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3425
		q_vector = adapter->q_vector[q_idx];
3426
		napi_enable(&q_vector->napi);
3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440
	}
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3441
		q_vector = adapter->q_vector[q_idx];
3442 3443 3444 3445
		napi_disable(&q_vector->napi);
	}
}

J
Jeff Kirsher 已提交
3446
#ifdef CONFIG_IXGBE_DCB
3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457
/*
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3458
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3459

3460 3461 3462 3463 3464 3465 3466 3467 3468
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

3469 3470

	/* Enable VLAN tag insert/strip */
3471
	adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
3472

3473
	hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
3474

3475
#ifdef IXGBE_FCOE
3476 3477
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3478
#endif
3479 3480 3481

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
3482 3483 3484 3485 3486
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3487 3488 3489 3490 3491 3492 3493
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
3494
	}
3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
		int i;
		u32 reg = 0;

		for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
			u8 msb = 0;
			u8 cnt = adapter->netdev->tc_to_txq[i].count;

			while (cnt >>= 1)
				msb++;

			reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
		}
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
	}
3512
}
3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

/*
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
 * @pb - packet buffer to calculate
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
	if (dev->features & NETIF_F_FCOE_MTU) {
		int fcoe_pb = 0;
3538

3539 3540 3541 3542 3543 3544 3545
#ifdef CONFIG_IXGBE_DCB
		fcoe_pb = netdev_get_prio_tc_map(dev, adapter->fcoe.up);

#endif
		if (fcoe_pb == pb && tc < IXGBE_FCOE_JUMBO_FRAME_SIZE)
			tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
	}
3546
#endif
3547

3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

/*
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
 * @pb - packet buffer to calculate
 */
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int num_tc = netdev_get_num_tc(adapter->netdev);
	int i;

	if (!num_tc)
		num_tc = 1;

	hw->fc.low_water = ixgbe_lpbthresh(adapter);

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);

		/* Low water marks must not be larger than high water marks */
		if (hw->fc.low_water > hw->fc.high_water[i])
			hw->fc.low_water = 0;
	}
}

3635 3636 3637
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3638 3639
	int hdrm;
	u8 tc = netdev_get_num_tc(adapter->netdev);
3640 3641 3642

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
3643 3644 3645
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
3646

3647
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
3648
	ixgbe_pbthresh_setup(adapter);
3649 3650
}

3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct hlist_node *node, *node2;
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

	hlist_for_each_entry_safe(filter, node, node2,
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
3665 3666 3667 3668 3669
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
3670 3671 3672 3673 3674
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

3675 3676
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
3677 3678
	struct ixgbe_hw *hw = &adapter->hw;

3679
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
3680
#ifdef CONFIG_IXGBE_DCB
3681
	ixgbe_configure_dcb(adapter);
3682
#endif
3683

3684
	ixgbe_set_rx_mode(adapter->netdev);
3685 3686
	ixgbe_restore_vlan(adapter);

3687 3688 3689 3690 3691
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
3692 3693 3694 3695 3696 3697 3698 3699 3700 3701

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.disable_rx_buff(hw);
		break;
	default:
		break;
	}

3702
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3703 3704
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
3705 3706 3707 3708
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
3709
	}
3710

3711 3712 3713 3714 3715 3716 3717 3718 3719
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.enable_rx_buff(hw);
		break;
	default:
		break;
	}

3720
	ixgbe_configure_virtualization(adapter);
3721

3722 3723 3724 3725
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
}

3726 3727 3728 3729 3730 3731 3732
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->phy.type) {
	case ixgbe_phy_sfp_avago:
	case ixgbe_phy_sfp_ftl:
	case ixgbe_phy_sfp_intel:
	case ixgbe_phy_sfp_unknown:
3733 3734 3735 3736
	case ixgbe_phy_sfp_passive_tyco:
	case ixgbe_phy_sfp_passive_unknown:
	case ixgbe_phy_sfp_active_unknown:
	case ixgbe_phy_sfp_ftl_active:
3737
		return true;
3738 3739 3740
	case ixgbe_phy_nl:
		if (hw->mac.type == ixgbe_mac_82598EB)
			return true;
3741 3742 3743 3744 3745
	default:
		return false;
	}
}

3746
/**
3747 3748 3749 3750 3751
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
3752
	/*
S
Stephen Hemminger 已提交
3753
	 * We are assuming the worst case scenario here, and that
3754 3755 3756 3757 3758 3759
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
3760

3761
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
3762 3763 3764 3765
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
3766 3767 3768 3769
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
3770
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
3771 3772
{
	u32 autoneg;
3773
	bool negotiation, link_up = false;
3774 3775 3776 3777 3778 3779 3780 3781
	u32 ret = IXGBE_ERR_LINK_SETUP;

	if (hw->mac.ops.check_link)
		ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

	if (ret)
		goto link_cfg_out;

3782 3783
	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
3784 3785
		ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
							&negotiation);
3786 3787 3788
	if (ret)
		goto link_cfg_out;

3789 3790
	if (hw->mac.ops.setup_link)
		ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
3791 3792 3793 3794
link_cfg_out:
	return ret;
}

3795
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
3796 3797
{
	struct ixgbe_hw *hw = &adapter->hw;
3798
	u32 gpie = 0;
3799

3800
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3801 3802 3803
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
3804 3805 3806 3807 3808 3809 3810 3811 3812
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3813 3814
		case ixgbe_mac_X540:
		default:
3815 3816 3817 3818 3819
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
3820 3821 3822 3823
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
3824

3825 3826 3827 3828 3829 3830
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
		gpie |= IXGBE_GPIE_VTMODE_64;
3831 3832
	}

3833
	/* Enable Thermal over heat sensor interrupt */
3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			gpie |= IXGBE_SDP0_GPIEN;
			break;
		case ixgbe_mac_X540:
			gpie |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
	}
3846

3847 3848
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
3849 3850
		gpie |= IXGBE_SDP1_GPIEN;

3851
	if (hw->mac.type == ixgbe_mac_82599EB) {
3852 3853
		gpie |= IXGBE_SDP1_GPIEN;
		gpie |= IXGBE_SDP2_GPIEN;
3854
	}
3855 3856 3857 3858

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

3859
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
3860 3861 3862 3863 3864 3865 3866
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
3867

3868 3869 3870 3871 3872
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

3873 3874 3875
	/* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
3876
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
3877
	      (hw->mac.type == ixgbe_mac_82599EB))))
3878 3879
		hw->mac.ops.enable_tx_laser(hw);

3880
	clear_bit(__IXGBE_DOWN, &adapter->state);
3881 3882
	ixgbe_napi_enable_all(adapter);

3883 3884 3885 3886 3887 3888 3889 3890
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

3891 3892
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
3893
	ixgbe_irq_enable(adapter, true, true);
3894

3895 3896 3897 3898 3899 3900 3901
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
3902
			e_crit(drv, "Fan has stopped, replace the adapter\n");
3903 3904
	}

3905
	/* enable transmits */
3906
	netif_tx_start_all_queues(adapter->netdev);
3907

3908 3909
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
3910 3911
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
3912
	mod_timer(&adapter->service_timer, jiffies);
3913 3914 3915 3916 3917

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
3918 3919
}

3920 3921 3922
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
3923 3924 3925
	/* put off any impending NetWatchDogTimeout */
	adapter->netdev->trans_start = jiffies;

3926
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
3927
		usleep_range(1000, 2000);
3928
	ixgbe_down(adapter);
3929 3930 3931 3932 3933 3934 3935 3936
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
3937 3938 3939 3940
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

3941
void ixgbe_up(struct ixgbe_adapter *adapter)
3942 3943 3944 3945
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

3946
	ixgbe_up_complete(adapter);
3947 3948 3949 3950
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
3951
	struct ixgbe_hw *hw = &adapter->hw;
3952 3953
	int err;

3954 3955 3956 3957 3958 3959 3960 3961 3962
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

3963
	err = hw->mac.ops.init_hw(hw);
3964 3965 3966
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
3967
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
3968 3969
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
3970
		e_dev_err("master disable timed out\n");
3971
		break;
3972 3973
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
3974
		e_dev_warn("This device is a pre-production adapter/LOM. "
S
Stephen Hemminger 已提交
3975
			   "Please be aware there may be issues associated with "
3976 3977 3978 3979
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
3980
		break;
3981
	default:
3982
		e_dev_err("Hardware Error: %d\n", err);
3983
	}
3984

3985 3986
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

3987
	/* reprogram the RAR[0] in case user changed it. */
3988 3989
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
3990 3991
}

3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012
/**
 * ixgbe_init_rx_page_offset - initialize page offset values for Rx buffers
 * @rx_ring: ring to setup
 *
 * On many IA platforms the L1 cache has a critical stride of 4K, this
 * results in each receive buffer starting in the same cache set.  To help
 * reduce the pressure on this cache set we can interleave the offsets so
 * that only every other buffer will be in the same cache set.
 **/
static void ixgbe_init_rx_page_offset(struct ixgbe_ring *rx_ring)
{
	struct ixgbe_rx_buffer *rx_buffer = rx_ring->rx_buffer_info;
	u16 i;

	for (i = 0; i < rx_ring->count; i += 2) {
		rx_buffer[0].page_offset = 0;
		rx_buffer[1].page_offset = ixgbe_rx_bufsz(rx_ring);
		rx_buffer = &rx_buffer[2];
	}
}

4013 4014 4015 4016
/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
4017
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
4018
{
4019
	struct device *dev = rx_ring->dev;
4020
	unsigned long size;
4021
	u16 i;
4022

4023 4024 4025
	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;
4026

4027
	/* Free all the Rx ring sk_buffs */
4028
	for (i = 0; i < rx_ring->count; i++) {
4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039
		struct ixgbe_rx_buffer *rx_buffer;

		rx_buffer = &rx_ring->rx_buffer_info[i];
		if (rx_buffer->skb) {
			struct sk_buff *skb = rx_buffer->skb;
			if (IXGBE_CB(skb)->page_released) {
				dma_unmap_page(dev,
					       IXGBE_CB(skb)->dma,
					       ixgbe_rx_bufsz(rx_ring),
					       DMA_FROM_DEVICE);
				IXGBE_CB(skb)->page_released = false;
A
Alexander Duyck 已提交
4040 4041
			}
			dev_kfree_skb(skb);
4042
		}
4043 4044 4045 4046 4047 4048 4049 4050 4051
		rx_buffer->skb = NULL;
		if (rx_buffer->dma)
			dma_unmap_page(dev, rx_buffer->dma,
				       ixgbe_rx_pg_size(rx_ring),
				       DMA_FROM_DEVICE);
		rx_buffer->dma = 0;
		if (rx_buffer->page)
			put_page(rx_buffer->page);
		rx_buffer->page = NULL;
4052 4053 4054 4055 4056
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

4057 4058
	ixgbe_init_rx_page_offset(rx_ring);

4059 4060 4061
	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

4062
	rx_ring->next_to_alloc = 0;
4063 4064 4065 4066 4067 4068 4069 4070
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
4071
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
4072 4073 4074
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
4075
	u16 i;
4076

4077 4078 4079
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
4080

4081
	/* Free all the Tx ring sk_buffs */
4082 4083
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
4084
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097
	}

	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
4098
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4099 4100
 * @adapter: board private structure
 **/
4101
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4102 4103 4104
{
	int i;

4105
	for (i = 0; i < adapter->num_rx_queues; i++)
4106
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
4107 4108 4109
}

/**
4110
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4111 4112
 * @adapter: board private structure
 **/
4113
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4114 4115 4116
{
	int i;

4117
	for (i = 0; i < adapter->num_tx_queues; i++)
4118
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
4119 4120
}

4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
	struct hlist_node *node, *node2;
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	hlist_for_each_entry_safe(filter, node, node2,
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

4138 4139 4140
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
4141
	struct ixgbe_hw *hw = &adapter->hw;
4142
	u32 rxctrl;
4143
	int i;
4144 4145 4146 4147 4148

	/* signal that we are down to the interrupt handler */
	set_bit(__IXGBE_DOWN, &adapter->state);

	/* disable receives */
4149 4150
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
4151

4152 4153 4154 4155 4156
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

4157
	usleep_range(10000, 20000);
4158

4159 4160
	netif_tx_stop_all_queues(netdev);

4161
	/* call carrier off first to avoid false dev_watchdog timeouts */
4162 4163 4164 4165 4166 4167 4168
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

4169 4170
	adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
			     IXGBE_FLAG2_RESET_REQUESTED);
4171 4172 4173 4174
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

4175
	if (adapter->num_vfs) {
4176 4177
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4178 4179 4180

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
4181
			adapter->vfinfo[i].clear_to_send = false;
4182 4183 4184 4185 4186 4187

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
4188 4189
	}

4190 4191
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
4192
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
4193
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
4194
	}
4195 4196

	/* Disable the Tx DMA engine on 82599 and X540 */
4197 4198
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4199
	case ixgbe_mac_X540:
4200
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
4201 4202
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
4203 4204 4205 4206
		break;
	default:
		break;
	}
4207

4208 4209
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
4210 4211 4212 4213

	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
4214
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
4215 4216 4217
	      (hw->mac.type == ixgbe_mac_82599EB))))
		hw->mac.ops.disable_tx_laser(hw);

4218 4219 4220
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);

4221
#ifdef CONFIG_IXGBE_DCA
4222
	/* since we reset the hardware DCA settings were cleared */
4223
	ixgbe_setup_dca(adapter);
4224
#endif
4225 4226 4227
}

/**
4228 4229 4230 4231 4232
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
4233
 **/
4234
static int ixgbe_poll(struct napi_struct *napi, int budget)
4235
{
4236
	struct ixgbe_q_vector *q_vector =
4237
				container_of(napi, struct ixgbe_q_vector, napi);
4238
	struct ixgbe_adapter *adapter = q_vector->adapter;
4239 4240 4241
	struct ixgbe_ring *ring;
	int per_ring_budget;
	bool clean_complete = true;
4242

4243
#ifdef CONFIG_IXGBE_DCA
4244 4245
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
4246 4247
#endif

4248
	ixgbe_for_each_ring(ring, q_vector->tx)
4249
		clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
4250

4251 4252 4253 4254 4255 4256
	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;
4257

4258
	ixgbe_for_each_ring(ring, q_vector->rx)
4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273
		clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
						     per_ring_budget);

	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
	napi_complete(napi);
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));

	return 0;
4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
4285
	ixgbe_tx_timeout_reset(adapter);
4286 4287
}

4288 4289 4290 4291 4292 4293 4294 4295
/**
 * ixgbe_set_rss_queues: Allocate queues for RSS
 * @adapter: board private structure to initialize
 *
 * This is our "base" multiqueue mode.  RSS (Receive Side Scaling) will try
 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
 *
 **/
4296 4297 4298
static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
4299
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
4300 4301

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4302 4303 4304
		f->mask = 0xF;
		adapter->num_rx_queues = f->indices;
		adapter->num_tx_queues = f->indices;
4305 4306 4307
		ret = true;
	} else {
		ret = false;
4308 4309
	}

4310 4311 4312
	return ret;
}

4313 4314 4315 4316 4317 4318 4319 4320 4321 4322
/**
 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
 * @adapter: board private structure to initialize
 *
 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
 * to the original CPU that initiated the Tx session.  This runs in addition
 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
 * Rx load across CPUs using RSS.
 *
 **/
4323
static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
4324 4325 4326 4327 4328 4329 4330
{
	bool ret = false;
	struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];

	f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
	f_fdir->mask = 0;

4331 4332 4333 4334 4335
	/*
	 * Use RSS in addition to Flow Director to ensure the best
	 * distribution of flows across cores, even when an FDIR flow
	 * isn't matched.
	 */
4336 4337
	if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
	    (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
4338 4339 4340 4341 4342 4343 4344 4345 4346
		adapter->num_tx_queues = f_fdir->indices;
		adapter->num_rx_queues = f_fdir->indices;
		ret = true;
	} else {
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
	}
	return ret;
}

4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361
#ifdef IXGBE_FCOE
/**
 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
 * @adapter: board private structure to initialize
 *
 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
 * rx queues out of the max number of rx queues, instead, it is used as the
 * index of the first rx queue used by FCoE.
 *
 **/
static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
{
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];

4362 4363 4364
	if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
		return false;

4365
	f->indices = min_t(int, num_online_cpus(), f->indices);
4366

4367 4368
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;
4369

4370 4371
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
		e_info(probe, "FCoE enabled with RSS\n");
4372
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
4373 4374 4375
			ixgbe_set_fdir_queues(adapter);
		else
			ixgbe_set_rss_queues(adapter);
4376
	}
4377

4378 4379 4380 4381
	/* adding FCoE rx rings to the end */
	f->mask = adapter->num_rx_queues;
	adapter->num_rx_queues += f->indices;
	adapter->num_tx_queues += f->indices;
4382

4383 4384 4385 4386
	return true;
}
#endif /* IXGBE_FCOE */

4387 4388 4389
/* Artificial max queue cap per traffic class in DCB mode */
#define DCB_QUEUE_CAP 8

4390 4391 4392
#ifdef CONFIG_IXGBE_DCB
static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
{
4393 4394 4395
	int per_tc_q, q, i, offset = 0;
	struct net_device *dev = adapter->netdev;
	int tcs = netdev_get_num_tc(dev);
4396

4397 4398
	if (!tcs)
		return false;
4399

4400
	/* Map queue offset and counts onto allocated tx queues */
4401 4402
	per_tc_q = min_t(unsigned int, dev->num_tx_queues / tcs, DCB_QUEUE_CAP);
	q = min_t(int, num_online_cpus(), per_tc_q);
4403 4404

	for (i = 0; i < tcs; i++) {
4405 4406
		netdev_set_tc_queue(dev, i, q, offset);
		offset += q;
4407 4408
	}

4409 4410
	adapter->num_tx_queues = q * tcs;
	adapter->num_rx_queues = q * tcs;
4411 4412

#ifdef IXGBE_FCOE
4413 4414 4415 4416
	/* FCoE enabled queues require special configuration indexed
	 * by feature specific indices and mask. Here we map FCoE
	 * indices onto the DCB queue pairs allowing FCoE to own
	 * configuration later.
4417
	 */
4418
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4419
		u8 prio_tc[MAX_USER_PRIORITY] = {0};
4420 4421 4422 4423
		int tc;
		struct ixgbe_ring_feature *f =
					&adapter->ring_feature[RING_F_FCOE];

4424 4425
		ixgbe_dcb_unpack_map(&adapter->dcb_cfg, DCB_TX_CONFIG, prio_tc);
		tc = prio_tc[adapter->fcoe.up];
4426 4427 4428
		f->indices = dev->tc_to_txq[tc].count;
		f->mask = dev->tc_to_txq[tc].offset;
	}
4429 4430
#endif

4431
	return true;
4432
}
4433
#endif
4434

4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447
/**
 * ixgbe_set_sriov_queues: Allocate queues for IOV use
 * @adapter: board private structure to initialize
 *
 * IOV doesn't actually use anything, so just NAK the
 * request for now and let the other queue routines
 * figure out what to do.
 */
static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
{
	return false;
}

4448
/*
L
Lucas De Marchi 已提交
4449
 * ixgbe_set_num_queues: Allocate queues for device, feature dependent
4450 4451 4452 4453 4454 4455 4456 4457 4458
 * @adapter: board private structure to initialize
 *
 * This is the top level queue allocation routine.  The order here is very
 * important, starting with the "most" number of features turned on at once,
 * and ending with the smallest set of features.  This way large combinations
 * can be allocated if they're turned on, and smaller combinations are the
 * fallthrough conditions.
 *
 **/
4459
static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
4460
{
4461 4462 4463 4464 4465 4466 4467
	/* Start with base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;
	adapter->num_rx_pools = adapter->num_rx_queues;
	adapter->num_rx_queues_per_pool = 1;

	if (ixgbe_set_sriov_queues(adapter))
4468
		goto done;
4469

4470 4471
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_set_dcb_queues(adapter))
4472
		goto done;
4473 4474

#endif
4475 4476 4477 4478 4479
#ifdef IXGBE_FCOE
	if (ixgbe_set_fcoe_queues(adapter))
		goto done;

#endif /* IXGBE_FCOE */
4480 4481 4482
	if (ixgbe_set_fdir_queues(adapter))
		goto done;

4483
	if (ixgbe_set_rss_queues(adapter))
4484 4485 4486 4487 4488 4489 4490
		goto done;

	/* fallback to base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;

done:
4491 4492 4493 4494
	if ((adapter->netdev->reg_state == NETREG_UNREGISTERED) ||
	    (adapter->netdev->reg_state == NETREG_UNREGISTERING))
		return 0;

4495
	/* Notify the stack of the (possibly) reduced queue counts. */
4496
	netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
4497 4498
	return netif_set_real_num_rx_queues(adapter->netdev,
					    adapter->num_rx_queues);
4499 4500
}

4501
static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
4502
				       int vectors)
4503 4504 4505
{
	int err, vector_threshold;

4506 4507 4508
	/* We'll want at least 2 (vector_threshold):
	 * 1) TxQ[0] + RxQ[0] handler
	 * 2) Other (Link Status Change, etc.)
4509 4510 4511
	 */
	vector_threshold = MIN_MSIX_COUNT;

4512 4513
	/*
	 * The more we get, the more we will assign to Tx/Rx Cleanup
4514 4515 4516 4517 4518 4519
	 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
	 * Right now, we simply care about how many we'll get; we'll
	 * set them up later while requesting irq's.
	 */
	while (vectors >= vector_threshold) {
		err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
4520
				      vectors);
4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533
		if (!err) /* Success in acquiring all requested vectors. */
			break;
		else if (err < 0)
			vectors = 0; /* Nasty failure, quit now */
		else /* err == number of vectors we should try again with */
			vectors = err;
	}

	if (vectors < vector_threshold) {
		/* Can't allocate enough MSI-X interrupts?  Oh well.
		 * This just means we'll go with either a single MSI
		 * vector or fall back to legacy interrupts.
		 */
4534 4535
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI-X interrupts\n");
4536 4537 4538 4539 4540
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else {
		adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
4541 4542 4543 4544 4545 4546
		/*
		 * Adjust for only the vectors we'll use, which is minimum
		 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
		 * vectors we were allocated.
		 */
		adapter->num_msix_vectors = min(vectors,
4547
				   adapter->max_msix_q_vectors + NON_Q_VECTORS);
4548 4549 4550 4551
	}
}

/**
4552
 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
4553 4554
 * @adapter: board private structure to initialize
 *
4555 4556
 * Cache the descriptor ring offsets for RSS to the assigned rings.
 *
4557
 **/
4558
static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
4559
{
4560 4561
	int i;

4562 4563
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
		return false;
4564

4565 4566 4567 4568 4569 4570
	for (i = 0; i < adapter->num_rx_queues; i++)
		adapter->rx_ring[i]->reg_idx = i;
	for (i = 0; i < adapter->num_tx_queues; i++)
		adapter->tx_ring[i]->reg_idx = i;

	return true;
4571 4572 4573
}

#ifdef CONFIG_IXGBE_DCB
4574 4575

/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
J
John Fastabend 已提交
4576 4577
static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
				    unsigned int *tx, unsigned int *rx)
4578 4579 4580 4581 4582 4583 4584 4585 4586 4587
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	u8 num_tcs = netdev_get_num_tc(dev);

	*tx = 0;
	*rx = 0;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4588 4589
		*tx = tc << 2;
		*rx = tc << 3;
4590 4591 4592
		break;
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
4593
		if (num_tcs > 4) {
4594 4595 4596 4597 4598 4599 4600 4601 4602 4603
			if (tc < 3) {
				*tx = tc << 5;
				*rx = tc << 4;
			} else if (tc <  5) {
				*tx = ((tc + 2) << 4);
				*rx = tc << 4;
			} else if (tc < num_tcs) {
				*tx = ((tc + 8) << 3);
				*rx = tc << 4;
			}
4604
		} else {
4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628
			*rx =  tc << 5;
			switch (tc) {
			case 0:
				*tx =  0;
				break;
			case 1:
				*tx = 64;
				break;
			case 2:
				*tx = 96;
				break;
			case 3:
				*tx = 112;
				break;
			default:
				break;
			}
		}
		break;
	default:
		break;
	}
}

4629 4630 4631 4632 4633 4634 4635 4636 4637
/**
 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for DCB to the assigned rings.
 *
 **/
static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
{
4638 4639 4640
	struct net_device *dev = adapter->netdev;
	int i, j, k;
	u8 num_tcs = netdev_get_num_tc(dev);
4641

4642
	if (!num_tcs)
4643
		return false;
4644

4645 4646 4647 4648 4649 4650 4651 4652 4653 4654
	for (i = 0, k = 0; i < num_tcs; i++) {
		unsigned int tx_s, rx_s;
		u16 count = dev->tc_to_txq[i].count;

		ixgbe_get_first_reg_idx(adapter, i, &tx_s, &rx_s);
		for (j = 0; j < count; j++, k++) {
			adapter->tx_ring[k]->reg_idx = tx_s + j;
			adapter->rx_ring[k]->reg_idx = rx_s + j;
			adapter->tx_ring[k]->dcb_tc = i;
			adapter->rx_ring[k]->dcb_tc = i;
4655 4656
		}
	}
4657 4658

	return true;
4659 4660 4661
}
#endif

4662 4663 4664 4665 4666 4667 4668
/**
 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
 *
 **/
4669
static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
4670 4671 4672 4673
{
	int i;
	bool ret = false;

4674 4675
	if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
	    (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
4676
		for (i = 0; i < adapter->num_rx_queues; i++)
4677
			adapter->rx_ring[i]->reg_idx = i;
4678
		for (i = 0; i < adapter->num_tx_queues; i++)
4679
			adapter->tx_ring[i]->reg_idx = i;
4680 4681 4682 4683 4684 4685
		ret = true;
	}

	return ret;
}

4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696
#ifdef IXGBE_FCOE
/**
 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
 *
 */
static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
{
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4697 4698 4699 4700 4701
	int i;
	u8 fcoe_rx_i = 0, fcoe_tx_i = 0;

	if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
		return false;
4702

4703
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4704
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
4705 4706 4707
			ixgbe_cache_ring_fdir(adapter);
		else
			ixgbe_cache_ring_rss(adapter);
4708

4709 4710
		fcoe_rx_i = f->mask;
		fcoe_tx_i = f->mask;
4711
	}
4712 4713 4714 4715 4716
	for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
		adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
		adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
	}
	return true;
4717 4718 4719
}

#endif /* IXGBE_FCOE */
4720 4721 4722 4723 4724 4725 4726 4727 4728 4729
/**
 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
 * @adapter: board private structure to initialize
 *
 * SR-IOV doesn't use any descriptor rings but changes the default if
 * no other mapping is used.
 *
 */
static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
{
4730 4731
	adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
	adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
4732 4733 4734 4735 4736 4737
	if (adapter->num_vfs)
		return true;
	else
		return false;
}

4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751
/**
 * ixgbe_cache_ring_register - Descriptor ring to register mapping
 * @adapter: board private structure to initialize
 *
 * Once we know the feature-set enabled for the device, we'll cache
 * the register offset the descriptor ring is assigned to.
 *
 * Note, the order the various feature calls is important.  It must start with
 * the "most" features enabled at the same time, then trickle down to the
 * least amount of features turned on at once.
 **/
static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
{
	/* start with default case */
4752 4753
	adapter->rx_ring[0]->reg_idx = 0;
	adapter->tx_ring[0]->reg_idx = 0;
4754

4755 4756 4757
	if (ixgbe_cache_ring_sriov(adapter))
		return;

4758 4759 4760 4761 4762
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_cache_ring_dcb(adapter))
		return;
#endif

4763 4764 4765 4766
#ifdef IXGBE_FCOE
	if (ixgbe_cache_ring_fcoe(adapter))
		return;
#endif /* IXGBE_FCOE */
4767

4768 4769 4770
	if (ixgbe_cache_ring_fdir(adapter))
		return;

4771 4772
	if (ixgbe_cache_ring_rss(adapter))
		return;
4773 4774 4775 4776 4777 4778 4779 4780 4781
}

/**
 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
 * @adapter: board private structure to initialize
 *
 * Attempt to configure the interrupts using the best available
 * capabilities of the hardware and the kernel.
 **/
A
Al Viro 已提交
4782
static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
4783
{
4784
	struct ixgbe_hw *hw = &adapter->hw;
4785 4786 4787 4788 4789 4790 4791
	int err = 0;
	int vector, v_budget;

	/*
	 * It's easy to be greedy for MSI-X vectors, but it really
	 * doesn't do us much good if we have a lot more vectors
	 * than CPU's.  So let's be conservative and only ask for
4792
	 * (roughly) the same number of vectors as there are CPU's.
4793
	 * The default is to use pairs of vectors.
4794
	 */
4795 4796 4797
	v_budget = max(adapter->num_rx_queues, adapter->num_tx_queues);
	v_budget = min_t(int, v_budget, num_online_cpus());
	v_budget += NON_Q_VECTORS;
4798 4799 4800

	/*
	 * At the same time, hardware can only support a maximum of
4801 4802 4803 4804
	 * hw.mac->max_msix_vectors vectors.  With features
	 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
	 * descriptor queues supported by our device.  Thus, we cap it off in
	 * those rare cases where the cpu count also exceeds our vector limit.
4805
	 */
4806
	v_budget = min_t(int, v_budget, hw->mac.max_msix_vectors);
4807 4808 4809 4810

	/* A failure in MSI-X entry allocation isn't fatal, but it does
	 * mean we disable MSI-X capabilities of the adapter. */
	adapter->msix_entries = kcalloc(v_budget,
4811
					sizeof(struct msix_entry), GFP_KERNEL);
4812 4813 4814
	if (adapter->msix_entries) {
		for (vector = 0; vector < v_budget; vector++)
			adapter->msix_entries[vector].entry = vector;
4815

4816
		ixgbe_acquire_msix_vectors(adapter, v_budget);
4817

4818 4819 4820
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
			goto out;
	}
4821

4822 4823
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
	adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
4824
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
4825
		e_err(probe,
4826
		      "ATR is not supported while multiple "
4827 4828
		      "queues are disabled.  Disabling Flow Director\n");
	}
4829 4830
	adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
	adapter->atr_sample_rate = 0;
4831 4832 4833
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

4834 4835 4836
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4837 4838 4839 4840 4841

	err = pci_enable_msi(adapter->pdev);
	if (!err) {
		adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
	} else {
4842 4843 4844
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI interrupt, "
			     "falling back to legacy.  Error: %d\n", err);
4845 4846 4847 4848 4849 4850 4851 4852
		/* reset err */
		err = 0;
	}

out:
	return err;
}

4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994
static void ixgbe_add_ring(struct ixgbe_ring *ring,
			   struct ixgbe_ring_container *head)
{
	ring->next = head->ring;
	head->ring = ring;
	head->count++;
}

/**
 * ixgbe_alloc_q_vector - Allocate memory for a single interrupt vector
 * @adapter: board private structure to initialize
 * @v_idx: index of vector in adapter struct
 *
 * We allocate one q_vector.  If allocation fails we return -ENOMEM.
 **/
static int ixgbe_alloc_q_vector(struct ixgbe_adapter *adapter, int v_idx,
				int txr_count, int txr_idx,
				int rxr_count, int rxr_idx)
{
	struct ixgbe_q_vector *q_vector;
	struct ixgbe_ring *ring;
	int node = -1;
	int cpu = -1;
	int ring_count, size;

	ring_count = txr_count + rxr_count;
	size = sizeof(struct ixgbe_q_vector) +
	       (sizeof(struct ixgbe_ring) * ring_count);

	/* customize cpu for Flow Director mapping */
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		if (cpu_online(v_idx)) {
			cpu = v_idx;
			node = cpu_to_node(cpu);
		}
	}

	/* allocate q_vector and rings */
	q_vector = kzalloc_node(size, GFP_KERNEL, node);
	if (!q_vector)
		q_vector = kzalloc(size, GFP_KERNEL);
	if (!q_vector)
		return -ENOMEM;

	/* setup affinity mask and node */
	if (cpu != -1)
		cpumask_set_cpu(cpu, &q_vector->affinity_mask);
	else
		cpumask_copy(&q_vector->affinity_mask, cpu_online_mask);
	q_vector->numa_node = node;

	/* initialize NAPI */
	netif_napi_add(adapter->netdev, &q_vector->napi,
		       ixgbe_poll, 64);

	/* tie q_vector and adapter together */
	adapter->q_vector[v_idx] = q_vector;
	q_vector->adapter = adapter;
	q_vector->v_idx = v_idx;

	/* initialize work limits */
	q_vector->tx.work_limit = adapter->tx_work_limit;

	/* initialize pointer to rings */
	ring = q_vector->ring;

	while (txr_count) {
		/* assign generic ring traits */
		ring->dev = &adapter->pdev->dev;
		ring->netdev = adapter->netdev;

		/* configure backlink on ring */
		ring->q_vector = q_vector;

		/* update q_vector Tx values */
		ixgbe_add_ring(ring, &q_vector->tx);

		/* apply Tx specific ring traits */
		ring->count = adapter->tx_ring_count;
		ring->queue_index = txr_idx;

		/* assign ring to adapter */
		adapter->tx_ring[txr_idx] = ring;

		/* update count and index */
		txr_count--;
		txr_idx++;

		/* push pointer to next ring */
		ring++;
	}

	while (rxr_count) {
		/* assign generic ring traits */
		ring->dev = &adapter->pdev->dev;
		ring->netdev = adapter->netdev;

		/* configure backlink on ring */
		ring->q_vector = q_vector;

		/* update q_vector Rx values */
		ixgbe_add_ring(ring, &q_vector->rx);

		/*
		 * 82599 errata, UDP frames with a 0 checksum
		 * can be marked as checksum errors.
		 */
		if (adapter->hw.mac.type == ixgbe_mac_82599EB)
			set_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state);

		/* apply Rx specific ring traits */
		ring->count = adapter->rx_ring_count;
		ring->queue_index = rxr_idx;

		/* assign ring to adapter */
		adapter->rx_ring[rxr_idx] = ring;

		/* update count and index */
		rxr_count--;
		rxr_idx++;

		/* push pointer to next ring */
		ring++;
	}

	return 0;
}

/**
 * ixgbe_free_q_vector - Free memory allocated for specific interrupt vector
 * @adapter: board private structure to initialize
 * @v_idx: Index of vector to be freed
 *
 * This function frees the memory allocated to the q_vector.  In addition if
 * NAPI is enabled it will delete any references to the NAPI struct prior
 * to freeing the q_vector.
 **/
static void ixgbe_free_q_vector(struct ixgbe_adapter *adapter, int v_idx)
{
	struct ixgbe_q_vector *q_vector = adapter->q_vector[v_idx];
	struct ixgbe_ring *ring;

4995
	ixgbe_for_each_ring(ring, q_vector->tx)
4996 4997
		adapter->tx_ring[ring->queue_index] = NULL;

4998
	ixgbe_for_each_ring(ring, q_vector->rx)
4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010
		adapter->rx_ring[ring->queue_index] = NULL;

	adapter->q_vector[v_idx] = NULL;
	netif_napi_del(&q_vector->napi);

	/*
	 * ixgbe_get_stats64() might access the rings on this vector,
	 * we must wait a grace period before freeing it.
	 */
	kfree_rcu(q_vector, rcu);
}

5011 5012 5013 5014 5015 5016 5017 5018 5019
/**
 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * We allocate one q_vector per queue interrupt.  If allocation fails we
 * return -ENOMEM.
 **/
static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
{
5020 5021 5022 5023 5024
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	int rxr_remaining = adapter->num_rx_queues;
	int txr_remaining = adapter->num_tx_queues;
	int rxr_idx = 0, txr_idx = 0, v_idx = 0;
	int err;
5025

5026 5027 5028
	/* only one q_vector if MSI-X is disabled. */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;
5029

5030 5031 5032 5033 5034
	if (q_vectors >= (rxr_remaining + txr_remaining)) {
		for (; rxr_remaining; v_idx++, q_vectors--) {
			int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors);
			err = ixgbe_alloc_q_vector(adapter, v_idx,
						   0, 0, rqpv, rxr_idx);
5035

5036 5037 5038 5039 5040 5041 5042 5043
			if (err)
				goto err_out;

			/* update counts and index */
			rxr_remaining -= rqpv;
			rxr_idx += rqpv;
		}
	}
5044

5045 5046 5047 5048 5049 5050 5051 5052
	for (; q_vectors; v_idx++, q_vectors--) {
		int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors);
		int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors);
		err = ixgbe_alloc_q_vector(adapter, v_idx,
					   tqpv, txr_idx,
					   rqpv, rxr_idx);

		if (err)
5053
			goto err_out;
5054 5055 5056 5057 5058 5059

		/* update counts and index */
		rxr_remaining -= rqpv;
		rxr_idx += rqpv;
		txr_remaining -= tqpv;
		txr_idx += tqpv;
5060 5061 5062 5063 5064
	}

	return 0;

err_out:
5065 5066
	while (v_idx) {
		v_idx--;
5067
		ixgbe_free_q_vector(adapter, v_idx);
5068
	}
5069

5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082
	return -ENOMEM;
}

/**
 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * This function frees the memory allocated to the q_vectors.  In addition if
 * NAPI is enabled it will delete any references to the NAPI struct prior
 * to freeing the q_vector.
 **/
static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
{
5083
	int v_idx, q_vectors;
5084

5085
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
5086
		q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
5087
	else
5088
		q_vectors = 1;
5089

5090 5091
	for (v_idx = 0; v_idx < q_vectors; v_idx++)
		ixgbe_free_q_vector(adapter, v_idx);
5092 5093
}

5094
static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116
{
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		pci_disable_msix(adapter->pdev);
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
		pci_disable_msi(adapter->pdev);
	}
}

/**
 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
 * @adapter: board private structure to initialize
 *
 * We determine which interrupt scheme to use based on...
 * - Kernel support (MSI, MSI-X)
 *   - which can be user-defined (via MODULE_PARAM)
 * - Hardware queue count (num_*_queues)
 *   - defined by miscellaneous hardware support/features (RSS, etc.)
 **/
5117
int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
5118 5119 5120 5121
{
	int err;

	/* Number of supported queues */
5122 5123 5124
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
5125 5126 5127

	err = ixgbe_set_interrupt_capability(adapter);
	if (err) {
5128
		e_dev_err("Unable to setup interrupt capabilities\n");
5129
		goto err_set_interrupt;
5130 5131
	}

5132 5133
	err = ixgbe_alloc_q_vectors(adapter);
	if (err) {
5134
		e_dev_err("Unable to allocate memory for queue vectors\n");
5135 5136 5137
		goto err_alloc_q_vectors;
	}

5138
	ixgbe_cache_ring_register(adapter);
5139

5140
	e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
5141 5142
		   (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
		   adapter->num_rx_queues, adapter->num_tx_queues);
5143 5144 5145

	set_bit(__IXGBE_DOWN, &adapter->state);

5146
	return 0;
5147

5148 5149
err_alloc_q_vectors:
	ixgbe_reset_interrupt_capability(adapter);
5150
err_set_interrupt:
5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162
	return err;
}

/**
 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
 * @adapter: board private structure to clear interrupt scheme on
 *
 * We go through and clear interrupt specific resources and reset the structure
 * to pre-load conditions
 **/
void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
{
5163 5164 5165
	adapter->num_tx_queues = 0;
	adapter->num_rx_queues = 0;

5166 5167
	ixgbe_free_q_vectors(adapter);
	ixgbe_reset_interrupt_capability(adapter);
5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181
}

/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
5182
	unsigned int rss;
J
Jeff Kirsher 已提交
5183
#ifdef CONFIG_IXGBE_DCB
5184 5185 5186
	int j;
	struct tc_configuration *tc;
#endif
5187

5188 5189 5190 5191 5192 5193 5194 5195
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

5196
	/* Set capability flags */
5197
	rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
5198 5199
	adapter->ring_feature[RING_F_RSS].indices = rss;
	adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
5200 5201
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5202 5203
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
5204
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
5205
		break;
D
Don Skidmore 已提交
5206
	case ixgbe_mac_X540:
5207 5208
		adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
	case ixgbe_mac_82599EB:
5209
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
5210 5211
		adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
5212 5213
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5214 5215 5216
		/* Flow Director hash filters enabled */
		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->atr_sample_rate = 20;
5217
		adapter->ring_feature[RING_F_FDIR].indices =
5218
							 IXGBE_MAX_FDIR_INDICES;
5219
		adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
5220
#ifdef IXGBE_FCOE
5221 5222 5223
		adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
		adapter->ring_feature[RING_F_FCOE].indices = 0;
5224
#ifdef CONFIG_IXGBE_DCB
5225
		/* Default traffic class to use for FCoE */
5226
		adapter->fcoe.up = IXGBE_FCOE_DEFTC;
5227
#endif
5228
#endif /* IXGBE_FCOE */
5229 5230 5231
		break;
	default:
		break;
A
Alexander Duyck 已提交
5232
	}
5233

5234 5235 5236
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
5237
#ifdef CONFIG_IXGBE_DCB
5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	}

5249 5250 5251 5252 5253 5254 5255 5256 5257
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
5258 5259 5260 5261 5262 5263

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

5264 5265
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
5266
	adapter->dcb_cfg.pfc_mode_enable = false;
5267
	adapter->dcb_set_bitmap = 0x00;
5268
	adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
5269
	ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
5270
			   MAX_TRAFFIC_CLASS);
5271 5272

#endif
5273 5274

	/* default flow control settings */
5275
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5276
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5277 5278 5279
#ifdef CONFIG_DCB
	adapter->last_lfc_mode = hw->fc.current_mode;
#endif
5280
	ixgbe_pbthresh_setup(adapter);
5281 5282
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
D
Don Skidmore 已提交
5283
	hw->fc.disable_fc_autoneg = false;
5284

5285
	/* enable itr by default in dynamic mode */
5286 5287
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
5288 5289 5290 5291 5292

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5293
	/* set default work limits */
5294
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
5295

5296
	/* initialize eeprom parameters */
5297
	if (ixgbe_init_eeprom_params_generic(hw)) {
5298
		e_dev_err("EEPROM initialization failed\n");
5299 5300 5301 5302 5303 5304 5305 5306 5307 5308
		return -EIO;
	}

	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5309
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5310 5311 5312
 *
 * Return 0 on success, negative on failure
 **/
5313
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5314
{
5315
	struct device *dev = tx_ring->dev;
5316 5317
	int orig_node = dev_to_node(dev);
	int numa_node = -1;
5318 5319
	int size;

5320
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
5321 5322 5323 5324 5325

	if (tx_ring->q_vector)
		numa_node = tx_ring->q_vector->numa_node;

	tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
5326
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
5327
		tx_ring->tx_buffer_info = vzalloc(size);
5328 5329
	if (!tx_ring->tx_buffer_info)
		goto err;
5330 5331

	/* round up to nearest 4K */
5332
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5333
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5334

5335 5336 5337 5338 5339 5340 5341 5342 5343
	set_dev_node(dev, numa_node);
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
						   &tx_ring->dma, GFP_KERNEL);
5344 5345
	if (!tx_ring->desc)
		goto err;
5346

5347 5348
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
5349
	return 0;
5350 5351 5352 5353

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5354
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
5355
	return -ENOMEM;
5356 5357
}

5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5373
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
5374 5375
		if (!err)
			continue;
5376
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5377 5378 5379 5380 5381 5382
		break;
	}

	return err;
}

5383 5384
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5385
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5386 5387 5388
 *
 * Returns 0 on success, negative on failure
 **/
5389
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
5390
{
5391
	struct device *dev = rx_ring->dev;
5392 5393
	int orig_node = dev_to_node(dev);
	int numa_node = -1;
5394
	int size;
5395

5396
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
5397 5398 5399 5400 5401

	if (rx_ring->q_vector)
		numa_node = rx_ring->q_vector->numa_node;

	rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
5402
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
5403
		rx_ring->rx_buffer_info = vzalloc(size);
5404 5405
	if (!rx_ring->rx_buffer_info)
		goto err;
5406 5407

	/* Round up to nearest 4K */
5408 5409
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5410

5411 5412 5413 5414 5415 5416 5417 5418 5419
	set_dev_node(dev, numa_node);
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
						   &rx_ring->dma, GFP_KERNEL);
5420 5421
	if (!rx_ring->desc)
		goto err;
5422

5423 5424
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5425

5426 5427
	ixgbe_init_rx_page_offset(rx_ring);

5428
	return 0;
5429 5430 5431 5432
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
5433
	return -ENOMEM;
5434 5435
}

5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5451
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
5452 5453
		if (!err)
			continue;
5454
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5455 5456 5457 5458 5459 5460
		break;
	}

	return err;
}

5461 5462 5463 5464 5465 5466
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5467
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
5468
{
5469
	ixgbe_clean_tx_ring(tx_ring);
5470 5471 5472 5473

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5474 5475 5476 5477 5478 5479
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5495
		if (adapter->tx_ring[i]->desc)
5496
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
5497 5498 5499
}

/**
5500
 * ixgbe_free_rx_resources - Free Rx Resources
5501 5502 5503 5504
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5505
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
5506
{
5507
	ixgbe_clean_rx_ring(rx_ring);
5508 5509 5510 5511

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5512 5513 5514 5515 5516 5517
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
5533
		if (adapter->rx_ring[i]->desc)
5534
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

5549
	/* MTU < 68 is an error and causes problems on some kernels */
5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560
	if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
		return -EINVAL;

	/*
	 * For 82599EB we cannot allow PF to change MTU greater than 1500
	 * in SR-IOV mode as it may cause buffer overruns in guest VFs that
	 * don't allocate and chain buffers correctly.
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
	    (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
5561
			return -EINVAL;
5562

5563
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5564

5565
	/* must set new MTU before calling down or up */
5566 5567
	netdev->mtu = new_mtu;

5568 5569
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int err;
5590 5591 5592 5593

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
5594

5595 5596
	netif_carrier_off(netdev);

5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

5609
	err = ixgbe_request_irq(adapter);
5610 5611 5612
	if (err)
		goto err_req_irq;

5613
	ixgbe_up_complete(adapter);
5614 5615 5616 5617 5618

	return 0;

err_req_irq:
err_setup_rx:
5619
	ixgbe_free_all_rx_resources(adapter);
5620
err_setup_tx:
5621
	ixgbe_free_all_tx_resources(adapter);
5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644
	ixgbe_reset(adapter);

	return err;
}

/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_down(adapter);
	ixgbe_free_irq(adapter);

5645 5646
	ixgbe_fdir_filter_exit(adapter);

5647 5648 5649
	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);

5650
	ixgbe_release_hw_control(adapter);
5651 5652 5653 5654

	return 0;
}

5655 5656 5657
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
5658 5659
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5660 5661 5662 5663
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
5664 5665 5666 5667 5668
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
5669 5670

	err = pci_enable_device_mem(pdev);
5671
	if (err) {
5672
		e_dev_err("Cannot enable PCI device from suspend\n");
5673 5674 5675 5676
		return err;
	}
	pci_set_master(pdev);

5677
	pci_wake_from_d3(pdev, false);
5678 5679 5680

	err = ixgbe_init_interrupt_scheme(adapter);
	if (err) {
5681
		e_dev_err("Cannot initialize interrupts for device\n");
5682 5683 5684 5685 5686
		return err;
	}

	ixgbe_reset(adapter);

5687 5688
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5689
	if (netif_running(netdev)) {
5690
		err = ixgbe_open(netdev);
5691 5692 5693 5694 5695 5696 5697 5698 5699
		if (err)
			return err;
	}

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5700 5701

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5702
{
5703 5704
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5705 5706 5707
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

	if (netif_running(netdev)) {
		ixgbe_down(adapter);
		ixgbe_free_irq(adapter);
		ixgbe_free_all_tx_resources(adapter);
		ixgbe_free_all_rx_resources(adapter);
	}

5721
	ixgbe_clear_interrupt_scheme(adapter);
5722 5723 5724 5725
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);
#endif
5726

5727 5728 5729 5730
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5731

5732
#endif
5733 5734
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5735

5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

5753 5754
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5755
		pci_wake_from_d3(pdev, false);
5756 5757
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5758
	case ixgbe_mac_X540:
5759 5760 5761 5762 5763
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
5764

5765 5766
	*enable_wake = !!wufc;

5767 5768 5769 5770
	ixgbe_release_hw_control(adapter);

	pci_disable_device(pdev);

5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5790 5791 5792

	return 0;
}
5793
#endif /* CONFIG_PM */
5794 5795 5796

static void ixgbe_shutdown(struct pci_dev *pdev)
{
5797 5798 5799 5800 5801 5802 5803 5804
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5805 5806
}

5807 5808 5809 5810 5811 5812
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
5813
	struct net_device *netdev = adapter->netdev;
5814
	struct ixgbe_hw *hw = &adapter->hw;
5815
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
5816 5817
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5818 5819
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
5820
	u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
5821 5822 5823 5824 5825
#ifdef IXGBE_FCOE
	struct ixgbe_fcoe *fcoe = &adapter->fcoe;
	unsigned int cpu;
	u64 fcoe_noddp_counts_sum = 0, fcoe_noddp_ext_buff_counts_sum = 0;
#endif /* IXGBE_FCOE */
5826

5827 5828 5829 5830
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

5831
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
5832
		u64 rsc_count = 0;
5833
		u64 rsc_flush = 0;
5834 5835
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
5836
				IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5837
		for (i = 0; i < adapter->num_rx_queues; i++) {
5838 5839
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
5840 5841 5842
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
5843 5844
	}

5845 5846 5847 5848 5849
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
5850
		hw_csum_rx_error += rx_ring->rx_stats.csum_err;
5851 5852 5853 5854 5855 5856
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
5857
	adapter->hw_csum_rx_error = hw_csum_rx_error;
5858 5859 5860 5861 5862
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
5863
	/* gather some stats to the adapter struct that are per queue */
5864 5865 5866 5867 5868 5869 5870
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
5871
	adapter->restart_queue = restart_queue;
5872 5873 5874
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
5875

5876
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5877 5878

	/* 8 register reads */
5879 5880 5881 5882
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
5883 5884
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
5885 5886
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
5887 5888
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
5889 5890 5891
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5892 5893
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
5894 5895
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5896
		case ixgbe_mac_X540:
5897 5898 5899 5900 5901
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
5902
		}
5903
	}
5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916 5917

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
		    (hw->mac.type == ixgbe_mac_X540)) {
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

5918
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5919
	/* work around hardware counting issue */
5920
	hwstats->gprc -= missed_rx;
5921

5922 5923
	ixgbe_update_xoff_received(adapter);

5924
	/* 82598 hardware only has a 32 bit counter in the high register */
5925 5926 5927 5928 5929 5930 5931
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
5932
	case ixgbe_mac_X540:
5933 5934 5935 5936 5937 5938
		/* OS2BMC stats are X540 only*/
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
5939
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
5940
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
5941
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
5942
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
5943
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
5944
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
5945 5946 5947
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
5948
#ifdef IXGBE_FCOE
5949 5950 5951 5952 5953 5954
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965 5966
		/* Add up per cpu counters for total ddp aloc fail */
		if (fcoe->pcpu_noddp && fcoe->pcpu_noddp_ext_buff) {
			for_each_possible_cpu(cpu) {
				fcoe_noddp_counts_sum +=
					*per_cpu_ptr(fcoe->pcpu_noddp, cpu);
				fcoe_noddp_ext_buff_counts_sum +=
					*per_cpu_ptr(fcoe->
						pcpu_noddp_ext_buff, cpu);
			}
		}
		hwstats->fcoe_noddp = fcoe_noddp_counts_sum;
		hwstats->fcoe_noddp_ext_buff = fcoe_noddp_ext_buff_counts_sum;
5967
#endif /* IXGBE_FCOE */
5968 5969 5970
		break;
	default:
		break;
5971
	}
5972
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5973 5974
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
5975
	if (hw->mac.type == ixgbe_mac_82598EB)
5976 5977 5978 5979 5980 5981 5982 5983 5984
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
5985
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5986
	hwstats->lxontxc += lxon;
5987
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5988 5989 5990
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5991 5992 5993 5994
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
6010 6011

	/* Fill out the OS statistics structure */
6012
	netdev->stats.multicast = hwstats->mprc;
6013 6014

	/* Rx Errors */
6015
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
6016
	netdev->stats.rx_dropped = 0;
6017 6018
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
6019
	netdev->stats.rx_missed_errors = total_mpc;
6020 6021 6022
}

/**
6023 6024
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
 * @adapter - pointer to the device adapter structure
6025
 **/
6026
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
6027
{
6028
	struct ixgbe_hw *hw = &adapter->hw;
6029
	int i;
6030

6031 6032 6033 6034
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
6035

6036
	/* if interface is down do nothing */
6037
	if (test_bit(__IXGBE_DOWN, &adapter->state))
6038 6039 6040 6041 6042 6043 6044 6045
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

6046 6047 6048
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
6049
			        &(adapter->tx_ring[i]->state));
6050 6051
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
 * @adapter - pointer to the device adapter structure
 *
 * This function serves two purposes.  First it strobes the interrupt lines
S
Stephen Hemminger 已提交
6063
 * in order to make certain interrupts are occurring.  Secondly it sets the
6064
 * bits needed to check for TX hangs.  As a result we should immediately
S
Stephen Hemminger 已提交
6065
 * determine if a hang has occurred.
6066 6067
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
6068
{
6069
	struct ixgbe_hw *hw = &adapter->hw;
6070 6071
	u64 eics = 0;
	int i;
6072

6073 6074 6075 6076
	/* If we're down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
6077

6078 6079 6080 6081 6082
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
6083

6084 6085 6086 6087 6088 6089 6090 6091
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
6092 6093 6094 6095
	} else {
		/* get one bit for every active tx/rx interrupt vector */
		for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
6096
			if (qv->rx.ring || qv->tx.ring)
6097 6098
				eics |= ((u64)1 << i);
		}
6099
	}
6100

6101
	/* Cause software interrupt to ensure rings are cleaned */
6102 6103
	ixgbe_irq_rearm_queues(adapter, eics);

6104 6105
}

6106
/**
6107 6108 6109
 * ixgbe_watchdog_update_link - update the link status
 * @adapter - pointer to the device adapter structure
 * @link_speed - pointer to a u32 to store the link_speed
6110
 **/
6111
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
6112 6113
{
	struct ixgbe_hw *hw = &adapter->hw;
6114 6115
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
6116
	int i;
6117

6118 6119 6120 6121 6122
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
6123
	} else {
6124 6125 6126
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
6127
	}
6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146
	if (link_up) {
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
				hw->mac.ops.fc_enable(hw, i);
		} else {
			hw->mac.ops.fc_enable(hw, 0);
		}
	}

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
6147 6148 6149
}

/**
6150 6151 6152
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
 * @adapter - pointer to the device adapter structure
6153
 **/
6154
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6155
{
6156
	struct net_device *netdev = adapter->netdev;
6157
	struct ixgbe_hw *hw = &adapter->hw;
6158 6159
	u32 link_speed = adapter->link_speed;
	bool flow_rx, flow_tx;
6160

6161 6162
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
6163
		return;
6164

6165
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6166

6167 6168 6169 6170 6171 6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185 6186
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
6187
	}
6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
	       (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
	       "10 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
	       "1 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_100_FULL ?
	       "100 Mbps" :
	       "unknown speed"))),
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
6199

6200 6201
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
6202 6203
}

6204
/**
6205 6206 6207
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
 * @adapter - pointer to the adapter structure
6208
 **/
6209
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter* adapter)
6210
{
6211
	struct net_device *netdev = adapter->netdev;
6212
	struct ixgbe_hw *hw = &adapter->hw;
6213

6214 6215
	adapter->link_up = false;
	adapter->link_speed = 0;
6216

6217 6218 6219
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
6220

6221 6222 6223
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6224

6225 6226 6227
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
}
6228

6229 6230 6231 6232 6233 6234
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
 * @adapter - pointer to the device adapter structure
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
6235
	int i;
6236
	int some_tx_pending = 0;
6237

6238
	if (!netif_carrier_ok(adapter->netdev)) {
6239
		for (i = 0; i < adapter->num_tx_queues; i++) {
6240
			struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252
			if (tx_ring->next_to_use != tx_ring->next_to_clean) {
				some_tx_pending = 1;
				break;
			}
		}

		if (some_tx_pending) {
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
6253
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
6254
		}
6255 6256 6257
	}
}

6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

	/* Do not perform spoof check for 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

	e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
}

6278 6279 6280 6281 6282 6283 6284
/**
 * ixgbe_watchdog_subtask - check and bring link up
 * @adapter - pointer to the device adapter structure
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
	/* if interface is down do nothing */
6285 6286
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
6287 6288 6289 6290 6291 6292 6293 6294
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
6295

6296
	ixgbe_spoof_check(adapter);
6297
	ixgbe_update_stats(adapter);
6298 6299

	ixgbe_watchdog_flush_tx(adapter);
6300
}
6301

6302
/**
6303 6304
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
 * @adapter - the ixgbe adapter structure
6305
 **/
6306
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6307 6308
{
	struct ixgbe_hw *hw = &adapter->hw;
6309
	s32 err;
6310

6311 6312 6313 6314
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
6315

6316 6317 6318
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
6319

6320 6321 6322
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
6323

6324 6325 6326 6327
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6328
	}
6329

6330 6331 6332
	/* exit on error */
	if (err)
		goto sfp_out;
6333

6334 6335 6336
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
6337

6338
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6339

6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350 6351 6352 6353 6354 6355 6356 6357 6358 6359 6360 6361 6362 6363 6364 6365
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
6366
	}
6367
}
6368

6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
 * @adapter - the ixgbe adapter structure
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 autoneg;
	bool negotiation;

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
		hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
	if (hw->mac.ops.setup_link)
		hw->mac.ops.setup_link(hw, autoneg, negotiation, true);

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443
#ifdef CONFIG_PCI_IOV
static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	int vf;
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	u32 gpc;
	u32 ciaa, ciad;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/*
	 * Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	for (vf = 0; vf < adapter->num_vfs; vf++) {
		ciaa = (vf << 16) | 0x80000000;
		/* 32 bit read so align, we really want status at offset 6 */
		ciaa |= PCI_COMMAND;
		IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
		ciaa &= 0x7FFFFFFF;
		/* disable debug mode asap after reading data */
		IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		/* Get the upper 16 bits which will be the PCI status reg */
		ciad >>= 16;
		if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
			netdev_err(netdev, "VF %d Hung DMA\n", vf);
			/* Issue VFLR */
			ciaa = (vf << 16) | 0x80000000;
			ciaa |= 0xA8;
			IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
			ciad = 0x00008000;  /* VFLR */
			IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
			ciaa &= 0x7FFFFFFF;
			IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		}
	}
}

#endif
6444 6445 6446 6447 6448 6449 6450 6451
/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;
6452
	bool ready = true;
6453

6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480
#ifdef CONFIG_PCI_IOV
	ready = false;

	/*
	 * don't bother with SR-IOV VF DMA hang check if there are
	 * no VFs or the link is down
	 */
	if (!adapter->num_vfs ||
	    (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)) {
		ready = true;
		goto normal_timer_service;
	}

	/* If we have VFs allocated then we must check for DMA hangs */
	ixgbe_check_for_bad_vf(adapter);
	next_event_offset = HZ / 50;
	adapter->timer_event_accumulator++;

	if (adapter->timer_event_accumulator >= 100) {
		ready = true;
		adapter->timer_event_accumulator = 0;
	}

	goto schedule_event;

normal_timer_service:
#endif
6481 6482 6483 6484 6485 6486
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;

6487 6488 6489
#ifdef CONFIG_PCI_IOV
schedule_event:
#endif
6490 6491 6492
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

6493 6494
	if (ready)
		ixgbe_service_event_schedule(adapter);
6495 6496
}

6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;

	/* If we're already down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

	ixgbe_reinit_locked(adapter);
}

6516 6517 6518 6519 6520 6521 6522 6523 6524 6525
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);

6526
	ixgbe_reset_subtask(adapter);
6527 6528
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
6529
	ixgbe_check_overtemp_subtask(adapter);
6530
	ixgbe_watchdog_subtask(adapter);
6531
	ixgbe_fdir_reinit_subtask(adapter);
6532
	ixgbe_check_hang_subtask(adapter);
6533 6534

	ixgbe_service_event_complete(adapter);
6535 6536
}

6537 6538
void ixgbe_tx_ctxtdesc(struct ixgbe_ring *tx_ring, u32 vlan_macip_lens,
		       u32 fcoe_sof_eof, u32 type_tucmd, u32 mss_l4len_idx)
6539 6540
{
	struct ixgbe_adv_tx_context_desc *context_desc;
6541
	u16 i = tx_ring->next_to_use;
6542

6543
	context_desc = IXGBE_TX_CTXTDESC(tx_ring, i);
6544

6545 6546
	i++;
	tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
6547

6548 6549
	/* set bits to identify this as an advanced context descriptor */
	type_tucmd |= IXGBE_TXD_CMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
6550

6551 6552 6553 6554 6555
	context_desc->vlan_macip_lens	= cpu_to_le32(vlan_macip_lens);
	context_desc->seqnum_seed	= cpu_to_le32(fcoe_sof_eof);
	context_desc->type_tucmd_mlhl	= cpu_to_le32(type_tucmd);
	context_desc->mss_l4len_idx	= cpu_to_le32(mss_l4len_idx);
}
6556

6557 6558 6559 6560 6561 6562
static int ixgbe_tso(struct ixgbe_ring *tx_ring, struct sk_buff *skb,
		     u32 tx_flags, __be16 protocol, u8 *hdr_len)
{
	int err;
	u32 vlan_macip_lens, type_tucmd;
	u32 mss_l4len_idx, l4len;
6563

6564 6565
	if (!skb_is_gso(skb))
		return 0;
6566

6567 6568 6569 6570
	if (skb_header_cloned(skb)) {
		err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
		if (err)
			return err;
6571 6572
	}

6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

	if (protocol == __constant_htons(ETH_P_IP)) {
		struct iphdr *iph = ip_hdr(skb);
		iph->tot_len = 0;
		iph->check = 0;
		tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
							 iph->daddr, 0,
							 IPPROTO_TCP,
							 0);
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
	} else if (skb_is_gso_v6(skb)) {
		ipv6_hdr(skb)->payload_len = 0;
		tcp_hdr(skb)->check =
		    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
				     &ipv6_hdr(skb)->daddr,
				     0, IPPROTO_TCP, 0);
	}

	l4len = tcp_hdrlen(skb);
	*hdr_len = skb_transport_offset(skb) + l4len;

	/* mss_l4len_id: use 1 as index for TSO */
	mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
	mss_l4len_idx |= 1 << IXGBE_ADVTXD_IDX_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
	vlan_macip_lens = skb_network_header_len(skb);
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
	vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
	                  mss_l4len_idx);

	return 1;
}

static bool ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
			  struct sk_buff *skb, u32 tx_flags,
			  __be16 protocol)
6615
{
6616 6617 6618
	u32 vlan_macip_lens = 0;
	u32 mss_l4len_idx = 0;
	u32 type_tucmd = 0;
6619

6620
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
6621 6622
	    if (!(tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
		!(tx_flags & IXGBE_TX_FLAGS_TXSW))
6623 6624 6625 6626 6627 6628 6629 6630
			return false;
	} else {
		u8 l4_hdr = 0;
		switch (protocol) {
		case __constant_htons(ETH_P_IP):
			vlan_macip_lens |= skb_network_header_len(skb);
			type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
			l4_hdr = ip_hdr(skb)->protocol;
6631
			break;
6632 6633 6634 6635 6636 6637 6638 6639 6640 6641
		case __constant_htons(ETH_P_IPV6):
			vlan_macip_lens |= skb_network_header_len(skb);
			l4_hdr = ipv6_hdr(skb)->nexthdr;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but proto=%x!\n",
				 skb->protocol);
			}
6642 6643
			break;
		}
6644 6645

		switch (l4_hdr) {
6646
		case IPPROTO_TCP:
6647 6648 6649
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			mss_l4len_idx = tcp_hdrlen(skb) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
6650 6651
			break;
		case IPPROTO_SCTP:
6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			mss_l4len_idx = sizeof(struct sctphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		case IPPROTO_UDP:
			mss_l4len_idx = sizeof(struct udphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but l4 proto=%x!\n",
				 skb->protocol);
			}
6666 6667 6668 6669
			break;
		}
	}

6670 6671
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
	vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6672

6673 6674
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
			  type_tucmd, mss_l4len_idx);
6675

6676
	return (skb->ip_summed == CHECKSUM_PARTIAL);
6677 6678
}

6679
static __le32 ixgbe_tx_cmd_type(u32 tx_flags)
6680
{
6681 6682 6683 6684
	/* set type for advanced descriptor with frame checksum insertion */
	__le32 cmd_type = cpu_to_le32(IXGBE_ADVTXD_DTYP_DATA |
				      IXGBE_ADVTXD_DCMD_IFCS |
				      IXGBE_ADVTXD_DCMD_DEXT);
6685

6686
	/* set HW vlan bit if vlan is present */
6687
	if (tx_flags & IXGBE_TX_FLAGS_HW_VLAN)
6688
		cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_VLE);
6689

6690 6691 6692 6693 6694 6695 6696
	/* set segmentation enable bits for TSO/FSO */
#ifdef IXGBE_FCOE
	if ((tx_flags & IXGBE_TX_FLAGS_TSO) || (tx_flags & IXGBE_TX_FLAGS_FSO))
#else
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
#endif
		cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_TSE);
6697

6698 6699
	return cmd_type;
}
6700

6701 6702 6703 6704
static __le32 ixgbe_tx_olinfo_status(u32 tx_flags, unsigned int paylen)
{
	__le32 olinfo_status =
		cpu_to_le32(paylen << IXGBE_ADVTXD_PAYLEN_SHIFT);
6705

6706 6707 6708 6709 6710 6711
	if (tx_flags & IXGBE_TX_FLAGS_TSO) {
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM |
					    (1 << IXGBE_ADVTXD_IDX_SHIFT));
		/* enble IPv4 checksum for TSO */
		if (tx_flags & IXGBE_TX_FLAGS_IPV4)
			olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_IXSM);
6712 6713
	}

6714 6715 6716
	/* enable L4 checksum for TSO and TX checksum offload */
	if (tx_flags & IXGBE_TX_FLAGS_CSUM)
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM);
6717

6718 6719 6720 6721 6722
#ifdef IXGBE_FCOE
	/* use index 1 context for FCOE/FSO */
	if (tx_flags & IXGBE_TX_FLAGS_FCOE)
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC |
					    (1 << IXGBE_ADVTXD_IDX_SHIFT));
6723

6724
#endif
6725 6726 6727 6728 6729 6730 6731
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
	if (tx_flags & IXGBE_TX_FLAGS_TXSW)
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC);

6732 6733
	return olinfo_status;
}
6734

6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			 struct sk_buff *skb,
			 struct ixgbe_tx_buffer *first,
			 u32 tx_flags,
			 const u8 hdr_len)
{
	struct device *dev = tx_ring->dev;
	struct ixgbe_tx_buffer *tx_buffer_info;
	union ixgbe_adv_tx_desc *tx_desc;
	dma_addr_t dma;
	__le32 cmd_type, olinfo_status;
	struct skb_frag_struct *frag;
	unsigned int f = 0;
	unsigned int data_len = skb->data_len;
	unsigned int size = skb_headlen(skb);
	u32 offset = 0;
	u32 paylen = skb->len - hdr_len;
	u16 i = tx_ring->next_to_use;
	u16 gso_segs;

#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
		if (data_len >= sizeof(struct fcoe_crc_eof)) {
			data_len -= sizeof(struct fcoe_crc_eof);
		} else {
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
6765 6766
		}
	}
6767

6768 6769 6770 6771
#endif
	dma = dma_map_single(dev, skb->data, size, DMA_TO_DEVICE);
	if (dma_mapping_error(dev, dma))
		goto dma_error;
6772

6773 6774
	cmd_type = ixgbe_tx_cmd_type(tx_flags);
	olinfo_status = ixgbe_tx_olinfo_status(tx_flags, paylen);
6775

6776
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
6777

6778 6779 6780 6781 6782 6783
	for (;;) {
		while (size > IXGBE_MAX_DATA_PER_TXD) {
			tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
			tx_desc->read.cmd_type_len =
				cmd_type | cpu_to_le32(IXGBE_MAX_DATA_PER_TXD);
			tx_desc->read.olinfo_status = olinfo_status;
6784

6785 6786
			offset += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;
6787

6788 6789 6790
			tx_desc++;
			i++;
			if (i == tx_ring->count) {
6791
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6792 6793 6794
				i = 0;
			}
		}
6795 6796

		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6797 6798 6799
		tx_buffer_info->length = offset + size;
		tx_buffer_info->tx_flags = tx_flags;
		tx_buffer_info->dma = dma;
6800

6801
		tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
6802 6803
		if (unlikely(skb->no_fcs))
			cmd_type &= ~(cpu_to_le32(IXGBE_ADVTXD_DCMD_IFCS));
6804 6805
		tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
		tx_desc->read.olinfo_status = olinfo_status;
6806

6807 6808
		if (!data_len)
			break;
6809

6810 6811
		frag = &skb_shinfo(skb)->frags[f];
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
6812
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
6813
#else
E
Eric Dumazet 已提交
6814
		size = skb_frag_size(frag);
6815 6816 6817
#endif
		data_len -= size;
		f++;
6818

6819 6820
		offset = 0;
		tx_flags |= IXGBE_TX_FLAGS_MAPPED_AS_PAGE;
6821

6822
		dma = skb_frag_dma_map(dev, frag, 0, size, DMA_TO_DEVICE);
6823 6824
		if (dma_mapping_error(dev, dma))
			goto dma_error;
6825

6826 6827 6828
		tx_desc++;
		i++;
		if (i == tx_ring->count) {
6829
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6830 6831 6832
			i = 0;
		}
	}
6833

6834
	tx_desc->read.cmd_type_len |= cpu_to_le32(IXGBE_TXD_CMD);
6835

6836 6837 6838
	i++;
	if (i == tx_ring->count)
		i = 0;
6839

6840
	tx_ring->next_to_use = i;
6841

6842 6843 6844 6845 6846 6847 6848 6849 6850 6851
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
		gso_segs = skb_shinfo(skb)->gso_segs;
#ifdef IXGBE_FCOE
	/* adjust for FCoE Sequence Offload */
	else if (tx_flags & IXGBE_TX_FLAGS_FSO)
		gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
					skb_shinfo(skb)->gso_size);
#endif /* IXGBE_FCOE */
	else
		gso_segs = 1;
6852

6853 6854 6855 6856
	/* multiply data chunks by size of headers */
	tx_buffer_info->bytecount = paylen + (gso_segs * hdr_len);
	tx_buffer_info->gso_segs = gso_segs;
	tx_buffer_info->skb = skb;
6857

6858 6859
	netdev_tx_sent_queue(txring_txq(tx_ring), tx_buffer_info->bytecount);

6860 6861
	/* set the timestamp */
	first->time_stamp = jiffies;
6862 6863 6864 6865 6866 6867 6868 6869 6870

	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();

6871 6872 6873 6874
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

	/* notify HW of packet */
6875
	writel(i, tx_ring->tail);
6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894

	return;
dma_error:
	dev_err(dev, "TX DMA map failed\n");

	/* clear dma mappings for failed tx_buffer_info map */
	for (;;) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
		if (tx_buffer_info == first)
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	dev_kfree_skb_any(skb);

	tx_ring->next_to_use = i;
6895 6896
}

6897 6898 6899 6900 6901 6902 6903 6904 6905 6906 6907
static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
		      u32 tx_flags, __be16 protocol)
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
6908
	struct tcphdr *th;
6909
	__be16 vlan_id;
6910

6911 6912 6913 6914 6915 6916
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
6917
		return;
6918

6919
	ring->atr_count++;
6920

6921 6922 6923 6924 6925 6926 6927 6928 6929
	/* snag network header to get L4 type and address */
	hdr.network = skb_network_header(skb);

	/* Currently only IPv4/IPv6 with TCP is supported */
	if ((protocol != __constant_htons(ETH_P_IPV6) ||
	     hdr.ipv6->nexthdr != IPPROTO_TCP) &&
	    (protocol != __constant_htons(ETH_P_IP) ||
	     hdr.ipv4->protocol != IPPROTO_TCP))
		return;
6930 6931

	th = tcp_hdr(skb);
6932

6933 6934
	/* skip this packet since it is invalid or the socket is closing */
	if (!th || th->fin)
6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956 6957 6958
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

	vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
6959
	if (tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978
		common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
	else
		common.port.src ^= th->dest ^ protocol;
	common.port.dst ^= th->source;

	if (protocol == __constant_htons(ETH_P_IP)) {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
	} else {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
	}
6979 6980

	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
6981 6982
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
6983 6984
}

6985
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
6986
{
6987
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
6988 6989 6990 6991 6992 6993 6994
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
6995
	if (likely(ixgbe_desc_unused(tx_ring) < size))
6996 6997 6998
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
6999
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
7000
	++tx_ring->tx_stats.restart_queue;
7001 7002 7003
	return 0;
}

7004
static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
7005
{
7006
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
7007
		return 0;
7008
	return __ixgbe_maybe_stop_tx(tx_ring, size);
7009 7010
}

7011 7012 7013
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
7014 7015
	int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					       smp_processor_id();
7016
#ifdef IXGBE_FCOE
7017
	__be16 protocol = vlan_get_protocol(skb);
7018

7019 7020 7021 7022 7023 7024
	if (((protocol == htons(ETH_P_FCOE)) ||
	    (protocol == htons(ETH_P_FIP))) &&
	    (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
		txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
		txq += adapter->ring_feature[RING_F_FCOE].mask;
		return txq;
7025 7026 7027
	}
#endif

K
Krishna Kumar 已提交
7028 7029 7030
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;
7031
		return txq;
K
Krishna Kumar 已提交
7032
	}
7033

7034 7035 7036
	return skb_tx_hash(dev, skb);
}

7037
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
7038 7039
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
7040
{
7041
	struct ixgbe_tx_buffer *first;
7042
	int tso;
7043
	u32 tx_flags = 0;
7044 7045 7046 7047
#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
	unsigned short f;
#endif
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
7048
	__be16 protocol = skb->protocol;
7049
	u8 hdr_len = 0;
7050

7051 7052
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
7053
	 *       + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
#else
	count += skb_shinfo(skb)->nr_frags;
#endif
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

7069
	/* if we have a HW VLAN tag being added default to the HW one */
7070
	if (vlan_tx_tag_present(skb)) {
7071 7072 7073 7074 7075 7076 7077 7078 7079 7080
		tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
	} else if (protocol == __constant_htons(ETH_P_8021Q)) {
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

		protocol = vhdr->h_vlan_encapsulated_proto;
7081 7082
		tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
				  IXGBE_TX_FLAGS_VLAN_SHIFT;
7083 7084 7085
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}

7086 7087 7088 7089 7090 7091 7092 7093 7094
#ifdef CONFIG_PCI_IOV
	/*
	 * Use the l2switch_enable flag - would be false if the DMA
	 * Tx switch had been disabled.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		tx_flags |= IXGBE_TX_FLAGS_TXSW;

#endif
7095
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
7096
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
7097 7098
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
7099
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
7100 7101
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
7102 7103 7104 7105 7106 7107 7108 7109 7110 7111
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
			if (skb_header_cloned(skb) &&
			    pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7112
		}
7113
	}
7114

7115
	/* record the location of the first descriptor for this packet */
7116
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
7117

7118
#ifdef IXGBE_FCOE
7119 7120 7121
	/* setup tx offload for FCoE */
	if ((protocol == __constant_htons(ETH_P_FCOE)) &&
	    (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
7122 7123 7124 7125
		tso = ixgbe_fso(tx_ring, skb, tx_flags, &hdr_len);
		if (tso < 0)
			goto out_drop;
		else if (tso)
7126 7127 7128 7129
			tx_flags |= IXGBE_TX_FLAGS_FSO |
				    IXGBE_TX_FLAGS_FCOE;
		else
			tx_flags |= IXGBE_TX_FLAGS_FCOE;
7130

7131
		goto xmit_fcoe;
7132
	}
7133

7134 7135 7136 7137
#endif /* IXGBE_FCOE */
	/* setup IPv4/IPv6 offloads */
	if (protocol == __constant_htons(ETH_P_IP))
		tx_flags |= IXGBE_TX_FLAGS_IPV4;
7138

7139 7140
	tso = ixgbe_tso(tx_ring, skb, tx_flags, protocol, &hdr_len);
	if (tso < 0)
7141
		goto out_drop;
7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153
	else if (tso)
		tx_flags |= IXGBE_TX_FLAGS_TSO;
	else if (ixgbe_tx_csum(tx_ring, skb, tx_flags, protocol))
		tx_flags |= IXGBE_TX_FLAGS_CSUM;

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
		ixgbe_atr(tx_ring, skb, tx_flags, protocol);

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
7154 7155 7156
	ixgbe_tx_map(tx_ring, skb, first, tx_flags, hdr_len);

	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
7157 7158

	return NETDEV_TX_OK;
7159 7160 7161 7162

out_drop:
	dev_kfree_skb_any(skb);
	return NETDEV_TX_OK;
7163 7164
}

7165 7166 7167 7168 7169 7170
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

	tx_ring = adapter->tx_ring[skb->queue_mapping];
7171
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7172 7173
}

7174 7175 7176 7177 7178 7179 7180 7181 7182 7183
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7184
	struct ixgbe_hw *hw = &adapter->hw;
7185 7186 7187 7188 7189 7190
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
7191
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
7192

7193 7194
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
7195 7196 7197 7198

	return 0;
}

7199 7200 7201 7202 7203 7204 7205 7206 7207 7208 7209 7210 7211 7212 7213 7214 7215 7216 7217 7218 7219 7220 7221 7222 7223 7224 7225 7226 7227 7228 7229 7230 7231 7232
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
}

7233 7234
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
7235
 * netdev->dev_addrs
7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
7256
 * netdev->dev_addrs
7257 7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

7275 7276 7277 7278 7279 7280 7281 7282 7283
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7284
	int i;
7285

7286 7287 7288 7289
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

7290
	adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
7291 7292 7293 7294
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		for (i = 0; i < num_q_vectors; i++) {
			struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
7295
			ixgbe_msix_clean_rings(0, q_vector);
7296 7297 7298 7299
		}
	} else {
		ixgbe_intr(adapter->pdev->irq, netdev);
	}
7300 7301 7302 7303
	adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
}
#endif

E
Eric Dumazet 已提交
7304 7305 7306 7307 7308 7309
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
7310
	rcu_read_lock();
E
Eric Dumazet 已提交
7311
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
7312
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
7313 7314 7315
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
7316 7317 7318 7319 7320 7321 7322 7323 7324
		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
7325
	}
E
Eric Dumazet 已提交
7326 7327 7328 7329 7330 7331 7332 7333 7334 7335 7336 7337 7338 7339 7340 7341

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
7342
	rcu_read_unlock();
E
Eric Dumazet 已提交
7343 7344 7345 7346 7347 7348 7349 7350 7351
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}

7352 7353 7354 7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365 7366 7367 7368 7369 7370 7371 7372 7373 7374 7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399
/* ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * #adapter: pointer to ixgbe_adapter
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}


/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
 * classes.
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;

7400 7401 7402 7403 7404
	/* Multiple traffic classes requires multiple queues */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		e_err(drv, "Enable failed, needs MSI-X\n");
		return -EINVAL;
	}
7405 7406

	/* Hardware supports up to 8 traffic classes */
7407
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
7408 7409 7410 7411
	    (hw->mac.type == ixgbe_mac_82598EB && tc < MAX_TRAFFIC_CLASS))
		return -EINVAL;

	/* Hardware has to reinitialize queues and interrupts to
S
Stephen Hemminger 已提交
7412
	 * match packet buffer alignment. Unfortunately, the
7413 7414 7415 7416 7417 7418
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
	ixgbe_clear_interrupt_scheme(adapter);

7419
	if (tc) {
7420
		netdev_set_num_tc(dev, tc);
7421 7422 7423 7424 7425 7426 7427 7428
		adapter->last_lfc_mode = adapter->hw.fc.current_mode;

		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;

		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
	} else {
7429 7430
		netdev_reset_tc(dev);

7431 7432 7433 7434 7435 7436 7437 7438 7439
		adapter->hw.fc.requested_mode = adapter->last_lfc_mode;

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

7440 7441 7442 7443 7444 7445 7446
	ixgbe_init_interrupt_scheme(adapter);
	ixgbe_validate_rtr(adapter, tc);
	if (netif_running(dev))
		ixgbe_open(dev);

	return 0;
}
E
Eric Dumazet 已提交
7447

7448 7449 7450 7451 7452 7453 7454 7455 7456 7457
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

7458 7459
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
	netdev_features_t data)
7460 7461 7462 7463 7464 7465 7466 7467 7468 7469 7470 7471 7472 7473 7474 7475 7476 7477 7478 7479 7480 7481 7482 7483 7484 7485 7486 7487 7488
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

#ifdef CONFIG_DCB
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
		data &= ~NETIF_F_HW_VLAN_RX;
#endif

	/* return error if RXHASH is being enabled when RSS is not supported */
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
		data &= ~NETIF_F_RXHASH;

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
	if (!(data & NETIF_F_RXCSUM))
		data &= ~NETIF_F_LRO;

	/* Turn off LRO if not RSC capable or invalid ITR settings */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)) {
		data &= ~NETIF_F_LRO;
	} else if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
		   (adapter->rx_itr_setting != 1 &&
		    adapter->rx_itr_setting > IXGBE_MAX_RSC_INT_RATE)) {
		data &= ~NETIF_F_LRO;
		e_info(probe, "rx-usecs set too low, not enabling RSC\n");
	}

	return data;
}

7489 7490
static int ixgbe_set_features(struct net_device *netdev,
	netdev_features_t data)
7491 7492
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
B
Ben Greear 已提交
7493
	netdev_features_t changed = netdev->features ^ data;
7494 7495 7496 7497 7498 7499 7500 7501 7502 7503 7504 7505 7506 7507 7508 7509 7510 7511 7512 7513 7514 7515 7516 7517 7518 7519 7520 7521 7522 7523 7524 7525 7526 7527 7528 7529
	bool need_reset = false;

	/* Make sure RSC matches LRO, reset if change */
	if (!!(data & NETIF_F_LRO) !=
	     !!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		adapter->flags2 ^= IXGBE_FLAG2_RSC_ENABLED;
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_X540:
		case ixgbe_mac_82599EB:
			need_reset = true;
			break;
		default:
			break;
		}
	}

	/*
	 * Check if Flow Director n-tuple support was enabled or disabled.  If
	 * the state changed, we need to reset.
	 */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
		/* turn off ATR, enable perfect filters and reset */
		if (data & NETIF_F_NTUPLE) {
			adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
			adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
			need_reset = true;
		}
	} else if (!(data & NETIF_F_NTUPLE)) {
		/* turn off Flow Director, set ATR and reset */
		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
		if ((adapter->flags &  IXGBE_FLAG_RSS_ENABLED) &&
		    !(adapter->flags &  IXGBE_FLAG_DCB_ENABLED))
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
		need_reset = true;
	}

B
Ben Greear 已提交
7530 7531 7532 7533
	if (changed & NETIF_F_RXALL)
		need_reset = true;

	netdev->features = data;
7534 7535 7536 7537 7538 7539 7540
	if (need_reset)
		ixgbe_do_reset(netdev);

	return 0;

}

7541
static const struct net_device_ops ixgbe_netdev_ops = {
7542
	.ndo_open		= ixgbe_open,
7543
	.ndo_stop		= ixgbe_close,
7544
	.ndo_start_xmit		= ixgbe_xmit_frame,
7545
	.ndo_select_queue	= ixgbe_select_queue,
7546
	.ndo_set_rx_mode        = ixgbe_set_rx_mode,
7547 7548 7549 7550 7551 7552
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
7553
	.ndo_do_ioctl		= ixgbe_ioctl,
7554 7555 7556
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= ixgbe_ndo_set_vf_bw,
7557
	.ndo_set_vf_spoofchk    = ixgbe_ndo_set_vf_spoofchk,
7558
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
7559
	.ndo_get_stats64	= ixgbe_get_stats64,
J
John Fastabend 已提交
7560
	.ndo_setup_tc		= ixgbe_setup_tc,
7561 7562 7563
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
7564 7565
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
7566
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
7567
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
7568 7569
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
7570
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
7571
	.ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
7572
#endif /* IXGBE_FCOE */
7573 7574
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
7575 7576
};

7577 7578 7579 7580 7581 7582
static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
			   const struct ixgbe_info *ii)
{
#ifdef CONFIG_PCI_IOV
	struct ixgbe_hw *hw = &adapter->hw;

G
Greg Rose 已提交
7583
	if (hw->mac.type == ixgbe_mac_82598EB)
7584 7585 7586 7587 7588 7589 7590 7591
		return;

	/* The 82599 supports up to 64 VFs per physical function
	 * but this implementation limits allocation to 63 so that
	 * basic networking resources are still available to the
	 * physical function
	 */
	adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
G
Greg Rose 已提交
7592
	ixgbe_enable_sriov(adapter, ii);
7593 7594 7595
#endif /* CONFIG_PCI_IOV */
}

7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
static int __devinit ixgbe_probe(struct pci_dev *pdev,
7608
				 const struct pci_device_id *ent)
7609 7610 7611 7612 7613 7614 7615
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
	static int cards_found;
	int i, err, pci_using_dac;
7616
	u8 part_str[IXGBE_PBANUM_LENGTH];
7617
	unsigned int indices = num_possible_cpus();
7618 7619 7620
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
7621
	u32 eec;
E
Emil Tantilov 已提交
7622
	u16 wol_cap;
7623

7624 7625 7626 7627 7628 7629 7630 7631 7632
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

7633
	err = pci_enable_device_mem(pdev);
7634 7635 7636
	if (err)
		return err;

7637 7638
	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
	    !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
7639 7640
		pci_using_dac = 1;
	} else {
7641
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
7642
		if (err) {
7643 7644
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
7645
			if (err) {
7646 7647
				dev_err(&pdev->dev,
					"No usable DMA configuration, aborting\n");
7648 7649 7650 7651 7652 7653
				goto err_dma;
			}
		}
		pci_using_dac = 0;
	}

7654
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
7655
					   IORESOURCE_MEM), ixgbe_driver_name);
7656
	if (err) {
7657 7658
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
7659 7660 7661
		goto err_pci_reg;
	}

7662
	pci_enable_pcie_error_reporting(pdev);
7663

7664
	pci_set_master(pdev);
7665
	pci_save_state(pdev);
7666

7667 7668 7669 7670
#ifdef CONFIG_IXGBE_DCB
	indices *= MAX_TRAFFIC_CLASS;
#endif

7671 7672 7673 7674 7675
	if (ii->mac == ixgbe_mac_82598EB)
		indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
	else
		indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);

7676
#ifdef IXGBE_FCOE
7677 7678 7679 7680
	indices += min_t(unsigned int, num_possible_cpus(),
			 IXGBE_MAX_FCOE_INDICES);
#endif
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
7681 7682 7683 7684 7685 7686 7687 7688
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);
7689
	pci_set_drvdata(pdev, adapter);
7690 7691 7692 7693 7694 7695 7696

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
	adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;

7697
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
7698
			      pci_resource_len(pdev, 0));
7699 7700 7701 7702 7703 7704 7705 7706 7707 7708
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

	for (i = 1; i <= 5; i++) {
		if (pci_resource_len(pdev, i) == 0)
			continue;
	}

7709
	netdev->netdev_ops = &ixgbe_netdev_ops;
7710 7711
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
7712
	strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
7713 7714 7715 7716 7717

	adapter->bd_number = cards_found;

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
7718
	hw->mac.type  = ii->mac;
7719

7720 7721 7722 7723 7724 7725 7726 7727 7728
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
	eec = IXGBE_READ_REG(hw, IXGBE_EEC);
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
7729
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
7730 7731 7732 7733 7734 7735 7736
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
7737

7738
	ii->get_invariants(hw);
7739 7740 7741 7742 7743 7744

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

7745
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
7746 7747 7748
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7749
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
7750 7751 7752 7753
		break;
	default:
		break;
	}
7754

7755 7756 7757 7758 7759 7760 7761
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
7762
			e_crit(probe, "Fan has stopped, replace the adapter\n");
7763 7764
	}

7765 7766 7767
	if (allow_unsupported_sfp)
		hw->allow_unsupported_sfp = allow_unsupported_sfp;

7768
	/* reset_hw fills in the perm_addr as well */
7769
	hw->phy.reset_if_overtemp = true;
7770
	err = hw->mac.ops.reset_hw(hw);
7771
	hw->phy.reset_if_overtemp = false;
7772 7773 7774 7775
	if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
	    hw->mac.type == ixgbe_mac_82598EB) {
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
7776
		e_dev_err("failed to load because an unsupported SFP+ "
7777 7778 7779
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
7780 7781
		goto err_sw_init;
	} else if (err) {
7782
		e_dev_err("HW Init failed: %d\n", err);
7783 7784 7785
		goto err_sw_init;
	}

7786 7787
	ixgbe_probe_vf(adapter, ii);

7788
	netdev->features = NETIF_F_SG |
7789
			   NETIF_F_IP_CSUM |
7790
			   NETIF_F_IPV6_CSUM |
7791 7792
			   NETIF_F_HW_VLAN_TX |
			   NETIF_F_HW_VLAN_RX |
7793 7794 7795 7796 7797
			   NETIF_F_HW_VLAN_FILTER |
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
			   NETIF_F_RXCSUM;
7798

7799
	netdev->hw_features = netdev->features;
7800

7801 7802 7803
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7804
		netdev->features |= NETIF_F_SCTP_CSUM;
7805 7806
		netdev->hw_features |= NETIF_F_SCTP_CSUM |
				       NETIF_F_NTUPLE;
7807 7808 7809 7810
		break;
	default:
		break;
	}
7811

B
Ben Greear 已提交
7812 7813
	netdev->hw_features |= NETIF_F_RXALL;

7814 7815
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
7816
	netdev->vlan_features |= NETIF_F_IP_CSUM;
7817
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
7818 7819
	netdev->vlan_features |= NETIF_F_SG;

7820
	netdev->priv_flags |= IFF_UNICAST_FLT;
7821
	netdev->priv_flags |= IFF_SUPP_NOFCS;
7822

7823 7824 7825
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
				    IXGBE_FLAG_DCB_ENABLED);
7826

J
Jeff Kirsher 已提交
7827
#ifdef CONFIG_IXGBE_DCB
7828 7829 7830
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

7831
#ifdef IXGBE_FCOE
7832
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7833 7834
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
7835 7836
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
7837 7838
		}
	}
7839 7840 7841 7842 7843
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
		netdev->vlan_features |= NETIF_F_FCOE_CRC;
		netdev->vlan_features |= NETIF_F_FSO;
		netdev->vlan_features |= NETIF_F_FCOE_MTU;
	}
7844
#endif /* IXGBE_FCOE */
7845
	if (pci_using_dac) {
7846
		netdev->features |= NETIF_F_HIGHDMA;
7847 7848
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
7849

7850 7851
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
7852
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
7853 7854
		netdev->features |= NETIF_F_LRO;

7855
	/* make sure the EEPROM is good */
7856
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
7857
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
7858 7859 7860 7861 7862 7863 7864
		err = -EIO;
		goto err_eeprom;
	}

	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
	memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);

7865
	if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
7866
		e_dev_err("invalid MAC address\n");
7867 7868 7869 7870
		err = -EIO;
		goto err_eeprom;
	}

7871 7872
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
	            (unsigned long) adapter);
7873

7874 7875
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
7876

7877 7878 7879
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
7880

7881 7882
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
		netdev->hw_features &= ~NETIF_F_RXHASH;
E
Emil Tantilov 已提交
7883
		netdev->features &= ~NETIF_F_RXHASH;
7884
	}
E
Emil Tantilov 已提交
7885

E
Emil Tantilov 已提交
7886 7887
	/* WOL not supported for all but the following */
	adapter->wol = 0;
7888
	switch (pdev->device) {
7889
	case IXGBE_DEV_ID_82599_SFP:
7890 7891 7892 7893 7894 7895 7896
		/* Only these subdevice supports WOL */
		switch (pdev->subsystem_device) {
		case IXGBE_SUBDEV_ID_82599_560FLR:
			/* only support first port */
			if (hw->bus.func != 0)
				break;
		case IXGBE_SUBDEV_ID_82599_SFP:
7897
			adapter->wol = IXGBE_WUFC_MAG;
7898 7899
			break;
		}
7900
		break;
7901 7902
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
7903
		if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7904
			adapter->wol = IXGBE_WUFC_MAG;
7905
		break;
7906
	case IXGBE_DEV_ID_82599_KX4:
7907
		adapter->wol = IXGBE_WUFC_MAG;
7908
		break;
E
Emil Tantilov 已提交
7909 7910 7911 7912 7913 7914 7915 7916 7917
	case IXGBE_DEV_ID_X540T:
		/* Check eeprom to see if it is enabled */
		hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
		wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;

		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0)))
			adapter->wol = IXGBE_WUFC_MAG;
7918 7919 7920 7921
		break;
	}
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

7922 7923 7924 7925
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
	hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);

7926 7927 7928
	/* pick up the PCI bus settings for reporting later */
	hw->mac.ops.get_bus_info(hw);

7929
	/* print bus type/speed/width info */
7930
	e_dev_info("(PCI Express:%s:%s) %pM\n",
7931 7932
		   (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
		    hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
7933 7934 7935 7936 7937 7938
		    "Unknown"),
		   (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
		    hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
		    hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
		    "Unknown"),
		   netdev->dev_addr);
7939 7940 7941

	err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
	if (err)
7942
		strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
7943
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
7944
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
7945
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
7946
		           part_str);
7947
	else
7948 7949
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);
7950

7951
	if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
7952 7953 7954 7955
		e_dev_warn("PCI-Express bandwidth available for this card is "
			   "not sufficient for optimal performance.\n");
		e_dev_warn("For optimal performance a x8 PCI-Express slot "
			   "is required.\n");
7956 7957
	}

7958
	/* reset the hardware with the new settings */
7959
	err = hw->mac.ops.start_hw(hw);
7960

7961 7962
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
7963 7964 7965 7966 7967 7968
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
7969
	}
7970 7971 7972 7973 7974
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

7975 7976 7977 7978 7979 7980 7981
	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
	      (hw->mac.type == ixgbe_mac_82599EB))))
		hw->mac.ops.disable_tx_laser(hw);

7982 7983 7984
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

7985
#ifdef CONFIG_IXGBE_DCA
7986
	if (dca_add_requester(&pdev->dev) == 0) {
7987 7988 7989 7990
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
7991
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7992
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
7993 7994 7995 7996
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

7997 7998 7999
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
8000
	if (hw->mac.ops.set_fw_drv_ver)
8001 8002
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
					   0xFF);
E
Emil Tantilov 已提交
8003

8004 8005
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
8006

8007
	e_dev_info("%s\n", ixgbe_default_device_descr);
8008 8009 8010 8011
	cards_found++;
	return 0;

err_register:
8012
	ixgbe_release_hw_control(adapter);
8013
	ixgbe_clear_interrupt_scheme(adapter);
8014 8015
err_sw_init:
err_eeprom:
8016 8017
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);
8018
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
8019 8020 8021 8022
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
8023 8024
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
8025 8026 8027 8028 8029 8030 8031 8032 8033 8034 8035 8036 8037 8038 8039 8040 8041
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
static void __devexit ixgbe_remove(struct pci_dev *pdev)
{
8042 8043
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
8044 8045

	set_bit(__IXGBE_DOWN, &adapter->state);
8046
	cancel_work_sync(&adapter->service_task);
8047

8048
#ifdef CONFIG_IXGBE_DCA
8049 8050 8051 8052 8053 8054 8055
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
	}

#endif
8056 8057 8058 8059 8060
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_cleanup_fcoe(adapter);

#endif /* IXGBE_FCOE */
8061 8062 8063 8064

	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

D
Donald Skidmore 已提交
8065 8066
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);
8067

G
Greg Rose 已提交
8068 8069 8070 8071 8072 8073 8074
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		if (!(ixgbe_check_vf_assignment(adapter)))
			ixgbe_disable_sriov(adapter);
		else
			e_dev_warn("Unloading driver while VFs are assigned "
				   "- VFs will not be deallocated\n");
	}
8075

8076
	ixgbe_clear_interrupt_scheme(adapter);
8077

8078
	ixgbe_release_hw_control(adapter);
8079 8080

	iounmap(adapter->hw.hw_addr);
8081
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
8082
				     IORESOURCE_MEM));
8083

8084
	e_dev_info("complete\n");
8085

8086 8087
	free_netdev(netdev);

8088
	pci_disable_pcie_error_reporting(pdev);
8089

8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101
	pci_disable_device(pdev);
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
8102
						pci_channel_state_t state)
8103
{
8104 8105
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
8106

8107 8108 8109 8110 8111 8112 8113 8114 8115 8116 8117 8118 8119 8120 8121 8122 8123 8124 8125 8126 8127 8128 8129 8130 8131 8132 8133 8134 8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163 8164 8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190 8191
#ifdef CONFIG_PCI_IOV
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
	while (bdev && (bdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT))
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
		vfdev = pci_get_device(IXGBE_INTEL_VENDOR_ID, device_id, NULL);
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
			vfdev = pci_get_device(IXGBE_INTEL_VENDOR_ID,
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
			e_dev_err("Issuing VFLR to VF %d\n", vf);
			pci_write_config_dword(vfdev, 0xA8, 0x00008000);
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
8192 8193
	netif_device_detach(netdev);

8194 8195 8196
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

8197 8198 8199 8200
	if (netif_running(netdev))
		ixgbe_down(adapter);
	pci_disable_device(pdev);

8201
	/* Request a slot reset. */
8202 8203 8204 8205 8206 8207 8208 8209 8210 8211 8212
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
8213
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8214 8215
	pci_ers_result_t result;
	int err;
8216

8217
	if (pci_enable_device_mem(pdev)) {
8218
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
8219 8220 8221 8222
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
8223
		pci_save_state(pdev);
8224

8225
		pci_wake_from_d3(pdev, false);
8226

8227
		ixgbe_reset(adapter);
8228
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
8229 8230 8231 8232 8233
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
8234 8235
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
8236 8237
		/* non-fatal, continue */
	}
8238

8239
	return result;
8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
8251 8252
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
8253

8254 8255 8256 8257 8258 8259 8260 8261
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
8262 8263
	if (netif_running(netdev))
		ixgbe_up(adapter);
8264 8265 8266 8267 8268 8269 8270 8271 8272 8273 8274 8275 8276 8277 8278 8279 8280 8281 8282 8283 8284 8285 8286 8287 8288 8289 8290 8291 8292 8293 8294 8295

	netif_device_attach(netdev);
}

static struct pci_error_handlers ixgbe_err_handler = {
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
	.remove   = __devexit_p(ixgbe_remove),
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
8296
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
8297
	pr_info("%s\n", ixgbe_copyright);
8298

8299
#ifdef CONFIG_IXGBE_DCA
8300 8301
	dca_register_notify(&dca_notifier);
#endif
8302

8303 8304 8305
	ret = pci_register_driver(&ixgbe_driver);
	return ret;
}
8306

8307 8308 8309 8310 8311 8312 8313 8314 8315 8316
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
8317
#ifdef CONFIG_IXGBE_DCA
8318 8319
	dca_unregister_notify(&dca_notifier);
#endif
8320
	pci_unregister_driver(&ixgbe_driver);
E
Eric Dumazet 已提交
8321
	rcu_barrier(); /* Wait for completion of call_rcu()'s */
8322
}
8323

8324
#ifdef CONFIG_IXGBE_DCA
8325
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
8326
			    void *p)
8327 8328 8329 8330
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
8331
					 __ixgbe_notify_dca);
8332 8333 8334

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
8335

8336
#endif /* CONFIG_IXGBE_DCA */
8337

8338 8339 8340
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */