cpu.c 6.5 KB
Newer Older
1
/* linux/arch/arm/mach-exynos4/cpu.c
2
 *
3 4
 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

#include <linux/sched.h>
#include <linux/sysdev.h>

#include <asm/mach/map.h>
#include <asm/mach/irq.h>

#include <asm/proc-fns.h>
18
#include <asm/hardware/cache-l2x0.h>
19
#include <asm/hardware/gic.h>
20 21 22

#include <plat/cpu.h>
#include <plat/clock.h>
M
MyungJoo Ham 已提交
23
#include <plat/devs.h>
24
#include <plat/exynos4.h>
M
MyungJoo Ham 已提交
25
#include <plat/adc-core.h>
H
Hyuk Lee 已提交
26
#include <plat/sdhci.h>
27
#include <plat/fb-core.h>
28
#include <plat/fimc-core.h>
29
#include <plat/iic-core.h>
30
#include <plat/reset.h>
31 32

#include <mach/regs-irq.h>
33
#include <mach/regs-pmu.h>
34 35 36 37 38 39

extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
			 unsigned int irq_start);
extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);

/* Initial IO mappings */
40
static struct map_desc exynos4_iodesc[] __initdata = {
41
	{
42 43 44 45
		.virtual	= (unsigned long)S5P_VA_SYSTIMER,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
		.length		= SZ_4K,
		.type	 	= MT_DEVICE,
46 47
	}, {
		.virtual	= (unsigned long)S5P_VA_CMU,
48
		.pfn		= __phys_to_pfn(EXYNOS4_PA_CMU),
49
		.length		= SZ_128K,
50
		.type		= MT_DEVICE,
51 52
	}, {
		.virtual	= (unsigned long)S5P_VA_PMU,
53
		.pfn		= __phys_to_pfn(EXYNOS4_PA_PMU),
54 55
		.length		= SZ_64K,
		.type		= MT_DEVICE,
56 57
	}, {
		.virtual	= (unsigned long)S5P_VA_COMBINER_BASE,
58
		.pfn		= __phys_to_pfn(EXYNOS4_PA_COMBINER),
59 60
		.length		= SZ_4K,
		.type		= MT_DEVICE,
61 62
	}, {
		.virtual	= (unsigned long)S5P_VA_COREPERI_BASE,
63
		.pfn		= __phys_to_pfn(EXYNOS4_PA_COREPERI),
64 65
		.length		= SZ_8K,
		.type		= MT_DEVICE,
66 67
	}, {
		.virtual	= (unsigned long)S5P_VA_L2CC,
68
		.pfn		= __phys_to_pfn(EXYNOS4_PA_L2CC),
69 70
		.length		= SZ_4K,
		.type		= MT_DEVICE,
71
	}, {
72
		.virtual	= (unsigned long)S5P_VA_GPIO1,
73
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GPIO1),
74 75
		.length		= SZ_4K,
		.type		= MT_DEVICE,
76 77
	}, {
		.virtual	= (unsigned long)S5P_VA_GPIO2,
78
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GPIO2),
79 80 81 82
		.length		= SZ_4K,
		.type		= MT_DEVICE,
	}, {
		.virtual	= (unsigned long)S5P_VA_GPIO3,
83
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GPIO3),
84 85
		.length		= SZ_256,
		.type		= MT_DEVICE,
86 87
	}, {
		.virtual	= (unsigned long)S5P_VA_DMC0,
88
		.pfn		= __phys_to_pfn(EXYNOS4_PA_DMC0),
89 90
		.length		= SZ_4K,
		.type		= MT_DEVICE,
91
	}, {
92 93 94
		.virtual	= (unsigned long)S3C_VA_UART,
		.pfn		= __phys_to_pfn(S3C_PA_UART),
		.length		= SZ_512K,
95
		.type		= MT_DEVICE,
D
Daein Moon 已提交
96 97
	}, {
		.virtual	= (unsigned long)S5P_VA_SROMC,
98
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SROMC),
D
Daein Moon 已提交
99 100
		.length		= SZ_4K,
		.type		= MT_DEVICE,
101
	}, {
102
		.virtual	= (unsigned long)S3C_VA_USB_HSPHY,
103 104 105
		.pfn		= __phys_to_pfn(EXYNOS4_PA_HSPHY),
		.length		= SZ_4K,
		.type		= MT_DEVICE,
106 107 108 109 110 111 112 113 114 115 116
	}, {
		.virtual	= (unsigned long)S5P_VA_GIC_CPU,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
		.length		= SZ_64K,
		.type		= MT_DEVICE,
	}, {
		.virtual	= (unsigned long)S5P_VA_GIC_DIST,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
		.length		= SZ_64K,
		.type		= MT_DEVICE,
	},
117 118
};

119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136
static struct map_desc exynos4_iodesc0[] __initdata = {
	{
		.virtual	= (unsigned long)S5P_VA_SYSRAM,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SYSRAM0),
		.length		= SZ_4K,
		.type		= MT_DEVICE,
	},
};

static struct map_desc exynos4_iodesc1[] __initdata = {
	{
		.virtual	= (unsigned long)S5P_VA_SYSRAM,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SYSRAM1),
		.length		= SZ_4K,
		.type		= MT_DEVICE,
	},
};

137
static void exynos4_idle(void)
138 139 140 141 142 143 144
{
	if (!need_resched())
		cpu_do_idle();

	local_irq_enable();
}

145 146 147 148 149
static void exynos4_sw_reset(void)
{
	__raw_writel(0x1, S5P_SWRESET);
}

150 151
/*
 * exynos4_map_io
152 153
 *
 * register the standard cpu IO areas
154 155
 */
void __init exynos4_map_io(void)
156
{
157
	iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
H
Hyuk Lee 已提交
158

159 160 161 162 163
	if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_0)
		iotable_init(exynos4_iodesc0, ARRAY_SIZE(exynos4_iodesc0));
	else
		iotable_init(exynos4_iodesc1, ARRAY_SIZE(exynos4_iodesc1));

H
Hyuk Lee 已提交
164
	/* initialize device information early */
165 166 167 168
	exynos4_default_sdhci0();
	exynos4_default_sdhci1();
	exynos4_default_sdhci2();
	exynos4_default_sdhci3();
169

M
MyungJoo Ham 已提交
170 171
	s3c_adc_setname("samsung-adc-v3");

172 173 174 175
	s3c_fimc_setname(0, "exynos4-fimc");
	s3c_fimc_setname(1, "exynos4-fimc");
	s3c_fimc_setname(2, "exynos4-fimc");
	s3c_fimc_setname(3, "exynos4-fimc");
176 177 178 179 180

	/* The I2C bus controllers are directly compatible with s3c2440 */
	s3c_i2c0_setname("s3c2440-i2c");
	s3c_i2c1_setname("s3c2440-i2c");
	s3c_i2c2_setname("s3c2440-i2c");
181 182

	s5p_fb_setname(0, "exynos4-fb");
183 184
}

185
void __init exynos4_init_clocks(int xtal)
186 187 188 189 190
{
	printk(KERN_DEBUG "%s: initializing clocks\n", __func__);

	s3c24xx_register_baseclocks(xtal);
	s5p_register_clocks(xtal);
191 192
	exynos4_register_clocks();
	exynos4_setup_clocks();
193 194
}

195 196 197 198 199 200 201 202
static void exynos4_gic_irq_eoi(struct irq_data *d)
{
	struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);

	gic_data->cpu_base = S5P_VA_GIC_CPU +
			    (EXYNOS4_GIC_BANK_OFFSET * smp_processor_id());
}

203
void __init exynos4_init_irq(void)
204 205 206
{
	int irq;

207
	gic_init(0, IRQ_SPI(0), S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
208
	gic_arch_extn.irq_eoi = exynos4_gic_irq_eoi;
209 210

	for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
211

212 213 214 215 216 217
		combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
				COMBINER_IRQ(irq, 0));
		combiner_cascade_irq(irq, IRQ_SPI(irq));
	}

	/* The parameters of s5p_init_irq() are for VIC init.
218
	 * Theses parameters should be NULL and 0 because EXYNOS4
219 220 221 222 223
	 * uses GIC instead of VIC.
	 */
	s5p_init_irq(NULL, 0);
}

224 225
struct sysdev_class exynos4_sysclass = {
	.name	= "exynos4-core",
226 227
};

228 229
static struct sys_device exynos4_sysdev = {
	.cls	= &exynos4_sysclass,
230 231
};

232
static int __init exynos4_core_init(void)
233
{
234
	return sysdev_class_register(&exynos4_sysclass);
235 236
}

237
core_initcall(exynos4_core_init);
238

239
#ifdef CONFIG_CACHE_L2X0
240
static int __init exynos4_l2x0_cache_init(void)
241 242 243 244 245 246 247 248 249 250 251 252
{
	/* TAG, Data Latency Control: 2cycle */
	__raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
	__raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);

	/* L2X0 Prefetch Control */
	__raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);

	/* L2X0 Power Control */
	__raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
		     S5P_VA_L2CC + L2X0_POWER_CTRL);

253
	l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
254 255 256 257

	return 0;
}

258
early_initcall(exynos4_l2x0_cache_init);
259 260
#endif

261
int __init exynos4_init(void)
262
{
263
	printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
264 265

	/* set idle function */
266
	pm_idle = exynos4_idle;
267

268 269 270
	/* set sw_reset function */
	s5p_reset_hook = exynos4_sw_reset;

271
	return sysdev_register(&exynos4_sysdev);
272
}