gpio-nomadik.c 27.0 KB
Newer Older
1 2 3 4 5 6
/*
 * Generic GPIO driver for logic cells found in the Nomadik SoC
 *
 * Copyright (C) 2008,2009 STMicroelectronics
 * Copyright (C) 2009 Alessandro Rubini <rubini@unipv.it>
 *   Rewritten based on work by Prafulla WADASKAR <prafulla.wadaskar@st.com>
7
 * Copyright (C) 2011 Linus Walleij <linus.walleij@linaro.org>
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/init.h>
#include <linux/device.h>
17
#include <linux/platform_device.h>
18
#include <linux/io.h>
19 20
#include <linux/clk.h>
#include <linux/err.h>
21 22 23 24
#include <linux/gpio.h>
#include <linux/spinlock.h>
#include <linux/interrupt.h>
#include <linux/irq.h>
25
#include <linux/slab.h>
26

27 28
#include <asm/mach/irq.h>

29
#include <plat/pincfg.h>
30 31 32 33 34 35
#include <mach/hardware.h>
#include <mach/gpio.h>

/*
 * The GPIO module in the Nomadik family of Systems-on-Chip is an
 * AMBA device, managing 32 pins and alternate functions.  The logic block
36
 * is currently used in the Nomadik and ux500.
37 38 39 40
 *
 * Symbols in this file are called "nmk_gpio" for "nomadik gpio"
 */

41 42
#define NMK_GPIO_PER_CHIP	32

43 44 45
struct nmk_gpio_chip {
	struct gpio_chip chip;
	void __iomem *addr;
46
	struct clk *clk;
47
	unsigned int bank;
48
	unsigned int parent_irq;
49
	int secondary_parent_irq;
50
	u32 (*get_secondary_status)(unsigned int bank);
51
	void (*set_ioforce)(bool enable);
52
	spinlock_t lock;
53
	bool sleepmode;
54 55 56
	/* Keep track of configured edges */
	u32 edge_rising;
	u32 edge_falling;
57 58 59 60
	u32 real_wake;
	u32 rwimsc;
	u32 fwimsc;
	u32 slpm;
61
	u32 enabled;
62
	u32 pull_up;
63 64
};

65 66 67 68 69 70 71
static struct nmk_gpio_chip *
nmk_gpio_chips[DIV_ROUND_UP(ARCH_NR_GPIOS, NMK_GPIO_PER_CHIP)];

static DEFINE_SPINLOCK(nmk_gpio_slpm_lock);

#define NUM_BANKS ARRAY_SIZE(nmk_gpio_chips)

72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
static void __nmk_gpio_set_mode(struct nmk_gpio_chip *nmk_chip,
				unsigned offset, int gpio_mode)
{
	u32 bit = 1 << offset;
	u32 afunc, bfunc;

	afunc = readl(nmk_chip->addr + NMK_GPIO_AFSLA) & ~bit;
	bfunc = readl(nmk_chip->addr + NMK_GPIO_AFSLB) & ~bit;
	if (gpio_mode & NMK_GPIO_ALT_A)
		afunc |= bit;
	if (gpio_mode & NMK_GPIO_ALT_B)
		bfunc |= bit;
	writel(afunc, nmk_chip->addr + NMK_GPIO_AFSLA);
	writel(bfunc, nmk_chip->addr + NMK_GPIO_AFSLB);
}

88 89 90 91 92 93 94 95 96 97 98 99 100 101
static void __nmk_gpio_set_slpm(struct nmk_gpio_chip *nmk_chip,
				unsigned offset, enum nmk_gpio_slpm mode)
{
	u32 bit = 1 << offset;
	u32 slpm;

	slpm = readl(nmk_chip->addr + NMK_GPIO_SLPC);
	if (mode == NMK_GPIO_SLPM_NOCHANGE)
		slpm |= bit;
	else
		slpm &= ~bit;
	writel(slpm, nmk_chip->addr + NMK_GPIO_SLPC);
}

102 103 104 105 106 107 108
static void __nmk_gpio_set_pull(struct nmk_gpio_chip *nmk_chip,
				unsigned offset, enum nmk_gpio_pull pull)
{
	u32 bit = 1 << offset;
	u32 pdis;

	pdis = readl(nmk_chip->addr + NMK_GPIO_PDIS);
109
	if (pull == NMK_GPIO_PULL_NONE) {
110
		pdis |= bit;
111 112
		nmk_chip->pull_up &= ~bit;
	} else {
113
		pdis &= ~bit;
114 115
	}

116 117
	writel(pdis, nmk_chip->addr + NMK_GPIO_PDIS);

118 119
	if (pull == NMK_GPIO_PULL_UP) {
		nmk_chip->pull_up |= bit;
120
		writel(bit, nmk_chip->addr + NMK_GPIO_DATS);
121 122
	} else if (pull == NMK_GPIO_PULL_DOWN) {
		nmk_chip->pull_up &= ~bit;
123
		writel(bit, nmk_chip->addr + NMK_GPIO_DATC);
124
	}
125 126
}

127 128 129 130 131 132
static void __nmk_gpio_make_input(struct nmk_gpio_chip *nmk_chip,
				  unsigned offset)
{
	writel(1 << offset, nmk_chip->addr + NMK_GPIO_DIRC);
}

133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
static void __nmk_gpio_set_output(struct nmk_gpio_chip *nmk_chip,
				  unsigned offset, int val)
{
	if (val)
		writel(1 << offset, nmk_chip->addr + NMK_GPIO_DATS);
	else
		writel(1 << offset, nmk_chip->addr + NMK_GPIO_DATC);
}

static void __nmk_gpio_make_output(struct nmk_gpio_chip *nmk_chip,
				  unsigned offset, int val)
{
	writel(1 << offset, nmk_chip->addr + NMK_GPIO_DIRS);
	__nmk_gpio_set_output(nmk_chip, offset, val);
}

149 150 151 152
static void __nmk_gpio_set_mode_safe(struct nmk_gpio_chip *nmk_chip,
				     unsigned offset, int gpio_mode,
				     bool glitch)
{
153 154
	u32 rwimsc = readl(nmk_chip->addr + NMK_GPIO_RWIMSC);
	u32 fwimsc = readl(nmk_chip->addr + NMK_GPIO_FWIMSC);
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175

	if (glitch && nmk_chip->set_ioforce) {
		u32 bit = BIT(offset);

		/* Prevent spurious wakeups */
		writel(rwimsc & ~bit, nmk_chip->addr + NMK_GPIO_RWIMSC);
		writel(fwimsc & ~bit, nmk_chip->addr + NMK_GPIO_FWIMSC);

		nmk_chip->set_ioforce(true);
	}

	__nmk_gpio_set_mode(nmk_chip, offset, gpio_mode);

	if (glitch && nmk_chip->set_ioforce) {
		nmk_chip->set_ioforce(false);

		writel(rwimsc, nmk_chip->addr + NMK_GPIO_RWIMSC);
		writel(fwimsc, nmk_chip->addr + NMK_GPIO_FWIMSC);
	}
}

176
static void __nmk_config_pin(struct nmk_gpio_chip *nmk_chip, unsigned offset,
177
			     pin_cfg_t cfg, bool sleep, unsigned int *slpmregs)
178 179 180 181 182 183 184 185 186 187 188 189 190 191
{
	static const char *afnames[] = {
		[NMK_GPIO_ALT_GPIO]	= "GPIO",
		[NMK_GPIO_ALT_A]	= "A",
		[NMK_GPIO_ALT_B]	= "B",
		[NMK_GPIO_ALT_C]	= "C"
	};
	static const char *pullnames[] = {
		[NMK_GPIO_PULL_NONE]	= "none",
		[NMK_GPIO_PULL_UP]	= "up",
		[NMK_GPIO_PULL_DOWN]	= "down",
		[3] /* illegal */	= "??"
	};
	static const char *slpmnames[] = {
192 193
		[NMK_GPIO_SLPM_INPUT]		= "input/wakeup",
		[NMK_GPIO_SLPM_NOCHANGE]	= "no-change/no-wakeup",
194 195 196 197 198 199
	};

	int pin = PIN_NUM(cfg);
	int pull = PIN_PULL(cfg);
	int af = PIN_ALT(cfg);
	int slpm = PIN_SLPM(cfg);
200 201
	int output = PIN_DIR(cfg);
	int val = PIN_VAL(cfg);
202
	bool glitch = af == NMK_GPIO_ALT_C;
203

204 205
	dev_dbg(nmk_chip->chip.dev, "pin %d [%#lx]: af %s, pull %s, slpm %s (%s%s)\n",
		pin, cfg, afnames[af], pullnames[pull], slpmnames[slpm],
206 207 208
		output ? "output " : "input",
		output ? (val ? "high" : "low") : "");

209 210 211 212 213
	if (sleep) {
		int slpm_pull = PIN_SLPM_PULL(cfg);
		int slpm_output = PIN_SLPM_DIR(cfg);
		int slpm_val = PIN_SLPM_VAL(cfg);

214 215
		af = NMK_GPIO_ALT_GPIO;

216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
		/*
		 * The SLPM_* values are normal values + 1 to allow zero to
		 * mean "same as normal".
		 */
		if (slpm_pull)
			pull = slpm_pull - 1;
		if (slpm_output)
			output = slpm_output - 1;
		if (slpm_val)
			val = slpm_val - 1;

		dev_dbg(nmk_chip->chip.dev, "pin %d: sleep pull %s, dir %s, val %s\n",
			pin,
			slpm_pull ? pullnames[pull] : "same",
			slpm_output ? (output ? "output" : "input") : "same",
			slpm_val ? (val ? "high" : "low") : "same");
	}

234 235 236 237 238 239
	if (output)
		__nmk_gpio_make_output(nmk_chip, offset, val);
	else {
		__nmk_gpio_make_input(nmk_chip, offset);
		__nmk_gpio_set_pull(nmk_chip, offset, pull);
	}
240

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
	/*
	 * If we've backed up the SLPM registers (glitch workaround), modify
	 * the backups since they will be restored.
	 */
	if (slpmregs) {
		if (slpm == NMK_GPIO_SLPM_NOCHANGE)
			slpmregs[nmk_chip->bank] |= BIT(offset);
		else
			slpmregs[nmk_chip->bank] &= ~BIT(offset);
	} else
		__nmk_gpio_set_slpm(nmk_chip, offset, slpm);

	__nmk_gpio_set_mode_safe(nmk_chip, offset, af, glitch);
}

/*
 * Safe sequence used to switch IOs between GPIO and Alternate-C mode:
 *  - Save SLPM registers
 *  - Set SLPM=0 for the IOs you want to switch and others to 1
 *  - Configure the GPIO registers for the IOs that are being switched
 *  - Set IOFORCE=1
 *  - Modify the AFLSA/B registers for the IOs that are being switched
 *  - Set IOFORCE=0
 *  - Restore SLPM registers
 *  - Any spurious wake up event during switch sequence to be ignored and
 *    cleared
 */
static void nmk_gpio_glitch_slpm_init(unsigned int *slpm)
{
	int i;

	for (i = 0; i < NUM_BANKS; i++) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];
		unsigned int temp = slpm[i];

		if (!chip)
			break;

		slpm[i] = readl(chip->addr + NMK_GPIO_SLPC);
		writel(temp, chip->addr + NMK_GPIO_SLPC);
	}
}

static void nmk_gpio_glitch_slpm_restore(unsigned int *slpm)
{
	int i;

	for (i = 0; i < NUM_BANKS; i++) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];

		if (!chip)
			break;

		writel(slpm[i], chip->addr + NMK_GPIO_SLPC);
	}
}

static int __nmk_config_pins(pin_cfg_t *cfgs, int num, bool sleep)
{
	static unsigned int slpm[NUM_BANKS];
	unsigned long flags;
	bool glitch = false;
	int ret = 0;
	int i;

	for (i = 0; i < num; i++) {
		if (PIN_ALT(cfgs[i]) == NMK_GPIO_ALT_C) {
			glitch = true;
			break;
		}
	}

	spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);

	if (glitch) {
		memset(slpm, 0xff, sizeof(slpm));

		for (i = 0; i < num; i++) {
			int pin = PIN_NUM(cfgs[i]);
			int offset = pin % NMK_GPIO_PER_CHIP;

			if (PIN_ALT(cfgs[i]) == NMK_GPIO_ALT_C)
				slpm[pin / NMK_GPIO_PER_CHIP] &= ~BIT(offset);
		}

		nmk_gpio_glitch_slpm_init(slpm);
	}

	for (i = 0; i < num; i++) {
		struct nmk_gpio_chip *nmk_chip;
		int pin = PIN_NUM(cfgs[i]);

T
Thomas Gleixner 已提交
333
		nmk_chip = irq_get_chip_data(NOMADIK_GPIO_TO_IRQ(pin));
334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
		if (!nmk_chip) {
			ret = -EINVAL;
			break;
		}

		spin_lock(&nmk_chip->lock);
		__nmk_config_pin(nmk_chip, pin - nmk_chip->chip.base,
				 cfgs[i], sleep, glitch ? slpm : NULL);
		spin_unlock(&nmk_chip->lock);
	}

	if (glitch)
		nmk_gpio_glitch_slpm_restore(slpm);

	spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);

	return ret;
351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366
}

/**
 * nmk_config_pin - configure a pin's mux attributes
 * @cfg: pin confguration
 *
 * Configures a pin's mode (alternate function or GPIO), its pull up status,
 * and its sleep mode based on the specified configuration.  The @cfg is
 * usually one of the SoC specific macros defined in mach/<soc>-pins.h.  These
 * are constructed using, and can be further enhanced with, the macros in
 * plat/pincfg.h.
 *
 * If a pin's mode is set to GPIO, it is configured as an input to avoid
 * side-effects.  The gpio can be manipulated later using standard GPIO API
 * calls.
 */
367
int nmk_config_pin(pin_cfg_t cfg, bool sleep)
368
{
369
	return __nmk_config_pins(&cfg, 1, sleep);
370 371 372 373 374 375 376 377 378 379 380 381 382
}
EXPORT_SYMBOL(nmk_config_pin);

/**
 * nmk_config_pins - configure several pins at once
 * @cfgs: array of pin configurations
 * @num: number of elments in the array
 *
 * Configures several pins using nmk_config_pin().  Refer to that function for
 * further information.
 */
int nmk_config_pins(pin_cfg_t *cfgs, int num)
{
383
	return __nmk_config_pins(cfgs, num, false);
384 385 386
}
EXPORT_SYMBOL(nmk_config_pins);

387 388
int nmk_config_pins_sleep(pin_cfg_t *cfgs, int num)
{
389
	return __nmk_config_pins(cfgs, num, true);
390 391 392
}
EXPORT_SYMBOL(nmk_config_pins_sleep);

393 394 395 396 397
/**
 * nmk_gpio_set_slpm() - configure the sleep mode of a pin
 * @gpio: pin number
 * @mode: NMK_GPIO_SLPM_INPUT or NMK_GPIO_SLPM_NOCHANGE,
 *
398 399 400 401 402 403 404
 * This register is actually in the pinmux layer, not the GPIO block itself.
 * The GPIO1B_SLPM register defines the GPIO mode when SLEEP/DEEP-SLEEP
 * mode is entered (i.e. when signal IOFORCE is HIGH by the platform code).
 * Each GPIO can be configured to be forced into GPIO mode when IOFORCE is
 * HIGH, overriding the normal setting defined by GPIO_AFSELx registers.
 * When IOFORCE returns LOW (by software, after SLEEP/DEEP-SLEEP exit),
 * the GPIOs return to the normal setting defined by GPIO_AFSELx registers.
405
 *
406 407 408 409 410 411 412 413 414 415 416
 * If @mode is NMK_GPIO_SLPM_INPUT, the corresponding GPIO is switched to GPIO
 * mode when signal IOFORCE is HIGH (i.e. when SLEEP/DEEP-SLEEP mode is
 * entered) regardless of the altfunction selected. Also wake-up detection is
 * ENABLED.
 *
 * If @mode is NMK_GPIO_SLPM_NOCHANGE, the corresponding GPIO remains
 * controlled by NMK_GPIO_DATC, NMK_GPIO_DATS, NMK_GPIO_DIR, NMK_GPIO_PDIS
 * (for altfunction GPIO) or respective on-chip peripherals (for other
 * altfuncs) when IOFORCE is HIGH. Also wake-up detection DISABLED.
 *
 * Note that enable_irq_wake() will automatically enable wakeup detection.
417 418 419 420 421 422
 */
int nmk_gpio_set_slpm(int gpio, enum nmk_gpio_slpm mode)
{
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;

T
Thomas Gleixner 已提交
423
	nmk_chip = irq_get_chip_data(NOMADIK_GPIO_TO_IRQ(gpio));
424 425 426
	if (!nmk_chip)
		return -EINVAL;

427 428 429
	spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
	spin_lock(&nmk_chip->lock);

430
	__nmk_gpio_set_slpm(nmk_chip, gpio - nmk_chip->chip.base, mode);
431 432 433

	spin_unlock(&nmk_chip->lock);
	spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
434 435 436 437

	return 0;
}

438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
/**
 * nmk_gpio_set_pull() - enable/disable pull up/down on a gpio
 * @gpio: pin number
 * @pull: one of NMK_GPIO_PULL_DOWN, NMK_GPIO_PULL_UP, and NMK_GPIO_PULL_NONE
 *
 * Enables/disables pull up/down on a specified pin.  This only takes effect if
 * the pin is configured as an input (either explicitly or by the alternate
 * function).
 *
 * NOTE: If enabling the pull up/down, the caller must ensure that the GPIO is
 * configured as an input.  Otherwise, due to the way the controller registers
 * work, this function will change the value output on the pin.
 */
int nmk_gpio_set_pull(int gpio, enum nmk_gpio_pull pull)
{
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;

T
Thomas Gleixner 已提交
456
	nmk_chip = irq_get_chip_data(NOMADIK_GPIO_TO_IRQ(gpio));
457 458 459 460 461 462 463 464 465 466
	if (!nmk_chip)
		return -EINVAL;

	spin_lock_irqsave(&nmk_chip->lock, flags);
	__nmk_gpio_set_pull(nmk_chip, gpio - nmk_chip->chip.base, pull);
	spin_unlock_irqrestore(&nmk_chip->lock, flags);

	return 0;
}

467
/* Mode functions */
468 469 470 471 472 473 474 475 476
/**
 * nmk_gpio_set_mode() - set the mux mode of a gpio pin
 * @gpio: pin number
 * @gpio_mode: one of NMK_GPIO_ALT_GPIO, NMK_GPIO_ALT_A,
 *	       NMK_GPIO_ALT_B, and NMK_GPIO_ALT_C
 *
 * Sets the mode of the specified pin to one of the alternate functions or
 * plain GPIO.
 */
477 478 479 480 481
int nmk_gpio_set_mode(int gpio, int gpio_mode)
{
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;

T
Thomas Gleixner 已提交
482
	nmk_chip = irq_get_chip_data(NOMADIK_GPIO_TO_IRQ(gpio));
483 484 485 486
	if (!nmk_chip)
		return -EINVAL;

	spin_lock_irqsave(&nmk_chip->lock, flags);
487
	__nmk_gpio_set_mode(nmk_chip, gpio - nmk_chip->chip.base, gpio_mode);
488 489 490 491 492 493 494 495 496 497 498
	spin_unlock_irqrestore(&nmk_chip->lock, flags);

	return 0;
}
EXPORT_SYMBOL(nmk_gpio_set_mode);

int nmk_gpio_get_mode(int gpio)
{
	struct nmk_gpio_chip *nmk_chip;
	u32 afunc, bfunc, bit;

T
Thomas Gleixner 已提交
499
	nmk_chip = irq_get_chip_data(NOMADIK_GPIO_TO_IRQ(gpio));
500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
	if (!nmk_chip)
		return -EINVAL;

	bit = 1 << (gpio - nmk_chip->chip.base);

	afunc = readl(nmk_chip->addr + NMK_GPIO_AFSLA) & bit;
	bfunc = readl(nmk_chip->addr + NMK_GPIO_AFSLB) & bit;

	return (afunc ? NMK_GPIO_ALT_A : 0) | (bfunc ? NMK_GPIO_ALT_B : 0);
}
EXPORT_SYMBOL(nmk_gpio_get_mode);


/* IRQ functions */
static inline int nmk_gpio_get_bitmask(int gpio)
{
	return 1 << (gpio % 32);
}

519
static void nmk_gpio_irq_ack(struct irq_data *d)
520 521 522 523
{
	int gpio;
	struct nmk_gpio_chip *nmk_chip;

524 525
	gpio = NOMADIK_IRQ_TO_GPIO(d->irq);
	nmk_chip = irq_data_get_irq_chip_data(d);
526 527 528 529 530
	if (!nmk_chip)
		return;
	writel(nmk_gpio_get_bitmask(gpio), nmk_chip->addr + NMK_GPIO_IC);
}

531 532 533 534 535
enum nmk_gpio_irq_type {
	NORMAL,
	WAKE,
};

536
static void __nmk_gpio_irq_modify(struct nmk_gpio_chip *nmk_chip,
537 538
				  int gpio, enum nmk_gpio_irq_type which,
				  bool enable)
539
{
540 541
	u32 rimsc = which == WAKE ? NMK_GPIO_RWIMSC : NMK_GPIO_RIMSC;
	u32 fimsc = which == WAKE ? NMK_GPIO_FWIMSC : NMK_GPIO_FIMSC;
542 543
	u32 bitmask = nmk_gpio_get_bitmask(gpio);
	u32 reg;
544

545
	/* we must individually set/clear the two edges */
546
	if (nmk_chip->edge_rising & bitmask) {
547
		reg = readl(nmk_chip->addr + rimsc);
548 549 550 551
		if (enable)
			reg |= bitmask;
		else
			reg &= ~bitmask;
552
		writel(reg, nmk_chip->addr + rimsc);
553 554
	}
	if (nmk_chip->edge_falling & bitmask) {
555
		reg = readl(nmk_chip->addr + fimsc);
556 557 558 559
		if (enable)
			reg |= bitmask;
		else
			reg &= ~bitmask;
560
		writel(reg, nmk_chip->addr + fimsc);
561
	}
562
}
563

564 565 566
static void __nmk_gpio_set_wake(struct nmk_gpio_chip *nmk_chip,
				int gpio, bool on)
{
567 568 569 570 571 572
	if (nmk_chip->sleepmode) {
		__nmk_gpio_set_slpm(nmk_chip, gpio - nmk_chip->chip.base,
				    on ? NMK_GPIO_SLPM_WAKEUP_ENABLE
				    : NMK_GPIO_SLPM_WAKEUP_DISABLE);
	}

573 574 575 576
	__nmk_gpio_irq_modify(nmk_chip, gpio, WAKE, on);
}

static int nmk_gpio_irq_maskunmask(struct irq_data *d, bool enable)
577 578 579 580
{
	int gpio;
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;
581
	u32 bitmask;
582

583 584
	gpio = NOMADIK_IRQ_TO_GPIO(d->irq);
	nmk_chip = irq_data_get_irq_chip_data(d);
585 586
	bitmask = nmk_gpio_get_bitmask(gpio);
	if (!nmk_chip)
587
		return -EINVAL;
588

589 590 591 592 593
	if (enable)
		nmk_chip->enabled |= bitmask;
	else
		nmk_chip->enabled &= ~bitmask;

594 595 596 597 598 599 600 601 602 603
	spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
	spin_lock(&nmk_chip->lock);

	__nmk_gpio_irq_modify(nmk_chip, gpio, NORMAL, enable);

	if (!(nmk_chip->real_wake & bitmask))
		__nmk_gpio_set_wake(nmk_chip, gpio, enable);

	spin_unlock(&nmk_chip->lock);
	spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
604 605

	return 0;
606 607
}

608
static void nmk_gpio_irq_mask(struct irq_data *d)
609
{
610
	nmk_gpio_irq_maskunmask(d, false);
611
}
612

613
static void nmk_gpio_irq_unmask(struct irq_data *d)
614
{
615
	nmk_gpio_irq_maskunmask(d, true);
616 617
}

618
static int nmk_gpio_irq_set_wake(struct irq_data *d, unsigned int on)
619
{
620 621
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;
622
	u32 bitmask;
623 624
	int gpio;

625 626
	gpio = NOMADIK_IRQ_TO_GPIO(d->irq);
	nmk_chip = irq_data_get_irq_chip_data(d);
627 628
	if (!nmk_chip)
		return -EINVAL;
629
	bitmask = nmk_gpio_get_bitmask(gpio);
630

631 632 633
	spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
	spin_lock(&nmk_chip->lock);

634
	if (!(nmk_chip->enabled & bitmask))
635 636 637 638 639 640
		__nmk_gpio_set_wake(nmk_chip, gpio, on);

	if (on)
		nmk_chip->real_wake |= bitmask;
	else
		nmk_chip->real_wake &= ~bitmask;
641 642 643

	spin_unlock(&nmk_chip->lock);
	spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
644 645

	return 0;
646 647
}

648
static int nmk_gpio_irq_set_type(struct irq_data *d, unsigned int type)
649
{
650
	bool enabled, wake = irqd_is_wakeup_set(d);
651 652 653 654 655
	int gpio;
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;
	u32 bitmask;

656 657
	gpio = NOMADIK_IRQ_TO_GPIO(d->irq);
	nmk_chip = irq_data_get_irq_chip_data(d);
658 659 660 661 662 663 664 665 666
	bitmask = nmk_gpio_get_bitmask(gpio);
	if (!nmk_chip)
		return -EINVAL;

	if (type & IRQ_TYPE_LEVEL_HIGH)
		return -EINVAL;
	if (type & IRQ_TYPE_LEVEL_LOW)
		return -EINVAL;

667 668
	enabled = nmk_chip->enabled & bitmask;

669 670
	spin_lock_irqsave(&nmk_chip->lock, flags);

671
	if (enabled)
672 673
		__nmk_gpio_irq_modify(nmk_chip, gpio, NORMAL, false);

674
	if (enabled || wake)
675
		__nmk_gpio_irq_modify(nmk_chip, gpio, WAKE, false);
676

677 678 679 680 681 682 683 684
	nmk_chip->edge_rising &= ~bitmask;
	if (type & IRQ_TYPE_EDGE_RISING)
		nmk_chip->edge_rising |= bitmask;

	nmk_chip->edge_falling &= ~bitmask;
	if (type & IRQ_TYPE_EDGE_FALLING)
		nmk_chip->edge_falling |= bitmask;

685
	if (enabled)
686 687
		__nmk_gpio_irq_modify(nmk_chip, gpio, NORMAL, true);

688
	if (enabled || wake)
689
		__nmk_gpio_irq_modify(nmk_chip, gpio, WAKE, true);
690

691
	spin_unlock_irqrestore(&nmk_chip->lock, flags);
692 693 694 695 696 697

	return 0;
}

static struct irq_chip nmk_gpio_irq_chip = {
	.name		= "Nomadik-GPIO",
698 699 700 701 702
	.irq_ack	= nmk_gpio_irq_ack,
	.irq_mask	= nmk_gpio_irq_mask,
	.irq_unmask	= nmk_gpio_irq_unmask,
	.irq_set_type	= nmk_gpio_irq_set_type,
	.irq_set_wake	= nmk_gpio_irq_set_wake,
703 704
};

705 706
static void __nmk_gpio_irq_handler(unsigned int irq, struct irq_desc *desc,
				   u32 status)
707 708
{
	struct nmk_gpio_chip *nmk_chip;
T
Thomas Gleixner 已提交
709
	struct irq_chip *host_chip = irq_get_chip(irq);
710 711
	unsigned int first_irq;

712
	chained_irq_enter(host_chip, desc);
713

T
Thomas Gleixner 已提交
714
	nmk_chip = irq_get_handler_data(irq);
715
	first_irq = NOMADIK_GPIO_TO_IRQ(nmk_chip->chip.base);
716 717 718 719 720
	while (status) {
		int bit = __ffs(status);

		generic_handle_irq(first_irq + bit);
		status &= ~BIT(bit);
721
	}
722

723
	chained_irq_exit(host_chip, desc);
724 725
}

726 727
static void nmk_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
{
T
Thomas Gleixner 已提交
728
	struct nmk_gpio_chip *nmk_chip = irq_get_handler_data(irq);
729 730 731 732 733 734 735 736
	u32 status = readl(nmk_chip->addr + NMK_GPIO_IS);

	__nmk_gpio_irq_handler(irq, desc, status);
}

static void nmk_gpio_secondary_irq_handler(unsigned int irq,
					   struct irq_desc *desc)
{
T
Thomas Gleixner 已提交
737
	struct nmk_gpio_chip *nmk_chip = irq_get_handler_data(irq);
738 739 740 741 742
	u32 status = nmk_chip->get_secondary_status(nmk_chip->bank);

	__nmk_gpio_irq_handler(irq, desc, status);
}

743 744 745 746 747 748
static int nmk_gpio_init_irq(struct nmk_gpio_chip *nmk_chip)
{
	unsigned int first_irq;
	int i;

	first_irq = NOMADIK_GPIO_TO_IRQ(nmk_chip->chip.base);
749
	for (i = first_irq; i < first_irq + nmk_chip->chip.ngpio; i++) {
750 751
		irq_set_chip_and_handler(i, &nmk_gpio_irq_chip,
					 handle_edge_irq);
752
		set_irq_flags(i, IRQF_VALID);
T
Thomas Gleixner 已提交
753 754
		irq_set_chip_data(i, nmk_chip);
		irq_set_irq_type(i, IRQ_TYPE_EDGE_FALLING);
755
	}
756

T
Thomas Gleixner 已提交
757 758
	irq_set_chained_handler(nmk_chip->parent_irq, nmk_gpio_irq_handler);
	irq_set_handler_data(nmk_chip->parent_irq, nmk_chip);
759 760

	if (nmk_chip->secondary_parent_irq >= 0) {
T
Thomas Gleixner 已提交
761
		irq_set_chained_handler(nmk_chip->secondary_parent_irq,
762
					nmk_gpio_secondary_irq_handler);
T
Thomas Gleixner 已提交
763
		irq_set_handler_data(nmk_chip->secondary_parent_irq, nmk_chip);
764 765
	}

766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793
	return 0;
}

/* I/O Functions */
static int nmk_gpio_make_input(struct gpio_chip *chip, unsigned offset)
{
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);

	writel(1 << offset, nmk_chip->addr + NMK_GPIO_DIRC);
	return 0;
}

static int nmk_gpio_get_input(struct gpio_chip *chip, unsigned offset)
{
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);
	u32 bit = 1 << offset;

	return (readl(nmk_chip->addr + NMK_GPIO_DAT) & bit) != 0;
}

static void nmk_gpio_set_output(struct gpio_chip *chip, unsigned offset,
				int val)
{
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);

794
	__nmk_gpio_set_output(nmk_chip, offset, val);
795 796
}

797 798 799 800 801 802
static int nmk_gpio_make_output(struct gpio_chip *chip, unsigned offset,
				int val)
{
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);

803
	__nmk_gpio_make_output(nmk_chip, offset, val);
804 805 806 807

	return 0;
}

808 809 810 811 812 813 814 815
static int nmk_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
{
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);

	return NOMADIK_GPIO_TO_IRQ(nmk_chip->chip.base) + offset;
}

816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843
#ifdef CONFIG_DEBUG_FS

#include <linux/seq_file.h>

static void nmk_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
{
	int mode;
	unsigned		i;
	unsigned		gpio = chip->base;
	int			is_out;
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);
	const char *modes[] = {
		[NMK_GPIO_ALT_GPIO]	= "gpio",
		[NMK_GPIO_ALT_A]	= "altA",
		[NMK_GPIO_ALT_B]	= "altB",
		[NMK_GPIO_ALT_C]	= "altC",
	};

	for (i = 0; i < chip->ngpio; i++, gpio++) {
		const char *label = gpiochip_is_requested(chip, i);
		bool pull;
		u32 bit = 1 << i;

		is_out = readl(nmk_chip->addr + NMK_GPIO_DIR) & bit;
		pull = !(readl(nmk_chip->addr + NMK_GPIO_PDIS) & bit);
		mode = nmk_gpio_get_mode(gpio);
		seq_printf(s, " gpio-%-3d (%-20.20s) %s %s %s %s",
844
			gpio, label ?: "(none)",
845 846 847 848 849 850
			is_out ? "out" : "in ",
			chip->get
				? (chip->get(chip, i) ? "hi" : "lo")
				: "?  ",
			(mode < 0) ? "unknown" : modes[mode],
			pull ? "pull" : "none");
851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876

		if (label && !is_out) {
			int		irq = gpio_to_irq(gpio);
			struct irq_desc	*desc = irq_to_desc(irq);

			/* This races with request_irq(), set_irq_type(),
			 * and set_irq_wake() ... but those are "rare".
			 */
			if (irq >= 0 && desc->action) {
				char *trigger;
				u32 bitmask = nmk_gpio_get_bitmask(gpio);

				if (nmk_chip->edge_rising & bitmask)
					trigger = "edge-rising";
				else if (nmk_chip->edge_falling & bitmask)
					trigger = "edge-falling";
				else
					trigger = "edge-undefined";

				seq_printf(s, " irq-%d %s%s",
					irq, trigger,
					irqd_is_wakeup_set(&desc->irq_data)
						? " wakeup" : "");
			}
		}

877 878 879 880 881 882 883 884
		seq_printf(s, "\n");
	}
}

#else
#define nmk_gpio_dbg_show	NULL
#endif

885 886 887 888 889 890
/* This structure is replicated for each GPIO block allocated at probe time */
static struct gpio_chip nmk_gpio_template = {
	.direction_input	= nmk_gpio_make_input,
	.get			= nmk_gpio_get_input,
	.direction_output	= nmk_gpio_make_output,
	.set			= nmk_gpio_set_output,
891
	.to_irq			= nmk_gpio_to_irq,
892
	.dbg_show		= nmk_gpio_dbg_show,
893 894 895
	.can_sleep		= 0,
};

896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
/*
 * Called from the suspend/resume path to only keep the real wakeup interrupts
 * (those that have had set_irq_wake() called on them) as wakeup interrupts,
 * and not the rest of the interrupts which we needed to have as wakeups for
 * cpuidle.
 *
 * PM ops are not used since this needs to be done at the end, after all the
 * other drivers are done with their suspend callbacks.
 */
void nmk_gpio_wakeups_suspend(void)
{
	int i;

	for (i = 0; i < NUM_BANKS; i++) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];

		if (!chip)
			break;

		chip->rwimsc = readl(chip->addr + NMK_GPIO_RWIMSC);
		chip->fwimsc = readl(chip->addr + NMK_GPIO_FWIMSC);

		writel(chip->rwimsc & chip->real_wake,
		       chip->addr + NMK_GPIO_RWIMSC);
		writel(chip->fwimsc & chip->real_wake,
		       chip->addr + NMK_GPIO_FWIMSC);

923
		if (chip->sleepmode) {
924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
			chip->slpm = readl(chip->addr + NMK_GPIO_SLPC);

			/* 0 -> wakeup enable */
			writel(~chip->real_wake, chip->addr + NMK_GPIO_SLPC);
		}
	}
}

void nmk_gpio_wakeups_resume(void)
{
	int i;

	for (i = 0; i < NUM_BANKS; i++) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];

		if (!chip)
			break;

		writel(chip->rwimsc, chip->addr + NMK_GPIO_RWIMSC);
		writel(chip->fwimsc, chip->addr + NMK_GPIO_FWIMSC);

945
		if (chip->sleepmode)
946 947 948 949
			writel(chip->slpm, chip->addr + NMK_GPIO_SLPC);
	}
}

950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968
/*
 * Read the pull up/pull down status.
 * A bit set in 'pull_up' means that pull up
 * is selected if pull is enabled in PDIS register.
 * Note: only pull up/down set via this driver can
 * be detected due to HW limitations.
 */
void nmk_gpio_read_pull(int gpio_bank, u32 *pull_up)
{
	if (gpio_bank < NUM_BANKS) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[gpio_bank];

		if (!chip)
			return;

		*pull_up = chip->pull_up;
	}
}

969
static int __devinit nmk_gpio_probe(struct platform_device *dev)
970
{
971
	struct nmk_gpio_platform_data *pdata = dev->dev.platform_data;
972 973
	struct nmk_gpio_chip *nmk_chip;
	struct gpio_chip *chip;
974
	struct resource *res;
975
	struct clk *clk;
976
	int secondary_irq;
977
	int irq;
978 979
	int ret;

980 981 982 983 984 985 986 987 988 989 990 991 992 993 994
	if (!pdata)
		return -ENODEV;

	res = platform_get_resource(dev, IORESOURCE_MEM, 0);
	if (!res) {
		ret = -ENOENT;
		goto out;
	}

	irq = platform_get_irq(dev, 0);
	if (irq < 0) {
		ret = irq;
		goto out;
	}

995 996 997 998 999 1000
	secondary_irq = platform_get_irq(dev, 1);
	if (secondary_irq >= 0 && !pdata->get_secondary_status) {
		ret = -EINVAL;
		goto out;
	}

1001 1002 1003 1004 1005
	if (request_mem_region(res->start, resource_size(res),
			       dev_name(&dev->dev)) == NULL) {
		ret = -EBUSY;
		goto out;
	}
1006

1007 1008 1009 1010 1011 1012 1013 1014
	clk = clk_get(&dev->dev, NULL);
	if (IS_ERR(clk)) {
		ret = PTR_ERR(clk);
		goto out_release;
	}

	clk_enable(clk);

1015 1016 1017
	nmk_chip = kzalloc(sizeof(*nmk_chip), GFP_KERNEL);
	if (!nmk_chip) {
		ret = -ENOMEM;
1018
		goto out_clk;
1019 1020 1021 1022 1023
	}
	/*
	 * The virt address in nmk_chip->addr is in the nomadik register space,
	 * so we can simply convert the resource address, without remapping
	 */
1024
	nmk_chip->bank = dev->id;
1025
	nmk_chip->clk = clk;
1026
	nmk_chip->addr = io_p2v(res->start);
1027
	nmk_chip->chip = nmk_gpio_template;
1028
	nmk_chip->parent_irq = irq;
1029 1030
	nmk_chip->secondary_parent_irq = secondary_irq;
	nmk_chip->get_secondary_status = pdata->get_secondary_status;
1031
	nmk_chip->set_ioforce = pdata->set_ioforce;
1032
	nmk_chip->sleepmode = pdata->supports_sleepmode;
1033
	spin_lock_init(&nmk_chip->lock);
1034 1035 1036

	chip = &nmk_chip->chip;
	chip->base = pdata->first_gpio;
1037
	chip->ngpio = pdata->num_gpio;
1038
	chip->label = pdata->name ?: dev_name(&dev->dev);
1039 1040 1041 1042 1043 1044 1045
	chip->dev = &dev->dev;
	chip->owner = THIS_MODULE;

	ret = gpiochip_add(&nmk_chip->chip);
	if (ret)
		goto out_free;

1046 1047 1048
	BUG_ON(nmk_chip->bank >= ARRAY_SIZE(nmk_gpio_chips));

	nmk_gpio_chips[nmk_chip->bank] = nmk_chip;
1049
	platform_set_drvdata(dev, nmk_chip);
1050 1051 1052 1053 1054 1055 1056

	nmk_gpio_init_irq(nmk_chip);

	dev_info(&dev->dev, "Bits %i-%i at address %p\n",
		 nmk_chip->chip.base, nmk_chip->chip.base+31, nmk_chip->addr);
	return 0;

1057
out_free:
1058
	kfree(nmk_chip);
1059 1060 1061
out_clk:
	clk_disable(clk);
	clk_put(clk);
1062 1063 1064
out_release:
	release_mem_region(res->start, resource_size(res));
out:
1065 1066 1067 1068 1069
	dev_err(&dev->dev, "Failure %i for GPIO %i-%i\n", ret,
		  pdata->first_gpio, pdata->first_gpio+31);
	return ret;
}

1070 1071
static struct platform_driver nmk_gpio_driver = {
	.driver = {
1072 1073
		.owner = THIS_MODULE,
		.name = "gpio",
1074
	},
1075 1076 1077 1078 1079
	.probe = nmk_gpio_probe,
};

static int __init nmk_gpio_init(void)
{
1080
	return platform_driver_register(&nmk_gpio_driver);
1081 1082
}

1083
core_initcall(nmk_gpio_init);
1084 1085 1086 1087

MODULE_AUTHOR("Prafulla WADASKAR and Alessandro Rubini");
MODULE_DESCRIPTION("Nomadik GPIO Driver");
MODULE_LICENSE("GPL");