intel_reset.c 34.4 KB
Newer Older
1 2 3 4 5 6 7
/*
 * SPDX-License-Identifier: MIT
 *
 * Copyright © 2008-2018 Intel Corporation
 */

#include <linux/sched/mm.h>
8
#include <linux/stop_machine.h>
9

10
#include "display/intel_display_types.h"
11 12
#include "display/intel_overlay.h"

13 14
#include "gem/i915_gem_context.h"

15 16
#include "i915_drv.h"
#include "i915_gpu_error.h"
17
#include "i915_irq.h"
18
#include "intel_engine_pm.h"
19
#include "intel_gt.h"
20
#include "intel_gt_pm.h"
21
#include "intel_reset.h"
22

23
#include "uc/intel_guc.h"
24

25 26
#define RESET_MAX_RETRIES 3

27 28 29
/* XXX How to handle concurrent GGTT updates using tiling registers? */
#define RESET_UNDER_STOP_MACHINE 0

30 31 32 33 34 35 36 37 38 39
static void rmw_set_fw(struct intel_uncore *uncore, i915_reg_t reg, u32 set)
{
	intel_uncore_rmw_fw(uncore, reg, 0, set);
}

static void rmw_clear_fw(struct intel_uncore *uncore, i915_reg_t reg, u32 clr)
{
	intel_uncore_rmw_fw(uncore, reg, clr, 0);
}

40 41 42 43 44
static void engine_skip_context(struct i915_request *rq)
{
	struct intel_engine_cs *engine = rq->engine;
	struct i915_gem_context *hung_ctx = rq->gem_context;

45
	lockdep_assert_held(&engine->active.lock);
46

47 48
	if (!i915_request_is_active(rq))
		return;
49

50
	list_for_each_entry_continue(rq, &engine->active.requests, sched.link)
51 52
		if (rq->gem_context == hung_ctx)
			i915_request_skip(rq, -EIO);
53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78
}

static void client_mark_guilty(struct drm_i915_file_private *file_priv,
			       const struct i915_gem_context *ctx)
{
	unsigned int score;
	unsigned long prev_hang;

	if (i915_gem_context_is_banned(ctx))
		score = I915_CLIENT_SCORE_CONTEXT_BAN;
	else
		score = 0;

	prev_hang = xchg(&file_priv->hang_timestamp, jiffies);
	if (time_before(jiffies, prev_hang + I915_CLIENT_FAST_HANG_JIFFIES))
		score += I915_CLIENT_SCORE_HANG_FAST;

	if (score) {
		atomic_add(score, &file_priv->ban_score);

		DRM_DEBUG_DRIVER("client %s: gained %u ban score, now %u\n",
				 ctx->name, score,
				 atomic_read(&file_priv->ban_score));
	}
}

79
static bool context_mark_guilty(struct i915_gem_context *ctx)
80
{
81 82 83
	unsigned long prev_hang;
	bool banned;
	int i;
84 85 86

	atomic_inc(&ctx->guilty_count);

87 88
	/* Cool contexts are too cool to be banned! (Used for reset testing.) */
	if (!i915_gem_context_is_bannable(ctx))
89
		return false;
90

91 92 93 94 95 96 97 98 99 100
	/* Record the timestamp for the last N hangs */
	prev_hang = ctx->hang_timestamp[0];
	for (i = 0; i < ARRAY_SIZE(ctx->hang_timestamp) - 1; i++)
		ctx->hang_timestamp[i] = ctx->hang_timestamp[i + 1];
	ctx->hang_timestamp[i] = jiffies;

	/* If we have hung N+1 times in rapid succession, we ban the context! */
	banned = !i915_gem_context_is_recoverable(ctx);
	if (time_before(jiffies, prev_hang + CONTEXT_FAST_HANG_JIFFIES))
		banned = true;
101
	if (banned) {
102 103
		DRM_DEBUG_DRIVER("context %s: guilty %d, banned\n",
				 ctx->name, atomic_read(&ctx->guilty_count));
104 105 106 107 108
		i915_gem_context_set_banned(ctx);
	}

	if (!IS_ERR_OR_NULL(ctx->file_priv))
		client_mark_guilty(ctx->file_priv, ctx);
109 110

	return banned;
111 112 113 114 115 116 117
}

static void context_mark_innocent(struct i915_gem_context *ctx)
{
	atomic_inc(&ctx->active_count);
}

118
void __i915_request_reset(struct i915_request *rq, bool guilty)
119
{
120 121 122 123 124 125
	GEM_TRACE("%s rq=%llx:%lld, guilty? %s\n",
		  rq->engine->name,
		  rq->fence.context,
		  rq->fence.seqno,
		  yesno(guilty));

126
	lockdep_assert_held(&rq->engine->active.lock);
127 128 129 130 131 132 133 134 135 136 137 138
	GEM_BUG_ON(i915_request_completed(rq));

	if (guilty) {
		i915_request_skip(rq, -EIO);
		if (context_mark_guilty(rq->gem_context))
			engine_skip_context(rq);
	} else {
		dma_fence_set_error(&rq->fence, -EAGAIN);
		context_mark_innocent(rq->gem_context);
	}
}

139 140 141 142 143 144 145 146
static bool i915_in_reset(struct pci_dev *pdev)
{
	u8 gdrst;

	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
	return gdrst & GRDOM_RESET_STATUS;
}

147
static int i915_do_reset(struct intel_gt *gt,
148
			 intel_engine_mask_t engine_mask,
149 150
			 unsigned int retry)
{
151
	struct pci_dev *pdev = gt->i915->drm.pdev;
152 153 154 155
	int err;

	/* Assert reset for at least 20 usec, and wait for acknowledgement. */
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
156 157
	udelay(50);
	err = wait_for_atomic(i915_in_reset(pdev), 50);
158 159 160

	/* Clear the reset request. */
	pci_write_config_byte(pdev, I915_GDRST, 0);
161
	udelay(50);
162
	if (!err)
163
		err = wait_for_atomic(!i915_in_reset(pdev), 50);
164 165 166 167 168 169 170 171 172 173 174 175

	return err;
}

static bool g4x_reset_complete(struct pci_dev *pdev)
{
	u8 gdrst;

	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
}

176
static int g33_do_reset(struct intel_gt *gt,
177
			intel_engine_mask_t engine_mask,
178 179
			unsigned int retry)
{
180
	struct pci_dev *pdev = gt->i915->drm.pdev;
181 182

	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
183
	return wait_for_atomic(g4x_reset_complete(pdev), 50);
184 185
}

186
static int g4x_do_reset(struct intel_gt *gt,
187
			intel_engine_mask_t engine_mask,
188 189
			unsigned int retry)
{
190 191
	struct pci_dev *pdev = gt->i915->drm.pdev;
	struct intel_uncore *uncore = gt->uncore;
192 193 194
	int ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
195 196
	rmw_set_fw(uncore, VDECCLK_GATE_D, VCP_UNIT_CLOCK_GATE_DISABLE);
	intel_uncore_posting_read_fw(uncore, VDECCLK_GATE_D);
197 198 199

	pci_write_config_byte(pdev, I915_GDRST,
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
200
	ret =  wait_for_atomic(g4x_reset_complete(pdev), 50);
201 202 203 204 205 206 207
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for media reset failed\n");
		goto out;
	}

	pci_write_config_byte(pdev, I915_GDRST,
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
208
	ret =  wait_for_atomic(g4x_reset_complete(pdev), 50);
209 210 211 212 213 214 215 216
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for render reset failed\n");
		goto out;
	}

out:
	pci_write_config_byte(pdev, I915_GDRST, 0);

217 218
	rmw_clear_fw(uncore, VDECCLK_GATE_D, VCP_UNIT_CLOCK_GATE_DISABLE);
	intel_uncore_posting_read_fw(uncore, VDECCLK_GATE_D);
219 220 221 222

	return ret;
}

223
static int ironlake_do_reset(struct intel_gt *gt,
224
			     intel_engine_mask_t engine_mask,
225 226
			     unsigned int retry)
{
227
	struct intel_uncore *uncore = gt->uncore;
228 229
	int ret;

230 231 232
	intel_uncore_write_fw(uncore, ILK_GDSR,
			      ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
	ret = __intel_wait_for_register_fw(uncore, ILK_GDSR,
233 234 235
					   ILK_GRDOM_RESET_ENABLE, 0,
					   5000, 0,
					   NULL);
236 237 238 239 240
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for render reset failed\n");
		goto out;
	}

241 242 243
	intel_uncore_write_fw(uncore, ILK_GDSR,
			      ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
	ret = __intel_wait_for_register_fw(uncore, ILK_GDSR,
244 245 246
					   ILK_GRDOM_RESET_ENABLE, 0,
					   5000, 0,
					   NULL);
247 248 249 250 251 252
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for media reset failed\n");
		goto out;
	}

out:
253 254
	intel_uncore_write_fw(uncore, ILK_GDSR, 0);
	intel_uncore_posting_read_fw(uncore, ILK_GDSR);
255 256 257 258
	return ret;
}

/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
259
static int gen6_hw_domain_reset(struct intel_gt *gt, u32 hw_domain_mask)
260
{
261
	struct intel_uncore *uncore = gt->uncore;
262 263 264 265 266 267 268
	int err;

	/*
	 * GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
269
	intel_uncore_write_fw(uncore, GEN6_GDRST, hw_domain_mask);
270 271

	/* Wait for the device to ack the reset requests */
272
	err = __intel_wait_for_register_fw(uncore,
273 274 275 276 277 278 279 280 281 282
					   GEN6_GDRST, hw_domain_mask, 0,
					   500, 0,
					   NULL);
	if (err)
		DRM_DEBUG_DRIVER("Wait for 0x%08x engines reset failed\n",
				 hw_domain_mask);

	return err;
}

283
static int gen6_reset_engines(struct intel_gt *gt,
284
			      intel_engine_mask_t engine_mask,
285 286 287
			      unsigned int retry)
{
	struct intel_engine_cs *engine;
288 289 290 291 292 293
	const u32 hw_engine_mask[] = {
		[RCS0]  = GEN6_GRDOM_RENDER,
		[BCS0]  = GEN6_GRDOM_BLT,
		[VCS0]  = GEN6_GRDOM_MEDIA,
		[VCS1]  = GEN8_GRDOM_MEDIA2,
		[VECS0] = GEN6_GRDOM_VECS,
294 295 296 297 298 299
	};
	u32 hw_mask;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
300
		intel_engine_mask_t tmp;
301 302

		hw_mask = 0;
303
		for_each_engine_masked(engine, gt->i915, engine_mask, tmp) {
304
			GEM_BUG_ON(engine->id >= ARRAY_SIZE(hw_engine_mask));
305
			hw_mask |= hw_engine_mask[engine->id];
306
		}
307 308
	}

309
	return gen6_hw_domain_reset(gt, hw_mask);
310 311
}

312
static int gen11_lock_sfc(struct intel_engine_cs *engine, u32 *hw_mask)
313
{
314 315
	struct intel_uncore *uncore = engine->uncore;
	u8 vdbox_sfc_access = RUNTIME_INFO(engine->i915)->vdbox_sfc_access;
316 317 318 319 320
	i915_reg_t sfc_forced_lock, sfc_forced_lock_ack;
	u32 sfc_forced_lock_bit, sfc_forced_lock_ack_bit;
	i915_reg_t sfc_usage;
	u32 sfc_usage_bit;
	u32 sfc_reset_bit;
321
	int ret;
322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355

	switch (engine->class) {
	case VIDEO_DECODE_CLASS:
		if ((BIT(engine->instance) & vdbox_sfc_access) == 0)
			return 0;

		sfc_forced_lock = GEN11_VCS_SFC_FORCED_LOCK(engine);
		sfc_forced_lock_bit = GEN11_VCS_SFC_FORCED_LOCK_BIT;

		sfc_forced_lock_ack = GEN11_VCS_SFC_LOCK_STATUS(engine);
		sfc_forced_lock_ack_bit  = GEN11_VCS_SFC_LOCK_ACK_BIT;

		sfc_usage = GEN11_VCS_SFC_LOCK_STATUS(engine);
		sfc_usage_bit = GEN11_VCS_SFC_USAGE_BIT;
		sfc_reset_bit = GEN11_VCS_SFC_RESET_BIT(engine->instance);
		break;

	case VIDEO_ENHANCEMENT_CLASS:
		sfc_forced_lock = GEN11_VECS_SFC_FORCED_LOCK(engine);
		sfc_forced_lock_bit = GEN11_VECS_SFC_FORCED_LOCK_BIT;

		sfc_forced_lock_ack = GEN11_VECS_SFC_LOCK_ACK(engine);
		sfc_forced_lock_ack_bit  = GEN11_VECS_SFC_LOCK_ACK_BIT;

		sfc_usage = GEN11_VECS_SFC_USAGE(engine);
		sfc_usage_bit = GEN11_VECS_SFC_USAGE_BIT;
		sfc_reset_bit = GEN11_VECS_SFC_RESET_BIT(engine->instance);
		break;

	default:
		return 0;
	}

	/*
356 357 358 359 360
	 * If the engine is using a SFC, tell the engine that a software reset
	 * is going to happen. The engine will then try to force lock the SFC.
	 * If SFC ends up being locked to the engine we want to reset, we have
	 * to reset it as well (we will unlock it once the reset sequence is
	 * completed).
361
	 */
362 363 364
	if (!(intel_uncore_read_fw(uncore, sfc_usage) & sfc_usage_bit))
		return 0;

365
	rmw_set_fw(uncore, sfc_forced_lock, sfc_forced_lock_bit);
366

367 368 369 370 371 372 373 374
	ret = __intel_wait_for_register_fw(uncore,
					   sfc_forced_lock_ack,
					   sfc_forced_lock_ack_bit,
					   sfc_forced_lock_ack_bit,
					   1000, 0, NULL);

	/* Was the SFC released while we were trying to lock it? */
	if (!(intel_uncore_read_fw(uncore, sfc_usage) & sfc_usage_bit))
375 376
		return 0;

377 378 379 380
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for SFC forced lock ack failed\n");
		return ret;
	}
381

382
	*hw_mask |= sfc_reset_bit;
383 384 385
	return 0;
}

386
static void gen11_unlock_sfc(struct intel_engine_cs *engine)
387
{
388 389
	struct intel_uncore *uncore = engine->uncore;
	u8 vdbox_sfc_access = RUNTIME_INFO(engine->i915)->vdbox_sfc_access;
390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
	i915_reg_t sfc_forced_lock;
	u32 sfc_forced_lock_bit;

	switch (engine->class) {
	case VIDEO_DECODE_CLASS:
		if ((BIT(engine->instance) & vdbox_sfc_access) == 0)
			return;

		sfc_forced_lock = GEN11_VCS_SFC_FORCED_LOCK(engine);
		sfc_forced_lock_bit = GEN11_VCS_SFC_FORCED_LOCK_BIT;
		break;

	case VIDEO_ENHANCEMENT_CLASS:
		sfc_forced_lock = GEN11_VECS_SFC_FORCED_LOCK(engine);
		sfc_forced_lock_bit = GEN11_VECS_SFC_FORCED_LOCK_BIT;
		break;

	default:
		return;
	}

411
	rmw_clear_fw(uncore, sfc_forced_lock, sfc_forced_lock_bit);
412 413
}

414
static int gen11_reset_engines(struct intel_gt *gt,
415
			       intel_engine_mask_t engine_mask,
416 417
			       unsigned int retry)
{
418 419 420 421 422 423 424 425 426
	const u32 hw_engine_mask[] = {
		[RCS0]  = GEN11_GRDOM_RENDER,
		[BCS0]  = GEN11_GRDOM_BLT,
		[VCS0]  = GEN11_GRDOM_MEDIA,
		[VCS1]  = GEN11_GRDOM_MEDIA2,
		[VCS2]  = GEN11_GRDOM_MEDIA3,
		[VCS3]  = GEN11_GRDOM_MEDIA4,
		[VECS0] = GEN11_GRDOM_VECS,
		[VECS1] = GEN11_GRDOM_VECS2,
427 428
	};
	struct intel_engine_cs *engine;
429
	intel_engine_mask_t tmp;
430 431 432 433 434 435 436
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN11_GRDOM_FULL;
	} else {
		hw_mask = 0;
437
		for_each_engine_masked(engine, gt->i915, engine_mask, tmp) {
438
			GEM_BUG_ON(engine->id >= ARRAY_SIZE(hw_engine_mask));
439
			hw_mask |= hw_engine_mask[engine->id];
440 441 442
			ret = gen11_lock_sfc(engine, &hw_mask);
			if (ret)
				goto sfc_unlock;
443 444 445
		}
	}

446
	ret = gen6_hw_domain_reset(gt, hw_mask);
447

448 449 450 451 452 453 454
sfc_unlock:
	/*
	 * We unlock the SFC based on the lock status and not the result of
	 * gen11_lock_sfc to make sure that we clean properly if something
	 * wrong happened during the lock (e.g. lock acquired after timeout
	 * expiration).
	 */
455
	if (engine_mask != ALL_ENGINES)
456
		for_each_engine_masked(engine, gt->i915, engine_mask, tmp)
457
			gen11_unlock_sfc(engine);
458 459 460 461 462 463

	return ret;
}

static int gen8_engine_reset_prepare(struct intel_engine_cs *engine)
{
464
	struct intel_uncore *uncore = engine->uncore;
465 466
	const i915_reg_t reg = RING_RESET_CTL(engine->mmio_base);
	u32 request, mask, ack;
467 468
	int ret;

469
	ack = intel_uncore_read_fw(uncore, reg);
470 471 472 473 474 475 476 477 478 479 480
	if (ack & RESET_CTL_CAT_ERROR) {
		/*
		 * For catastrophic errors, ready-for-reset sequence
		 * needs to be bypassed: HAS#396813
		 */
		request = RESET_CTL_CAT_ERROR;
		mask = RESET_CTL_CAT_ERROR;

		/* Catastrophic errors need to be cleared by HW */
		ack = 0;
	} else if (!(ack & RESET_CTL_READY_TO_RESET)) {
481 482 483 484 485 486
		request = RESET_CTL_REQUEST_RESET;
		mask = RESET_CTL_READY_TO_RESET;
		ack = RESET_CTL_READY_TO_RESET;
	} else {
		return 0;
	}
487

488 489 490
	intel_uncore_write_fw(uncore, reg, _MASKED_BIT_ENABLE(request));
	ret = __intel_wait_for_register_fw(uncore, reg, mask, ack,
					   700, 0, NULL);
491
	if (ret)
492 493 494
		DRM_ERROR("%s reset request timed out: {request: %08x, RESET_CTL: %08x}\n",
			  engine->name, request,
			  intel_uncore_read_fw(uncore, reg));
495 496 497 498 499 500

	return ret;
}

static void gen8_engine_reset_cancel(struct intel_engine_cs *engine)
{
501 502 503
	intel_uncore_write_fw(engine->uncore,
			      RING_RESET_CTL(engine->mmio_base),
			      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
504 505
}

506
static int gen8_reset_engines(struct intel_gt *gt,
507
			      intel_engine_mask_t engine_mask,
508 509 510 511
			      unsigned int retry)
{
	struct intel_engine_cs *engine;
	const bool reset_non_ready = retry >= 1;
512
	intel_engine_mask_t tmp;
513 514
	int ret;

515
	for_each_engine_masked(engine, gt->i915, engine_mask, tmp) {
516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
		ret = gen8_engine_reset_prepare(engine);
		if (ret && !reset_non_ready)
			goto skip_reset;

		/*
		 * If this is not the first failed attempt to prepare,
		 * we decide to proceed anyway.
		 *
		 * By doing so we risk context corruption and with
		 * some gens (kbl), possible system hang if reset
		 * happens during active bb execution.
		 *
		 * We rather take context corruption instead of
		 * failed reset with a wedged driver/gpu. And
		 * active bb execution case should be covered by
531
		 * stop_engines() we have before the reset.
532 533 534
		 */
	}

535 536
	if (INTEL_GEN(gt->i915) >= 11)
		ret = gen11_reset_engines(gt, engine_mask, retry);
537
	else
538
		ret = gen6_reset_engines(gt, engine_mask, retry);
539 540

skip_reset:
541
	for_each_engine_masked(engine, gt->i915, engine_mask, tmp)
542 543 544 545 546
		gen8_engine_reset_cancel(engine);

	return ret;
}

547
typedef int (*reset_func)(struct intel_gt *,
548
			  intel_engine_mask_t engine_mask,
549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
			  unsigned int retry);

static reset_func intel_get_gpu_reset(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 8)
		return gen8_reset_engines;
	else if (INTEL_GEN(i915) >= 6)
		return gen6_reset_engines;
	else if (INTEL_GEN(i915) >= 5)
		return ironlake_do_reset;
	else if (IS_G4X(i915))
		return g4x_do_reset;
	else if (IS_G33(i915) || IS_PINEVIEW(i915))
		return g33_do_reset;
	else if (INTEL_GEN(i915) >= 3)
		return i915_do_reset;
	else
		return NULL;
}

569
int __intel_gt_reset(struct intel_gt *gt, intel_engine_mask_t engine_mask)
570
{
571 572 573
	const int retries = engine_mask == ALL_ENGINES ? RESET_MAX_RETRIES : 1;
	reset_func reset;
	int ret = -ETIMEDOUT;
574 575
	int retry;

576
	reset = intel_get_gpu_reset(gt->i915);
577 578
	if (!reset)
		return -ENODEV;
579 580 581 582 583

	/*
	 * If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
584
	intel_uncore_forcewake_get(gt->uncore, FORCEWAKE_ALL);
585 586 587
	for (retry = 0; ret == -ETIMEDOUT && retry < retries; retry++) {
		GEM_TRACE("engine_mask=%x\n", engine_mask);
		preempt_disable();
588
		ret = reset(gt, engine_mask, retry);
589
		preempt_enable();
590
	}
591
	intel_uncore_forcewake_put(gt->uncore, FORCEWAKE_ALL);
592 593 594 595 596 597

	return ret;
}

bool intel_has_gpu_reset(struct drm_i915_private *i915)
{
598 599 600
	if (!i915_modparams.reset)
		return NULL;

601 602 603 604 605 606 607 608
	return intel_get_gpu_reset(i915);
}

bool intel_has_reset_engine(struct drm_i915_private *i915)
{
	return INTEL_INFO(i915)->has_reset_engine && i915_modparams.reset >= 2;
}

609
int intel_reset_guc(struct intel_gt *gt)
610 611
{
	u32 guc_domain =
612
		INTEL_GEN(gt->i915) >= 11 ? GEN11_GRDOM_GUC : GEN9_GRDOM_GUC;
613 614
	int ret;

615
	GEM_BUG_ON(!HAS_GT_UC(gt->i915));
616

617 618 619
	intel_uncore_forcewake_get(gt->uncore, FORCEWAKE_ALL);
	ret = gen6_hw_domain_reset(gt, guc_domain);
	intel_uncore_forcewake_put(gt->uncore, FORCEWAKE_ALL);
620 621 622 623 624 625 626 627

	return ret;
}

/*
 * Ensure irq handler finishes, and not run again.
 * Also return the active request so that we only search for it once.
 */
628
static void reset_prepare_engine(struct intel_engine_cs *engine)
629 630 631 632 633 634 635 636
{
	/*
	 * During the reset sequence, we must prevent the engine from
	 * entering RC6. As the context state is undefined until we restart
	 * the engine, if it does enter RC6 during the reset, the state
	 * written to the powercontext is undefined and so we may lose
	 * GPU state upon resume, i.e. fail to restart after a reset.
	 */
637
	intel_uncore_forcewake_get(engine->uncore, FORCEWAKE_ALL);
638
	engine->reset.prepare(engine);
639 640
}

641
static void revoke_mmaps(struct intel_gt *gt)
642 643 644
{
	int i;

645
	for (i = 0; i < gt->ggtt->num_fences; i++) {
646 647 648 649
		struct drm_vma_offset_node *node;
		struct i915_vma *vma;
		u64 vma_offset;

650
		vma = READ_ONCE(gt->ggtt->fence_regs[i].vma);
651 652 653 654 655 656
		if (!vma)
			continue;

		if (!i915_vma_has_userfault(vma))
			continue;

657
		GEM_BUG_ON(vma->fence != &gt->ggtt->fence_regs[i]);
658 659
		node = &vma->obj->base.vma_node;
		vma_offset = vma->ggtt_view.partial.offset << PAGE_SHIFT;
660
		unmap_mapping_range(gt->i915->drm.anon_inode->i_mapping,
661 662 663 664 665 666
				    drm_vma_node_offset_addr(node) + vma_offset,
				    vma->size,
				    1);
	}
}

667
static intel_engine_mask_t reset_prepare(struct intel_gt *gt)
668 669
{
	struct intel_engine_cs *engine;
670
	intel_engine_mask_t awake = 0;
671 672
	enum intel_engine_id id;

673
	for_each_engine(engine, gt->i915, id) {
674 675
		if (intel_engine_pm_get_if_awake(engine))
			awake |= engine->mask;
676
		reset_prepare_engine(engine);
677
	}
678

679
	intel_uc_reset_prepare(&gt->uc);
680 681

	return awake;
682 683
}

684
static void gt_revoke(struct intel_gt *gt)
685
{
686
	revoke_mmaps(gt);
687 688
}

689
static int gt_reset(struct intel_gt *gt, intel_engine_mask_t stalled_mask)
690
{
691 692 693 694
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int err;

695
	/*
696 697
	 * Everything depends on having the GTT running, so we need to start
	 * there.
698
	 */
699
	err = i915_ggtt_enable_hw(gt->i915);
700 701
	if (err)
		return err;
702

703 704
	for_each_engine(engine, gt->i915, id)
		__intel_engine_reset(engine, stalled_mask & engine->mask);
705

706
	i915_gem_restore_fences(gt->i915);
707

708
	return err;
709 710
}

711
static void reset_finish_engine(struct intel_engine_cs *engine)
712
{
713
	engine->reset.finish(engine);
714
	intel_uncore_forcewake_put(engine->uncore, FORCEWAKE_ALL);
715 716

	intel_engine_signal_breadcrumbs(engine);
717 718
}

719
static void reset_finish(struct intel_gt *gt, intel_engine_mask_t awake)
720 721 722 723
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

724
	for_each_engine(engine, gt->i915, id) {
725
		reset_finish_engine(engine);
726 727
		if (awake & engine->mask)
			intel_engine_pm_put(engine);
728
	}
729 730 731 732
}

static void nop_submit_request(struct i915_request *request)
{
733
	struct intel_engine_cs *engine = request->engine;
734 735 736
	unsigned long flags;

	GEM_TRACE("%s fence %llx:%lld -> -EIO\n",
737
		  engine->name, request->fence.context, request->fence.seqno);
738 739
	dma_fence_set_error(&request->fence, -EIO);

740
	spin_lock_irqsave(&engine->active.lock, flags);
741
	__i915_request_submit(request);
742
	i915_request_mark_complete(request);
743
	spin_unlock_irqrestore(&engine->active.lock, flags);
744 745

	intel_engine_queue_breadcrumbs(engine);
746 747
}

748
static void __intel_gt_set_wedged(struct intel_gt *gt)
749 750
{
	struct intel_engine_cs *engine;
751
	intel_engine_mask_t awake;
752 753
	enum intel_engine_id id;

754
	if (test_bit(I915_WEDGED, &gt->reset.flags))
755 756
		return;

757
	if (GEM_SHOW_DEBUG() && !intel_engines_are_idle(gt)) {
758 759
		struct drm_printer p = drm_debug_printer(__func__);

760
		for_each_engine(engine, gt->i915, id)
761 762 763 764 765 766 767 768 769 770
			intel_engine_dump(engine, &p, "%s\n", engine->name);
	}

	GEM_TRACE("start\n");

	/*
	 * First, stop submission to hw, but do not yet complete requests by
	 * rolling the global seqno forward (since this would complete requests
	 * for which we haven't set the fence error to EIO yet).
	 */
771
	awake = reset_prepare(gt);
772

773
	/* Even if the GPU reset fails, it should still stop the engines */
774 775
	if (!INTEL_INFO(gt->i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(gt, ALL_ENGINES);
776

777
	for_each_engine(engine, gt->i915, id)
778 779 780 781 782 783 784
		engine->submit_request = nop_submit_request;

	/*
	 * Make sure no request can slip through without getting completed by
	 * either this call here to intel_engine_write_global_seqno, or the one
	 * in nop_submit_request.
	 */
C
Chris Wilson 已提交
785
	synchronize_rcu_expedited();
786
	set_bit(I915_WEDGED, &gt->reset.flags);
787 788

	/* Mark all executing requests as skipped */
789
	for_each_engine(engine, gt->i915, id)
790 791
		engine->cancel_requests(engine);

792
	reset_finish(gt, awake);
793 794

	GEM_TRACE("end\n");
795
}
796

797
void intel_gt_set_wedged(struct intel_gt *gt)
798
{
799
	intel_wakeref_t wakeref;
800

801 802 803 804
	mutex_lock(&gt->reset.mutex);
	with_intel_runtime_pm(&gt->i915->runtime_pm, wakeref)
		__intel_gt_set_wedged(gt);
	mutex_unlock(&gt->reset.mutex);
805 806
}

807
static bool __intel_gt_unset_wedged(struct intel_gt *gt)
808
{
809
	struct intel_gt_timelines *timelines = &gt->timelines;
810
	struct intel_timeline *tl;
811
	unsigned long flags;
812

813
	if (!test_bit(I915_WEDGED, &gt->reset.flags))
814 815
		return true;

816
	if (!gt->scratch) /* Never full initialised, recovery impossible */
817 818 819 820 821 822 823 824 825 826 827 828 829 830
		return false;

	GEM_TRACE("start\n");

	/*
	 * Before unwedging, make sure that all pending operations
	 * are flushed and errored out - we may have requests waiting upon
	 * third party fences. We marked all inflight requests as EIO, and
	 * every execbuf since returned EIO, for consistency we want all
	 * the currently pending requests to also be marked as EIO, which
	 * is done inside our nop_submit_request - and so we must wait.
	 *
	 * No more can be submitted until we reset the wedged bit.
	 */
831
	spin_lock_irqsave(&timelines->lock, flags);
832
	list_for_each_entry(tl, &timelines->active_list, link) {
833 834
		struct i915_request *rq;

835
		rq = i915_active_request_get_unlocked(&tl->last_request);
836 837 838
		if (!rq)
			continue;

839
		spin_unlock_irqrestore(&timelines->lock, flags);
840

841
		/*
842 843 844 845 846
		 * All internal dependencies (i915_requests) will have
		 * been flushed by the set-wedge, but we may be stuck waiting
		 * for external fences. These should all be capped to 10s
		 * (I915_FENCE_TIMEOUT) so this wait should not be unbounded
		 * in the worst case.
847
		 */
848
		dma_fence_default_wait(&rq->fence, false, MAX_SCHEDULE_TIMEOUT);
849
		i915_request_put(rq);
850 851

		/* Restart iteration after droping lock */
852
		spin_lock_irqsave(&timelines->lock, flags);
853
		tl = list_entry(&timelines->active_list, typeof(*tl), link);
854
	}
855
	spin_unlock_irqrestore(&timelines->lock, flags);
856

857
	intel_gt_sanitize(gt, false);
858 859 860 861 862 863 864 865 866 867

	/*
	 * Undo nop_submit_request. We prevent all new i915 requests from
	 * being queued (by disallowing execbuf whilst wedged) so having
	 * waited for all active requests above, we know the system is idle
	 * and do not have to worry about a thread being inside
	 * engine->submit_request() as we swap over. So unlike installing
	 * the nop_submit_request on reset, we can do this from normal
	 * context and do not require stop_machine().
	 */
868
	intel_engines_reset_default_submission(gt);
869 870 871 872

	GEM_TRACE("end\n");

	smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
873
	clear_bit(I915_WEDGED, &gt->reset.flags);
874 875

	return true;
876 877
}

878
bool intel_gt_unset_wedged(struct intel_gt *gt)
879 880 881
{
	bool result;

882 883 884
	mutex_lock(&gt->reset.mutex);
	result = __intel_gt_unset_wedged(gt);
	mutex_unlock(&gt->reset.mutex);
885 886 887 888

	return result;
}

889
static int do_reset(struct intel_gt *gt, intel_engine_mask_t stalled_mask)
890 891 892
{
	int err, i;

893
	gt_revoke(gt);
894

895
	err = __intel_gt_reset(gt, ALL_ENGINES);
896
	for (i = 0; err && i < RESET_MAX_RETRIES; i++) {
897
		msleep(10 * (i + 1));
898
		err = __intel_gt_reset(gt, ALL_ENGINES);
899
	}
900 901
	if (err)
		return err;
902

903
	return gt_reset(gt, stalled_mask);
904 905
}

906
static int resume(struct intel_gt *gt)
907 908 909 910 911
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int ret;

912
	for_each_engine(engine, gt->i915, id) {
913 914 915 916 917 918 919 920
		ret = engine->resume(engine);
		if (ret)
			return ret;
	}

	return 0;
}

921
/**
922 923
 * intel_gt_reset - reset chip after a hang
 * @gt: #intel_gt to reset
924 925 926 927 928 929 930 931 932 933 934 935 936 937
 * @stalled_mask: mask of the stalled engines with the guilty requests
 * @reason: user error message for why we are resetting
 *
 * Reset the chip.  Useful if a hang is detected. Marks the device as wedged
 * on failure.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
938 939 940
void intel_gt_reset(struct intel_gt *gt,
		    intel_engine_mask_t stalled_mask,
		    const char *reason)
941
{
942
	intel_engine_mask_t awake;
943 944
	int ret;

945
	GEM_TRACE("flags=%lx\n", gt->reset.flags);
946 947

	might_sleep();
948 949
	GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &gt->reset.flags));
	mutex_lock(&gt->reset.mutex);
950 951

	/* Clear any previous failed attempts at recovery. Time to try again. */
952
	if (!__intel_gt_unset_wedged(gt))
953
		goto unlock;
954 955

	if (reason)
956 957 958
		dev_notice(gt->i915->drm.dev,
			   "Resetting chip for %s\n", reason);
	atomic_inc(&gt->i915->gpu_error.reset_count);
959

960
	awake = reset_prepare(gt);
961

962
	if (!intel_has_gpu_reset(gt->i915)) {
963
		if (i915_modparams.reset)
964
			dev_err(gt->i915->drm.dev, "GPU reset not supported\n");
965 966 967 968 969
		else
			DRM_DEBUG_DRIVER("GPU reset disabled\n");
		goto error;
	}

970 971
	if (INTEL_INFO(gt->i915)->gpu_reset_clobbers_display)
		intel_runtime_pm_disable_interrupts(gt->i915);
972

973 974
	if (do_reset(gt, stalled_mask)) {
		dev_err(gt->i915->drm.dev, "Failed to reset chip\n");
975 976 977
		goto taint;
	}

978 979
	if (INTEL_INFO(gt->i915)->gpu_reset_clobbers_display)
		intel_runtime_pm_enable_interrupts(gt->i915);
980

981
	intel_overlay_reset(gt->i915);
982 983 984 985 986 987 988 989 990

	/*
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
991
	ret = intel_gt_init_hw(gt);
992 993 994
	if (ret) {
		DRM_ERROR("Failed to initialise HW following reset (%d)\n",
			  ret);
995
		goto taint;
996 997
	}

998
	ret = resume(gt);
999 1000 1001
	if (ret)
		goto taint;

1002
	intel_gt_queue_hangcheck(gt);
1003 1004

finish:
1005
	reset_finish(gt, awake);
1006
unlock:
1007
	mutex_unlock(&gt->reset.mutex);
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
	return;

taint:
	/*
	 * History tells us that if we cannot reset the GPU now, we
	 * never will. This then impacts everything that is run
	 * subsequently. On failing the reset, we mark the driver
	 * as wedged, preventing further execution on the GPU.
	 * We also want to go one step further and add a taint to the
	 * kernel so that any subsequent faults can be traced back to
	 * this failure. This is important for CI, where if the
	 * GPU/driver fails we would like to reboot and restart testing
	 * rather than continue on into oblivion. For everyone else,
	 * the system should still plod along, but they have been warned!
	 */
1023
	add_taint_for_CI(TAINT_WARN);
1024
error:
1025
	__intel_gt_set_wedged(gt);
1026 1027 1028
	goto finish;
}

1029
static inline int intel_gt_reset_engine(struct intel_engine_cs *engine)
1030
{
1031
	return __intel_gt_reset(engine->gt, engine->mask);
1032 1033 1034
}

/**
1035
 * intel_engine_reset - reset GPU engine to recover from a hang
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
 * @engine: engine to reset
 * @msg: reason for GPU reset; or NULL for no dev_notice()
 *
 * Reset a specific GPU engine. Useful if a hang is detected.
 * Returns zero on successful reset or otherwise an error code.
 *
 * Procedure is:
 *  - identifies the request that caused the hang and it is dropped
 *  - reset engine (which will force the engine to idle)
 *  - re-init/configure engine
 */
1047
int intel_engine_reset(struct intel_engine_cs *engine, const char *msg)
1048
{
1049
	struct intel_gt *gt = engine->gt;
1050 1051
	int ret;

1052 1053
	GEM_TRACE("%s flags=%lx\n", engine->name, gt->reset.flags);
	GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &gt->reset.flags));
1054

1055
	if (!intel_engine_pm_get_if_awake(engine))
1056 1057
		return 0;

1058
	reset_prepare_engine(engine);
1059 1060 1061 1062

	if (msg)
		dev_notice(engine->i915->drm.dev,
			   "Resetting %s for %s\n", engine->name, msg);
1063
	atomic_inc(&engine->i915->gpu_error.reset_engine_count[engine->uabi_class]);
1064

1065
	if (!engine->gt->uc.guc.execbuf_client)
1066
		ret = intel_gt_reset_engine(engine);
1067
	else
1068
		ret = intel_guc_reset_engine(&engine->gt->uc.guc, engine);
1069 1070 1071
	if (ret) {
		/* If we fail here, we expect to fallback to a global reset */
		DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
1072
				 engine->gt->uc.guc.execbuf_client ? "GuC " : "",
1073 1074 1075 1076 1077 1078 1079 1080 1081
				 engine->name, ret);
		goto out;
	}

	/*
	 * The request that caused the hang is stuck on elsp, we know the
	 * active request and can drop it, adjust head to skip the offending
	 * request to resume executing remaining requests in the queue.
	 */
1082
	__intel_engine_reset(engine, true);
1083 1084 1085 1086 1087 1088

	/*
	 * The engine and its registers (and workarounds in case of render)
	 * have been reset to their default values. Follow the init_ring
	 * process to program RING_MODE, HWSP and re-enable submission.
	 */
1089
	ret = engine->resume(engine);
1090 1091 1092 1093

out:
	intel_engine_cancel_stop_cs(engine);
	reset_finish_engine(engine);
1094
	intel_engine_pm_put(engine);
1095 1096 1097
	return ret;
}

1098 1099 1100
static void intel_gt_reset_global(struct intel_gt *gt,
				  u32 engine_mask,
				  const char *reason)
1101
{
1102
	struct kobject *kobj = &gt->i915->drm.primary->kdev->kobj;
1103 1104 1105
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
1106
	struct intel_wedge_me w;
1107 1108 1109 1110 1111 1112 1113

	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);

	DRM_DEBUG_DRIVER("resetting chip\n");
	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);

	/* Use a watchdog to ensure that our reset completes */
1114 1115
	intel_wedge_on_timeout(&w, gt, 5 * HZ) {
		intel_prepare_reset(gt->i915);
1116

1117
		/* Flush everyone using a resource about to be clobbered */
1118
		synchronize_srcu_expedited(&gt->reset.backoff_srcu);
1119

1120
		intel_gt_reset(gt, engine_mask, reason);
1121

1122
		intel_finish_reset(gt->i915);
1123 1124
	}

1125
	if (!test_bit(I915_WEDGED, &gt->reset.flags))
1126 1127 1128 1129
		kobject_uevent_env(kobj, KOBJ_CHANGE, reset_done_event);
}

/**
1130 1131
 * intel_gt_handle_error - handle a gpu error
 * @gt: the intel_gt
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
 * @engine_mask: mask representing engines that are hung
 * @flags: control flags
 * @fmt: Error message format string
 *
 * Do some basic checking of register state at error time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
1142 1143 1144 1145
void intel_gt_handle_error(struct intel_gt *gt,
			   intel_engine_mask_t engine_mask,
			   unsigned long flags,
			   const char *fmt, ...)
1146 1147 1148
{
	struct intel_engine_cs *engine;
	intel_wakeref_t wakeref;
1149
	intel_engine_mask_t tmp;
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
	char error_msg[80];
	char *msg = NULL;

	if (fmt) {
		va_list args;

		va_start(args, fmt);
		vscnprintf(error_msg, sizeof(error_msg), fmt, args);
		va_end(args);

		msg = error_msg;
	}

	/*
	 * In most cases it's guaranteed that we get here with an RPM
	 * reference held, for example because there is a pending GPU
	 * request that won't finish until the reset is done. This
	 * isn't the case at least when we get here by doing a
	 * simulated reset via debugfs, so get an RPM reference.
	 */
1170
	wakeref = intel_runtime_pm_get(&gt->i915->runtime_pm);
1171

1172
	engine_mask &= INTEL_INFO(gt->i915)->engine_mask;
1173 1174

	if (flags & I915_ERROR_CAPTURE) {
1175 1176
		i915_capture_error_state(gt->i915, engine_mask, msg);
		intel_gt_clear_error_registers(gt, engine_mask);
1177 1178 1179 1180 1181 1182
	}

	/*
	 * Try engine reset when available. We fall back to full reset if
	 * single reset fails.
	 */
1183 1184
	if (intel_has_reset_engine(gt->i915) && !intel_gt_is_wedged(gt)) {
		for_each_engine_masked(engine, gt->i915, engine_mask, tmp) {
1185 1186
			BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
			if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
1187
					     &gt->reset.flags))
1188 1189
				continue;

1190
			if (intel_engine_reset(engine, msg) == 0)
1191
				engine_mask &= ~engine->mask;
1192

1193 1194
			clear_and_wake_up_bit(I915_RESET_ENGINE + engine->id,
					      &gt->reset.flags);
1195 1196 1197 1198 1199 1200 1201
		}
	}

	if (!engine_mask)
		goto out;

	/* Full reset needs the mutex, stop any other user trying to do so. */
1202 1203 1204
	if (test_and_set_bit(I915_RESET_BACKOFF, &gt->reset.flags)) {
		wait_event(gt->reset.queue,
			   !test_bit(I915_RESET_BACKOFF, &gt->reset.flags));
1205
		goto out; /* piggy-back on the other reset */
1206 1207
	}

1208 1209 1210
	/* Make sure i915_reset_trylock() sees the I915_RESET_BACKOFF */
	synchronize_rcu_expedited();

1211
	/* Prevent any other reset-engine attempt. */
1212
	for_each_engine(engine, gt->i915, tmp) {
1213
		while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
1214 1215
					&gt->reset.flags))
			wait_on_bit(&gt->reset.flags,
1216 1217 1218 1219
				    I915_RESET_ENGINE + engine->id,
				    TASK_UNINTERRUPTIBLE);
	}

1220
	intel_gt_reset_global(gt, engine_mask, msg);
1221

1222 1223 1224 1225 1226 1227
	for_each_engine(engine, gt->i915, tmp)
		clear_bit_unlock(I915_RESET_ENGINE + engine->id,
				 &gt->reset.flags);
	clear_bit_unlock(I915_RESET_BACKOFF, &gt->reset.flags);
	smp_mb__after_atomic();
	wake_up_all(&gt->reset.queue);
1228 1229

out:
1230
	intel_runtime_pm_put(&gt->i915->runtime_pm, wakeref);
1231 1232
}

1233
int intel_gt_reset_trylock(struct intel_gt *gt, int *srcu)
1234
{
1235
	might_lock(&gt->reset.backoff_srcu);
1236 1237
	might_sleep();

1238
	rcu_read_lock();
1239
	while (test_bit(I915_RESET_BACKOFF, &gt->reset.flags)) {
1240 1241
		rcu_read_unlock();

1242
		if (wait_event_interruptible(gt->reset.queue,
1243
					     !test_bit(I915_RESET_BACKOFF,
1244
						       &gt->reset.flags)))
1245 1246 1247 1248
			return -EINTR;

		rcu_read_lock();
	}
1249
	*srcu = srcu_read_lock(&gt->reset.backoff_srcu);
1250 1251
	rcu_read_unlock();

1252
	return 0;
1253 1254
}

1255 1256
void intel_gt_reset_unlock(struct intel_gt *gt, int tag)
__releases(&gt->reset.backoff_srcu)
1257
{
1258
	srcu_read_unlock(&gt->reset.backoff_srcu, tag);
1259 1260
}

1261
int intel_gt_terminally_wedged(struct intel_gt *gt)
1262 1263 1264
{
	might_sleep();

1265
	if (!intel_gt_is_wedged(gt))
1266 1267 1268
		return 0;

	/* Reset still in progress? Maybe we will recover? */
1269
	if (!test_bit(I915_RESET_BACKOFF, &gt->reset.flags))
1270 1271 1272
		return -EIO;

	/* XXX intel_reset_finish() still takes struct_mutex!!! */
1273
	if (mutex_is_locked(&gt->i915->drm.struct_mutex))
1274 1275
		return -EAGAIN;

1276
	if (wait_event_interruptible(gt->reset.queue,
1277
				     !test_bit(I915_RESET_BACKOFF,
1278
					       &gt->reset.flags)))
1279 1280
		return -EINTR;

1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
	return intel_gt_is_wedged(gt) ? -EIO : 0;
}

void intel_gt_init_reset(struct intel_gt *gt)
{
	init_waitqueue_head(&gt->reset.queue);
	mutex_init(&gt->reset.mutex);
	init_srcu_struct(&gt->reset.backoff_srcu);
}

void intel_gt_fini_reset(struct intel_gt *gt)
{
	cleanup_srcu_struct(&gt->reset.backoff_srcu);
1294 1295
}

1296
static void intel_wedge_me(struct work_struct *work)
1297
{
1298
	struct intel_wedge_me *w = container_of(work, typeof(*w), work.work);
1299

1300
	dev_err(w->gt->i915->drm.dev,
1301 1302
		"%s timed out, cancelling all in-flight rendering.\n",
		w->name);
1303
	intel_gt_set_wedged(w->gt);
1304 1305
}

1306 1307 1308 1309
void __intel_init_wedge(struct intel_wedge_me *w,
			struct intel_gt *gt,
			long timeout,
			const char *name)
1310
{
1311
	w->gt = gt;
1312 1313
	w->name = name;

1314
	INIT_DELAYED_WORK_ONSTACK(&w->work, intel_wedge_me);
1315 1316 1317
	schedule_delayed_work(&w->work, timeout);
}

1318
void __intel_fini_wedge(struct intel_wedge_me *w)
1319 1320 1321
{
	cancel_delayed_work_sync(&w->work);
	destroy_delayed_work_on_stack(&w->work);
1322
	w->gt = NULL;
1323
}
1324 1325 1326 1327

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftest_reset.c"
#endif