intel_reset.c 33.8 KB
Newer Older
1 2 3 4 5 6 7
/*
 * SPDX-License-Identifier: MIT
 *
 * Copyright © 2008-2018 Intel Corporation
 */

#include <linux/sched/mm.h>
8
#include <linux/stop_machine.h>
9

10 11
#include "display/intel_overlay.h"

12 13
#include "gem/i915_gem_context.h"

14 15
#include "i915_drv.h"
#include "i915_gpu_error.h"
16
#include "i915_irq.h"
17
#include "intel_engine_pm.h"
18
#include "intel_gt.h"
19
#include "intel_gt_pm.h"
20
#include "intel_reset.h"
21

22
#include "uc/intel_guc.h"
23

24 25
#define RESET_MAX_RETRIES 3

26 27 28
/* XXX How to handle concurrent GGTT updates using tiling registers? */
#define RESET_UNDER_STOP_MACHINE 0

29 30 31 32 33 34 35 36 37 38
static void rmw_set_fw(struct intel_uncore *uncore, i915_reg_t reg, u32 set)
{
	intel_uncore_rmw_fw(uncore, reg, 0, set);
}

static void rmw_clear_fw(struct intel_uncore *uncore, i915_reg_t reg, u32 clr)
{
	intel_uncore_rmw_fw(uncore, reg, clr, 0);
}

39 40 41 42 43
static void engine_skip_context(struct i915_request *rq)
{
	struct intel_engine_cs *engine = rq->engine;
	struct i915_gem_context *hung_ctx = rq->gem_context;

44
	lockdep_assert_held(&engine->active.lock);
45

46 47
	if (!i915_request_is_active(rq))
		return;
48

49
	list_for_each_entry_continue(rq, &engine->active.requests, sched.link)
50 51
		if (rq->gem_context == hung_ctx)
			i915_request_skip(rq, -EIO);
52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
}

static void client_mark_guilty(struct drm_i915_file_private *file_priv,
			       const struct i915_gem_context *ctx)
{
	unsigned int score;
	unsigned long prev_hang;

	if (i915_gem_context_is_banned(ctx))
		score = I915_CLIENT_SCORE_CONTEXT_BAN;
	else
		score = 0;

	prev_hang = xchg(&file_priv->hang_timestamp, jiffies);
	if (time_before(jiffies, prev_hang + I915_CLIENT_FAST_HANG_JIFFIES))
		score += I915_CLIENT_SCORE_HANG_FAST;

	if (score) {
		atomic_add(score, &file_priv->ban_score);

		DRM_DEBUG_DRIVER("client %s: gained %u ban score, now %u\n",
				 ctx->name, score,
				 atomic_read(&file_priv->ban_score));
	}
}

78
static bool context_mark_guilty(struct i915_gem_context *ctx)
79
{
80 81 82
	unsigned long prev_hang;
	bool banned;
	int i;
83 84 85

	atomic_inc(&ctx->guilty_count);

86 87
	/* Cool contexts are too cool to be banned! (Used for reset testing.) */
	if (!i915_gem_context_is_bannable(ctx))
88
		return false;
89

90 91 92 93 94 95 96 97 98 99
	/* Record the timestamp for the last N hangs */
	prev_hang = ctx->hang_timestamp[0];
	for (i = 0; i < ARRAY_SIZE(ctx->hang_timestamp) - 1; i++)
		ctx->hang_timestamp[i] = ctx->hang_timestamp[i + 1];
	ctx->hang_timestamp[i] = jiffies;

	/* If we have hung N+1 times in rapid succession, we ban the context! */
	banned = !i915_gem_context_is_recoverable(ctx);
	if (time_before(jiffies, prev_hang + CONTEXT_FAST_HANG_JIFFIES))
		banned = true;
100
	if (banned) {
101 102
		DRM_DEBUG_DRIVER("context %s: guilty %d, banned\n",
				 ctx->name, atomic_read(&ctx->guilty_count));
103 104 105 106 107
		i915_gem_context_set_banned(ctx);
	}

	if (!IS_ERR_OR_NULL(ctx->file_priv))
		client_mark_guilty(ctx->file_priv, ctx);
108 109

	return banned;
110 111 112 113 114 115 116
}

static void context_mark_innocent(struct i915_gem_context *ctx)
{
	atomic_inc(&ctx->active_count);
}

117
void __i915_request_reset(struct i915_request *rq, bool guilty)
118
{
119 120 121 122 123 124
	GEM_TRACE("%s rq=%llx:%lld, guilty? %s\n",
		  rq->engine->name,
		  rq->fence.context,
		  rq->fence.seqno,
		  yesno(guilty));

125
	lockdep_assert_held(&rq->engine->active.lock);
126 127 128 129 130 131 132 133 134 135 136 137
	GEM_BUG_ON(i915_request_completed(rq));

	if (guilty) {
		i915_request_skip(rq, -EIO);
		if (context_mark_guilty(rq->gem_context))
			engine_skip_context(rq);
	} else {
		dma_fence_set_error(&rq->fence, -EAGAIN);
		context_mark_innocent(rq->gem_context);
	}
}

138 139 140 141 142 143 144 145
static bool i915_in_reset(struct pci_dev *pdev)
{
	u8 gdrst;

	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
	return gdrst & GRDOM_RESET_STATUS;
}

146
static int i915_do_reset(struct intel_gt *gt,
147
			 intel_engine_mask_t engine_mask,
148 149
			 unsigned int retry)
{
150
	struct pci_dev *pdev = gt->i915->drm.pdev;
151 152 153 154
	int err;

	/* Assert reset for at least 20 usec, and wait for acknowledgement. */
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
155 156
	udelay(50);
	err = wait_for_atomic(i915_in_reset(pdev), 50);
157 158 159

	/* Clear the reset request. */
	pci_write_config_byte(pdev, I915_GDRST, 0);
160
	udelay(50);
161
	if (!err)
162
		err = wait_for_atomic(!i915_in_reset(pdev), 50);
163 164 165 166 167 168 169 170 171 172 173 174

	return err;
}

static bool g4x_reset_complete(struct pci_dev *pdev)
{
	u8 gdrst;

	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
}

175
static int g33_do_reset(struct intel_gt *gt,
176
			intel_engine_mask_t engine_mask,
177 178
			unsigned int retry)
{
179
	struct pci_dev *pdev = gt->i915->drm.pdev;
180 181

	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
182
	return wait_for_atomic(g4x_reset_complete(pdev), 50);
183 184
}

185
static int g4x_do_reset(struct intel_gt *gt,
186
			intel_engine_mask_t engine_mask,
187 188
			unsigned int retry)
{
189 190
	struct pci_dev *pdev = gt->i915->drm.pdev;
	struct intel_uncore *uncore = gt->uncore;
191 192 193
	int ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
194 195
	rmw_set_fw(uncore, VDECCLK_GATE_D, VCP_UNIT_CLOCK_GATE_DISABLE);
	intel_uncore_posting_read_fw(uncore, VDECCLK_GATE_D);
196 197 198

	pci_write_config_byte(pdev, I915_GDRST,
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
199
	ret =  wait_for_atomic(g4x_reset_complete(pdev), 50);
200 201 202 203 204 205 206
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for media reset failed\n");
		goto out;
	}

	pci_write_config_byte(pdev, I915_GDRST,
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
207
	ret =  wait_for_atomic(g4x_reset_complete(pdev), 50);
208 209 210 211 212 213 214 215
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for render reset failed\n");
		goto out;
	}

out:
	pci_write_config_byte(pdev, I915_GDRST, 0);

216 217
	rmw_clear_fw(uncore, VDECCLK_GATE_D, VCP_UNIT_CLOCK_GATE_DISABLE);
	intel_uncore_posting_read_fw(uncore, VDECCLK_GATE_D);
218 219 220 221

	return ret;
}

222
static int ironlake_do_reset(struct intel_gt *gt,
223
			     intel_engine_mask_t engine_mask,
224 225
			     unsigned int retry)
{
226
	struct intel_uncore *uncore = gt->uncore;
227 228
	int ret;

229 230 231
	intel_uncore_write_fw(uncore, ILK_GDSR,
			      ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
	ret = __intel_wait_for_register_fw(uncore, ILK_GDSR,
232 233 234
					   ILK_GRDOM_RESET_ENABLE, 0,
					   5000, 0,
					   NULL);
235 236 237 238 239
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for render reset failed\n");
		goto out;
	}

240 241 242
	intel_uncore_write_fw(uncore, ILK_GDSR,
			      ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
	ret = __intel_wait_for_register_fw(uncore, ILK_GDSR,
243 244 245
					   ILK_GRDOM_RESET_ENABLE, 0,
					   5000, 0,
					   NULL);
246 247 248 249 250 251
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for media reset failed\n");
		goto out;
	}

out:
252 253
	intel_uncore_write_fw(uncore, ILK_GDSR, 0);
	intel_uncore_posting_read_fw(uncore, ILK_GDSR);
254 255 256 257
	return ret;
}

/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
258
static int gen6_hw_domain_reset(struct intel_gt *gt, u32 hw_domain_mask)
259
{
260
	struct intel_uncore *uncore = gt->uncore;
261 262 263 264 265 266 267
	int err;

	/*
	 * GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
268
	intel_uncore_write_fw(uncore, GEN6_GDRST, hw_domain_mask);
269 270

	/* Wait for the device to ack the reset requests */
271
	err = __intel_wait_for_register_fw(uncore,
272 273 274 275 276 277 278 279 280 281
					   GEN6_GDRST, hw_domain_mask, 0,
					   500, 0,
					   NULL);
	if (err)
		DRM_DEBUG_DRIVER("Wait for 0x%08x engines reset failed\n",
				 hw_domain_mask);

	return err;
}

282
static int gen6_reset_engines(struct intel_gt *gt,
283
			      intel_engine_mask_t engine_mask,
284 285 286
			      unsigned int retry)
{
	struct intel_engine_cs *engine;
287 288 289 290 291 292
	const u32 hw_engine_mask[] = {
		[RCS0]  = GEN6_GRDOM_RENDER,
		[BCS0]  = GEN6_GRDOM_BLT,
		[VCS0]  = GEN6_GRDOM_MEDIA,
		[VCS1]  = GEN8_GRDOM_MEDIA2,
		[VECS0] = GEN6_GRDOM_VECS,
293 294 295 296 297 298
	};
	u32 hw_mask;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
299
		intel_engine_mask_t tmp;
300 301

		hw_mask = 0;
302
		for_each_engine_masked(engine, gt->i915, engine_mask, tmp) {
303
			GEM_BUG_ON(engine->id >= ARRAY_SIZE(hw_engine_mask));
304
			hw_mask |= hw_engine_mask[engine->id];
305
		}
306 307
	}

308
	return gen6_hw_domain_reset(gt, hw_mask);
309 310
}

311
static u32 gen11_lock_sfc(struct intel_engine_cs *engine)
312
{
313 314
	struct intel_uncore *uncore = engine->uncore;
	u8 vdbox_sfc_access = RUNTIME_INFO(engine->i915)->vdbox_sfc_access;
315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
	i915_reg_t sfc_forced_lock, sfc_forced_lock_ack;
	u32 sfc_forced_lock_bit, sfc_forced_lock_ack_bit;
	i915_reg_t sfc_usage;
	u32 sfc_usage_bit;
	u32 sfc_reset_bit;

	switch (engine->class) {
	case VIDEO_DECODE_CLASS:
		if ((BIT(engine->instance) & vdbox_sfc_access) == 0)
			return 0;

		sfc_forced_lock = GEN11_VCS_SFC_FORCED_LOCK(engine);
		sfc_forced_lock_bit = GEN11_VCS_SFC_FORCED_LOCK_BIT;

		sfc_forced_lock_ack = GEN11_VCS_SFC_LOCK_STATUS(engine);
		sfc_forced_lock_ack_bit  = GEN11_VCS_SFC_LOCK_ACK_BIT;

		sfc_usage = GEN11_VCS_SFC_LOCK_STATUS(engine);
		sfc_usage_bit = GEN11_VCS_SFC_USAGE_BIT;
		sfc_reset_bit = GEN11_VCS_SFC_RESET_BIT(engine->instance);
		break;

	case VIDEO_ENHANCEMENT_CLASS:
		sfc_forced_lock = GEN11_VECS_SFC_FORCED_LOCK(engine);
		sfc_forced_lock_bit = GEN11_VECS_SFC_FORCED_LOCK_BIT;

		sfc_forced_lock_ack = GEN11_VECS_SFC_LOCK_ACK(engine);
		sfc_forced_lock_ack_bit  = GEN11_VECS_SFC_LOCK_ACK_BIT;

		sfc_usage = GEN11_VECS_SFC_USAGE(engine);
		sfc_usage_bit = GEN11_VECS_SFC_USAGE_BIT;
		sfc_reset_bit = GEN11_VECS_SFC_RESET_BIT(engine->instance);
		break;

	default:
		return 0;
	}

	/*
	 * Tell the engine that a software reset is going to happen. The engine
	 * will then try to force lock the SFC (if currently locked, it will
	 * remain so until we tell the engine it is safe to unlock; if currently
	 * unlocked, it will ignore this and all new lock requests). If SFC
	 * ends up being locked to the engine we want to reset, we have to reset
	 * it as well (we will unlock it once the reset sequence is completed).
	 */
361
	rmw_set_fw(uncore, sfc_forced_lock, sfc_forced_lock_bit);
362

363
	if (__intel_wait_for_register_fw(uncore,
364 365 366 367 368 369 370 371
					 sfc_forced_lock_ack,
					 sfc_forced_lock_ack_bit,
					 sfc_forced_lock_ack_bit,
					 1000, 0, NULL)) {
		DRM_DEBUG_DRIVER("Wait for SFC forced lock ack failed\n");
		return 0;
	}

372
	if (intel_uncore_read_fw(uncore, sfc_usage) & sfc_usage_bit)
373 374 375 376 377
		return sfc_reset_bit;

	return 0;
}

378
static void gen11_unlock_sfc(struct intel_engine_cs *engine)
379
{
380 381
	struct intel_uncore *uncore = engine->uncore;
	u8 vdbox_sfc_access = RUNTIME_INFO(engine->i915)->vdbox_sfc_access;
382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
	i915_reg_t sfc_forced_lock;
	u32 sfc_forced_lock_bit;

	switch (engine->class) {
	case VIDEO_DECODE_CLASS:
		if ((BIT(engine->instance) & vdbox_sfc_access) == 0)
			return;

		sfc_forced_lock = GEN11_VCS_SFC_FORCED_LOCK(engine);
		sfc_forced_lock_bit = GEN11_VCS_SFC_FORCED_LOCK_BIT;
		break;

	case VIDEO_ENHANCEMENT_CLASS:
		sfc_forced_lock = GEN11_VECS_SFC_FORCED_LOCK(engine);
		sfc_forced_lock_bit = GEN11_VECS_SFC_FORCED_LOCK_BIT;
		break;

	default:
		return;
	}

403
	rmw_clear_fw(uncore, sfc_forced_lock, sfc_forced_lock_bit);
404 405
}

406
static int gen11_reset_engines(struct intel_gt *gt,
407
			       intel_engine_mask_t engine_mask,
408 409
			       unsigned int retry)
{
410 411 412 413 414 415 416 417 418
	const u32 hw_engine_mask[] = {
		[RCS0]  = GEN11_GRDOM_RENDER,
		[BCS0]  = GEN11_GRDOM_BLT,
		[VCS0]  = GEN11_GRDOM_MEDIA,
		[VCS1]  = GEN11_GRDOM_MEDIA2,
		[VCS2]  = GEN11_GRDOM_MEDIA3,
		[VCS3]  = GEN11_GRDOM_MEDIA4,
		[VECS0] = GEN11_GRDOM_VECS,
		[VECS1] = GEN11_GRDOM_VECS2,
419 420
	};
	struct intel_engine_cs *engine;
421
	intel_engine_mask_t tmp;
422 423 424 425 426 427 428
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN11_GRDOM_FULL;
	} else {
		hw_mask = 0;
429
		for_each_engine_masked(engine, gt->i915, engine_mask, tmp) {
430
			GEM_BUG_ON(engine->id >= ARRAY_SIZE(hw_engine_mask));
431
			hw_mask |= hw_engine_mask[engine->id];
432
			hw_mask |= gen11_lock_sfc(engine);
433 434 435
		}
	}

436
	ret = gen6_hw_domain_reset(gt, hw_mask);
437 438

	if (engine_mask != ALL_ENGINES)
439
		for_each_engine_masked(engine, gt->i915, engine_mask, tmp)
440
			gen11_unlock_sfc(engine);
441 442 443 444 445 446

	return ret;
}

static int gen8_engine_reset_prepare(struct intel_engine_cs *engine)
{
447
	struct intel_uncore *uncore = engine->uncore;
448 449
	const i915_reg_t reg = RING_RESET_CTL(engine->mmio_base);
	u32 request, mask, ack;
450 451
	int ret;

452
	ack = intel_uncore_read_fw(uncore, reg);
453 454 455 456 457 458 459 460 461 462 463
	if (ack & RESET_CTL_CAT_ERROR) {
		/*
		 * For catastrophic errors, ready-for-reset sequence
		 * needs to be bypassed: HAS#396813
		 */
		request = RESET_CTL_CAT_ERROR;
		mask = RESET_CTL_CAT_ERROR;

		/* Catastrophic errors need to be cleared by HW */
		ack = 0;
	} else if (!(ack & RESET_CTL_READY_TO_RESET)) {
464 465 466 467 468 469
		request = RESET_CTL_REQUEST_RESET;
		mask = RESET_CTL_READY_TO_RESET;
		ack = RESET_CTL_READY_TO_RESET;
	} else {
		return 0;
	}
470

471 472 473
	intel_uncore_write_fw(uncore, reg, _MASKED_BIT_ENABLE(request));
	ret = __intel_wait_for_register_fw(uncore, reg, mask, ack,
					   700, 0, NULL);
474
	if (ret)
475 476 477
		DRM_ERROR("%s reset request timed out: {request: %08x, RESET_CTL: %08x}\n",
			  engine->name, request,
			  intel_uncore_read_fw(uncore, reg));
478 479 480 481 482 483

	return ret;
}

static void gen8_engine_reset_cancel(struct intel_engine_cs *engine)
{
484 485 486
	intel_uncore_write_fw(engine->uncore,
			      RING_RESET_CTL(engine->mmio_base),
			      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
487 488
}

489
static int gen8_reset_engines(struct intel_gt *gt,
490
			      intel_engine_mask_t engine_mask,
491 492 493 494
			      unsigned int retry)
{
	struct intel_engine_cs *engine;
	const bool reset_non_ready = retry >= 1;
495
	intel_engine_mask_t tmp;
496 497
	int ret;

498
	for_each_engine_masked(engine, gt->i915, engine_mask, tmp) {
499 500 501 502 503 504 505 506 507 508 509 510 511 512 513
		ret = gen8_engine_reset_prepare(engine);
		if (ret && !reset_non_ready)
			goto skip_reset;

		/*
		 * If this is not the first failed attempt to prepare,
		 * we decide to proceed anyway.
		 *
		 * By doing so we risk context corruption and with
		 * some gens (kbl), possible system hang if reset
		 * happens during active bb execution.
		 *
		 * We rather take context corruption instead of
		 * failed reset with a wedged driver/gpu. And
		 * active bb execution case should be covered by
514
		 * stop_engines() we have before the reset.
515 516 517
		 */
	}

518 519
	if (INTEL_GEN(gt->i915) >= 11)
		ret = gen11_reset_engines(gt, engine_mask, retry);
520
	else
521
		ret = gen6_reset_engines(gt, engine_mask, retry);
522 523

skip_reset:
524
	for_each_engine_masked(engine, gt->i915, engine_mask, tmp)
525 526 527 528 529
		gen8_engine_reset_cancel(engine);

	return ret;
}

530
typedef int (*reset_func)(struct intel_gt *,
531
			  intel_engine_mask_t engine_mask,
532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551
			  unsigned int retry);

static reset_func intel_get_gpu_reset(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 8)
		return gen8_reset_engines;
	else if (INTEL_GEN(i915) >= 6)
		return gen6_reset_engines;
	else if (INTEL_GEN(i915) >= 5)
		return ironlake_do_reset;
	else if (IS_G4X(i915))
		return g4x_do_reset;
	else if (IS_G33(i915) || IS_PINEVIEW(i915))
		return g33_do_reset;
	else if (INTEL_GEN(i915) >= 3)
		return i915_do_reset;
	else
		return NULL;
}

552
int __intel_gt_reset(struct intel_gt *gt, intel_engine_mask_t engine_mask)
553
{
554 555 556
	const int retries = engine_mask == ALL_ENGINES ? RESET_MAX_RETRIES : 1;
	reset_func reset;
	int ret = -ETIMEDOUT;
557 558
	int retry;

559
	reset = intel_get_gpu_reset(gt->i915);
560 561
	if (!reset)
		return -ENODEV;
562 563 564 565 566

	/*
	 * If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
567
	intel_uncore_forcewake_get(gt->uncore, FORCEWAKE_ALL);
568 569 570
	for (retry = 0; ret == -ETIMEDOUT && retry < retries; retry++) {
		GEM_TRACE("engine_mask=%x\n", engine_mask);
		preempt_disable();
571
		ret = reset(gt, engine_mask, retry);
572
		preempt_enable();
573
	}
574
	intel_uncore_forcewake_put(gt->uncore, FORCEWAKE_ALL);
575 576 577 578 579 580

	return ret;
}

bool intel_has_gpu_reset(struct drm_i915_private *i915)
{
581 582 583
	if (!i915_modparams.reset)
		return NULL;

584 585 586 587 588 589 590 591
	return intel_get_gpu_reset(i915);
}

bool intel_has_reset_engine(struct drm_i915_private *i915)
{
	return INTEL_INFO(i915)->has_reset_engine && i915_modparams.reset >= 2;
}

592
int intel_reset_guc(struct intel_gt *gt)
593 594
{
	u32 guc_domain =
595
		INTEL_GEN(gt->i915) >= 11 ? GEN11_GRDOM_GUC : GEN9_GRDOM_GUC;
596 597
	int ret;

598
	GEM_BUG_ON(!HAS_GT_UC(gt->i915));
599

600 601 602
	intel_uncore_forcewake_get(gt->uncore, FORCEWAKE_ALL);
	ret = gen6_hw_domain_reset(gt, guc_domain);
	intel_uncore_forcewake_put(gt->uncore, FORCEWAKE_ALL);
603 604 605 606 607 608 609 610

	return ret;
}

/*
 * Ensure irq handler finishes, and not run again.
 * Also return the active request so that we only search for it once.
 */
611
static void reset_prepare_engine(struct intel_engine_cs *engine)
612 613 614 615 616 617 618 619
{
	/*
	 * During the reset sequence, we must prevent the engine from
	 * entering RC6. As the context state is undefined until we restart
	 * the engine, if it does enter RC6 during the reset, the state
	 * written to the powercontext is undefined and so we may lose
	 * GPU state upon resume, i.e. fail to restart after a reset.
	 */
620
	intel_uncore_forcewake_get(engine->uncore, FORCEWAKE_ALL);
621
	engine->reset.prepare(engine);
622 623
}

624
static void revoke_mmaps(struct intel_gt *gt)
625 626 627
{
	int i;

628
	for (i = 0; i < gt->ggtt->num_fences; i++) {
629 630 631 632
		struct drm_vma_offset_node *node;
		struct i915_vma *vma;
		u64 vma_offset;

633
		vma = READ_ONCE(gt->ggtt->fence_regs[i].vma);
634 635 636 637 638 639
		if (!vma)
			continue;

		if (!i915_vma_has_userfault(vma))
			continue;

640
		GEM_BUG_ON(vma->fence != &gt->ggtt->fence_regs[i]);
641 642
		node = &vma->obj->base.vma_node;
		vma_offset = vma->ggtt_view.partial.offset << PAGE_SHIFT;
643
		unmap_mapping_range(gt->i915->drm.anon_inode->i_mapping,
644 645 646 647 648 649
				    drm_vma_node_offset_addr(node) + vma_offset,
				    vma->size,
				    1);
	}
}

650
static intel_engine_mask_t reset_prepare(struct intel_gt *gt)
651 652
{
	struct intel_engine_cs *engine;
653
	intel_engine_mask_t awake = 0;
654 655
	enum intel_engine_id id;

656
	for_each_engine(engine, gt->i915, id) {
657 658
		if (intel_engine_pm_get_if_awake(engine))
			awake |= engine->mask;
659
		reset_prepare_engine(engine);
660
	}
661

662
	intel_uc_reset_prepare(&gt->uc);
663 664

	return awake;
665 666
}

667
static void gt_revoke(struct intel_gt *gt)
668
{
669
	revoke_mmaps(gt);
670 671
}

672
static int gt_reset(struct intel_gt *gt, intel_engine_mask_t stalled_mask)
673
{
674 675 676 677
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int err;

678
	/*
679 680
	 * Everything depends on having the GTT running, so we need to start
	 * there.
681
	 */
682
	err = i915_ggtt_enable_hw(gt->i915);
683 684
	if (err)
		return err;
685

686 687
	for_each_engine(engine, gt->i915, id)
		__intel_engine_reset(engine, stalled_mask & engine->mask);
688

689
	i915_gem_restore_fences(gt->i915);
690

691
	return err;
692 693
}

694
static void reset_finish_engine(struct intel_engine_cs *engine)
695
{
696
	engine->reset.finish(engine);
697
	intel_uncore_forcewake_put(engine->uncore, FORCEWAKE_ALL);
698 699

	intel_engine_signal_breadcrumbs(engine);
700 701
}

702
static void reset_finish(struct intel_gt *gt, intel_engine_mask_t awake)
703 704 705 706
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

707
	for_each_engine(engine, gt->i915, id) {
708
		reset_finish_engine(engine);
709 710
		if (awake & engine->mask)
			intel_engine_pm_put(engine);
711
	}
712 713 714 715
}

static void nop_submit_request(struct i915_request *request)
{
716
	struct intel_engine_cs *engine = request->engine;
717 718 719
	unsigned long flags;

	GEM_TRACE("%s fence %llx:%lld -> -EIO\n",
720
		  engine->name, request->fence.context, request->fence.seqno);
721 722
	dma_fence_set_error(&request->fence, -EIO);

723
	spin_lock_irqsave(&engine->active.lock, flags);
724
	__i915_request_submit(request);
725
	i915_request_mark_complete(request);
726
	spin_unlock_irqrestore(&engine->active.lock, flags);
727 728

	intel_engine_queue_breadcrumbs(engine);
729 730
}

731
static void __intel_gt_set_wedged(struct intel_gt *gt)
732 733
{
	struct intel_engine_cs *engine;
734
	intel_engine_mask_t awake;
735 736
	enum intel_engine_id id;

737
	if (test_bit(I915_WEDGED, &gt->reset.flags))
738 739
		return;

740
	if (GEM_SHOW_DEBUG() && !intel_engines_are_idle(gt)) {
741 742
		struct drm_printer p = drm_debug_printer(__func__);

743
		for_each_engine(engine, gt->i915, id)
744 745 746 747 748 749 750 751 752 753
			intel_engine_dump(engine, &p, "%s\n", engine->name);
	}

	GEM_TRACE("start\n");

	/*
	 * First, stop submission to hw, but do not yet complete requests by
	 * rolling the global seqno forward (since this would complete requests
	 * for which we haven't set the fence error to EIO yet).
	 */
754
	awake = reset_prepare(gt);
755

756
	/* Even if the GPU reset fails, it should still stop the engines */
757 758
	if (!INTEL_INFO(gt->i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(gt, ALL_ENGINES);
759

760
	for_each_engine(engine, gt->i915, id) {
761 762 763
		engine->submit_request = nop_submit_request;
		engine->schedule = NULL;
	}
764
	gt->i915->caps.scheduler = 0;
765 766 767 768 769 770

	/*
	 * Make sure no request can slip through without getting completed by
	 * either this call here to intel_engine_write_global_seqno, or the one
	 * in nop_submit_request.
	 */
C
Chris Wilson 已提交
771
	synchronize_rcu_expedited();
772
	set_bit(I915_WEDGED, &gt->reset.flags);
773 774

	/* Mark all executing requests as skipped */
775
	for_each_engine(engine, gt->i915, id)
776 777
		engine->cancel_requests(engine);

778
	reset_finish(gt, awake);
779 780

	GEM_TRACE("end\n");
781
}
782

783
void intel_gt_set_wedged(struct intel_gt *gt)
784
{
785
	intel_wakeref_t wakeref;
786

787 788 789 790
	mutex_lock(&gt->reset.mutex);
	with_intel_runtime_pm(&gt->i915->runtime_pm, wakeref)
		__intel_gt_set_wedged(gt);
	mutex_unlock(&gt->reset.mutex);
791 792
}

793
static bool __intel_gt_unset_wedged(struct intel_gt *gt)
794
{
795
	struct intel_gt_timelines *timelines = &gt->timelines;
796
	struct intel_timeline *tl;
797

798
	if (!test_bit(I915_WEDGED, &gt->reset.flags))
799 800
		return true;

801
	if (!gt->scratch) /* Never full initialised, recovery impossible */
802 803 804 805 806 807 808 809 810 811 812 813 814 815
		return false;

	GEM_TRACE("start\n");

	/*
	 * Before unwedging, make sure that all pending operations
	 * are flushed and errored out - we may have requests waiting upon
	 * third party fences. We marked all inflight requests as EIO, and
	 * every execbuf since returned EIO, for consistency we want all
	 * the currently pending requests to also be marked as EIO, which
	 * is done inside our nop_submit_request - and so we must wait.
	 *
	 * No more can be submitted until we reset the wedged bit.
	 */
816 817
	mutex_lock(&timelines->mutex);
	list_for_each_entry(tl, &timelines->active_list, link) {
818 819
		struct i915_request *rq;

820
		rq = i915_active_request_get_unlocked(&tl->last_request);
821 822 823 824
		if (!rq)
			continue;

		/*
825 826 827 828 829
		 * All internal dependencies (i915_requests) will have
		 * been flushed by the set-wedge, but we may be stuck waiting
		 * for external fences. These should all be capped to 10s
		 * (I915_FENCE_TIMEOUT) so this wait should not be unbounded
		 * in the worst case.
830
		 */
831
		dma_fence_default_wait(&rq->fence, false, MAX_SCHEDULE_TIMEOUT);
832
		i915_request_put(rq);
833
	}
834
	mutex_unlock(&timelines->mutex);
835

836
	intel_gt_sanitize(gt, false);
837 838 839 840 841 842 843 844 845 846

	/*
	 * Undo nop_submit_request. We prevent all new i915 requests from
	 * being queued (by disallowing execbuf whilst wedged) so having
	 * waited for all active requests above, we know the system is idle
	 * and do not have to worry about a thread being inside
	 * engine->submit_request() as we swap over. So unlike installing
	 * the nop_submit_request on reset, we can do this from normal
	 * context and do not require stop_machine().
	 */
847
	intel_engines_reset_default_submission(gt);
848 849 850 851

	GEM_TRACE("end\n");

	smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
852
	clear_bit(I915_WEDGED, &gt->reset.flags);
853 854

	return true;
855 856
}

857
bool intel_gt_unset_wedged(struct intel_gt *gt)
858 859 860
{
	bool result;

861 862 863
	mutex_lock(&gt->reset.mutex);
	result = __intel_gt_unset_wedged(gt);
	mutex_unlock(&gt->reset.mutex);
864 865 866 867

	return result;
}

868
static int do_reset(struct intel_gt *gt, intel_engine_mask_t stalled_mask)
869 870 871
{
	int err, i;

872
	gt_revoke(gt);
873

874
	err = __intel_gt_reset(gt, ALL_ENGINES);
875
	for (i = 0; err && i < RESET_MAX_RETRIES; i++) {
876
		msleep(10 * (i + 1));
877
		err = __intel_gt_reset(gt, ALL_ENGINES);
878
	}
879 880
	if (err)
		return err;
881

882
	return gt_reset(gt, stalled_mask);
883 884
}

885
static int resume(struct intel_gt *gt)
886 887 888 889 890
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int ret;

891
	for_each_engine(engine, gt->i915, id) {
892 893 894 895 896 897 898 899
		ret = engine->resume(engine);
		if (ret)
			return ret;
	}

	return 0;
}

900
/**
901 902
 * intel_gt_reset - reset chip after a hang
 * @gt: #intel_gt to reset
903 904 905 906 907 908 909 910 911 912 913 914 915 916
 * @stalled_mask: mask of the stalled engines with the guilty requests
 * @reason: user error message for why we are resetting
 *
 * Reset the chip.  Useful if a hang is detected. Marks the device as wedged
 * on failure.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
917 918 919
void intel_gt_reset(struct intel_gt *gt,
		    intel_engine_mask_t stalled_mask,
		    const char *reason)
920
{
921
	intel_engine_mask_t awake;
922 923
	int ret;

924
	GEM_TRACE("flags=%lx\n", gt->reset.flags);
925 926

	might_sleep();
927 928
	GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &gt->reset.flags));
	mutex_lock(&gt->reset.mutex);
929 930

	/* Clear any previous failed attempts at recovery. Time to try again. */
931
	if (!__intel_gt_unset_wedged(gt))
932
		goto unlock;
933 934

	if (reason)
935 936 937
		dev_notice(gt->i915->drm.dev,
			   "Resetting chip for %s\n", reason);
	atomic_inc(&gt->i915->gpu_error.reset_count);
938

939
	awake = reset_prepare(gt);
940

941
	if (!intel_has_gpu_reset(gt->i915)) {
942
		if (i915_modparams.reset)
943
			dev_err(gt->i915->drm.dev, "GPU reset not supported\n");
944 945 946 947 948
		else
			DRM_DEBUG_DRIVER("GPU reset disabled\n");
		goto error;
	}

949 950
	if (INTEL_INFO(gt->i915)->gpu_reset_clobbers_display)
		intel_runtime_pm_disable_interrupts(gt->i915);
951

952 953
	if (do_reset(gt, stalled_mask)) {
		dev_err(gt->i915->drm.dev, "Failed to reset chip\n");
954 955 956
		goto taint;
	}

957 958
	if (INTEL_INFO(gt->i915)->gpu_reset_clobbers_display)
		intel_runtime_pm_enable_interrupts(gt->i915);
959

960
	intel_overlay_reset(gt->i915);
961 962 963 964 965 966 967 968 969

	/*
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
970
	ret = i915_gem_init_hw(gt->i915);
971 972 973
	if (ret) {
		DRM_ERROR("Failed to initialise HW following reset (%d)\n",
			  ret);
974
		goto taint;
975 976
	}

977
	ret = resume(gt);
978 979 980
	if (ret)
		goto taint;

981
	intel_gt_queue_hangcheck(gt);
982 983

finish:
984
	reset_finish(gt, awake);
985
unlock:
986
	mutex_unlock(&gt->reset.mutex);
987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
	return;

taint:
	/*
	 * History tells us that if we cannot reset the GPU now, we
	 * never will. This then impacts everything that is run
	 * subsequently. On failing the reset, we mark the driver
	 * as wedged, preventing further execution on the GPU.
	 * We also want to go one step further and add a taint to the
	 * kernel so that any subsequent faults can be traced back to
	 * this failure. This is important for CI, where if the
	 * GPU/driver fails we would like to reboot and restart testing
	 * rather than continue on into oblivion. For everyone else,
	 * the system should still plod along, but they have been warned!
	 */
1002
	add_taint_for_CI(TAINT_WARN);
1003
error:
1004
	__intel_gt_set_wedged(gt);
1005 1006 1007
	goto finish;
}

1008
static inline int intel_gt_reset_engine(struct intel_engine_cs *engine)
1009
{
1010
	return __intel_gt_reset(engine->gt, engine->mask);
1011 1012 1013
}

/**
1014
 * intel_engine_reset - reset GPU engine to recover from a hang
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
 * @engine: engine to reset
 * @msg: reason for GPU reset; or NULL for no dev_notice()
 *
 * Reset a specific GPU engine. Useful if a hang is detected.
 * Returns zero on successful reset or otherwise an error code.
 *
 * Procedure is:
 *  - identifies the request that caused the hang and it is dropped
 *  - reset engine (which will force the engine to idle)
 *  - re-init/configure engine
 */
1026
int intel_engine_reset(struct intel_engine_cs *engine, const char *msg)
1027
{
1028
	struct intel_gt *gt = engine->gt;
1029 1030
	int ret;

1031 1032
	GEM_TRACE("%s flags=%lx\n", engine->name, gt->reset.flags);
	GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &gt->reset.flags));
1033

1034
	if (!intel_engine_pm_get_if_awake(engine))
1035 1036
		return 0;

1037
	reset_prepare_engine(engine);
1038 1039 1040 1041

	if (msg)
		dev_notice(engine->i915->drm.dev,
			   "Resetting %s for %s\n", engine->name, msg);
1042
	atomic_inc(&engine->i915->gpu_error.reset_engine_count[engine->uabi_class]);
1043

1044
	if (!engine->gt->uc.guc.execbuf_client)
1045
		ret = intel_gt_reset_engine(engine);
1046
	else
1047
		ret = intel_guc_reset_engine(&engine->gt->uc.guc, engine);
1048 1049 1050
	if (ret) {
		/* If we fail here, we expect to fallback to a global reset */
		DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
1051
				 engine->gt->uc.guc.execbuf_client ? "GuC " : "",
1052 1053 1054 1055 1056 1057 1058 1059 1060
				 engine->name, ret);
		goto out;
	}

	/*
	 * The request that caused the hang is stuck on elsp, we know the
	 * active request and can drop it, adjust head to skip the offending
	 * request to resume executing remaining requests in the queue.
	 */
1061
	__intel_engine_reset(engine, true);
1062 1063 1064 1065 1066 1067

	/*
	 * The engine and its registers (and workarounds in case of render)
	 * have been reset to their default values. Follow the init_ring
	 * process to program RING_MODE, HWSP and re-enable submission.
	 */
1068
	ret = engine->resume(engine);
1069 1070 1071 1072

out:
	intel_engine_cancel_stop_cs(engine);
	reset_finish_engine(engine);
1073
	intel_engine_pm_put(engine);
1074 1075 1076
	return ret;
}

1077 1078 1079
static void intel_gt_reset_global(struct intel_gt *gt,
				  u32 engine_mask,
				  const char *reason)
1080
{
1081
	struct kobject *kobj = &gt->i915->drm.primary->kdev->kobj;
1082 1083 1084
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
1085
	struct intel_wedge_me w;
1086 1087 1088 1089 1090 1091 1092

	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);

	DRM_DEBUG_DRIVER("resetting chip\n");
	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);

	/* Use a watchdog to ensure that our reset completes */
1093 1094
	intel_wedge_on_timeout(&w, gt, 5 * HZ) {
		intel_prepare_reset(gt->i915);
1095

1096
		/* Flush everyone using a resource about to be clobbered */
1097
		synchronize_srcu_expedited(&gt->reset.backoff_srcu);
1098

1099
		intel_gt_reset(gt, engine_mask, reason);
1100

1101
		intel_finish_reset(gt->i915);
1102 1103
	}

1104
	if (!test_bit(I915_WEDGED, &gt->reset.flags))
1105 1106 1107 1108
		kobject_uevent_env(kobj, KOBJ_CHANGE, reset_done_event);
}

/**
1109 1110
 * intel_gt_handle_error - handle a gpu error
 * @gt: the intel_gt
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
 * @engine_mask: mask representing engines that are hung
 * @flags: control flags
 * @fmt: Error message format string
 *
 * Do some basic checking of register state at error time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
1121 1122 1123 1124
void intel_gt_handle_error(struct intel_gt *gt,
			   intel_engine_mask_t engine_mask,
			   unsigned long flags,
			   const char *fmt, ...)
1125 1126 1127
{
	struct intel_engine_cs *engine;
	intel_wakeref_t wakeref;
1128
	intel_engine_mask_t tmp;
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
	char error_msg[80];
	char *msg = NULL;

	if (fmt) {
		va_list args;

		va_start(args, fmt);
		vscnprintf(error_msg, sizeof(error_msg), fmt, args);
		va_end(args);

		msg = error_msg;
	}

	/*
	 * In most cases it's guaranteed that we get here with an RPM
	 * reference held, for example because there is a pending GPU
	 * request that won't finish until the reset is done. This
	 * isn't the case at least when we get here by doing a
	 * simulated reset via debugfs, so get an RPM reference.
	 */
1149
	wakeref = intel_runtime_pm_get(&gt->i915->runtime_pm);
1150

1151
	engine_mask &= INTEL_INFO(gt->i915)->engine_mask;
1152 1153

	if (flags & I915_ERROR_CAPTURE) {
1154 1155
		i915_capture_error_state(gt->i915, engine_mask, msg);
		intel_gt_clear_error_registers(gt, engine_mask);
1156 1157 1158 1159 1160 1161
	}

	/*
	 * Try engine reset when available. We fall back to full reset if
	 * single reset fails.
	 */
1162 1163
	if (intel_has_reset_engine(gt->i915) && !intel_gt_is_wedged(gt)) {
		for_each_engine_masked(engine, gt->i915, engine_mask, tmp) {
1164 1165
			BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
			if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
1166
					     &gt->reset.flags))
1167 1168
				continue;

1169
			if (intel_engine_reset(engine, msg) == 0)
1170
				engine_mask &= ~engine->mask;
1171

1172 1173
			clear_and_wake_up_bit(I915_RESET_ENGINE + engine->id,
					      &gt->reset.flags);
1174 1175 1176 1177 1178 1179 1180
		}
	}

	if (!engine_mask)
		goto out;

	/* Full reset needs the mutex, stop any other user trying to do so. */
1181 1182 1183
	if (test_and_set_bit(I915_RESET_BACKOFF, &gt->reset.flags)) {
		wait_event(gt->reset.queue,
			   !test_bit(I915_RESET_BACKOFF, &gt->reset.flags));
1184
		goto out; /* piggy-back on the other reset */
1185 1186
	}

1187 1188 1189
	/* Make sure i915_reset_trylock() sees the I915_RESET_BACKOFF */
	synchronize_rcu_expedited();

1190
	/* Prevent any other reset-engine attempt. */
1191
	for_each_engine(engine, gt->i915, tmp) {
1192
		while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
1193 1194
					&gt->reset.flags))
			wait_on_bit(&gt->reset.flags,
1195 1196 1197 1198
				    I915_RESET_ENGINE + engine->id,
				    TASK_UNINTERRUPTIBLE);
	}

1199
	intel_gt_reset_global(gt, engine_mask, msg);
1200

1201 1202 1203 1204 1205 1206
	for_each_engine(engine, gt->i915, tmp)
		clear_bit_unlock(I915_RESET_ENGINE + engine->id,
				 &gt->reset.flags);
	clear_bit_unlock(I915_RESET_BACKOFF, &gt->reset.flags);
	smp_mb__after_atomic();
	wake_up_all(&gt->reset.queue);
1207 1208

out:
1209
	intel_runtime_pm_put(&gt->i915->runtime_pm, wakeref);
1210 1211
}

1212
int intel_gt_reset_trylock(struct intel_gt *gt)
1213 1214 1215
{
	int srcu;

1216
	might_lock(&gt->reset.backoff_srcu);
1217 1218
	might_sleep();

1219
	rcu_read_lock();
1220
	while (test_bit(I915_RESET_BACKOFF, &gt->reset.flags)) {
1221 1222
		rcu_read_unlock();

1223
		if (wait_event_interruptible(gt->reset.queue,
1224
					     !test_bit(I915_RESET_BACKOFF,
1225
						       &gt->reset.flags)))
1226 1227 1228 1229
			return -EINTR;

		rcu_read_lock();
	}
1230
	srcu = srcu_read_lock(&gt->reset.backoff_srcu);
1231 1232 1233 1234 1235
	rcu_read_unlock();

	return srcu;
}

1236 1237
void intel_gt_reset_unlock(struct intel_gt *gt, int tag)
__releases(&gt->reset.backoff_srcu)
1238
{
1239
	srcu_read_unlock(&gt->reset.backoff_srcu, tag);
1240 1241
}

1242
int intel_gt_terminally_wedged(struct intel_gt *gt)
1243 1244 1245
{
	might_sleep();

1246
	if (!intel_gt_is_wedged(gt))
1247 1248 1249
		return 0;

	/* Reset still in progress? Maybe we will recover? */
1250
	if (!test_bit(I915_RESET_BACKOFF, &gt->reset.flags))
1251 1252 1253
		return -EIO;

	/* XXX intel_reset_finish() still takes struct_mutex!!! */
1254
	if (mutex_is_locked(&gt->i915->drm.struct_mutex))
1255 1256
		return -EAGAIN;

1257
	if (wait_event_interruptible(gt->reset.queue,
1258
				     !test_bit(I915_RESET_BACKOFF,
1259
					       &gt->reset.flags)))
1260 1261
		return -EINTR;

1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
	return intel_gt_is_wedged(gt) ? -EIO : 0;
}

void intel_gt_init_reset(struct intel_gt *gt)
{
	init_waitqueue_head(&gt->reset.queue);
	mutex_init(&gt->reset.mutex);
	init_srcu_struct(&gt->reset.backoff_srcu);
}

void intel_gt_fini_reset(struct intel_gt *gt)
{
	cleanup_srcu_struct(&gt->reset.backoff_srcu);
1275 1276
}

1277
static void intel_wedge_me(struct work_struct *work)
1278
{
1279
	struct intel_wedge_me *w = container_of(work, typeof(*w), work.work);
1280

1281
	dev_err(w->gt->i915->drm.dev,
1282 1283
		"%s timed out, cancelling all in-flight rendering.\n",
		w->name);
1284
	intel_gt_set_wedged(w->gt);
1285 1286
}

1287 1288 1289 1290
void __intel_init_wedge(struct intel_wedge_me *w,
			struct intel_gt *gt,
			long timeout,
			const char *name)
1291
{
1292
	w->gt = gt;
1293 1294
	w->name = name;

1295
	INIT_DELAYED_WORK_ONSTACK(&w->work, intel_wedge_me);
1296 1297 1298
	schedule_delayed_work(&w->work, timeout);
}

1299
void __intel_fini_wedge(struct intel_wedge_me *w)
1300 1301 1302
{
	cancel_delayed_work_sync(&w->work);
	destroy_delayed_work_on_stack(&w->work);
1303
	w->gt = NULL;
1304
}
1305 1306 1307 1308

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftest_reset.c"
#endif