nouveau_drv.h 56.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
/*
 * Copyright 2005 Stephane Marchesin.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */

#ifndef __NOUVEAU_DRV_H__
#define __NOUVEAU_DRV_H__

#define DRIVER_AUTHOR		"Stephane Marchesin"
#define DRIVER_EMAIL		"dri-devel@lists.sourceforge.net"

#define DRIVER_NAME		"nouveau"
#define DRIVER_DESC		"nVidia Riva/TNT/GeForce"
#define DRIVER_DATE		"20090420"

#define DRIVER_MAJOR		0
#define DRIVER_MINOR		0
37
#define DRIVER_PATCHLEVEL	16
38 39 40 41 42 43 44 45 46 47 48

#define NOUVEAU_FAMILY   0x0000FFFF
#define NOUVEAU_FLAGS    0xFFFF0000

#include "ttm/ttm_bo_api.h"
#include "ttm/ttm_bo_driver.h"
#include "ttm/ttm_placement.h"
#include "ttm/ttm_memory.h"
#include "ttm/ttm_module.h"

struct nouveau_fpriv {
49
	spinlock_t lock;
50
	struct list_head channels;
51
	struct nouveau_vm *vm;
52 53
};

54 55 56 57 58 59
static inline struct nouveau_fpriv *
nouveau_fpriv(struct drm_file *file_priv)
{
	return file_priv ? file_priv->driver_priv : NULL;
}

60 61 62 63 64
#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)

#include "nouveau_drm.h"
#include "nouveau_reg.h"
#include "nouveau_bios.h"
65
#include "nouveau_util.h"
66

67
struct nouveau_grctx;
68
struct nouveau_mem;
69
#include "nouveau_vm.h"
70 71 72 73

#define MAX_NUM_DCB_ENTRIES 16

#define NOUVEAU_MAX_CHANNEL_NR 128
74
#define NOUVEAU_MAX_TILE_NR 15
75

76
struct nouveau_mem {
B
Ben Skeggs 已提交
77 78
	struct drm_device *dev;

79
	struct nouveau_vma bar_vma;
80
	struct nouveau_vma vma[2];
B
Ben Skeggs 已提交
81
	u8  page_shift;
82

B
Ben Skeggs 已提交
83
	struct drm_mm_node *tag;
B
Ben Skeggs 已提交
84
	struct list_head regions;
85
	dma_addr_t *pages;
B
Ben Skeggs 已提交
86 87 88 89 90
	u32 memtype;
	u64 offset;
	u64 size;
};

91 92
struct nouveau_tile_reg {
	bool used;
93 94 95
	uint32_t addr;
	uint32_t limit;
	uint32_t pitch;
96 97
	uint32_t zcomp;
	struct drm_mm_node *tag_mem;
98
	struct nouveau_fence *fence;
99 100
};

101 102 103
struct nouveau_bo {
	struct ttm_buffer_object bo;
	struct ttm_placement placement;
104
	u32 valid_domains;
105
	u32 placements[3];
106
	u32 busy_placements[3];
107 108 109 110 111 112 113
	struct ttm_bo_kmap_obj kmap;
	struct list_head head;

	/* protected by ttm_bo_reserve() */
	struct drm_file *reserved_by;
	struct list_head entry;
	int pbbo_index;
114
	bool validate_mapped;
115

116
	struct list_head vma_list;
117
	unsigned page_shift;
118 119 120

	uint32_t tile_mode;
	uint32_t tile_flags;
121
	struct nouveau_tile_reg *tile;
122 123 124 125 126

	struct drm_gem_object *gem;
	int pin_refcnt;
};

127 128 129
#define nouveau_bo_tile_layout(nvbo)				\
	((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)

130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
static inline struct nouveau_bo *
nouveau_bo(struct ttm_buffer_object *bo)
{
	return container_of(bo, struct nouveau_bo, bo);
}

static inline struct nouveau_bo *
nouveau_gem_object(struct drm_gem_object *gem)
{
	return gem ? gem->driver_private : NULL;
}

/* TODO: submit equivalent to TTM generic API upstream? */
static inline void __iomem *
nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
{
	bool is_iomem;
	void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
						&nvbo->kmap, &is_iomem);
	WARN_ON_ONCE(ioptr && !is_iomem);
	return ioptr;
}

enum nouveau_flags {
	NV_NFORCE   = 0x10000000,
	NV_NFORCE2  = 0x20000000
};

#define NVOBJ_ENGINE_SW		0
#define NVOBJ_ENGINE_GR		1
160
#define NVOBJ_ENGINE_CRYPT	2
161 162
#define NVOBJ_ENGINE_COPY0	3
#define NVOBJ_ENGINE_COPY1	4
B
Ben Skeggs 已提交
163
#define NVOBJ_ENGINE_MPEG	5
164 165 166
#define NVOBJ_ENGINE_PPP	NVOBJ_ENGINE_MPEG
#define NVOBJ_ENGINE_BSP	6
#define NVOBJ_ENGINE_VP		7
167 168
#define NVOBJ_ENGINE_DISPLAY	15
#define NVOBJ_ENGINE_NR		16
169

B
Ben Skeggs 已提交
170
#define NVOBJ_FLAG_DONT_MAP             (1 << 0)
171 172
#define NVOBJ_FLAG_ZERO_ALLOC		(1 << 1)
#define NVOBJ_FLAG_ZERO_FREE		(1 << 2)
173
#define NVOBJ_FLAG_VM			(1 << 3)
174
#define NVOBJ_FLAG_VM_USER		(1 << 4)
175 176 177

#define NVOBJ_CINST_GLOBAL	0xdeadbeef

178
struct nouveau_gpuobj {
179
	struct drm_device *dev;
180
	struct kref refcount;
181 182
	struct list_head list;

183
	void *node;
184
	u32 *suspend;
185 186 187

	uint32_t flags;

188
	u32 size;
189 190 191 192
	u32 pinst;	/* PRAMIN BAR offset */
	u32 cinst;	/* Channel offset */
	u64 vinst;	/* VRAM address */
	u64 linst;	/* VM address */
193

194 195 196 197 198 199 200
	uint32_t engine;
	uint32_t class;

	void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
	void *priv;
};

201 202 203 204 205 206 207
struct nouveau_page_flip_state {
	struct list_head head;
	struct drm_pending_vblank_event *event;
	int crtc, bpp, pitch, x, y;
	uint64_t offset;
};

208 209 210 211 212
enum nouveau_channel_mutex_class {
	NOUVEAU_UCHANNEL_MUTEX,
	NOUVEAU_KCHANNEL_MUTEX
};

213 214
struct nouveau_channel {
	struct drm_device *dev;
215
	struct list_head list;
216 217
	int id;

218 219 220 221 222
	/* references to the channel data structure */
	struct kref ref;
	/* users of the hardware channel resources, the hardware
	 * context will be kicked off when it reaches zero. */
	atomic_t users;
223 224
	struct mutex mutex;

225 226 227 228 229
	/* owner of this fifo */
	struct drm_file *file_priv;
	/* mapping of the fifo itself */
	struct drm_local_map *map;

L
Lucas De Marchi 已提交
230
	/* mapping of the regs controlling the fifo */
231 232
	void __iomem *user;
	uint32_t user_get;
233
	uint32_t user_get_hi;
234 235 236 237 238 239 240 241 242
	uint32_t user_put;

	/* Fencing */
	struct {
		/* lock protects the pending list only */
		spinlock_t lock;
		struct list_head pending;
		uint32_t sequence;
		uint32_t sequence_ack;
243
		atomic_t last_sequence_irq;
244
		struct nouveau_vma vma;
245 246 247
	} fence;

	/* DMA push buffer */
248 249
	struct nouveau_gpuobj *pushbuf;
	struct nouveau_bo     *pushbuf_bo;
250
	struct nouveau_vma     pushbuf_vma;
251
	uint64_t               pushbuf_base;
252 253 254

	/* Notifier memory */
	struct nouveau_bo *notifier_bo;
255
	struct nouveau_vma notifier_vma;
256
	struct drm_mm notifier_heap;
257 258

	/* PFIFO context */
259 260
	struct nouveau_gpuobj *ramfc;
	struct nouveau_gpuobj *cache;
261
	void *fifo_priv;
262

263
	/* Execution engine contexts */
264
	void *engctx[NVOBJ_ENGINE_NR];
265 266

	/* NV50 VM */
267
	struct nouveau_vm     *vm;
268
	struct nouveau_gpuobj *vm_pd;
269 270

	/* Objects */
271 272 273
	struct nouveau_gpuobj *ramin; /* Private instmem */
	struct drm_mm          ramin_heap; /* Private PRAMIN heap */
	struct nouveau_ramht  *ramht; /* Hash table */
274 275 276 277 278 279 280 281 282 283 284 285 286 287

	/* GPU object info for stuff used in-kernel (mm_enabled) */
	uint32_t m2mf_ntfy;
	uint32_t vram_handle;
	uint32_t gart_handle;
	bool accel_done;

	/* Push buffer state (only for drm's channel on !mm_enabled) */
	struct {
		int max;
		int free;
		int cur;
		int put;
		/* access via pushbuf_bo */
288 289 290 291 292

		int ib_base;
		int ib_max;
		int ib_free;
		int ib_put;
293 294 295 296
	} dma;

	uint32_t sw_subchannel[8];

297
	struct nouveau_vma dispc_vma[2];
298 299
	struct {
		struct nouveau_gpuobj *vblsem;
300
		uint32_t vblsem_head;
301 302 303
		uint32_t vblsem_offset;
		uint32_t vblsem_rval;
		struct list_head vbl_wait;
304
		struct list_head flip;
305 306 307 308 309 310 311 312 313
	} nvsw;

	struct {
		bool active;
		char name[32];
		struct drm_info_list info;
	} debugfs;
};

314 315 316
struct nouveau_exec_engine {
	void (*destroy)(struct drm_device *, int engine);
	int  (*init)(struct drm_device *, int engine);
317
	int  (*fini)(struct drm_device *, int engine, bool suspend);
318 319 320 321
	int  (*context_new)(struct nouveau_channel *, int engine);
	void (*context_del)(struct nouveau_channel *, int engine);
	int  (*object_new)(struct nouveau_channel *, int engine,
			   u32 handle, u16 class);
322
	void (*set_tile_region)(struct drm_device *dev, int i);
323 324 325
	void (*tlb_flush)(struct drm_device *, int engine);
};

326 327 328 329 330 331 332 333
struct nouveau_instmem_engine {
	void	*priv;

	int	(*init)(struct drm_device *dev);
	void	(*takedown)(struct drm_device *dev);
	int	(*suspend)(struct drm_device *dev);
	void	(*resume)(struct drm_device *dev);

334 335
	int	(*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
		       u32 size, u32 align);
336 337 338 339
	void	(*put)(struct nouveau_gpuobj *);
	int	(*map)(struct nouveau_gpuobj *);
	void	(*unmap)(struct nouveau_gpuobj *);

340
	void	(*flush)(struct drm_device *);
341 342 343 344 345 346 347 348 349 350 351 352 353 354
};

struct nouveau_mc_engine {
	int  (*init)(struct drm_device *dev);
	void (*takedown)(struct drm_device *dev);
};

struct nouveau_timer_engine {
	int      (*init)(struct drm_device *dev);
	void     (*takedown)(struct drm_device *dev);
	uint64_t (*read)(struct drm_device *dev);
};

struct nouveau_fb_engine {
355
	int num_tiles;
356
	struct drm_mm tag_heap;
357
	void *priv;
358

359 360
	int  (*init)(struct drm_device *dev);
	void (*takedown)(struct drm_device *dev);
361

362 363 364 365 366
	void (*init_tile_region)(struct drm_device *dev, int i,
				 uint32_t addr, uint32_t size,
				 uint32_t pitch, uint32_t flags);
	void (*set_tile_region)(struct drm_device *dev, int i);
	void (*free_tile_region)(struct drm_device *dev, int i);
367 368 369
};

struct nouveau_fifo_engine {
370
	void *priv;
371 372
	int  channels;

373
	struct nouveau_gpuobj *playlist[2];
B
Ben Skeggs 已提交
374 375
	int cur_playlist;

376 377 378 379 380 381
	int  (*init)(struct drm_device *);
	void (*takedown)(struct drm_device *);

	void (*disable)(struct drm_device *);
	void (*enable)(struct drm_device *);
	bool (*reassign)(struct drm_device *, bool enable);
382
	bool (*cache_pull)(struct drm_device *dev, bool enable);
383 384 385 386 387 388 389

	int  (*channel_id)(struct drm_device *);

	int  (*create_context)(struct nouveau_channel *);
	void (*destroy_context)(struct nouveau_channel *);
	int  (*load_context)(struct nouveau_channel *);
	int  (*unload_context)(struct drm_device *);
390
	void (*tlb_flush)(struct drm_device *dev);
391 392
};

393
struct nouveau_display_engine {
394
	void *priv;
395 396 397 398
	int (*early_init)(struct drm_device *);
	void (*late_takedown)(struct drm_device *);
	int (*create)(struct drm_device *);
	void (*destroy)(struct drm_device *);
399 400
	int (*init)(struct drm_device *);
	void (*fini)(struct drm_device *);
401

402 403
	struct drm_property *dithering_mode;
	struct drm_property *dithering_depth;
404 405 406
	struct drm_property *underscan_property;
	struct drm_property *underscan_hborder_property;
	struct drm_property *underscan_vborder_property;
407 408 409
	/* not really hue and saturation: */
	struct drm_property *vibrant_hue_property;
	struct drm_property *color_vibrance_property;
410 411
};

B
Ben Skeggs 已提交
412
struct nouveau_gpio_engine {
413 414 415 416 417 418 419
	spinlock_t lock;
	struct list_head isr;
	int (*init)(struct drm_device *);
	void (*fini)(struct drm_device *);
	int (*drive)(struct drm_device *, int line, int dir, int out);
	int (*sense)(struct drm_device *, int line);
	void (*irq_enable)(struct drm_device *, int line, bool);
B
Ben Skeggs 已提交
420 421
};

422
struct nouveau_pm_voltage_level {
423 424
	u32 voltage; /* microvolts */
	u8  vid;
425 426 427 428
};

struct nouveau_pm_voltage {
	bool supported;
429
	u8 version;
430 431 432 433 434 435
	u8 vid_mask;

	struct nouveau_pm_voltage_level *level;
	int nr_level;
};

436 437 438 439 440 441 442 443 444 445
/* Exclusive upper limits */
#define NV_MEM_CL_DDR2_MAX 8
#define NV_MEM_WR_DDR2_MAX 9
#define NV_MEM_CL_DDR3_MAX 17
#define NV_MEM_WR_DDR3_MAX 17
#define NV_MEM_CL_GDDR3_MAX 16
#define NV_MEM_WR_GDDR3_MAX 18
#define NV_MEM_CL_GDDR5_MAX 21
#define NV_MEM_WR_GDDR5_MAX 20

446 447
struct nouveau_pm_memtiming {
	int id;
448 449 450 451

	u32 reg[9];
	u32 mr[4];

452 453
	u8 tCWL;

454 455
	u8 odt;
	u8 drive_strength;
456 457
};

M
Martin Peres 已提交
458
struct nouveau_pm_tbl_header {
459 460 461 462 463 464
	u8 version;
	u8 header_len;
	u8 entry_cnt;
	u8 entry_len;
};

M
Martin Peres 已提交
465
struct nouveau_pm_tbl_entry {
466
	u8 tWR;
467
	u8 tWTR;
468
	u8 tCL;
469
	u8 tRC;
470
	u8 empty_4;
471
	u8 tRFC;	/* Byte 5 */
472
	u8 empty_6;
473
	u8 tRAS;	/* Byte 7 */
474
	u8 empty_8;
475 476 477 478 479 480 481 482 483 484 485 486
	u8 tRP;		/* Byte 9 */
	u8 tRCDRD;
	u8 tRCDWR;
	u8 tRRD;
	u8 tUNK_13;
	u8 RAM_FT1;		/* 14, a bitmask of random RAM features */
	u8 empty_15;
	u8 tUNK_16;
	u8 empty_17;
	u8 tUNK_18;
	u8 tCWL;
	u8 tUNK_20, tUNK_21;
487 488
};

489 490
struct nouveau_pm_profile;
struct nouveau_pm_profile_func {
491 492 493
	void (*destroy)(struct nouveau_pm_profile *);
	void (*init)(struct nouveau_pm_profile *);
	void (*fini)(struct nouveau_pm_profile *);
494 495 496 497 498 499 500 501 502
	struct nouveau_pm_level *(*select)(struct nouveau_pm_profile *);
};

struct nouveau_pm_profile {
	const struct nouveau_pm_profile_func *func;
	struct list_head head;
	char name[8];
};

503 504
#define NOUVEAU_PM_MAX_LEVEL 8
struct nouveau_pm_level {
505
	struct nouveau_pm_profile profile;
506 507 508 509
	struct device_attribute dev_attr;
	char name[32];
	int id;

510
	struct nouveau_pm_memtiming timing;
511
	u32 memory;
512 513 514
	u16 memscript;

	u32 core;
515
	u32 shader;
516 517 518
	u32 rop;
	u32 copy;
	u32 daemon;
519
	u32 vdec;
520
	u32 dom6;
521 522 523 524
	u32 unka0;	/* nva3:nvc0 */
	u32 hub01;	/* nvc0- */
	u32 hub06;	/* nvc0- */
	u32 hub07;	/* nvc0- */
525

526 527
	u32 volt_min; /* microvolts */
	u32 volt_max;
528
	u8  fanspeed;
529 530
};

531 532 533
struct nouveau_pm_temp_sensor_constants {
	u16 offset_constant;
	s16 offset_mult;
534 535 536
	s16 offset_div;
	s16 slope_mult;
	s16 slope_div;
537 538 539 540 541 542 543 544
};

struct nouveau_pm_threshold_temp {
	s16 critical;
	s16 down_clock;
	s16 fan_boost;
};

545
struct nouveau_pm_fan {
546
	u32 percent;
547 548
	u32 min_duty;
	u32 max_duty;
549
	u32 pwm_freq;
550
	u32 pwm_divisor;
551 552
};

553 554 555 556
struct nouveau_pm_engine {
	struct nouveau_pm_voltage voltage;
	struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
	int nr_perflvl;
557 558
	struct nouveau_pm_temp_sensor_constants sensor_constants;
	struct nouveau_pm_threshold_temp threshold_temp;
559
	struct nouveau_pm_fan fan;
560

561 562
	struct nouveau_pm_profile *profile_ac;
	struct nouveau_pm_profile *profile_dc;
563
	struct nouveau_pm_profile *profile;
564 565
	struct list_head profiles;

566 567 568
	struct nouveau_pm_level boot;
	struct nouveau_pm_level *cur;

569
	struct device *hwmon;
570
	struct notifier_block acpi_nb;
571

572 573
	int  (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
	void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
574
	int (*clocks_set)(struct drm_device *, void *);
575

576 577
	int (*voltage_get)(struct drm_device *);
	int (*voltage_set)(struct drm_device *, int voltage);
578 579
	int (*pwm_get)(struct drm_device *, int line, u32*, u32*);
	int (*pwm_set)(struct drm_device *, int line, u32, u32);
580
	int (*temp_get)(struct drm_device *);
581 582
};

583
struct nouveau_vram_engine {
B
Ben Skeggs 已提交
584
	struct nouveau_mm mm;
585

586
	int  (*init)(struct drm_device *);
587
	void (*takedown)(struct drm_device *dev);
588
	int  (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
589 590
		    u32 type, struct nouveau_mem **);
	void (*put)(struct drm_device *, struct nouveau_mem **);
591 592 593 594

	bool (*flags_valid)(struct drm_device *, u32 tile_flags);
};

595 596 597 598 599 600
struct nouveau_engine {
	struct nouveau_instmem_engine instmem;
	struct nouveau_mc_engine      mc;
	struct nouveau_timer_engine   timer;
	struct nouveau_fb_engine      fb;
	struct nouveau_fifo_engine    fifo;
601
	struct nouveau_display_engine display;
B
Ben Skeggs 已提交
602
	struct nouveau_gpio_engine    gpio;
603
	struct nouveau_pm_engine      pm;
604
	struct nouveau_vram_engine    vram;
605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
};

struct nouveau_pll_vals {
	union {
		struct {
#ifdef __BIG_ENDIAN
			uint8_t N1, M1, N2, M2;
#else
			uint8_t M1, N1, M2, N2;
#endif
		};
		struct {
			uint16_t NM1, NM2;
		} __attribute__((packed));
	};
	int log2P;

	int refclk;
};

enum nv04_fp_display_regs {
	FP_DISPLAY_END,
	FP_TOTAL,
	FP_CRTC,
	FP_SYNC_START,
	FP_SYNC_END,
	FP_VALID_START,
	FP_VALID_END
};

struct nv04_crtc_reg {
636
	unsigned char MiscOutReg;
637
	uint8_t CRTC[0xa0];
638 639 640 641
	uint8_t CR58[0x10];
	uint8_t Sequencer[5];
	uint8_t Graphics[9];
	uint8_t Attribute[21];
642
	unsigned char DAC[768];
643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689

	/* PCRTC regs */
	uint32_t fb_start;
	uint32_t crtc_cfg;
	uint32_t cursor_cfg;
	uint32_t gpio_ext;
	uint32_t crtc_830;
	uint32_t crtc_834;
	uint32_t crtc_850;
	uint32_t crtc_eng_ctrl;

	/* PRAMDAC regs */
	uint32_t nv10_cursync;
	struct nouveau_pll_vals pllvals;
	uint32_t ramdac_gen_ctrl;
	uint32_t ramdac_630;
	uint32_t ramdac_634;
	uint32_t tv_setup;
	uint32_t tv_vtotal;
	uint32_t tv_vskew;
	uint32_t tv_vsync_delay;
	uint32_t tv_htotal;
	uint32_t tv_hskew;
	uint32_t tv_hsync_delay;
	uint32_t tv_hsync_delay2;
	uint32_t fp_horiz_regs[7];
	uint32_t fp_vert_regs[7];
	uint32_t dither;
	uint32_t fp_control;
	uint32_t dither_regs[6];
	uint32_t fp_debug_0;
	uint32_t fp_debug_1;
	uint32_t fp_debug_2;
	uint32_t fp_margin_color;
	uint32_t ramdac_8c0;
	uint32_t ramdac_a20;
	uint32_t ramdac_a24;
	uint32_t ramdac_a34;
	uint32_t ctv_regs[38];
};

struct nv04_output_reg {
	uint32_t output;
	int head;
};

struct nv04_mode_state {
690
	struct nv04_crtc_reg crtc_reg[2];
691 692 693 694 695
	uint32_t pllsel;
	uint32_t sel_clk;
};

enum nouveau_card_type {
696
	NV_04      = 0x04,
697 698 699 700 701
	NV_10      = 0x10,
	NV_20      = 0x20,
	NV_30      = 0x30,
	NV_40      = 0x40,
	NV_50      = 0x50,
702
	NV_C0      = 0xc0,
703
	NV_D0      = 0xd0,
704 705 706 707
};

struct drm_nouveau_private {
	struct drm_device *dev;
708
	bool noaccel;
709 710 711 712 713 714

	/* the card type, takes NV_* as values */
	enum nouveau_card_type card_type;
	/* exact chipset, derived from NV_PMC_BOOT_0 */
	int chipset;
	int flags;
715
	u32 crystal;
716 717

	void __iomem *mmio;
718

719
	spinlock_t ramin_lock;
720
	void __iomem *ramin;
721 722 723
	u32 ramin_size;
	u32 ramin_base;
	bool ramin_available;
724
	struct drm_mm ramin_heap;
725
	struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
726
	struct list_head gpuobj_list;
727
	struct list_head classes;
728

729 730
	struct nouveau_bo *vga_ram;

B
Ben Skeggs 已提交
731
	/* interrupt handling */
732
	void (*irq_handler[32])(struct drm_device *);
B
Ben Skeggs 已提交
733
	bool msi_enabled;
734

735 736 737
	struct list_head vbl_waiting;

	struct {
738
		struct drm_global_reference mem_global_ref;
739 740 741 742 743
		struct ttm_bo_global_ref bo_global_ref;
		struct ttm_bo_device bdev;
		atomic_t validate_sequence;
	} ttm;

744 745 746 747 748 749
	struct {
		spinlock_t lock;
		struct drm_mm heap;
		struct nouveau_bo *bo;
	} fence;

750 751 752 753
	struct {
		spinlock_t lock;
		struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
	} channels;
754 755 756 757

	struct nouveau_engine engine;
	struct nouveau_channel *channel;

758 759 760
	/* For PFIFO and PGRAPH. */
	spinlock_t context_switch_lock;

761 762 763
	/* VM/PRAMIN flush, legacy PRAMIN aperture */
	spinlock_t vm_lock;

764
	/* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
765 766 767 768
	struct nouveau_ramht  *ramht;
	struct nouveau_gpuobj *ramfc;
	struct nouveau_gpuobj *ramro;

769 770 771 772 773
	uint32_t ramin_rsvd_vram;

	struct {
		enum {
			NOUVEAU_GART_NONE = 0,
774 775 776
			NOUVEAU_GART_AGP,	/* AGP */
			NOUVEAU_GART_PDMA,	/* paged dma object */
			NOUVEAU_GART_HW		/* on-chip gart/vm */
777 778 779 780 781
		} type;
		uint64_t aper_base;
		uint64_t aper_size;
		uint64_t aper_free;

782 783 784 785 786 787 788
		struct ttm_backend_func *func;

		struct {
			struct page *page;
			dma_addr_t   addr;
		} dummy;

789 790 791
		struct nouveau_gpuobj *sg_ctxdma;
	} gart_info;

792
	/* nv10-nv40 tiling regions */
793 794 795 796
	struct {
		struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
		spinlock_t lock;
	} tile;
797

798
	/* VRAM/fb configuration */
799 800 801 802 803 804 805 806 807 808 809 810 811
	enum {
		NV_MEM_TYPE_UNKNOWN = 0,
		NV_MEM_TYPE_STOLEN,
		NV_MEM_TYPE_SGRAM,
		NV_MEM_TYPE_SDRAM,
		NV_MEM_TYPE_DDR1,
		NV_MEM_TYPE_DDR2,
		NV_MEM_TYPE_DDR3,
		NV_MEM_TYPE_GDDR2,
		NV_MEM_TYPE_GDDR3,
		NV_MEM_TYPE_GDDR4,
		NV_MEM_TYPE_GDDR5
	} vram_type;
812 813
	uint64_t vram_size;
	uint64_t vram_sys_base;
814
	bool vram_rank_B;
815 816 817 818 819 820

	uint64_t fb_available_size;
	uint64_t fb_mappable_pages;
	uint64_t fb_aper_free;
	int fb_mtrr;

821 822 823 824
	/* BAR control (NV50-) */
	struct nouveau_vm *bar1_vm;
	struct nouveau_vm *bar3_vm;

825
	/* G8x/G9x virtual address space */
826
	struct nouveau_vm *chan_vm;
827

828
	struct nvbios vbios;
829
	u8 *mxms;
830
	struct list_head i2c_ports;
831 832 833 834 835 836 837 838 839 840 841 842

	struct nv04_mode_state mode_reg;
	struct nv04_mode_state saved_reg;
	uint32_t saved_vga_font[4][16384];
	uint32_t crtc_owner;
	uint32_t dac_users[4];

	struct backlight_device *backlight;

	struct {
		struct dentry *channel_root;
	} debugfs;
843

844
	struct nouveau_fbdev *nfbdev;
845
	struct apertures_struct *apertures;
846 847
};

848 849 850 851 852 853
static inline struct drm_nouveau_private *
nouveau_private(struct drm_device *dev)
{
	return dev->dev_private;
}

854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
static inline struct drm_nouveau_private *
nouveau_bdev(struct ttm_bo_device *bd)
{
	return container_of(bd, struct drm_nouveau_private, ttm.bdev);
}

static inline int
nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
{
	struct nouveau_bo *prev;

	if (!pnvbo)
		return -EINVAL;
	prev = *pnvbo;

	*pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
	if (prev) {
		struct ttm_buffer_object *bo = &prev->bo;

		ttm_bo_unref(&bo);
	}

	return 0;
}

/* nouveau_drv.c */
880
extern int nouveau_modeset;
881
extern int nouveau_agpmode;
882 883 884 885 886
extern int nouveau_duallink;
extern int nouveau_uscript_lvds;
extern int nouveau_uscript_tmds;
extern int nouveau_vram_pushbuf;
extern int nouveau_vram_notify;
887
extern char *nouveau_vram_type;
888
extern int nouveau_fbpercrtc;
889
extern int nouveau_tv_disable;
890 891 892
extern char *nouveau_tv_norm;
extern int nouveau_reg_debug;
extern char *nouveau_vbios;
893
extern int nouveau_ignorelid;
894 895
extern int nouveau_nofbaccel;
extern int nouveau_noaccel;
896
extern int nouveau_force_post;
897
extern int nouveau_override_conntype;
898 899
extern char *nouveau_perflvl;
extern int nouveau_perflvl_wr;
B
Ben Skeggs 已提交
900
extern int nouveau_msi;
901
extern int nouveau_ctxfw;
902
extern int nouveau_mxmdcb;
903

904 905 906
extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
extern int nouveau_pci_resume(struct pci_dev *pdev);

907
/* nouveau_state.c */
908
extern int  nouveau_open(struct drm_device *, struct drm_file *);
909
extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
910
extern void nouveau_postclose(struct drm_device *, struct drm_file *);
911 912 913 914 915 916 917 918
extern int  nouveau_load(struct drm_device *, unsigned long flags);
extern int  nouveau_firstopen(struct drm_device *);
extern void nouveau_lastclose(struct drm_device *);
extern int  nouveau_unload(struct drm_device *);
extern int  nouveau_ioctl_getparam(struct drm_device *, void *data,
				   struct drm_file *);
extern int  nouveau_ioctl_setparam(struct drm_device *, void *data,
				   struct drm_file *);
919 920 921 922
extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
			    uint32_t reg, uint32_t mask, uint32_t val);
extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
			    uint32_t reg, uint32_t mask, uint32_t val);
923 924
extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
			    bool (*cond)(void *), void *);
925 926 927 928
extern bool nouveau_wait_for_idle(struct drm_device *);
extern int  nouveau_card_init(struct drm_device *);

/* nouveau_mem.c */
929 930 931 932
extern int  nouveau_mem_vram_init(struct drm_device *);
extern void nouveau_mem_vram_fini(struct drm_device *);
extern int  nouveau_mem_gart_init(struct drm_device *);
extern void nouveau_mem_gart_fini(struct drm_device *);
933
extern int  nouveau_mem_init_agp(struct drm_device *);
934
extern int  nouveau_mem_reset_agp(struct drm_device *);
935
extern void nouveau_mem_close(struct drm_device *);
936
extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
937 938
extern int  nouveau_mem_timing_calc(struct drm_device *, u32 freq,
				    struct nouveau_pm_memtiming *);
939 940
extern void nouveau_mem_timing_read(struct drm_device *,
				    struct nouveau_pm_memtiming *);
941
extern int nouveau_mem_vbios_type(struct drm_device *);
942 943 944 945 946 947
extern struct nouveau_tile_reg *nv10_mem_set_tiling(
	struct drm_device *dev, uint32_t addr, uint32_t size,
	uint32_t pitch, uint32_t flags);
extern void nv10_mem_put_tile_region(struct drm_device *dev,
				     struct nouveau_tile_reg *tile,
				     struct nouveau_fence *fence);
B
Ben Skeggs 已提交
948
extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
949
extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
950 951 952 953 954

/* nouveau_notifier.c */
extern int  nouveau_notifier_init_channel(struct nouveau_channel *);
extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
extern int  nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
955 956
				   int cout, uint32_t start, uint32_t end,
				   uint32_t *offset);
957 958 959 960 961 962 963 964 965 966 967 968 969 970
extern int  nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
extern int  nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
					 struct drm_file *);
extern int  nouveau_ioctl_notifier_free(struct drm_device *, void *data,
					struct drm_file *);

/* nouveau_channel.c */
extern struct drm_ioctl_desc nouveau_ioctls[];
extern int nouveau_max_ioctl;
extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
extern int  nouveau_channel_alloc(struct drm_device *dev,
				  struct nouveau_channel **chan,
				  struct drm_file *file_priv,
				  uint32_t fb_ctxdma, uint32_t tt_ctxdma);
971
extern struct nouveau_channel *
972 973
nouveau_channel_get_unlocked(struct nouveau_channel *);
extern struct nouveau_channel *
974
nouveau_channel_get(struct drm_file *, int id);
975
extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
976
extern void nouveau_channel_put(struct nouveau_channel **);
977 978
extern void nouveau_channel_ref(struct nouveau_channel *chan,
				struct nouveau_channel **pchan);
979
extern void nouveau_channel_idle(struct nouveau_channel *chan);
980 981

/* nouveau_object.c */
982 983 984 985 986 987 988 989 990 991
#define NVOBJ_ENGINE_ADD(d, e, p) do {                                         \
	struct drm_nouveau_private *dev_priv = (d)->dev_private;               \
	dev_priv->eng[NVOBJ_ENGINE_##e] = (p);                                 \
} while (0)

#define NVOBJ_ENGINE_DEL(d, e) do {                                            \
	struct drm_nouveau_private *dev_priv = (d)->dev_private;               \
	dev_priv->eng[NVOBJ_ENGINE_##e] = NULL;                                \
} while (0)

992
#define NVOBJ_CLASS(d, c, e) do {                                              \
993 994 995
	int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e);        \
	if (ret)                                                               \
		return ret;                                                    \
996
} while (0)
997

998
#define NVOBJ_MTHD(d, c, m, e) do {                                            \
999 1000 1001
	int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e));                 \
	if (ret)                                                               \
		return ret;                                                    \
1002
} while (0)
1003

1004 1005 1006 1007 1008
extern int  nouveau_gpuobj_early_init(struct drm_device *);
extern int  nouveau_gpuobj_init(struct drm_device *);
extern void nouveau_gpuobj_takedown(struct drm_device *);
extern int  nouveau_gpuobj_suspend(struct drm_device *dev);
extern void nouveau_gpuobj_resume(struct drm_device *dev);
1009 1010 1011
extern int  nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
extern int  nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
				    int (*exec)(struct nouveau_channel *,
1012
						u32 class, u32 mthd, u32 data));
1013
extern int  nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
1014
extern int  nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
1015 1016 1017 1018 1019 1020
extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
				       uint32_t vram_h, uint32_t tt_h);
extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
			      uint32_t size, int align, uint32_t flags,
			      struct nouveau_gpuobj **);
1021 1022
extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
			       struct nouveau_gpuobj **);
1023 1024
extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
				   u32 size, u32 flags,
1025
				   struct nouveau_gpuobj **);
1026 1027 1028
extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
				  uint64_t offset, uint64_t size, int access,
				  int target, struct nouveau_gpuobj **);
1029
extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
1030 1031 1032 1033 1034 1035
extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
			       u64 size, int target, int access, u32 type,
			       u32 comp, struct nouveau_gpuobj **pobj);
extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
				 int class, u64 base, u64 size, int target,
				 int access, u32 type, u32 comp);
1036 1037 1038 1039 1040 1041
extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
				     struct drm_file *);
extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
				     struct drm_file *);

/* nouveau_irq.c */
B
Ben Skeggs 已提交
1042 1043
extern int         nouveau_irq_init(struct drm_device *);
extern void        nouveau_irq_fini(struct drm_device *);
1044
extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
1045 1046 1047
extern void        nouveau_irq_register(struct drm_device *, int status_bit,
					void (*)(struct drm_device *));
extern void        nouveau_irq_unregister(struct drm_device *, int status_bit);
1048 1049 1050 1051 1052 1053 1054
extern void        nouveau_irq_preinstall(struct drm_device *);
extern int         nouveau_irq_postinstall(struct drm_device *);
extern void        nouveau_irq_uninstall(struct drm_device *);

/* nouveau_sgdma.c */
extern int nouveau_sgdma_init(struct drm_device *);
extern void nouveau_sgdma_takedown(struct drm_device *);
1055 1056
extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
					   uint32_t offset);
1057 1058 1059 1060
extern struct ttm_tt *nouveau_sgdma_create_ttm(struct ttm_bo_device *bdev,
					       unsigned long size,
					       uint32_t page_flags,
					       struct page *dummy_read_page);
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091

/* nouveau_debugfs.c */
#if defined(CONFIG_DRM_NOUVEAU_DEBUG)
extern int  nouveau_debugfs_init(struct drm_minor *);
extern void nouveau_debugfs_takedown(struct drm_minor *);
extern int  nouveau_debugfs_channel_init(struct nouveau_channel *);
extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
#else
static inline int
nouveau_debugfs_init(struct drm_minor *minor)
{
	return 0;
}

static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
{
}

static inline int
nouveau_debugfs_channel_init(struct nouveau_channel *chan)
{
	return 0;
}

static inline void
nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
{
}
#endif

/* nouveau_dma.c */
1092
extern void nouveau_dma_pre_init(struct nouveau_channel *);
1093
extern int  nouveau_dma_init(struct nouveau_channel *);
1094
extern int  nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
1095 1096

/* nouveau_acpi.c */
1097
#define ROM_BIOS_PAGE 4096
1098
#if defined(CONFIG_ACPI)
1099 1100
void nouveau_register_dsm_handler(void);
void nouveau_unregister_dsm_handler(void);
1101
void nouveau_switcheroo_optimus_dsm(void);
1102 1103
int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
1104
int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
1105 1106 1107
#else
static inline void nouveau_register_dsm_handler(void) {}
static inline void nouveau_unregister_dsm_handler(void) {}
1108
static inline void nouveau_switcheroo_optimus_dsm(void) {}
1109 1110
static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
1111
static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
1112
#endif
1113 1114 1115

/* nouveau_backlight.c */
#ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
1116 1117
extern int nouveau_backlight_init(struct drm_device *);
extern void nouveau_backlight_exit(struct drm_device *);
1118
#else
1119
static inline int nouveau_backlight_init(struct drm_device *dev)
1120 1121 1122 1123
{
	return 0;
}

1124
static inline void nouveau_backlight_exit(struct drm_device *dev) { }
1125 1126 1127 1128 1129 1130 1131
#endif

/* nouveau_bios.c */
extern int nouveau_bios_init(struct drm_device *);
extern void nouveau_bios_takedown(struct drm_device *dev);
extern int nouveau_run_vbios_init(struct drm_device *);
extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
1132
					struct dcb_entry *, int crtc);
1133
extern void nouveau_bios_init_exec(struct drm_device *, uint16_t table);
1134 1135
extern struct dcb_connector_table_entry *
nouveau_bios_connector_entry(struct drm_device *, int index);
1136
extern u32 get_pll_register(struct drm_device *, enum pll_types);
1137 1138
extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
			  struct pll_lims *);
1139 1140
extern int nouveau_bios_run_display_table(struct drm_device *, u16 id, int clk,
					  struct dcb_entry *, int crtc);
1141 1142 1143 1144 1145 1146 1147 1148
extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
					 bool *dl, bool *if_is_24bit);
extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
			  int head, int pxclk);
extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
			    enum LVDS_script, int pxclk);
1149
bool bios_encoder_match(struct dcb_entry *, u32 hash);
1150

1151 1152 1153 1154
/* nouveau_mxm.c */
int  nouveau_mxm_init(struct drm_device *dev);
void nouveau_mxm_fini(struct drm_device *dev);

1155 1156 1157 1158 1159
/* nouveau_ttm.c */
int nouveau_ttm_global_init(struct drm_nouveau_private *);
void nouveau_ttm_global_release(struct drm_nouveau_private *);
int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);

1160 1161 1162
/* nouveau_hdmi.c */
void nouveau_hdmi_mode_set(struct drm_encoder *, struct drm_display_mode *);

1163
/* nv04_fb.c */
1164
extern int  nv04_fb_vram_init(struct drm_device *);
1165 1166 1167 1168
extern int  nv04_fb_init(struct drm_device *);
extern void nv04_fb_takedown(struct drm_device *);

/* nv10_fb.c */
1169 1170
extern int  nv10_fb_vram_init(struct drm_device *dev);
extern int  nv1a_fb_vram_init(struct drm_device *dev);
1171 1172
extern int  nv10_fb_init(struct drm_device *);
extern void nv10_fb_takedown(struct drm_device *);
1173 1174 1175 1176 1177
extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
				     uint32_t addr, uint32_t size,
				     uint32_t pitch, uint32_t flags);
extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
1178

1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
/* nv20_fb.c */
extern int  nv20_fb_vram_init(struct drm_device *dev);
extern int  nv20_fb_init(struct drm_device *);
extern void nv20_fb_takedown(struct drm_device *);
extern void nv20_fb_init_tile_region(struct drm_device *dev, int i,
				     uint32_t addr, uint32_t size,
				     uint32_t pitch, uint32_t flags);
extern void nv20_fb_set_tile_region(struct drm_device *dev, int i);
extern void nv20_fb_free_tile_region(struct drm_device *dev, int i);

1189 1190 1191
/* nv30_fb.c */
extern int  nv30_fb_init(struct drm_device *);
extern void nv30_fb_takedown(struct drm_device *);
1192 1193 1194 1195
extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
				     uint32_t addr, uint32_t size,
				     uint32_t pitch, uint32_t flags);
extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
1196

1197
/* nv40_fb.c */
1198
extern int  nv40_fb_vram_init(struct drm_device *dev);
1199 1200
extern int  nv40_fb_init(struct drm_device *);
extern void nv40_fb_takedown(struct drm_device *);
1201 1202
extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);

1203 1204 1205
/* nv50_fb.c */
extern int  nv50_fb_init(struct drm_device *);
extern void nv50_fb_takedown(struct drm_device *);
1206
extern void nv50_fb_vm_trap(struct drm_device *, int display);
1207

1208 1209 1210 1211
/* nvc0_fb.c */
extern int  nvc0_fb_init(struct drm_device *);
extern void nvc0_fb_takedown(struct drm_device *);

1212 1213
/* nv04_fifo.c */
extern int  nv04_fifo_init(struct drm_device *);
1214
extern void nv04_fifo_fini(struct drm_device *);
1215 1216 1217
extern void nv04_fifo_disable(struct drm_device *);
extern void nv04_fifo_enable(struct drm_device *);
extern bool nv04_fifo_reassign(struct drm_device *, bool);
1218
extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
1219 1220 1221 1222 1223
extern int  nv04_fifo_channel_id(struct drm_device *);
extern int  nv04_fifo_create_context(struct nouveau_channel *);
extern void nv04_fifo_destroy_context(struct nouveau_channel *);
extern int  nv04_fifo_load_context(struct nouveau_channel *);
extern int  nv04_fifo_unload_context(struct drm_device *);
1224
extern void nv04_fifo_isr(struct drm_device *);
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246

/* nv10_fifo.c */
extern int  nv10_fifo_init(struct drm_device *);
extern int  nv10_fifo_channel_id(struct drm_device *);
extern int  nv10_fifo_create_context(struct nouveau_channel *);
extern int  nv10_fifo_load_context(struct nouveau_channel *);
extern int  nv10_fifo_unload_context(struct drm_device *);

/* nv40_fifo.c */
extern int  nv40_fifo_init(struct drm_device *);
extern int  nv40_fifo_create_context(struct nouveau_channel *);
extern int  nv40_fifo_load_context(struct nouveau_channel *);
extern int  nv40_fifo_unload_context(struct drm_device *);

/* nv50_fifo.c */
extern int  nv50_fifo_init(struct drm_device *);
extern void nv50_fifo_takedown(struct drm_device *);
extern int  nv50_fifo_channel_id(struct drm_device *);
extern int  nv50_fifo_create_context(struct nouveau_channel *);
extern void nv50_fifo_destroy_context(struct nouveau_channel *);
extern int  nv50_fifo_load_context(struct nouveau_channel *);
extern int  nv50_fifo_unload_context(struct drm_device *);
1247
extern void nv50_fifo_tlb_flush(struct drm_device *dev);
1248

1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
/* nvc0_fifo.c */
extern int  nvc0_fifo_init(struct drm_device *);
extern void nvc0_fifo_takedown(struct drm_device *);
extern void nvc0_fifo_disable(struct drm_device *);
extern void nvc0_fifo_enable(struct drm_device *);
extern bool nvc0_fifo_reassign(struct drm_device *, bool);
extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
extern int  nvc0_fifo_channel_id(struct drm_device *);
extern int  nvc0_fifo_create_context(struct nouveau_channel *);
extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
extern int  nvc0_fifo_load_context(struct nouveau_channel *);
extern int  nvc0_fifo_unload_context(struct drm_device *);

1262
/* nv04_graph.c */
1263 1264
extern int  nv04_graph_create(struct drm_device *);
extern int  nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
1265 1266
extern int  nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
				      u32 class, u32 mthd, u32 data);
1267
extern struct nouveau_bitfield nv04_graph_nsource[];
1268 1269

/* nv10_graph.c */
1270
extern int  nv10_graph_create(struct drm_device *);
1271
extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
1272 1273
extern struct nouveau_bitfield nv10_graph_intr[];
extern struct nouveau_bitfield nv10_graph_nstatus[];
1274 1275

/* nv20_graph.c */
1276
extern int  nv20_graph_create(struct drm_device *);
1277 1278

/* nv40_graph.c */
1279
extern int  nv40_graph_create(struct drm_device *);
1280
extern void nv40_grctx_init(struct nouveau_grctx *);
1281 1282

/* nv50_graph.c */
1283
extern int  nv50_graph_create(struct drm_device *);
1284
extern int  nv50_grctx_init(struct nouveau_grctx *);
1285
extern struct nouveau_enum nv50_data_error_names[];
1286
extern int  nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
1287

1288
/* nvc0_graph.c */
1289
extern int  nvc0_graph_create(struct drm_device *);
1290
extern int  nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
1291

1292
/* nv84_crypt.c */
1293
extern int  nv84_crypt_create(struct drm_device *);
1294

1295 1296 1297
/* nv98_crypt.c */
extern int  nv98_crypt_create(struct drm_device *dev);

1298 1299 1300 1301 1302 1303
/* nva3_copy.c */
extern int  nva3_copy_create(struct drm_device *dev);

/* nvc0_copy.c */
extern int  nvc0_copy_create(struct drm_device *dev, int engine);

1304 1305
/* nv31_mpeg.c */
extern int  nv31_mpeg_create(struct drm_device *dev);
B
Ben Skeggs 已提交
1306

1307 1308
/* nv50_mpeg.c */
extern int  nv50_mpeg_create(struct drm_device *dev);
B
Ben Skeggs 已提交
1309

1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
/* nv84_bsp.c */
/* nv98_bsp.c */
extern int  nv84_bsp_create(struct drm_device *dev);

/* nv84_vp.c */
/* nv98_vp.c */
extern int  nv84_vp_create(struct drm_device *dev);

/* nv98_ppp.c */
extern int  nv98_ppp_create(struct drm_device *dev);

1321 1322 1323 1324 1325
/* nv04_instmem.c */
extern int  nv04_instmem_init(struct drm_device *);
extern void nv04_instmem_takedown(struct drm_device *);
extern int  nv04_instmem_suspend(struct drm_device *);
extern void nv04_instmem_resume(struct drm_device *);
1326 1327
extern int  nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
			     u32 size, u32 align);
1328 1329 1330
extern void nv04_instmem_put(struct nouveau_gpuobj *);
extern int  nv04_instmem_map(struct nouveau_gpuobj *);
extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
1331
extern void nv04_instmem_flush(struct drm_device *);
1332 1333 1334 1335 1336 1337

/* nv50_instmem.c */
extern int  nv50_instmem_init(struct drm_device *);
extern void nv50_instmem_takedown(struct drm_device *);
extern int  nv50_instmem_suspend(struct drm_device *);
extern void nv50_instmem_resume(struct drm_device *);
1338 1339
extern int  nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
			     u32 size, u32 align);
1340 1341 1342
extern void nv50_instmem_put(struct nouveau_gpuobj *);
extern int  nv50_instmem_map(struct nouveau_gpuobj *);
extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
1343
extern void nv50_instmem_flush(struct drm_device *);
1344
extern void nv84_instmem_flush(struct drm_device *);
1345

1346 1347 1348 1349 1350 1351
/* nvc0_instmem.c */
extern int  nvc0_instmem_init(struct drm_device *);
extern void nvc0_instmem_takedown(struct drm_device *);
extern int  nvc0_instmem_suspend(struct drm_device *);
extern void nvc0_instmem_resume(struct drm_device *);

1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
/* nv04_mc.c */
extern int  nv04_mc_init(struct drm_device *);
extern void nv04_mc_takedown(struct drm_device *);

/* nv40_mc.c */
extern int  nv40_mc_init(struct drm_device *);
extern void nv40_mc_takedown(struct drm_device *);

/* nv50_mc.c */
extern int  nv50_mc_init(struct drm_device *);
extern void nv50_mc_takedown(struct drm_device *);

/* nv04_timer.c */
extern int  nv04_timer_init(struct drm_device *);
extern uint64_t nv04_timer_read(struct drm_device *);
extern void nv04_timer_takedown(struct drm_device *);

extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
				 unsigned long arg);

/* nv04_dac.c */
1373
extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
1374
extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
1375 1376
extern int nv04_dac_output_offset(struct drm_encoder *encoder);
extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
1377
extern bool nv04_dac_in_use(struct drm_encoder *encoder);
1378 1379

/* nv04_dfp.c */
1380
extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
1381 1382 1383 1384 1385 1386 1387 1388
extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
			       int head, bool dl);
extern void nv04_dfp_disable(struct drm_device *dev, int head);
extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);

/* nv04_tv.c */
extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
1389
extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
1390 1391

/* nv17_tv.c */
1392
extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
1393 1394

/* nv04_display.c */
1395 1396
extern int nv04_display_early_init(struct drm_device *);
extern void nv04_display_late_takedown(struct drm_device *);
1397 1398
extern int nv04_display_create(struct drm_device *);
extern void nv04_display_destroy(struct drm_device *);
1399 1400
extern int nv04_display_init(struct drm_device *);
extern void nv04_display_fini(struct drm_device *);
1401

1402 1403 1404
/* nvd0_display.c */
extern int nvd0_display_create(struct drm_device *);
extern void nvd0_display_destroy(struct drm_device *);
1405 1406
extern int nvd0_display_init(struct drm_device *);
extern void nvd0_display_fini(struct drm_device *);
1407 1408 1409 1410
struct nouveau_bo *nvd0_display_crtc_sema(struct drm_device *, int crtc);
void nvd0_display_flip_stop(struct drm_crtc *);
int nvd0_display_flip_next(struct drm_crtc *, struct drm_framebuffer *,
			   struct nouveau_channel *, u32 swap_interval);
1411

1412 1413 1414 1415 1416
/* nv04_crtc.c */
extern int nv04_crtc_create(struct drm_device *, int index);

/* nouveau_bo.c */
extern struct ttm_bo_driver nouveau_bo_driver;
1417 1418 1419
extern int nouveau_bo_new(struct drm_device *, int size, int align,
			  uint32_t flags, uint32_t tile_mode,
			  uint32_t tile_flags, struct nouveau_bo **);
1420 1421 1422 1423
extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
extern int nouveau_bo_unpin(struct nouveau_bo *);
extern int nouveau_bo_map(struct nouveau_bo *);
extern void nouveau_bo_unmap(struct nouveau_bo *);
1424 1425
extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
				     uint32_t busy);
1426 1427 1428 1429
extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
1430
extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
1431 1432
extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
			       bool no_wait_reserve, bool no_wait_gpu);
1433

1434 1435 1436 1437 1438 1439
extern struct nouveau_vma *
nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
extern int  nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
			       struct nouveau_vma *);
extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);

1440 1441
/* nouveau_fence.c */
struct nouveau_fence;
1442 1443
extern int nouveau_fence_init(struct drm_device *);
extern void nouveau_fence_fini(struct drm_device *);
1444 1445
extern int nouveau_fence_channel_init(struct nouveau_channel *);
extern void nouveau_fence_channel_fini(struct nouveau_channel *);
1446 1447 1448 1449
extern void nouveau_fence_update(struct nouveau_channel *);
extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
			     bool emit);
extern int nouveau_fence_emit(struct nouveau_fence *);
1450 1451 1452
extern void nouveau_fence_work(struct nouveau_fence *fence,
			       void (*work)(void *priv, bool signalled),
			       void *priv);
1453
struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469

extern bool __nouveau_fence_signalled(void *obj, void *arg);
extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
extern int __nouveau_fence_flush(void *obj, void *arg);
extern void __nouveau_fence_unref(void **obj);
extern void *__nouveau_fence_ref(void *obj);

static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
{
	return __nouveau_fence_signalled(obj, NULL);
}
static inline int
nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
{
	return __nouveau_fence_wait(obj, NULL, lazy, intr);
}
1470
extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
static inline int nouveau_fence_flush(struct nouveau_fence *obj)
{
	return __nouveau_fence_flush(obj, NULL);
}
static inline void nouveau_fence_unref(struct nouveau_fence **obj)
{
	__nouveau_fence_unref((void **)obj);
}
static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
{
	return __nouveau_fence_ref(obj);
}
1483 1484

/* nouveau_gem.c */
1485 1486 1487
extern int nouveau_gem_new(struct drm_device *, int size, int align,
			   uint32_t domain, uint32_t tile_mode,
			   uint32_t tile_flags, struct nouveau_bo **);
1488 1489
extern int nouveau_gem_object_new(struct drm_gem_object *);
extern void nouveau_gem_object_del(struct drm_gem_object *);
1490 1491 1492
extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
extern void nouveau_gem_object_close(struct drm_gem_object *,
				     struct drm_file *);
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
				 struct drm_file *);
extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
				     struct drm_file *);
extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
				      struct drm_file *);
extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
				      struct drm_file *);
extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
				  struct drm_file *);

1504
/* nouveau_display.c */
1505 1506
int nouveau_display_create(struct drm_device *dev);
void nouveau_display_destroy(struct drm_device *dev);
1507 1508
int nouveau_display_init(struct drm_device *dev);
void nouveau_display_fini(struct drm_device *dev);
1509 1510
int nouveau_vblank_enable(struct drm_device *dev, int crtc);
void nouveau_vblank_disable(struct drm_device *dev, int crtc);
1511 1512 1513 1514
int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   struct drm_pending_vblank_event *event);
int nouveau_finish_page_flip(struct nouveau_channel *,
			     struct nouveau_page_flip_state *);
B
Ben Skeggs 已提交
1515 1516 1517 1518 1519 1520
int nouveau_display_dumb_create(struct drm_file *, struct drm_device *,
				struct drm_mode_create_dumb *args);
int nouveau_display_dumb_map_offset(struct drm_file *, struct drm_device *,
				    uint32_t handle, uint64_t *offset);
int nouveau_display_dumb_destroy(struct drm_file *, struct drm_device *,
				 uint32_t handle);
1521

B
Ben Skeggs 已提交
1522
/* nv10_gpio.c */
1523 1524 1525 1526 1527
int nv10_gpio_init(struct drm_device *dev);
void nv10_gpio_fini(struct drm_device *dev);
int nv10_gpio_drive(struct drm_device *dev, int line, int dir, int out);
int nv10_gpio_sense(struct drm_device *dev, int line);
void nv10_gpio_irq_enable(struct drm_device *, int line, bool on);
1528

1529
/* nv50_gpio.c */
B
Ben Skeggs 已提交
1530
int nv50_gpio_init(struct drm_device *dev);
1531
void nv50_gpio_fini(struct drm_device *dev);
1532 1533 1534 1535 1536 1537 1538
int nv50_gpio_drive(struct drm_device *dev, int line, int dir, int out);
int nv50_gpio_sense(struct drm_device *dev, int line);
void nv50_gpio_irq_enable(struct drm_device *, int line, bool on);
int nvd0_gpio_drive(struct drm_device *dev, int line, int dir, int out);
int nvd0_gpio_sense(struct drm_device *dev, int line);

/* nv50_calc.c */
1539 1540
int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
		  int *N1, int *M1, int *N2, int *M2, int *P);
1541 1542
int nva3_calc_pll(struct drm_device *, struct pll_lims *,
		  int clk, int *N, int *fN, int *M, int *P);
1543

1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
#ifndef ioread32_native
#ifdef __BIG_ENDIAN
#define ioread16_native ioread16be
#define iowrite16_native iowrite16be
#define ioread32_native  ioread32be
#define iowrite32_native iowrite32be
#else /* def __BIG_ENDIAN */
#define ioread16_native ioread16
#define iowrite16_native iowrite16
#define ioread32_native  ioread32
#define iowrite32_native iowrite32
#endif /* def __BIG_ENDIAN else */
#endif /* !ioread32_native */

/* channel control reg access */
static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
{
	return ioread32_native(chan->user + reg);
}

static inline void nvchan_wr32(struct nouveau_channel *chan,
							unsigned reg, u32 val)
{
	iowrite32_native(val, chan->user + reg);
}

/* register access */
static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	return ioread32_native(dev_priv->mmio + reg);
}

static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	iowrite32_native(val, dev_priv->mmio + reg);
}

1583
static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
1584 1585
{
	u32 tmp = nv_rd32(dev, reg);
1586 1587
	nv_wr32(dev, reg, (tmp & ~mask) | val);
	return tmp;
1588 1589
}

1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	return ioread8(dev_priv->mmio + reg);
}

static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	iowrite8(val, dev_priv->mmio + reg);
}

1602
#define nv_wait(dev, reg, mask, val) \
1603 1604 1605
	nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
#define nv_wait_ne(dev, reg, mask, val) \
	nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
1606 1607
#define nv_wait_cb(dev, func, data) \
	nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622

/* PRAMIN access */
static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	return ioread32_native(dev_priv->ramin + offset);
}

static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	iowrite32_native(val, dev_priv->ramin + offset);
}

/* object access */
1623 1624
extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
1625 1626 1627 1628 1629 1630 1631 1632 1633 1634

/*
 * Logging
 * Argument d is (struct drm_device *).
 */
#define NV_PRINTK(level, d, fmt, arg...) \
	printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
					pci_name(d->pdev), ##arg)
#ifndef NV_DEBUG_NOTRACE
#define NV_DEBUG(d, fmt, arg...) do {                                          \
1635 1636 1637 1638 1639 1640 1641
	if (drm_debug & DRM_UT_DRIVER) {                                       \
		NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__,             \
			  __LINE__, ##arg);                                    \
	}                                                                      \
} while (0)
#define NV_DEBUG_KMS(d, fmt, arg...) do {                                      \
	if (drm_debug & DRM_UT_KMS) {                                          \
1642 1643 1644 1645 1646 1647
		NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__,             \
			  __LINE__, ##arg);                                    \
	}                                                                      \
} while (0)
#else
#define NV_DEBUG(d, fmt, arg...) do {                                          \
1648 1649 1650 1651 1652
	if (drm_debug & DRM_UT_DRIVER)                                         \
		NV_PRINTK(KERN_DEBUG, d, fmt, ##arg);                          \
} while (0)
#define NV_DEBUG_KMS(d, fmt, arg...) do {                                      \
	if (drm_debug & DRM_UT_KMS)                                            \
1653 1654 1655 1656 1657 1658 1659 1660
		NV_PRINTK(KERN_DEBUG, d, fmt, ##arg);                          \
} while (0)
#endif
#define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
#define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
#define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
#define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
#define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
1661 1662 1663 1664 1665 1666 1667
#define NV_WARNONCE(d, fmt, arg...) do {                                       \
	static int _warned = 0;                                                \
	if (!_warned) {                                                        \
		NV_WARN(d, fmt, ##arg);                                        \
		_warned = 1;                                                   \
	}                                                                      \
} while(0)
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680

/* nouveau_reg_debug bitmask */
enum {
	NOUVEAU_REG_DEBUG_MC             = 0x1,
	NOUVEAU_REG_DEBUG_VIDEO          = 0x2,
	NOUVEAU_REG_DEBUG_FB             = 0x4,
	NOUVEAU_REG_DEBUG_EXTDEV         = 0x8,
	NOUVEAU_REG_DEBUG_CRTC           = 0x10,
	NOUVEAU_REG_DEBUG_RAMDAC         = 0x20,
	NOUVEAU_REG_DEBUG_VGACRTC        = 0x40,
	NOUVEAU_REG_DEBUG_RMVIO          = 0x80,
	NOUVEAU_REG_DEBUG_VGAATTR        = 0x100,
	NOUVEAU_REG_DEBUG_EVO            = 0x200,
1681
	NOUVEAU_REG_DEBUG_AUXCH          = 0x400
1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
};

#define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
	if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
		NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
} while (0)

static inline bool
nv_two_heads(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	const int impl = dev->pci_device & 0x0ff0;

	if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
	    impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
		return true;

	return false;
}

static inline bool
nv_gf4_disp_arch(struct drm_device *dev)
{
	return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
}

static inline bool
nv_two_reg_pll(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	const int impl = dev->pci_device & 0x0ff0;

	if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
		return true;
	return false;
}

1719 1720 1721 1722 1723 1724 1725 1726 1727
static inline bool
nv_match_device(struct drm_device *dev, unsigned device,
		unsigned sub_vendor, unsigned sub_device)
{
	return dev->pdev->device == device &&
		dev->pdev->subsystem_vendor == sub_vendor &&
		dev->pdev->subsystem_device == sub_device;
}

1728 1729 1730 1731 1732 1733 1734
static inline void *
nv_engine(struct drm_device *dev, int engine)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	return (void *)dev_priv->eng[engine];
}

1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748
/* returns 1 if device is one of the nv4x using the 0x4497 object class,
 * helpful to determine a number of other hardware features
 */
static inline int
nv44_graph_class(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;

	if ((dev_priv->chipset & 0xf0) == 0x60)
		return 1;

	return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
}

1749
/* memory type/access flags, do not match hardware values */
B
Ben Skeggs 已提交
1750 1751
#define NV_MEM_ACCESS_RO  1
#define NV_MEM_ACCESS_WO  2
1752
#define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
B
Ben Skeggs 已提交
1753 1754
#define NV_MEM_ACCESS_SYS 4
#define NV_MEM_ACCESS_VM  8
1755
#define NV_MEM_ACCESS_NOSNOOP 16
1756 1757 1758 1759 1760 1761 1762 1763 1764 1765

#define NV_MEM_TARGET_VRAM        0
#define NV_MEM_TARGET_PCI         1
#define NV_MEM_TARGET_PCI_NOSNOOP 2
#define NV_MEM_TARGET_VM          3
#define NV_MEM_TARGET_GART        4

#define NV_MEM_TYPE_VM 0x7f
#define NV_MEM_COMP_VM 0x03

1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
/* FIFO methods */
#define NV01_SUBCHAN_OBJECT                                          0x00000000
#define NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH                          0x00000010
#define NV84_SUBCHAN_SEMAPHORE_ADDRESS_LOW                           0x00000014
#define NV84_SUBCHAN_SEMAPHORE_SEQUENCE                              0x00000018
#define NV84_SUBCHAN_SEMAPHORE_TRIGGER                               0x0000001c
#define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL                 0x00000001
#define NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG                    0x00000002
#define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL                0x00000004
#define NV84_SUBCHAN_NOTIFY_INTR                                     0x00000020
#define NV84_SUBCHAN_WRCACHE_FLUSH                                   0x00000024
#define NV10_SUBCHAN_REF_CNT                                         0x00000050
#define NV11_SUBCHAN_DMA_SEMAPHORE                                   0x00000060
#define NV11_SUBCHAN_SEMAPHORE_OFFSET                                0x00000064
#define NV11_SUBCHAN_SEMAPHORE_ACQUIRE                               0x00000068
#define NV11_SUBCHAN_SEMAPHORE_RELEASE                               0x0000006c
#define NV40_SUBCHAN_YIELD                                           0x00000080

1784
/* NV_SW object class */
1785 1786 1787 1788 1789
#define NV_SW                                                        0x0000506e
#define NV_SW_DMA_VBLSEM                                             0x0000018c
#define NV_SW_VBLSEM_OFFSET                                          0x00000400
#define NV_SW_VBLSEM_RELEASE_VALUE                                   0x00000404
#define NV_SW_VBLSEM_RELEASE                                         0x00000408
1790
#define NV_SW_PAGE_FLIP                                              0x00000500
1791 1792

#endif /* __NOUVEAU_DRV_H__ */