sun5i-a10s.dtsi 14.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

/include/ "skeleton.dtsi"

/ {
	interrupt-parent = <&intc>;

E
Emilio López 已提交
19 20
	aliases {
		ethernet0 = &emac;
21 22 23 24
		serial0 = &uart0;
		serial1 = &uart1;
		serial2 = &uart2;
		serial3 = &uart3;
E
Emilio López 已提交
25 26
	};

H
Hans de Goede 已提交
27 28 29 30 31
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

32 33 34
		framebuffer@0 {
			compatible = "allwinner,simple-framebuffer", "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0-hdmi";
35 36
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
				 <&ahb_gates 44>;
H
Hans de Goede 已提交
37 38 39 40
			status = "disabled";
		};
	};

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
	cpus {
		cpu@0 {
			compatible = "arm,cortex-a8";
		};
	};

	memory {
		reg = <0x40000000 0x20000000>;
	};

	clocks {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

		/*
		 * This is a dummy clock, to be used as placeholder on
		 * other mux clocks when a specific parent clock is not
		 * yet implemented. It should be dropped when the driver
		 * is complete.
		 */
		dummy: dummy {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <0>;
		};

68
		osc24M: clk@01c20050 {
69
			#clock-cells = <0>;
70
			compatible = "allwinner,sun4i-a10-osc-clk";
71 72
			reg = <0x01c20050 0x4>;
			clock-frequency = <24000000>;
73
			clock-output-names = "osc24M";
74 75
		};

76
		osc32k: clk@0 {
77 78 79
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
80
			clock-output-names = "osc32k";
81 82
		};

83
		pll1: clk@01c20000 {
84
			#clock-cells = <0>;
85
			compatible = "allwinner,sun4i-a10-pll1-clk";
86 87
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
88
			clock-output-names = "pll1";
89 90
		};

91
		pll4: clk@01c20018 {
E
Emilio López 已提交
92
			#clock-cells = <0>;
93
			compatible = "allwinner,sun4i-a10-pll1-clk";
E
Emilio López 已提交
94 95
			reg = <0x01c20018 0x4>;
			clocks = <&osc24M>;
96
			clock-output-names = "pll4";
E
Emilio López 已提交
97 98
		};

99
		pll5: clk@01c20020 {
100
			#clock-cells = <1>;
101
			compatible = "allwinner,sun4i-a10-pll5-clk";
102 103 104 105 106
			reg = <0x01c20020 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll5_ddr", "pll5_other";
		};

107
		pll6: clk@01c20028 {
108
			#clock-cells = <1>;
109
			compatible = "allwinner,sun4i-a10-pll6-clk";
110 111 112 113 114
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll6_sata", "pll6_other", "pll6";
		};

115 116 117
		/* dummy is 200M */
		cpu: cpu@01c20054 {
			#clock-cells = <0>;
118
			compatible = "allwinner,sun4i-a10-cpu-clk";
119 120
			reg = <0x01c20054 0x4>;
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>;
121
			clock-output-names = "cpu";
122 123 124 125
		};

		axi: axi@01c20054 {
			#clock-cells = <0>;
126
			compatible = "allwinner,sun4i-a10-axi-clk";
127 128
			reg = <0x01c20054 0x4>;
			clocks = <&cpu>;
129
			clock-output-names = "axi";
130 131
		};

132
		axi_gates: clk@01c2005c {
133
			#clock-cells = <1>;
134
			compatible = "allwinner,sun4i-a10-axi-gates-clk";
135 136 137 138 139 140 141
			reg = <0x01c2005c 0x4>;
			clocks = <&axi>;
			clock-output-names = "axi_dram";
		};

		ahb: ahb@01c20054 {
			#clock-cells = <0>;
142
			compatible = "allwinner,sun4i-a10-ahb-clk";
143 144
			reg = <0x01c20054 0x4>;
			clocks = <&axi>;
145
			clock-output-names = "ahb";
146 147
		};

148
		ahb_gates: clk@01c20060 {
149
			#clock-cells = <1>;
150
			compatible = "allwinner,sun5i-a10s-ahb-gates-clk";
151 152
			reg = <0x01c20060 0x8>;
			clocks = <&ahb>;
153 154 155 156 157 158 159
			clock-output-names = "ahb_usbotg", "ahb_ehci", "ahb_ohci",
				"ahb_ss", "ahb_dma", "ahb_bist", "ahb_mmc0",
				"ahb_mmc1", "ahb_mmc2", "ahb_nand", "ahb_sdram",
				"ahb_emac", "ahb_ts", "ahb_spi0", "ahb_spi1",
				"ahb_spi2", "ahb_gps", "ahb_stimer", "ahb_ve",
				"ahb_tve", "ahb_lcd", "ahb_csi", "ahb_hdmi",
				"ahb_de_be", "ahb_de_fe", "ahb_iep", "ahb_mali400";
160 161 162 163
		};

		apb0: apb0@01c20054 {
			#clock-cells = <0>;
164
			compatible = "allwinner,sun4i-a10-apb0-clk";
165 166
			reg = <0x01c20054 0x4>;
			clocks = <&ahb>;
167
			clock-output-names = "apb0";
168 169
		};

170
		apb0_gates: clk@01c20068 {
171
			#clock-cells = <1>;
172
			compatible = "allwinner,sun5i-a10s-apb0-gates-clk";
173 174
			reg = <0x01c20068 0x4>;
			clocks = <&apb0>;
175 176
			clock-output-names = "apb0_codec", "apb0_iis", "apb0_pio",
				"apb0_ir", "apb0_keypad";
177 178
		};

E
Emilio López 已提交
179
		apb1: clk@01c20058 {
180
			#clock-cells = <0>;
181
			compatible = "allwinner,sun4i-a10-apb1-clk";
182
			reg = <0x01c20058 0x4>;
E
Emilio López 已提交
183
			clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
184
			clock-output-names = "apb1";
185 186
		};

187
		apb1_gates: clk@01c2006c {
188
			#clock-cells = <1>;
189
			compatible = "allwinner,sun5i-a10s-apb1-gates-clk";
190 191 192
			reg = <0x01c2006c 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_i2c0", "apb1_i2c1",
193 194
				"apb1_i2c2", "apb1_uart0", "apb1_uart1",
				"apb1_uart2", "apb1_uart3";
195
		};
E
Emilio López 已提交
196 197 198

		nand_clk: clk@01c20080 {
			#clock-cells = <0>;
199
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
200 201 202 203 204 205 206
			reg = <0x01c20080 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "nand";
		};

		ms_clk: clk@01c20084 {
			#clock-cells = <0>;
207
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
208 209 210 211 212 213 214
			reg = <0x01c20084 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ms";
		};

		mmc0_clk: clk@01c20088 {
			#clock-cells = <0>;
215
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
216 217 218 219 220 221 222
			reg = <0x01c20088 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc0";
		};

		mmc1_clk: clk@01c2008c {
			#clock-cells = <0>;
223
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
224 225 226 227 228 229 230
			reg = <0x01c2008c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc1";
		};

		mmc2_clk: clk@01c20090 {
			#clock-cells = <0>;
231
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
232 233 234 235 236 237 238
			reg = <0x01c20090 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc2";
		};

		ts_clk: clk@01c20098 {
			#clock-cells = <0>;
239
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
240 241 242 243 244 245 246
			reg = <0x01c20098 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ts";
		};

		ss_clk: clk@01c2009c {
			#clock-cells = <0>;
247
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
248 249 250 251 252 253 254
			reg = <0x01c2009c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ss";
		};

		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
255
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
256 257 258 259 260 261 262
			reg = <0x01c200a0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
263
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
264 265 266 267 268 269 270
			reg = <0x01c200a4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
271
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
272 273 274 275 276 277 278
			reg = <0x01c200a8 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi2";
		};

		ir0_clk: clk@01c200b0 {
			#clock-cells = <0>;
279
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
280 281 282 283
			reg = <0x01c200b0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir0";
		};
284

285 286 287 288 289 290 291 292 293
		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
		        #reset-cells = <1>;
			compatible = "allwinner,sun5i-a13-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&pll6 1>;
			clock-output-names = "usb_ohci0", "usb_phy";
		};

294 295
		mbus_clk: clk@01c2015c {
			#clock-cells = <0>;
296
			compatible = "allwinner,sun5i-a13-mbus-clk";
297 298 299 300
			reg = <0x01c2015c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mbus";
		};
301 302
	};

303
	soc@01c00000 {
304 305 306 307 308
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

309 310 311 312 313 314 315 316
		dma: dma-controller@01c02000 {
			compatible = "allwinner,sun4i-a10-dma";
			reg = <0x01c02000 0x1000>;
			interrupts = <27>;
			clocks = <&ahb_gates 6>;
			#dma-cells = <2>;
		};

317 318 319 320 321 322
		spi0: spi@01c05000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c05000 0x1000>;
			interrupts = <10>;
			clocks = <&ahb_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
323 324
			dmas = <&dma 1 27>, <&dma 1 26>;
			dma-names = "rx", "tx";
325 326 327 328 329 330 331 332 333 334 335
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		spi1: spi@01c06000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c06000 0x1000>;
			interrupts = <11>;
			clocks = <&ahb_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
336 337
			dmas = <&dma 1 9>, <&dma 1 8>;
			dma-names = "rx", "tx";
338 339 340 341 342
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

343
		emac: ethernet@01c0b000 {
344
			compatible = "allwinner,sun4i-a10-emac";
345 346 347 348 349 350 351
			reg = <0x01c0b000 0x1000>;
			interrupts = <55>;
			clocks = <&ahb_gates 17>;
			status = "disabled";
		};

		mdio@01c0b080 {
352
			compatible = "allwinner,sun4i-a10-mdio";
353 354 355 356 357 358
			reg = <0x01c0b080 0x14>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
		mmc0: mmc@01c0f000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c0f000 0x1000>;
			clocks = <&ahb_gates 8>, <&mmc0_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <32>;
			status = "disabled";
		};

		mmc1: mmc@01c10000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c10000 0x1000>;
			clocks = <&ahb_gates 9>, <&mmc1_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <33>;
			status = "disabled";
		};

		mmc2: mmc@01c11000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c11000 0x1000>;
			clocks = <&ahb_gates 10>, <&mmc2_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <34>;
			status = "disabled";
		};

386 387 388 389 390 391 392
		usbphy: phy@01c13400 {
			#phy-cells = <1>;
			compatible = "allwinner,sun5i-a13-usb-phy";
			reg = <0x01c13400 0x10 0x01c14800 0x4>;
			reg-names = "phy_ctrl", "pmu1";
			clocks = <&usb_clk 8>;
			clock-names = "usb_phy";
393 394
			resets = <&usb_clk 0>, <&usb_clk 1>;
			reset-names = "usb0_reset", "usb1_reset";
395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
			status = "disabled";
		};

		ehci0: usb@01c14000 {
			compatible = "allwinner,sun5i-a10s-ehci", "generic-ehci";
			reg = <0x01c14000 0x100>;
			interrupts = <39>;
			clocks = <&ahb_gates 1>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c14400 {
			compatible = "allwinner,sun5i-a10s-ohci", "generic-ohci";
			reg = <0x01c14400 0x100>;
			interrupts = <40>;
			clocks = <&usb_clk 6>, <&ahb_gates 2>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

418 419 420 421 422 423
		spi2: spi@01c17000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c17000 0x1000>;
			interrupts = <12>;
			clocks = <&ahb_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
424 425
			dmas = <&dma 1 29>, <&dma 1 28>;
			dma-names = "rx", "tx";
426 427 428 429 430
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

431
		intc: interrupt-controller@01c20400 {
432
			compatible = "allwinner,sun4i-a10-ic";
433 434 435 436 437 438 439 440 441 442 443 444
			reg = <0x01c20400 0x400>;
			interrupt-controller;
			#interrupt-cells = <1>;
		};

		pio: pinctrl@01c20800 {
			compatible = "allwinner,sun5i-a10s-pinctrl";
			reg = <0x01c20800 0x400>;
			interrupts = <28>;
			clocks = <&apb0_gates 5>;
			gpio-controller;
			interrupt-controller;
445
			#interrupt-cells = <2>;
446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479
			#size-cells = <0>;
			#gpio-cells = <3>;

			uart0_pins_a: uart0@0 {
				allwinner,pins = "PB19", "PB20";
				allwinner,function = "uart0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			uart2_pins_a: uart2@0 {
				allwinner,pins = "PC18", "PC19";
				allwinner,function = "uart2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			uart3_pins_a: uart3@0 {
				allwinner,pins = "PG9", "PG10";
				allwinner,function = "uart3";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			emac_pins_a: emac0@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "emac";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500

			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PB0", "PB1";
				allwinner,function = "i2c0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PB15", "PB16";
				allwinner,function = "i2c1";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PB17", "PB18";
				allwinner,function = "i2c2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
501 502 503 504 505 506 507 508 509 510 511 512 513 514

			mmc0_pins_a: mmc0@0 {
				allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
				allwinner,function = "mmc0";
				allwinner,drive = <2>;
				allwinner,pull = <0>;
			};

			mmc1_pins_a: mmc1@0 {
				allwinner,pins = "PG3","PG4","PG5","PG6","PG7","PG8";
				allwinner,function = "mmc1";
				allwinner,drive = <2>;
				allwinner,pull = <0>;
			};
515 516 517
		};

		timer@01c20c00 {
518
			compatible = "allwinner,sun4i-a10-timer";
519 520 521 522 523 524
			reg = <0x01c20c00 0x90>;
			interrupts = <22>;
			clocks = <&osc24M>;
		};

		wdt: watchdog@01c20c90 {
525
			compatible = "allwinner,sun4i-a10-wdt";
526 527 528
			reg = <0x01c20c90 0x10>;
		};

529
		sid: eeprom@01c23800 {
530
			compatible = "allwinner,sun4i-a10-sid";
531 532 533
			reg = <0x01c23800 0x10>;
		};

534
		rtp: rtp@01c25000 {
535
			compatible = "allwinner,sun4i-a10-ts";
536 537 538 539
			reg = <0x01c25000 0x100>;
			interrupts = <29>;
		};

540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
			interrupts = <1>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 16>;
			status = "disabled";
		};

		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
			interrupts = <2>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 17>;
			status = "disabled";
		};

		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
			interrupts = <3>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 18>;
			status = "disabled";
		};

		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
			interrupts = <4>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 19>;
			status = "disabled";
		};
579 580 581 582

		i2c0: i2c@01c2ac00 {
			#address-cells = <1>;
			#size-cells = <0>;
583
			compatible = "allwinner,sun5i-a10s-i2c", "allwinner,sun4i-a10-i2c";
584 585 586 587 588 589 590 591 592
			reg = <0x01c2ac00 0x400>;
			interrupts = <7>;
			clocks = <&apb1_gates 0>;
			status = "disabled";
		};

		i2c1: i2c@01c2b000 {
			#address-cells = <1>;
			#size-cells = <0>;
593
			compatible = "allwinner,sun5i-a10s-i2c", "allwinner,sun4i-a10-i2c";
594 595 596 597 598 599 600 601 602
			reg = <0x01c2b000 0x400>;
			interrupts = <8>;
			clocks = <&apb1_gates 1>;
			status = "disabled";
		};

		i2c2: i2c@01c2b400 {
			#address-cells = <1>;
			#size-cells = <0>;
603
			compatible = "allwinner,sun5i-a10s-i2c", "allwinner,sun4i-a10-i2c";
604 605 606 607 608
			reg = <0x01c2b400 0x400>;
			interrupts = <9>;
			clocks = <&apb1_gates 2>;
			status = "disabled";
		};
609 610 611 612 613 614 615

		timer@01c60000 {
			compatible = "allwinner,sun5i-a13-hstimer";
			reg = <0x01c60000 0x1000>;
			interrupts = <82>, <83>;
			clocks = <&ahb_gates 28>;
		};
616 617
	};
};