sun5i-a10s.dtsi 14.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

/include/ "skeleton.dtsi"

/ {
	interrupt-parent = <&intc>;

E
Emilio López 已提交
19 20
	aliases {
		ethernet0 = &emac;
21 22 23 24
		serial0 = &uart0;
		serial1 = &uart1;
		serial2 = &uart2;
		serial3 = &uart3;
E
Emilio López 已提交
25 26
	};

H
Hans de Goede 已提交
27 28 29 30 31 32 33
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

		framebuffer0-hdmi {
			compatible = "simple-framebuffer";
34 35
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
				 <&ahb_gates 44>;
H
Hans de Goede 已提交
36 37 38 39
			status = "disabled";
		};
	};

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
	cpus {
		cpu@0 {
			compatible = "arm,cortex-a8";
		};
	};

	memory {
		reg = <0x40000000 0x20000000>;
	};

	clocks {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

		/*
		 * This is a dummy clock, to be used as placeholder on
		 * other mux clocks when a specific parent clock is not
		 * yet implemented. It should be dropped when the driver
		 * is complete.
		 */
		dummy: dummy {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <0>;
		};

67
		osc24M: clk@01c20050 {
68
			#clock-cells = <0>;
69
			compatible = "allwinner,sun4i-a10-osc-clk";
70 71
			reg = <0x01c20050 0x4>;
			clock-frequency = <24000000>;
72
			clock-output-names = "osc24M";
73 74
		};

75
		osc32k: clk@0 {
76 77 78
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
79
			clock-output-names = "osc32k";
80 81
		};

82
		pll1: clk@01c20000 {
83
			#clock-cells = <0>;
84
			compatible = "allwinner,sun4i-a10-pll1-clk";
85 86
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
87
			clock-output-names = "pll1";
88 89
		};

90
		pll4: clk@01c20018 {
E
Emilio López 已提交
91
			#clock-cells = <0>;
92
			compatible = "allwinner,sun4i-a10-pll1-clk";
E
Emilio López 已提交
93 94
			reg = <0x01c20018 0x4>;
			clocks = <&osc24M>;
95
			clock-output-names = "pll4";
E
Emilio López 已提交
96 97
		};

98
		pll5: clk@01c20020 {
99
			#clock-cells = <1>;
100
			compatible = "allwinner,sun4i-a10-pll5-clk";
101 102 103 104 105
			reg = <0x01c20020 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll5_ddr", "pll5_other";
		};

106
		pll6: clk@01c20028 {
107
			#clock-cells = <1>;
108
			compatible = "allwinner,sun4i-a10-pll6-clk";
109 110 111 112 113
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll6_sata", "pll6_other", "pll6";
		};

114 115 116
		/* dummy is 200M */
		cpu: cpu@01c20054 {
			#clock-cells = <0>;
117
			compatible = "allwinner,sun4i-a10-cpu-clk";
118 119
			reg = <0x01c20054 0x4>;
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>;
120
			clock-output-names = "cpu";
121 122 123 124
		};

		axi: axi@01c20054 {
			#clock-cells = <0>;
125
			compatible = "allwinner,sun4i-a10-axi-clk";
126 127
			reg = <0x01c20054 0x4>;
			clocks = <&cpu>;
128
			clock-output-names = "axi";
129 130
		};

131
		axi_gates: clk@01c2005c {
132
			#clock-cells = <1>;
133
			compatible = "allwinner,sun4i-a10-axi-gates-clk";
134 135 136 137 138 139 140
			reg = <0x01c2005c 0x4>;
			clocks = <&axi>;
			clock-output-names = "axi_dram";
		};

		ahb: ahb@01c20054 {
			#clock-cells = <0>;
141
			compatible = "allwinner,sun4i-a10-ahb-clk";
142 143
			reg = <0x01c20054 0x4>;
			clocks = <&axi>;
144
			clock-output-names = "ahb";
145 146
		};

147
		ahb_gates: clk@01c20060 {
148
			#clock-cells = <1>;
149
			compatible = "allwinner,sun5i-a10s-ahb-gates-clk";
150 151
			reg = <0x01c20060 0x8>;
			clocks = <&ahb>;
152 153 154 155 156 157 158
			clock-output-names = "ahb_usbotg", "ahb_ehci", "ahb_ohci",
				"ahb_ss", "ahb_dma", "ahb_bist", "ahb_mmc0",
				"ahb_mmc1", "ahb_mmc2", "ahb_nand", "ahb_sdram",
				"ahb_emac", "ahb_ts", "ahb_spi0", "ahb_spi1",
				"ahb_spi2", "ahb_gps", "ahb_stimer", "ahb_ve",
				"ahb_tve", "ahb_lcd", "ahb_csi", "ahb_hdmi",
				"ahb_de_be", "ahb_de_fe", "ahb_iep", "ahb_mali400";
159 160 161 162
		};

		apb0: apb0@01c20054 {
			#clock-cells = <0>;
163
			compatible = "allwinner,sun4i-a10-apb0-clk";
164 165
			reg = <0x01c20054 0x4>;
			clocks = <&ahb>;
166
			clock-output-names = "apb0";
167 168
		};

169
		apb0_gates: clk@01c20068 {
170
			#clock-cells = <1>;
171
			compatible = "allwinner,sun5i-a10s-apb0-gates-clk";
172 173
			reg = <0x01c20068 0x4>;
			clocks = <&apb0>;
174 175
			clock-output-names = "apb0_codec", "apb0_iis", "apb0_pio",
				"apb0_ir", "apb0_keypad";
176 177 178 179
		};

		apb1_mux: apb1_mux@01c20058 {
			#clock-cells = <0>;
180
			compatible = "allwinner,sun4i-a10-apb1-mux-clk";
181
			reg = <0x01c20058 0x4>;
182
			clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
183
			clock-output-names = "apb1_mux";
184 185 186 187
		};

		apb1: apb1@01c20058 {
			#clock-cells = <0>;
188
			compatible = "allwinner,sun4i-a10-apb1-clk";
189 190
			reg = <0x01c20058 0x4>;
			clocks = <&apb1_mux>;
191
			clock-output-names = "apb1";
192 193
		};

194
		apb1_gates: clk@01c2006c {
195
			#clock-cells = <1>;
196
			compatible = "allwinner,sun5i-a10s-apb1-gates-clk";
197 198 199
			reg = <0x01c2006c 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_i2c0", "apb1_i2c1",
200 201
				"apb1_i2c2", "apb1_uart0", "apb1_uart1",
				"apb1_uart2", "apb1_uart3";
202
		};
E
Emilio López 已提交
203 204 205

		nand_clk: clk@01c20080 {
			#clock-cells = <0>;
206
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
207 208 209 210 211 212 213
			reg = <0x01c20080 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "nand";
		};

		ms_clk: clk@01c20084 {
			#clock-cells = <0>;
214
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
215 216 217 218 219 220 221
			reg = <0x01c20084 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ms";
		};

		mmc0_clk: clk@01c20088 {
			#clock-cells = <0>;
222
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
223 224 225 226 227 228 229
			reg = <0x01c20088 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc0";
		};

		mmc1_clk: clk@01c2008c {
			#clock-cells = <0>;
230
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
231 232 233 234 235 236 237
			reg = <0x01c2008c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc1";
		};

		mmc2_clk: clk@01c20090 {
			#clock-cells = <0>;
238
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
239 240 241 242 243 244 245
			reg = <0x01c20090 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc2";
		};

		ts_clk: clk@01c20098 {
			#clock-cells = <0>;
246
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
247 248 249 250 251 252 253
			reg = <0x01c20098 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ts";
		};

		ss_clk: clk@01c2009c {
			#clock-cells = <0>;
254
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
255 256 257 258 259 260 261
			reg = <0x01c2009c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ss";
		};

		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
262
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
263 264 265 266 267 268 269
			reg = <0x01c200a0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
270
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
271 272 273 274 275 276 277
			reg = <0x01c200a4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
278
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
279 280 281 282 283 284 285
			reg = <0x01c200a8 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi2";
		};

		ir0_clk: clk@01c200b0 {
			#clock-cells = <0>;
286
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
287 288 289 290
			reg = <0x01c200b0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir0";
		};
291

292 293 294 295 296 297 298 299 300
		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
		        #reset-cells = <1>;
			compatible = "allwinner,sun5i-a13-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&pll6 1>;
			clock-output-names = "usb_ohci0", "usb_phy";
		};

301 302
		mbus_clk: clk@01c2015c {
			#clock-cells = <0>;
303
			compatible = "allwinner,sun5i-a13-mbus-clk";
304 305 306 307
			reg = <0x01c2015c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mbus";
		};
308 309
	};

310
	soc@01c00000 {
311 312 313 314 315
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

316 317 318 319 320 321 322 323
		dma: dma-controller@01c02000 {
			compatible = "allwinner,sun4i-a10-dma";
			reg = <0x01c02000 0x1000>;
			interrupts = <27>;
			clocks = <&ahb_gates 6>;
			#dma-cells = <2>;
		};

324 325 326 327 328 329
		spi0: spi@01c05000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c05000 0x1000>;
			interrupts = <10>;
			clocks = <&ahb_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
330 331
			dmas = <&dma 1 27>, <&dma 1 26>;
			dma-names = "rx", "tx";
332 333 334 335 336 337 338 339 340 341 342
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		spi1: spi@01c06000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c06000 0x1000>;
			interrupts = <11>;
			clocks = <&ahb_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
343 344
			dmas = <&dma 1 9>, <&dma 1 8>;
			dma-names = "rx", "tx";
345 346 347 348 349
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

350
		emac: ethernet@01c0b000 {
351
			compatible = "allwinner,sun4i-a10-emac";
352 353 354 355 356 357 358
			reg = <0x01c0b000 0x1000>;
			interrupts = <55>;
			clocks = <&ahb_gates 17>;
			status = "disabled";
		};

		mdio@01c0b080 {
359
			compatible = "allwinner,sun4i-a10-mdio";
360 361 362 363 364 365
			reg = <0x01c0b080 0x14>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
		mmc0: mmc@01c0f000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c0f000 0x1000>;
			clocks = <&ahb_gates 8>, <&mmc0_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <32>;
			status = "disabled";
		};

		mmc1: mmc@01c10000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c10000 0x1000>;
			clocks = <&ahb_gates 9>, <&mmc1_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <33>;
			status = "disabled";
		};

		mmc2: mmc@01c11000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c11000 0x1000>;
			clocks = <&ahb_gates 10>, <&mmc2_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <34>;
			status = "disabled";
		};

393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
		usbphy: phy@01c13400 {
			#phy-cells = <1>;
			compatible = "allwinner,sun5i-a13-usb-phy";
			reg = <0x01c13400 0x10 0x01c14800 0x4>;
			reg-names = "phy_ctrl", "pmu1";
			clocks = <&usb_clk 8>;
			clock-names = "usb_phy";
			resets = <&usb_clk 1>;
			reset-names = "usb1_reset";
			status = "disabled";
		};

		ehci0: usb@01c14000 {
			compatible = "allwinner,sun5i-a10s-ehci", "generic-ehci";
			reg = <0x01c14000 0x100>;
			interrupts = <39>;
			clocks = <&ahb_gates 1>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c14400 {
			compatible = "allwinner,sun5i-a10s-ohci", "generic-ohci";
			reg = <0x01c14400 0x100>;
			interrupts = <40>;
			clocks = <&usb_clk 6>, <&ahb_gates 2>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

425 426 427 428 429 430
		spi2: spi@01c17000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c17000 0x1000>;
			interrupts = <12>;
			clocks = <&ahb_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
431 432
			dmas = <&dma 1 29>, <&dma 1 28>;
			dma-names = "rx", "tx";
433 434 435 436 437
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

438
		intc: interrupt-controller@01c20400 {
439
			compatible = "allwinner,sun4i-a10-ic";
440 441 442 443 444 445 446 447 448 449 450 451
			reg = <0x01c20400 0x400>;
			interrupt-controller;
			#interrupt-cells = <1>;
		};

		pio: pinctrl@01c20800 {
			compatible = "allwinner,sun5i-a10s-pinctrl";
			reg = <0x01c20800 0x400>;
			interrupts = <28>;
			clocks = <&apb0_gates 5>;
			gpio-controller;
			interrupt-controller;
452
			#interrupt-cells = <2>;
453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
			#size-cells = <0>;
			#gpio-cells = <3>;

			uart0_pins_a: uart0@0 {
				allwinner,pins = "PB19", "PB20";
				allwinner,function = "uart0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			uart2_pins_a: uart2@0 {
				allwinner,pins = "PC18", "PC19";
				allwinner,function = "uart2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			uart3_pins_a: uart3@0 {
				allwinner,pins = "PG9", "PG10";
				allwinner,function = "uart3";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			emac_pins_a: emac0@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "emac";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507

			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PB0", "PB1";
				allwinner,function = "i2c0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PB15", "PB16";
				allwinner,function = "i2c1";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PB17", "PB18";
				allwinner,function = "i2c2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
508 509 510 511 512 513 514 515 516 517 518 519 520 521

			mmc0_pins_a: mmc0@0 {
				allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
				allwinner,function = "mmc0";
				allwinner,drive = <2>;
				allwinner,pull = <0>;
			};

			mmc1_pins_a: mmc1@0 {
				allwinner,pins = "PG3","PG4","PG5","PG6","PG7","PG8";
				allwinner,function = "mmc1";
				allwinner,drive = <2>;
				allwinner,pull = <0>;
			};
522 523 524
		};

		timer@01c20c00 {
525
			compatible = "allwinner,sun4i-a10-timer";
526 527 528 529 530 531
			reg = <0x01c20c00 0x90>;
			interrupts = <22>;
			clocks = <&osc24M>;
		};

		wdt: watchdog@01c20c90 {
532
			compatible = "allwinner,sun4i-a10-wdt";
533 534 535
			reg = <0x01c20c90 0x10>;
		};

536
		sid: eeprom@01c23800 {
537
			compatible = "allwinner,sun4i-a10-sid";
538 539 540
			reg = <0x01c23800 0x10>;
		};

541
		rtp: rtp@01c25000 {
542
			compatible = "allwinner,sun4i-a10-ts";
543 544 545 546
			reg = <0x01c25000 0x100>;
			interrupts = <29>;
		};

547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
			interrupts = <1>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 16>;
			status = "disabled";
		};

		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
			interrupts = <2>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 17>;
			status = "disabled";
		};

		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
			interrupts = <3>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 18>;
			status = "disabled";
		};

		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
			interrupts = <4>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 19>;
			status = "disabled";
		};
586 587 588 589

		i2c0: i2c@01c2ac00 {
			#address-cells = <1>;
			#size-cells = <0>;
590
			compatible = "allwinner,sun5i-a10s-i2c", "allwinner,sun4i-a10-i2c";
591 592 593 594 595 596 597 598 599
			reg = <0x01c2ac00 0x400>;
			interrupts = <7>;
			clocks = <&apb1_gates 0>;
			status = "disabled";
		};

		i2c1: i2c@01c2b000 {
			#address-cells = <1>;
			#size-cells = <0>;
600
			compatible = "allwinner,sun5i-a10s-i2c", "allwinner,sun4i-a10-i2c";
601 602 603 604 605 606 607 608 609
			reg = <0x01c2b000 0x400>;
			interrupts = <8>;
			clocks = <&apb1_gates 1>;
			status = "disabled";
		};

		i2c2: i2c@01c2b400 {
			#address-cells = <1>;
			#size-cells = <0>;
610
			compatible = "allwinner,sun5i-a10s-i2c", "allwinner,sun4i-a10-i2c";
611 612 613 614 615
			reg = <0x01c2b400 0x400>;
			interrupts = <9>;
			clocks = <&apb1_gates 2>;
			status = "disabled";
		};
616 617 618 619 620 621 622

		timer@01c60000 {
			compatible = "allwinner,sun5i-a13-hstimer";
			reg = <0x01c60000 0x1000>;
			interrupts = <82>, <83>;
			clocks = <&ahb_gates 28>;
		};
623 624
	};
};