intel_ringbuffer.c 84.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <linux/log2.h>
31
#include <drm/drmP.h>
32
#include "i915_drv.h"
33
#include <drm/i915_drm.h>
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37
int __intel_ring_space(int head, int tail, int size)
38
{
39 40
	int space = head - tail;
	if (space <= 0)
41
		space += size;
42
	return space - I915_RING_FREE_SPACE;
43 44
}

45 46 47 48 49 50 51 52 53 54 55
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

56
int intel_ring_space(struct intel_ringbuffer *ringbuf)
57
{
58 59
	intel_ring_update_space(ringbuf);
	return ringbuf->space;
60 61
}

62
bool intel_ring_stopped(struct intel_engine_cs *ring)
63 64
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
65 66
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
67

68
static void __intel_ring_advance(struct intel_engine_cs *ring)
69
{
70 71
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
72
	if (intel_ring_stopped(ring))
73
		return;
74
	ring->write_tail(ring, ringbuf->tail);
75 76
}

77
static int
78
gen2_render_ring_flush(struct drm_i915_gem_request *req,
79 80 81
		       u32	invalidate_domains,
		       u32	flush_domains)
{
82
	struct intel_engine_cs *ring = req->ring;
83 84 85 86
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
87
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
88 89 90 91 92
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

93
	ret = intel_ring_begin(req, 2);
94 95 96 97 98 99 100 101 102 103 104
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
105
gen4_render_ring_flush(struct drm_i915_gem_request *req,
106 107
		       u32	invalidate_domains,
		       u32	flush_domains)
108
{
109
	struct intel_engine_cs *ring = req->ring;
110
	struct drm_device *dev = ring->dev;
111
	u32 cmd;
112
	int ret;
113

114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
143
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
144 145 146
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
147

148 149 150
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
151

152
	ret = intel_ring_begin(req, 2);
153 154
	if (ret)
		return ret;
155

156 157 158
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
159 160

	return 0;
161 162
}

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
201
intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
202
{
203
	struct intel_engine_cs *ring = req->ring;
204
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
205 206
	int ret;

207
	ret = intel_ring_begin(req, 6);
208 209 210 211 212 213 214 215 216 217 218 219
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

220
	ret = intel_ring_begin(req, 6);
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
236 237
gen6_render_ring_flush(struct drm_i915_gem_request *req,
		       u32 invalidate_domains, u32 flush_domains)
238
{
239
	struct intel_engine_cs *ring = req->ring;
240
	u32 flags = 0;
241
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
242 243
	int ret;

244
	/* Force SNB workarounds for PIPE_CONTROL flushes */
245
	ret = intel_emit_post_sync_nonzero_flush(req);
246 247 248
	if (ret)
		return ret;

249 250 251 252
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
253 254 255 256 257 258 259
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
260
		flags |= PIPE_CONTROL_CS_STALL;
261 262 263 264 265 266 267 268 269 270 271
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
272
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
273
	}
274

275
	ret = intel_ring_begin(req, 4);
276 277 278
	if (ret)
		return ret;

279
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
280 281
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
282
	intel_ring_emit(ring, 0);
283 284 285 286 287
	intel_ring_advance(ring);

	return 0;
}

288
static int
289
gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
290
{
291
	struct intel_engine_cs *ring = req->ring;
292 293
	int ret;

294
	ret = intel_ring_begin(req, 4);
295 296 297 298 299 300 301 302 303 304 305 306 307
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

308
static int
309
gen7_render_ring_flush(struct drm_i915_gem_request *req,
310 311
		       u32 invalidate_domains, u32 flush_domains)
{
312
	struct intel_engine_cs *ring = req->ring;
313
	u32 flags = 0;
314
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
315 316
	int ret;

317 318 319 320 321 322 323 324 325 326
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

327 328 329 330 331 332 333
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
334
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
335 336 337 338 339 340 341 342
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
343
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
344 345 346 347
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
348
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
349

350 351
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

352 353 354
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
355
		gen7_render_ring_cs_stall_wa(req);
356 357
	}

358
	ret = intel_ring_begin(req, 4);
359 360 361 362 363
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
364
	intel_ring_emit(ring, scratch_addr);
365 366 367 368 369 370
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

371
static int
372
gen8_emit_pipe_control(struct drm_i915_gem_request *req,
373 374
		       u32 flags, u32 scratch_addr)
{
375
	struct intel_engine_cs *ring = req->ring;
376 377
	int ret;

378
	ret = intel_ring_begin(req, 6);
379 380 381 382 383 384 385 386 387 388 389 390 391 392
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
393
static int
394
gen8_render_ring_flush(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
395 396 397
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
398
	u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
399
	int ret;
B
Ben Widawsky 已提交
400 401 402 403 404 405

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
406
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
B
Ben Widawsky 已提交
407 408 409 410 411 412 413 414 415 416
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
417 418

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
419
		ret = gen8_emit_pipe_control(req,
420 421 422 423 424
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
425 426
	}

427
	return gen8_emit_pipe_control(req, flags, scratch_addr);
B
Ben Widawsky 已提交
428 429
}

430
static void ring_write_tail(struct intel_engine_cs *ring,
431
			    u32 value)
432
{
433
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
434
	I915_WRITE_TAIL(ring, value);
435 436
}

437
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
438
{
439
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
440
	u64 acthd;
441

442 443 444 445 446 447 448 449 450
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
451 452
}

453
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
454 455 456 457 458 459 460 461 462 463
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

464 465 466 467
static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
468
	i915_reg_t mmio;
469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
		case RCS:
			mmio = RENDER_HWS_PGA_GEN7;
			break;
		case BCS:
			mmio = BLT_HWS_PGA_GEN7;
			break;
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
		case VCS:
			mmio = BSD_HWS_PGA_GEN7;
			break;
		case VECS:
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		/* XXX: gen8 returns to sanity */
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);

	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
511
		i915_reg_t reg = RING_INSTPM(ring->mmio_base);
512 513 514 515 516 517 518 519 520 521 522 523 524 525

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
}

526
static bool stop_ring(struct intel_engine_cs *ring)
527
{
528
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
529

530 531
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
532 533
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
534 535 536 537 538 539
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
540 541
		}
	}
542

543
	I915_WRITE_CTL(ring, 0);
544
	I915_WRITE_HEAD(ring, 0);
545
	ring->write_tail(ring, 0);
546

547 548 549 550
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
551

552 553
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
554

555
static int init_ring_common(struct intel_engine_cs *ring)
556 557 558
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
559 560
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
561 562
	int ret = 0;

563
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
564 565 566

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
567 568 569 570 571 572 573
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
574

575
		if (!stop_ring(ring)) {
576 577 578 579 580 581 582
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
583 584
			ret = -EIO;
			goto out;
585
		}
586 587
	}

588 589 590 591 592
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

593 594 595
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

596 597 598 599
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
600
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
601 602 603 604 605 606 607 608

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

609
	I915_WRITE_CTL(ring,
610
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
611
			| RING_VALID);
612 613

	/* If the head is still not zero, the ring is dead */
614
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
615
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
616
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
617
		DRM_ERROR("%s initialization failed "
618 619 620 621 622
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
623 624
		ret = -EIO;
		goto out;
625 626
	}

627
	ringbuf->last_retired_head = -1;
628 629
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
630
	intel_ring_update_space(ringbuf);
631

632 633
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

634
out:
635
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
636 637

	return ret;
638 639
}

640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
659 660 661
{
	int ret;

662
	WARN_ON(ring->scratch.obj);
663

664 665
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
666 667 668 669
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
670

671 672 673
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
674

675
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
676 677 678
	if (ret)
		goto err_unref;

679 680 681
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
682
		ret = -ENOMEM;
683
		goto err_unpin;
684
	}
685

686
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
687
			 ring->name, ring->scratch.gtt_offset);
688 689 690
	return 0;

err_unpin:
B
Ben Widawsky 已提交
691
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
692
err_unref:
693
	drm_gem_object_unreference(&ring->scratch.obj->base);
694 695 696 697
err:
	return ret;
}

698
static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
699
{
700
	int ret, i;
701
	struct intel_engine_cs *ring = req->ring;
702 703
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
704
	struct i915_workarounds *w = &dev_priv->workarounds;
705

706
	if (w->count == 0)
707
		return 0;
708

709
	ring->gpu_caches_dirty = true;
710
	ret = intel_ring_flush_all_caches(req);
711 712
	if (ret)
		return ret;
713

714
	ret = intel_ring_begin(req, (w->count * 2 + 2));
715 716 717
	if (ret)
		return ret;

718
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
719
	for (i = 0; i < w->count; i++) {
720
		intel_ring_emit_reg(ring, w->reg[i].addr);
721 722
		intel_ring_emit(ring, w->reg[i].value);
	}
723
	intel_ring_emit(ring, MI_NOOP);
724 725 726 727

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
728
	ret = intel_ring_flush_all_caches(req);
729 730
	if (ret)
		return ret;
731

732
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
733

734
	return 0;
735 736
}

737
static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
738 739 740
{
	int ret;

741
	ret = intel_ring_workarounds_emit(req);
742 743 744
	if (ret != 0)
		return ret;

745
	ret = i915_gem_render_state_init(req);
746 747 748 749 750 751
	if (ret)
		DRM_ERROR("init render state: %d\n", ret);

	return ret;
}

752
static int wa_add(struct drm_i915_private *dev_priv,
753 754
		  i915_reg_t addr,
		  const u32 mask, const u32 val)
755 756 757 758 759 760 761 762 763 764 765 766 767
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
768 769
}

770
#define WA_REG(addr, mask, val) do { \
771
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
772 773
		if (r) \
			return r; \
774
	} while (0)
775 776

#define WA_SET_BIT_MASKED(addr, mask) \
777
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
778 779

#define WA_CLR_BIT_MASKED(addr, mask) \
780
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
781

782
#define WA_SET_FIELD_MASKED(addr, mask, value) \
783
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
784

785 786
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
787

788
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
789

790 791
static int gen8_init_workarounds(struct intel_engine_cs *ring)
{
792 793 794 795
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
796

797 798 799
	/* WaDisableAsyncFlipPerfMode:bdw,chv */
	WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);

800 801 802 803
	/* WaDisablePartialInstShootdown:bdw,chv */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

804 805 806 807 808
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:bdw,chv */
809
	/* WaHdcDisableFetchWhenMasked:bdw,chv */
810
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
811
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED |
812 813
			  HDC_FORCE_NON_COHERENT);

814 815 816 817 818 819 820 821 822 823
	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for BDW and CHV; turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

824 825 826
	/* Wa4x4STCOptimizationDisable:bdw,chv */
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);

827 828 829 830 831 832 833 834 835 836 837 838
	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);

839 840 841
	return 0;
}

842
static int bdw_init_workarounds(struct intel_engine_cs *ring)
843
{
844
	int ret;
845 846
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
847

848 849 850 851
	ret = gen8_init_workarounds(ring);
	if (ret)
		return ret;

852
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
853
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
854

855
	/* WaDisableDopClockGating:bdw */
856 857
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
858

859 860
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
861

862
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
863 864 865
			  /* WaForceContextSaveRestoreNonCoherent:bdw */
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
866
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
867 868 869 870

	return 0;
}

871 872
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
873
	int ret;
874 875 876
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

877 878 879 880
	ret = gen8_init_workarounds(ring);
	if (ret)
		return ret;

881
	/* WaDisableThreadStallDopClockGating:chv */
882
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
883

884 885 886
	/* Improve HiZ throughput on CHV. */
	WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);

887 888 889
	return 0;
}

890 891
static int gen9_init_workarounds(struct intel_engine_cs *ring)
{
892 893
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
894
	uint32_t tmp;
895

896 897 898 899 900 901 902 903
	/* WaEnableLbsSlaRetryTimerDecrement:skl */
	I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
		   GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);

	/* WaDisableKillLogic:bxt,skl */
	I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
		   ECOCHK_DIS_TLB);

904
	/* WaDisablePartialInstShootdown:skl,bxt */
905 906 907
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

908
	/* Syncing dependencies between camera and graphics:skl,bxt */
909 910 911
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);

912 913 914
	/* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
	    IS_BXT_REVID(dev, 0, BXT_REVID_A1))
915 916
		WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
				  GEN9_DG_MIRROR_FIX_ENABLE);
917

918 919 920
	/* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
	    IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
921 922
		WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
				  GEN9_RHWO_OPTIMIZATION_DISABLE);
923 924 925 926 927
		/*
		 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
		 * but we do that in per ctx batchbuffer as there is an issue
		 * with this register not getting restored on ctx restore
		 */
928 929
	}

930 931
	/* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
	if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER) || IS_BROXTON(dev))
932 933 934
		WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
				  GEN9_ENABLE_YV12_BUGFIX);

935
	/* Wa4x4STCOptimizationDisable:skl,bxt */
936
	/* WaDisablePartialResolveInVc:skl,bxt */
937 938
	WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
					 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
939

940
	/* WaCcsTlbPrefetchDisable:skl,bxt */
941 942 943
	WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
			  GEN9_CCS_TLB_PREFETCH_ENABLE);

944
	/* WaDisableMaskBasedCammingInRCC:skl,bxt */
945 946
	if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
	    IS_BXT_REVID(dev, 0, BXT_REVID_A1))
947 948 949
		WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
				  PIXEL_MASK_CAMMING_DISABLE);

950 951
	/* WaForceContextSaveRestoreNonCoherent:skl,bxt */
	tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
952 953
	if (IS_SKL_REVID(dev, SKL_REVID_F0, SKL_REVID_F0) ||
	    IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
954 955 956
		tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
	WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);

957
	/* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
958
	if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
959 960 961
		WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
				  GEN8_SAMPLER_POWER_BYPASS_DIS);

962 963 964
	/* WaDisableSTUnitPowerOptimization:skl,bxt */
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);

965 966 967
	return 0;
}

968 969 970 971 972 973 974 975 976 977 978 979 980 981
static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 vals[3] = { 0, 0, 0 };
	unsigned int i;

	for (i = 0; i < 3; i++) {
		u8 ss;

		/*
		 * Only consider slices where one, and only one, subslice has 7
		 * EUs
		 */
982
		if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
			continue;

		/*
		 * subslice_7eu[i] != 0 (because of the check above) and
		 * ss_max == 4 (maximum number of subslices possible per slice)
		 *
		 * ->    0 <= ss <= 3;
		 */
		ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
		vals[i] = 3 - ss;
	}

	if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
		return 0;

	/* Tune IZ hashing. See intel_device_info_runtime_init() */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN9_IZ_HASHING_MASK(2) |
			    GEN9_IZ_HASHING_MASK(1) |
			    GEN9_IZ_HASHING_MASK(0),
			    GEN9_IZ_HASHING(2, vals[2]) |
			    GEN9_IZ_HASHING(1, vals[1]) |
			    GEN9_IZ_HASHING(0, vals[0]));

	return 0;
}

1010 1011
static int skl_init_workarounds(struct intel_engine_cs *ring)
{
1012
	int ret;
1013 1014 1015
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1016 1017 1018
	ret = gen9_init_workarounds(ring);
	if (ret)
		return ret;
1019

1020
	if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
		/* WaDisableHDCInvalidation:skl */
		I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
			   BDW_DISABLE_HDC_INVALIDATION);

		/* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
		I915_WRITE(FF_SLICE_CS_CHICKEN2,
			   _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
	}

	/* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
	 * involving this register should also be added to WA batch as required.
	 */
1033
	if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
1034 1035 1036 1037 1038
		/* WaDisableLSQCROPERFforOCL:skl */
		I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
			   GEN8_LQSC_RO_PERF_DIS);

	/* WaEnableGapsTsvCreditFix:skl */
1039
	if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
1040 1041 1042 1043
		I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
					   GEN9_GAPS_TSV_CREDIT_DISABLE));
	}

1044
	/* WaDisablePowerCompilerClockGating:skl */
1045
	if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
1046 1047 1048
		WA_SET_BIT_MASKED(HIZ_CHICKEN,
				  BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);

1049
	if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
		/*
		 *Use Force Non-Coherent whenever executing a 3D context. This
		 * is a workaround for a possible hang in the unlikely event
		 * a TLB invalidation occurs during a PSD flush.
		 */
		/* WaForceEnableNonCoherent:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FORCE_NON_COHERENT);
	}

1060 1061
	/* WaBarrierPerformanceFixDisable:skl */
	if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
1062 1063 1064 1065
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FENCE_DEST_SLM_DISABLE |
				  HDC_BARRIER_PERFORMANCE_DISABLE);

1066
	/* WaDisableSbeCacheDispatchPortSharing:skl */
1067
	if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
1068 1069 1070 1071
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);

1072
	return skl_tune_iz_hashing(ring);
1073 1074
}

1075 1076
static int bxt_init_workarounds(struct intel_engine_cs *ring)
{
1077
	int ret;
1078 1079 1080
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1081 1082 1083
	ret = gen9_init_workarounds(ring);
	if (ret)
		return ret;
1084

1085 1086
	/* WaStoreMultiplePTEenable:bxt */
	/* This is a requirement according to Hardware specification */
T
Tim Gore 已提交
1087
	if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
1088 1089 1090
		I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);

	/* WaSetClckGatingDisableMedia:bxt */
T
Tim Gore 已提交
1091
	if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
1092 1093 1094 1095
		I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
					    ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
	}

1096 1097 1098 1099
	/* WaDisableThreadStallDopClockGating:bxt */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  STALL_DOP_GATING_DISABLE);

1100
	/* WaDisableSbeCacheDispatchPortSharing:bxt */
1101
	if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
1102 1103 1104 1105 1106
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
	}

1107 1108 1109
	return 0;
}

1110
int init_workarounds_ring(struct intel_engine_cs *ring)
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
1124

1125 1126
	if (IS_SKYLAKE(dev))
		return skl_init_workarounds(ring);
1127 1128 1129

	if (IS_BROXTON(dev))
		return bxt_init_workarounds(ring);
1130

1131 1132 1133
	return 0;
}

1134
static int init_render_ring(struct intel_engine_cs *ring)
1135
{
1136
	struct drm_device *dev = ring->dev;
1137
	struct drm_i915_private *dev_priv = dev->dev_private;
1138
	int ret = init_ring_common(ring);
1139 1140
	if (ret)
		return ret;
1141

1142 1143
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
1144
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1145 1146 1147 1148

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
1149
	 *
1150
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
1151
	 */
1152
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
1153 1154
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

1155
	/* Required for the hardware to program scanline values for waiting */
1156
	/* WaEnableFlushTlbInvalidationMode:snb */
1157 1158
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
1159
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
1160

1161
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1162 1163
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
1164
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1165
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
1166

1167
	if (IS_GEN6(dev)) {
1168 1169 1170 1171 1172 1173
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
1174
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
1175 1176
	}

1177
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
1178
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1179

1180
	if (HAS_L3_DPF(dev))
1181
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1182

1183
	return init_workarounds_ring(ring);
1184 1185
}

1186
static void render_ring_cleanup(struct intel_engine_cs *ring)
1187
{
1188
	struct drm_device *dev = ring->dev;
1189 1190 1191 1192 1193 1194 1195
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
1196

1197
	intel_fini_pipe_control(ring);
1198 1199
}

1200
static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
1201 1202 1203
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
1204
	struct intel_engine_cs *signaller = signaller_req->ring;
1205 1206 1207 1208 1209 1210 1211 1212 1213
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1214
	ret = intel_ring_begin(signaller_req, num_dwords);
1215 1216 1217 1218
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1219
		u32 seqno;
1220 1221 1222 1223
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1224
		seqno = i915_gem_request_get_seqno(signaller_req);
1225 1226 1227 1228 1229 1230
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1231
		intel_ring_emit(signaller, seqno);
1232 1233 1234 1235 1236 1237 1238 1239 1240
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1241
static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
1242 1243 1244
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
1245
	struct intel_engine_cs *signaller = signaller_req->ring;
1246 1247 1248 1249 1250 1251 1252 1253 1254
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1255
	ret = intel_ring_begin(signaller_req, num_dwords);
1256 1257 1258 1259
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1260
		u32 seqno;
1261 1262 1263 1264
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1265
		seqno = i915_gem_request_get_seqno(signaller_req);
1266 1267 1268 1269 1270
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1271
		intel_ring_emit(signaller, seqno);
1272 1273 1274 1275 1276 1277 1278 1279
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1280
static int gen6_signal(struct drm_i915_gem_request *signaller_req,
1281
		       unsigned int num_dwords)
1282
{
1283
	struct intel_engine_cs *signaller = signaller_req->ring;
1284 1285
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1286
	struct intel_engine_cs *useless;
1287
	int i, ret, num_rings;
1288

1289 1290 1291 1292
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
1293

1294
	ret = intel_ring_begin(signaller_req, num_dwords);
1295 1296 1297
	if (ret)
		return ret;

1298
	for_each_ring(useless, dev_priv, i) {
1299 1300 1301
		i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[i];

		if (i915_mmio_reg_valid(mbox_reg)) {
1302
			u32 seqno = i915_gem_request_get_seqno(signaller_req);
1303

1304
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1305
			intel_ring_emit_reg(signaller, mbox_reg);
1306
			intel_ring_emit(signaller, seqno);
1307 1308
		}
	}
1309

1310 1311 1312 1313
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1314
	return 0;
1315 1316
}

1317 1318
/**
 * gen6_add_request - Update the semaphore mailbox registers
1319 1320
 *
 * @request - request to write to the ring
1321 1322 1323 1324
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1325
static int
1326
gen6_add_request(struct drm_i915_gem_request *req)
1327
{
1328
	struct intel_engine_cs *ring = req->ring;
1329
	int ret;
1330

B
Ben Widawsky 已提交
1331
	if (ring->semaphore.signal)
1332
		ret = ring->semaphore.signal(req, 4);
B
Ben Widawsky 已提交
1333
	else
1334
		ret = intel_ring_begin(req, 4);
B
Ben Widawsky 已提交
1335

1336 1337 1338 1339 1340
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1341
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1342
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1343
	__intel_ring_advance(ring);
1344 1345 1346 1347

	return 0;
}

1348 1349 1350 1351 1352 1353 1354
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1355 1356 1357 1358 1359 1360 1361
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1362 1363

static int
1364
gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
1365 1366 1367
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
1368
	struct intel_engine_cs *waiter = waiter_req->ring;
1369 1370 1371
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

1372
	ret = intel_ring_begin(waiter_req, 4);
1373 1374 1375 1376 1377
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1378
				MI_SEMAPHORE_POLL |
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1389
static int
1390
gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
1391
	       struct intel_engine_cs *signaller,
1392
	       u32 seqno)
1393
{
1394
	struct intel_engine_cs *waiter = waiter_req->ring;
1395 1396 1397
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1398 1399
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1400

1401 1402 1403 1404 1405 1406
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1407
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1408

1409
	ret = intel_ring_begin(waiter_req, 4);
1410 1411 1412
	if (ret)
		return ret;

1413 1414
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1415
		intel_ring_emit(waiter, dw1 | wait_mbox);
1416 1417 1418 1419 1420 1421 1422 1423 1424
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1425
	intel_ring_advance(waiter);
1426 1427 1428 1429

	return 0;
}

1430 1431
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1432 1433
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1434 1435 1436 1437 1438 1439
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1440
pc_render_add_request(struct drm_i915_gem_request *req)
1441
{
1442
	struct intel_engine_cs *ring = req->ring;
1443
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
1454
	ret = intel_ring_begin(req, 32);
1455 1456 1457
	if (ret)
		return ret;

1458
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1459 1460
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1461
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1462
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1463 1464
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1465
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1466
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1467
	scratch_addr += 2 * CACHELINE_BYTES;
1468
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1469
	scratch_addr += 2 * CACHELINE_BYTES;
1470
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1471
	scratch_addr += 2 * CACHELINE_BYTES;
1472
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1473
	scratch_addr += 2 * CACHELINE_BYTES;
1474
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1475

1476
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1477 1478
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1479
			PIPE_CONTROL_NOTIFY);
1480
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1481
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1482
	intel_ring_emit(ring, 0);
1483
	__intel_ring_advance(ring);
1484 1485 1486 1487

	return 0;
}

1488
static u32
1489
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1490 1491 1492 1493
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1494 1495 1496 1497 1498
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1499 1500 1501
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1502
static u32
1503
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1504
{
1505 1506 1507
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1508
static void
1509
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1510 1511 1512 1513
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1514
static u32
1515
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1516
{
1517
	return ring->scratch.cpu_page[0];
1518 1519
}

M
Mika Kuoppala 已提交
1520
static void
1521
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1522
{
1523
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1524 1525
}

1526
static bool
1527
gen5_ring_get_irq(struct intel_engine_cs *ring)
1528 1529
{
	struct drm_device *dev = ring->dev;
1530
	struct drm_i915_private *dev_priv = dev->dev_private;
1531
	unsigned long flags;
1532

1533
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1534 1535
		return false;

1536
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1537
	if (ring->irq_refcount++ == 0)
1538
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1539
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1540 1541 1542 1543 1544

	return true;
}

static void
1545
gen5_ring_put_irq(struct intel_engine_cs *ring)
1546 1547
{
	struct drm_device *dev = ring->dev;
1548
	struct drm_i915_private *dev_priv = dev->dev_private;
1549
	unsigned long flags;
1550

1551
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1552
	if (--ring->irq_refcount == 0)
1553
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1554
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1555 1556
}

1557
static bool
1558
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1559
{
1560
	struct drm_device *dev = ring->dev;
1561
	struct drm_i915_private *dev_priv = dev->dev_private;
1562
	unsigned long flags;
1563

1564
	if (!intel_irqs_enabled(dev_priv))
1565 1566
		return false;

1567
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1568
	if (ring->irq_refcount++ == 0) {
1569 1570 1571 1572
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1573
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1574 1575

	return true;
1576 1577
}

1578
static void
1579
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1580
{
1581
	struct drm_device *dev = ring->dev;
1582
	struct drm_i915_private *dev_priv = dev->dev_private;
1583
	unsigned long flags;
1584

1585
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1586
	if (--ring->irq_refcount == 0) {
1587 1588 1589 1590
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1591
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1592 1593
}

C
Chris Wilson 已提交
1594
static bool
1595
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1596 1597
{
	struct drm_device *dev = ring->dev;
1598
	struct drm_i915_private *dev_priv = dev->dev_private;
1599
	unsigned long flags;
C
Chris Wilson 已提交
1600

1601
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1602 1603
		return false;

1604
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1605
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1606 1607 1608 1609
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1610
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1611 1612 1613 1614 1615

	return true;
}

static void
1616
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1617 1618
{
	struct drm_device *dev = ring->dev;
1619
	struct drm_i915_private *dev_priv = dev->dev_private;
1620
	unsigned long flags;
C
Chris Wilson 已提交
1621

1622
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1623
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1624 1625 1626 1627
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1628
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1629 1630
}

1631
static int
1632
bsd_ring_flush(struct drm_i915_gem_request *req,
1633 1634
	       u32     invalidate_domains,
	       u32     flush_domains)
1635
{
1636
	struct intel_engine_cs *ring = req->ring;
1637 1638
	int ret;

1639
	ret = intel_ring_begin(req, 2);
1640 1641 1642 1643 1644 1645 1646
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1647 1648
}

1649
static int
1650
i9xx_add_request(struct drm_i915_gem_request *req)
1651
{
1652
	struct intel_engine_cs *ring = req->ring;
1653 1654
	int ret;

1655
	ret = intel_ring_begin(req, 4);
1656 1657
	if (ret)
		return ret;
1658

1659 1660
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1661
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1662
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1663
	__intel_ring_advance(ring);
1664

1665
	return 0;
1666 1667
}

1668
static bool
1669
gen6_ring_get_irq(struct intel_engine_cs *ring)
1670 1671
{
	struct drm_device *dev = ring->dev;
1672
	struct drm_i915_private *dev_priv = dev->dev_private;
1673
	unsigned long flags;
1674

1675 1676
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1677

1678
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1679
	if (ring->irq_refcount++ == 0) {
1680
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1681 1682
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1683
					 GT_PARITY_ERROR(dev)));
1684 1685
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1686
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1687
	}
1688
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1689 1690 1691 1692 1693

	return true;
}

static void
1694
gen6_ring_put_irq(struct intel_engine_cs *ring)
1695 1696
{
	struct drm_device *dev = ring->dev;
1697
	struct drm_i915_private *dev_priv = dev->dev_private;
1698
	unsigned long flags;
1699

1700
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1701
	if (--ring->irq_refcount == 0) {
1702
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1703
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1704 1705
		else
			I915_WRITE_IMR(ring, ~0);
1706
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1707
	}
1708
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1709 1710
}

B
Ben Widawsky 已提交
1711
static bool
1712
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1713 1714 1715 1716 1717
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1718
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1719 1720
		return false;

1721
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1722
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1723
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1724
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1725
	}
1726
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1727 1728 1729 1730 1731

	return true;
}

static void
1732
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1733 1734 1735 1736 1737
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1738
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1739
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1740
		I915_WRITE_IMR(ring, ~0);
1741
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1742
	}
1743
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1744 1745
}

1746
static bool
1747
gen8_ring_get_irq(struct intel_engine_cs *ring)
1748 1749 1750 1751 1752
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1753
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1773
gen8_ring_put_irq(struct intel_engine_cs *ring)
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1792
static int
1793
i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
1794
			 u64 offset, u32 length,
1795
			 unsigned dispatch_flags)
1796
{
1797
	struct intel_engine_cs *ring = req->ring;
1798
	int ret;
1799

1800
	ret = intel_ring_begin(req, 2);
1801 1802 1803
	if (ret)
		return ret;

1804
	intel_ring_emit(ring,
1805 1806
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1807 1808
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
1809
	intel_ring_emit(ring, offset);
1810 1811
	intel_ring_advance(ring);

1812 1813 1814
	return 0;
}

1815 1816
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1817 1818
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1819
static int
1820
i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
1821 1822
			 u64 offset, u32 len,
			 unsigned dispatch_flags)
1823
{
1824
	struct intel_engine_cs *ring = req->ring;
1825
	u32 cs_offset = ring->scratch.gtt_offset;
1826
	int ret;
1827

1828
	ret = intel_ring_begin(req, 6);
1829 1830
	if (ret)
		return ret;
1831

1832 1833 1834 1835 1836 1837 1838 1839
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1840

1841
	if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
1842 1843 1844
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1845
		ret = intel_ring_begin(req, 6 + 2);
1846 1847
		if (ret)
			return ret;
1848 1849 1850 1851 1852 1853 1854

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1855
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1856 1857 1858
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1859

1860
		intel_ring_emit(ring, MI_FLUSH);
1861 1862
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1863 1864

		/* ... and execute it. */
1865
		offset = cs_offset;
1866
	}
1867

1868
	ret = intel_ring_begin(req, 4);
1869 1870 1871 1872
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
1873 1874
	intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					0 : MI_BATCH_NON_SECURE));
1875 1876 1877 1878
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1879 1880 1881 1882
	return 0;
}

static int
1883
i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
1884
			 u64 offset, u32 len,
1885
			 unsigned dispatch_flags)
1886
{
1887
	struct intel_engine_cs *ring = req->ring;
1888 1889
	int ret;

1890
	ret = intel_ring_begin(req, 2);
1891 1892 1893
	if (ret)
		return ret;

1894
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1895 1896
	intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					0 : MI_BATCH_NON_SECURE));
1897
	intel_ring_advance(ring);
1898 1899 1900 1901

	return 0;
}

1902
static void cleanup_status_page(struct intel_engine_cs *ring)
1903
{
1904
	struct drm_i915_gem_object *obj;
1905

1906 1907
	obj = ring->status_page.obj;
	if (obj == NULL)
1908 1909
		return;

1910
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1911
	i915_gem_object_ggtt_unpin(obj);
1912
	drm_gem_object_unreference(&obj->base);
1913
	ring->status_page.obj = NULL;
1914 1915
}

1916
static int init_status_page(struct intel_engine_cs *ring)
1917
{
1918
	struct drm_i915_gem_object *obj;
1919

1920
	if ((obj = ring->status_page.obj) == NULL) {
1921
		unsigned flags;
1922
		int ret;
1923

1924 1925 1926 1927 1928
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1929

1930 1931 1932 1933
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1948 1949 1950 1951 1952 1953 1954 1955
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1956

1957
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1958
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1959
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1960

1961 1962
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1963 1964 1965 1966

	return 0;
}

1967
static int init_phys_status_page(struct intel_engine_cs *ring)
1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1984
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1985
{
1986 1987 1988 1989
	if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
		vunmap(ringbuf->virtual_start);
	else
		iounmap(ringbuf->virtual_start);
1990
	ringbuf->virtual_start = NULL;
1991
	i915_gem_object_ggtt_unpin(ringbuf->obj);
1992 1993
}

1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
static u32 *vmap_obj(struct drm_i915_gem_object *obj)
{
	struct sg_page_iter sg_iter;
	struct page **pages;
	void *addr;
	int i;

	pages = drm_malloc_ab(obj->base.size >> PAGE_SHIFT, sizeof(*pages));
	if (pages == NULL)
		return NULL;

	i = 0;
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0)
		pages[i++] = sg_page_iter_page(&sg_iter);

	addr = vmap(pages, i, 0, PAGE_KERNEL);
	drm_free_large(pages);

	return addr;
}

2015 2016 2017 2018 2019 2020 2021
int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

2022 2023 2024 2025
	if (HAS_LLC(dev_priv) && !obj->stolen) {
		ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
		if (ret)
			return ret;
2026

2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
		ret = i915_gem_object_set_to_cpu_domain(obj, true);
		if (ret) {
			i915_gem_object_ggtt_unpin(obj);
			return ret;
		}

		ringbuf->virtual_start = vmap_obj(obj);
		if (ringbuf->virtual_start == NULL) {
			i915_gem_object_ggtt_unpin(obj);
			return -ENOMEM;
		}
	} else {
		ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
		if (ret)
			return ret;
2042

2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
		if (ret) {
			i915_gem_object_ggtt_unpin(obj);
			return ret;
		}

		ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
						    i915_gem_obj_ggtt_offset(obj), ringbuf->size);
		if (ringbuf->virtual_start == NULL) {
			i915_gem_object_ggtt_unpin(obj);
			return -EINVAL;
		}
2055 2056 2057 2058 2059
	}

	return 0;
}

2060
static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2061
{
2062 2063 2064 2065
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

2066 2067
static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
				      struct intel_ringbuffer *ringbuf)
2068
{
2069
	struct drm_i915_gem_object *obj;
2070

2071 2072
	obj = NULL;
	if (!HAS_LLC(dev))
2073
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
2074
	if (obj == NULL)
2075
		obj = i915_gem_alloc_object(dev, ringbuf->size);
2076 2077
	if (obj == NULL)
		return -ENOMEM;
2078

2079 2080 2081
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

2082
	ringbuf->obj = obj;
2083

2084
	return 0;
2085 2086
}

2087 2088 2089 2090 2091 2092 2093
struct intel_ringbuffer *
intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
{
	struct intel_ringbuffer *ring;
	int ret;

	ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2094 2095 2096
	if (ring == NULL) {
		DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
				 engine->name);
2097
		return ERR_PTR(-ENOMEM);
2098
	}
2099 2100

	ring->ring = engine;
2101
	list_add(&ring->link, &engine->buffers);
2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116

	ring->size = size;
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = size;
	if (IS_I830(engine->dev) || IS_845G(engine->dev))
		ring->effective_size -= 2 * CACHELINE_BYTES;

	ring->last_retired_head = -1;
	intel_ring_update_space(ring);

	ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
	if (ret) {
2117 2118 2119
		DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
				 engine->name, ret);
		list_del(&ring->link);
2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
		kfree(ring);
		return ERR_PTR(ret);
	}

	return ring;
}

void
intel_ringbuffer_free(struct intel_ringbuffer *ring)
{
	intel_destroy_ringbuffer_obj(ring);
2131
	list_del(&ring->link);
2132 2133 2134
	kfree(ring);
}

2135
static int intel_init_ring_buffer(struct drm_device *dev,
2136
				  struct intel_engine_cs *ring)
2137
{
2138
	struct intel_ringbuffer *ringbuf;
2139 2140
	int ret;

2141 2142
	WARN_ON(ring->buffer);

2143 2144 2145
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
2146
	INIT_LIST_HEAD(&ring->execlist_queue);
2147
	INIT_LIST_HEAD(&ring->buffers);
2148
	i915_gem_batch_pool_init(dev, &ring->batch_pool);
2149
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
2150 2151 2152

	init_waitqueue_head(&ring->irq_queue);

2153
	ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
2154 2155 2156 2157
	if (IS_ERR(ringbuf)) {
		ret = PTR_ERR(ringbuf);
		goto error;
	}
2158 2159
	ring->buffer = ringbuf;

2160 2161 2162
	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
2163
			goto error;
2164 2165 2166 2167
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
2168
			goto error;
2169 2170
	}

2171 2172 2173 2174 2175 2176
	ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
				ring->name, ret);
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
2177
	}
2178

2179 2180
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
2181 2182 2183
		goto error;

	return 0;
2184

2185
error:
2186
	intel_cleanup_ring_buffer(ring);
2187
	return ret;
2188 2189
}

2190
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
2191
{
2192
	struct drm_i915_private *dev_priv;
2193

2194
	if (!intel_ring_initialized(ring))
2195 2196
		return;

2197 2198
	dev_priv = to_i915(ring->dev);

2199 2200 2201
	if (ring->buffer) {
		intel_stop_ring_buffer(ring);
		WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
2202

2203 2204 2205 2206
		intel_unpin_ringbuffer_obj(ring->buffer);
		intel_ringbuffer_free(ring->buffer);
		ring->buffer = NULL;
	}
2207

Z
Zou Nan hai 已提交
2208 2209 2210
	if (ring->cleanup)
		ring->cleanup(ring);

2211
	cleanup_status_page(ring);
2212 2213

	i915_cmd_parser_fini_ring(ring);
2214
	i915_gem_batch_pool_fini(&ring->batch_pool);
2215
	ring->dev = NULL;
2216 2217
}

2218
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
2219
{
2220
	struct intel_ringbuffer *ringbuf = ring->buffer;
2221
	struct drm_i915_gem_request *request;
2222 2223
	unsigned space;
	int ret;
2224

2225 2226
	if (intel_ring_space(ringbuf) >= n)
		return 0;
2227

2228 2229 2230
	/* The whole point of reserving space is to not wait! */
	WARN_ON(ringbuf->reserved_in_use);

2231
	list_for_each_entry(request, &ring->request_list, list) {
2232 2233 2234
		space = __intel_ring_space(request->postfix, ringbuf->tail,
					   ringbuf->size);
		if (space >= n)
2235 2236 2237
			break;
	}

2238
	if (WARN_ON(&request->list == &ring->request_list))
2239 2240
		return -ENOSPC;

2241
	ret = i915_wait_request(request);
2242 2243 2244
	if (ret)
		return ret;

2245
	ringbuf->space = space;
2246 2247 2248
	return 0;
}

2249
static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
2250 2251
{
	uint32_t __iomem *virt;
2252
	int rem = ringbuf->size - ringbuf->tail;
2253

2254
	virt = ringbuf->virtual_start + ringbuf->tail;
2255 2256 2257 2258
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

2259
	ringbuf->tail = 0;
2260
	intel_ring_update_space(ringbuf);
2261 2262
}

2263
int intel_ring_idle(struct intel_engine_cs *ring)
2264
{
2265
	struct drm_i915_gem_request *req;
2266 2267 2268 2269 2270

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

2271
	req = list_entry(ring->request_list.prev,
2272 2273 2274 2275 2276 2277 2278 2279
			struct drm_i915_gem_request,
			list);

	/* Make sure we do not trigger any retires */
	return __i915_wait_request(req,
				   atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
				   to_i915(ring->dev)->mm.interruptible,
				   NULL, NULL);
2280 2281
}

2282
int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
2283
{
2284
	request->ringbuf = request->ring->buffer;
2285
	return 0;
2286 2287
}

2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
int intel_ring_reserve_space(struct drm_i915_gem_request *request)
{
	/*
	 * The first call merely notes the reserve request and is common for
	 * all back ends. The subsequent localised _begin() call actually
	 * ensures that the reservation is available. Without the begin, if
	 * the request creator immediately submitted the request without
	 * adding any commands to it then there might not actually be
	 * sufficient room for the submission commands.
	 */
	intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);

	return intel_ring_begin(request, 0);
}

2303 2304
void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
{
2305
	WARN_ON(ringbuf->reserved_size);
2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
	WARN_ON(ringbuf->reserved_in_use);

	ringbuf->reserved_size = size;
}

void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
{
	WARN_ON(ringbuf->reserved_in_use);

	ringbuf->reserved_size   = 0;
	ringbuf->reserved_in_use = false;
}

void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
{
	WARN_ON(ringbuf->reserved_in_use);

	ringbuf->reserved_in_use = true;
	ringbuf->reserved_tail   = ringbuf->tail;
}

void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
{
	WARN_ON(!ringbuf->reserved_in_use);
2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
	if (ringbuf->tail > ringbuf->reserved_tail) {
		WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
		     "request reserved size too small: %d vs %d!\n",
		     ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
	} else {
		/*
		 * The ring was wrapped while the reserved space was in use.
		 * That means that some unknown amount of the ring tail was
		 * no-op filled and skipped. Thus simply adding the ring size
		 * to the tail and doing the above space check will not work.
		 * Rather than attempt to track how much tail was skipped,
		 * it is much simpler to say that also skipping the sanity
		 * check every once in a while is not a big issue.
		 */
	}
2345 2346 2347 2348 2349 2350

	ringbuf->reserved_size   = 0;
	ringbuf->reserved_in_use = false;
}

static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
M
Mika Kuoppala 已提交
2351
{
2352
	struct intel_ringbuffer *ringbuf = ring->buffer;
2353 2354 2355 2356
	int remain_usable = ringbuf->effective_size - ringbuf->tail;
	int remain_actual = ringbuf->size - ringbuf->tail;
	int ret, total_bytes, wait_bytes = 0;
	bool need_wrap = false;
2357

2358 2359 2360 2361
	if (ringbuf->reserved_in_use)
		total_bytes = bytes;
	else
		total_bytes = bytes + ringbuf->reserved_size;
2362

2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
	if (unlikely(bytes > remain_usable)) {
		/*
		 * Not enough space for the basic request. So need to flush
		 * out the remainder and then wait for base + reserved.
		 */
		wait_bytes = remain_actual + total_bytes;
		need_wrap = true;
	} else {
		if (unlikely(total_bytes > remain_usable)) {
			/*
			 * The base request will fit but the reserved space
			 * falls off the end. So only need to to wait for the
			 * reserved size after flushing out the remainder.
			 */
			wait_bytes = remain_actual + ringbuf->reserved_size;
			need_wrap = true;
		} else if (total_bytes > ringbuf->space) {
			/* No wrapping required, just waiting. */
			wait_bytes = total_bytes;
2382
		}
M
Mika Kuoppala 已提交
2383 2384
	}

2385 2386
	if (wait_bytes) {
		ret = ring_wait_for_space(ring, wait_bytes);
M
Mika Kuoppala 已提交
2387 2388
		if (unlikely(ret))
			return ret;
2389 2390 2391

		if (need_wrap)
			__wrap_ring_buffer(ringbuf);
M
Mika Kuoppala 已提交
2392 2393 2394 2395 2396
	}

	return 0;
}

2397
int intel_ring_begin(struct drm_i915_gem_request *req,
2398
		     int num_dwords)
2399
{
2400 2401
	struct intel_engine_cs *ring;
	struct drm_i915_private *dev_priv;
2402
	int ret;
2403

2404 2405 2406 2407
	WARN_ON(req == NULL);
	ring = req->ring;
	dev_priv = ring->dev->dev_private;

2408 2409
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2410 2411
	if (ret)
		return ret;
2412

2413 2414 2415 2416
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2417
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2418
	return 0;
2419
}
2420

2421
/* Align the ring tail to a cacheline boundary */
2422
int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
2423
{
2424
	struct intel_engine_cs *ring = req->ring;
2425
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2426 2427 2428 2429 2430
	int ret;

	if (num_dwords == 0)
		return 0;

2431
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2432
	ret = intel_ring_begin(req, num_dwords);
2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2444
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2445
{
2446 2447
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2448

2449
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2450 2451
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2452
		if (HAS_VEBOX(dev))
2453
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2454
	}
2455

2456
	ring->set_seqno(ring, seqno);
2457
	ring->hangcheck.seqno = seqno;
2458
}
2459

2460
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2461
				     u32 value)
2462
{
2463
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2464 2465

       /* Every tail move must follow the sequence below */
2466 2467 2468 2469

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2470
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2471 2472 2473 2474
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2475

2476
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2477
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2478 2479 2480
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2481

2482
	/* Now that the ring is fully powered up, update the tail */
2483
	I915_WRITE_TAIL(ring, value);
2484 2485 2486 2487 2488
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2489
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2490
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2491 2492
}

2493
static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
2494
			       u32 invalidate, u32 flush)
2495
{
2496
	struct intel_engine_cs *ring = req->ring;
2497
	uint32_t cmd;
2498 2499
	int ret;

2500
	ret = intel_ring_begin(req, 4);
2501 2502 2503
	if (ret)
		return ret;

2504
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2505 2506
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2507 2508 2509 2510 2511 2512 2513 2514

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2515 2516 2517 2518 2519 2520
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2521
	if (invalidate & I915_GEM_GPU_DOMAINS)
2522 2523
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;

2524
	intel_ring_emit(ring, cmd);
2525
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2526 2527 2528 2529 2530 2531 2532
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2533 2534
	intel_ring_advance(ring);
	return 0;
2535 2536
}

2537
static int
2538
gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2539
			      u64 offset, u32 len,
2540
			      unsigned dispatch_flags)
2541
{
2542
	struct intel_engine_cs *ring = req->ring;
2543 2544
	bool ppgtt = USES_PPGTT(ring->dev) &&
			!(dispatch_flags & I915_DISPATCH_SECURE);
2545 2546
	int ret;

2547
	ret = intel_ring_begin(req, 4);
2548 2549 2550 2551
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
2552 2553 2554
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
B
Ben Widawsky 已提交
2555 2556
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2557 2558 2559 2560 2561 2562
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2563
static int
2564
hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
2565 2566
			     u64 offset, u32 len,
			     unsigned dispatch_flags)
2567
{
2568
	struct intel_engine_cs *ring = req->ring;
2569 2570
	int ret;

2571
	ret = intel_ring_begin(req, 2);
2572 2573 2574 2575
	if (ret)
		return ret;

	intel_ring_emit(ring,
2576
			MI_BATCH_BUFFER_START |
2577
			(dispatch_flags & I915_DISPATCH_SECURE ?
2578 2579 2580
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
2581 2582 2583 2584 2585 2586 2587
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2588
static int
2589
gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2590
			      u64 offset, u32 len,
2591
			      unsigned dispatch_flags)
2592
{
2593
	struct intel_engine_cs *ring = req->ring;
2594
	int ret;
2595

2596
	ret = intel_ring_begin(req, 2);
2597 2598
	if (ret)
		return ret;
2599

2600 2601
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
2602 2603
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
2604 2605 2606
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2607

2608
	return 0;
2609 2610
}

2611 2612
/* Blitter support (SandyBridge+) */

2613
static int gen6_ring_flush(struct drm_i915_gem_request *req,
2614
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2615
{
2616
	struct intel_engine_cs *ring = req->ring;
R
Rodrigo Vivi 已提交
2617
	struct drm_device *dev = ring->dev;
2618
	uint32_t cmd;
2619 2620
	int ret;

2621
	ret = intel_ring_begin(req, 4);
2622 2623 2624
	if (ret)
		return ret;

2625
	cmd = MI_FLUSH_DW;
2626
	if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2627
		cmd += 1;
2628 2629 2630 2631 2632 2633 2634 2635

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2636 2637 2638 2639 2640 2641
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2642
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2643
		cmd |= MI_INVALIDATE_TLB;
2644
	intel_ring_emit(ring, cmd);
2645
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2646
	if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
2647 2648 2649 2650 2651 2652
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2653
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2654

2655
	return 0;
Z
Zou Nan hai 已提交
2656 2657
}

2658 2659
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2660
	struct drm_i915_private *dev_priv = dev->dev_private;
2661
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2662 2663
	struct drm_i915_gem_object *obj;
	int ret;
2664

2665 2666 2667 2668
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2669
	if (INTEL_INFO(dev)->gen >= 8) {
2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2686

2687
		ring->init_context = intel_rcs_ctx_init;
B
Ben Widawsky 已提交
2688 2689 2690 2691 2692 2693 2694 2695
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2696
			WARN_ON(!dev_priv->semaphore_obj);
2697
			ring->semaphore.sync_to = gen8_ring_sync;
2698 2699
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2700 2701
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2702
		ring->init_context = intel_rcs_ctx_init;
2703
		ring->add_request = gen6_add_request;
2704
		ring->flush = gen7_render_ring_flush;
2705
		if (INTEL_INFO(dev)->gen == 6)
2706
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2707 2708
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2709
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2710
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2711
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2733 2734
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2735
		ring->flush = gen4_render_ring_flush;
2736
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2737
		ring->set_seqno = pc_render_set_seqno;
2738 2739
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2740 2741
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2742
	} else {
2743
		ring->add_request = i9xx_add_request;
2744 2745 2746 2747
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2748
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2749
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2750 2751 2752 2753 2754 2755 2756
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2757
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2758
	}
2759
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2760

2761 2762
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2763 2764
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2765
	else if (INTEL_INFO(dev)->gen >= 6)
2766 2767 2768 2769 2770 2771 2772
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2773
	ring->init_hw = init_render_ring;
2774 2775
	ring->cleanup = render_ring_cleanup;

2776 2777
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2778
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2779 2780 2781 2782 2783
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2784
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2785 2786 2787 2788 2789 2790
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2791 2792
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2793 2794
	}

2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805
	ret = intel_init_ring_buffer(dev, ring);
	if (ret)
		return ret;

	if (INTEL_INFO(dev)->gen >= 5) {
		ret = intel_init_pipe_control(ring);
		if (ret)
			return ret;
	}

	return 0;
2806 2807 2808 2809
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2810
	struct drm_i915_private *dev_priv = dev->dev_private;
2811
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2812

2813 2814 2815
	ring->name = "bsd ring";
	ring->id = VCS;

2816
	ring->write_tail = ring_write_tail;
2817
	if (INTEL_INFO(dev)->gen >= 6) {
2818
		ring->mmio_base = GEN6_BSD_RING_BASE;
2819 2820 2821
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2822
		ring->flush = gen6_bsd_ring_flush;
2823 2824
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2825
		ring->set_seqno = ring_set_seqno;
2826 2827 2828 2829 2830
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2831 2832
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2833
			if (i915_semaphore_is_enabled(dev)) {
2834
				ring->semaphore.sync_to = gen8_ring_sync;
2835 2836
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2837
			}
2838 2839 2840 2841
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2842 2843
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2858
		}
2859 2860 2861
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2862
		ring->add_request = i9xx_add_request;
2863
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2864
		ring->set_seqno = ring_set_seqno;
2865
		if (IS_GEN5(dev)) {
2866
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2867 2868 2869
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2870
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2871 2872 2873
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2874
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2875
	}
2876
	ring->init_hw = init_ring_common;
2877

2878
	return intel_init_ring_buffer(dev, ring);
2879
}
2880

2881
/**
2882
 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
2883 2884 2885 2886
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2887
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2888

R
Rodrigo Vivi 已提交
2889
	ring->name = "bsd2 ring";
2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2904
	if (i915_semaphore_is_enabled(dev)) {
2905
		ring->semaphore.sync_to = gen8_ring_sync;
2906 2907 2908
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2909
	ring->init_hw = init_ring_common;
2910 2911 2912 2913

	return intel_init_ring_buffer(dev, ring);
}

2914 2915
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2916
	struct drm_i915_private *dev_priv = dev->dev_private;
2917
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2918

2919 2920 2921 2922 2923
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2924
	ring->flush = gen6_ring_flush;
2925 2926
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2927
	ring->set_seqno = ring_set_seqno;
2928 2929 2930 2931 2932
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2933
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2934
		if (i915_semaphore_is_enabled(dev)) {
2935
			ring->semaphore.sync_to = gen8_ring_sync;
2936 2937
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2938
		}
2939 2940 2941 2942
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2943
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2965
	}
2966
	ring->init_hw = init_ring_common;
2967

2968
	return intel_init_ring_buffer(dev, ring);
2969
}
2970

B
Ben Widawsky 已提交
2971 2972
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2973
	struct drm_i915_private *dev_priv = dev->dev_private;
2974
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2975 2976 2977 2978 2979 2980 2981 2982 2983 2984

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2985 2986 2987

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2988
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2989 2990
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2991
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2992
		if (i915_semaphore_is_enabled(dev)) {
2993
			ring->semaphore.sync_to = gen8_ring_sync;
2994 2995
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2996
		}
2997 2998 2999 3000
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
3001
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
3016
	}
3017
	ring->init_hw = init_ring_common;
B
Ben Widawsky 已提交
3018 3019 3020 3021

	return intel_init_ring_buffer(dev, ring);
}

3022
int
3023
intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
3024
{
3025
	struct intel_engine_cs *ring = req->ring;
3026 3027 3028 3029 3030
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

3031
	ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
3032 3033 3034
	if (ret)
		return ret;

3035
	trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
3036 3037 3038 3039 3040 3041

	ring->gpu_caches_dirty = false;
	return 0;
}

int
3042
intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
3043
{
3044
	struct intel_engine_cs *ring = req->ring;
3045 3046 3047 3048 3049 3050 3051
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

3052
	ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
3053 3054 3055
	if (ret)
		return ret;

3056
	trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
3057 3058 3059 3060

	ring->gpu_caches_dirty = false;
	return 0;
}
3061 3062

void
3063
intel_stop_ring_buffer(struct intel_engine_cs *ring)
3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}