r8169_main.c 176.8 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
L
Linus Torvalds 已提交
2
/*
F
Francois Romieu 已提交
3 4 5 6 7 8 9
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
10 11 12 13 14 15 16
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
17
#include <linux/clk.h>
L
Linus Torvalds 已提交
18 19
#include <linux/delay.h>
#include <linux/ethtool.h>
20
#include <linux/phy.h>
L
Linus Torvalds 已提交
21 22 23
#include <linux/if_vlan.h>
#include <linux/crc32.h>
#include <linux/in.h>
24
#include <linux/io.h>
L
Linus Torvalds 已提交
25 26
#include <linux/ip.h>
#include <linux/tcp.h>
27
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
28
#include <linux/dma-mapping.h>
29
#include <linux/pm_runtime.h>
30
#include <linux/prefetch.h>
H
hayeswang 已提交
31 32
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
33

34 35
#include "r8169_firmware.h"

L
Linus Torvalds 已提交
36 37
#define MODULENAME "r8169"

38 39
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
40 41
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
42
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
43 44
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
45
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
46
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
47
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
48
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
49
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
50
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
51
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
52
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
53 54 55 56
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
57
#define FIRMWARE_8125A_3	"rtl_nic/rtl8125a-3.fw"
58

59
#define R8169_MSG_DEFAULT \
60
	(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
61

L
Linus Torvalds 已提交
62 63
/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
H
Heiner Kallweit 已提交
64
#define	MC_FILTER_LIMIT	32
L
Linus Torvalds 已提交
65

66
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
67 68 69
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
70
#define R8169_RX_BUF_SIZE	(SZ_16K - 1)
L
Linus Torvalds 已提交
71
#define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
72
#define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
73 74 75
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

76 77
#define RTL_CFG_NO_GBIT	1

L
Linus Torvalds 已提交
78
/* write/read MMIO register */
79 80 81 82 83 84
#define RTL_W8(tp, reg, val8)	writeb((val8), tp->mmio_addr + (reg))
#define RTL_W16(tp, reg, val16)	writew((val16), tp->mmio_addr + (reg))
#define RTL_W32(tp, reg, val32)	writel((val32), tp->mmio_addr + (reg))
#define RTL_R8(tp, reg)		readb(tp->mmio_addr + (reg))
#define RTL_R16(tp, reg)		readw(tp->mmio_addr + (reg))
#define RTL_R32(tp, reg)		readl(tp->mmio_addr + (reg))
L
Linus Torvalds 已提交
85 86

enum mac_version {
87
	/* support for ancient RTL_GIGA_MAC_VER_01 has been removed */
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
	RTL_GIGA_MAC_VER_02,
	RTL_GIGA_MAC_VER_03,
	RTL_GIGA_MAC_VER_04,
	RTL_GIGA_MAC_VER_05,
	RTL_GIGA_MAC_VER_06,
	RTL_GIGA_MAC_VER_07,
	RTL_GIGA_MAC_VER_08,
	RTL_GIGA_MAC_VER_09,
	RTL_GIGA_MAC_VER_10,
	RTL_GIGA_MAC_VER_11,
	RTL_GIGA_MAC_VER_12,
	RTL_GIGA_MAC_VER_13,
	RTL_GIGA_MAC_VER_14,
	RTL_GIGA_MAC_VER_15,
	RTL_GIGA_MAC_VER_16,
	RTL_GIGA_MAC_VER_17,
	RTL_GIGA_MAC_VER_18,
	RTL_GIGA_MAC_VER_19,
	RTL_GIGA_MAC_VER_20,
	RTL_GIGA_MAC_VER_21,
	RTL_GIGA_MAC_VER_22,
	RTL_GIGA_MAC_VER_23,
	RTL_GIGA_MAC_VER_24,
	RTL_GIGA_MAC_VER_25,
	RTL_GIGA_MAC_VER_26,
	RTL_GIGA_MAC_VER_27,
	RTL_GIGA_MAC_VER_28,
	RTL_GIGA_MAC_VER_29,
	RTL_GIGA_MAC_VER_30,
	RTL_GIGA_MAC_VER_31,
	RTL_GIGA_MAC_VER_32,
	RTL_GIGA_MAC_VER_33,
H
Hayes Wang 已提交
120
	RTL_GIGA_MAC_VER_34,
121 122
	RTL_GIGA_MAC_VER_35,
	RTL_GIGA_MAC_VER_36,
123
	RTL_GIGA_MAC_VER_37,
124
	RTL_GIGA_MAC_VER_38,
H
Hayes Wang 已提交
125
	RTL_GIGA_MAC_VER_39,
H
Hayes Wang 已提交
126 127
	RTL_GIGA_MAC_VER_40,
	RTL_GIGA_MAC_VER_41,
H
hayeswang 已提交
128
	RTL_GIGA_MAC_VER_42,
H
hayeswang 已提交
129
	RTL_GIGA_MAC_VER_43,
H
hayeswang 已提交
130
	RTL_GIGA_MAC_VER_44,
131 132 133 134
	RTL_GIGA_MAC_VER_45,
	RTL_GIGA_MAC_VER_46,
	RTL_GIGA_MAC_VER_47,
	RTL_GIGA_MAC_VER_48,
C
Chun-Hao Lin 已提交
135 136 137
	RTL_GIGA_MAC_VER_49,
	RTL_GIGA_MAC_VER_50,
	RTL_GIGA_MAC_VER_51,
H
Heiner Kallweit 已提交
138 139
	RTL_GIGA_MAC_VER_60,
	RTL_GIGA_MAC_VER_61,
140
	RTL_GIGA_MAC_NONE
L
Linus Torvalds 已提交
141 142
};

F
Francois Romieu 已提交
143 144 145 146 147 148
#define JUMBO_1K	ETH_DATA_LEN
#define JUMBO_4K	(4*1024 - ETH_HLEN - 2)
#define JUMBO_6K	(6*1024 - ETH_HLEN - 2)
#define JUMBO_7K	(7*1024 - ETH_HLEN - 2)
#define JUMBO_9K	(9*1024 - ETH_HLEN - 2)

149
static const struct {
L
Linus Torvalds 已提交
150
	const char *name;
151
	const char *fw_name;
152 153
} rtl_chip_infos[] = {
	/* PCI devices. */
154 155 156 157 158
	[RTL_GIGA_MAC_VER_02] = {"RTL8169s"				},
	[RTL_GIGA_MAC_VER_03] = {"RTL8110s"				},
	[RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb"			},
	[RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc"			},
	[RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc"			},
159
	/* PCI-E devices. */
160 161
	[RTL_GIGA_MAC_VER_07] = {"RTL8102e"				},
	[RTL_GIGA_MAC_VER_08] = {"RTL8102e"				},
162
	[RTL_GIGA_MAC_VER_09] = {"RTL8102e/RTL8103e"			},
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
	[RTL_GIGA_MAC_VER_10] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_13] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_14] = {"RTL8100e"				},
	[RTL_GIGA_MAC_VER_15] = {"RTL8100e"				},
	[RTL_GIGA_MAC_VER_16] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d",	FIRMWARE_8168D_1},
	[RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d",	FIRMWARE_8168D_2},
	[RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_29] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_30] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e",	FIRMWARE_8168E_1},
	[RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e",	FIRMWARE_8168E_2},
	[RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl",	FIRMWARE_8168E_3},
	[RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f",	FIRMWARE_8168F_1},
	[RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f",	FIRMWARE_8168F_2},
	[RTL_GIGA_MAC_VER_37] = {"RTL8402",		FIRMWARE_8402_1 },
	[RTL_GIGA_MAC_VER_38] = {"RTL8411",		FIRMWARE_8411_1 },
	[RTL_GIGA_MAC_VER_39] = {"RTL8106e",		FIRMWARE_8106E_1},
	[RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g",	FIRMWARE_8168G_2},
	[RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g"			},
195 196 197
	[RTL_GIGA_MAC_VER_42] = {"RTL8168gu/8111gu",	FIRMWARE_8168G_3},
	[RTL_GIGA_MAC_VER_43] = {"RTL8106eus",		FIRMWARE_8106E_2},
	[RTL_GIGA_MAC_VER_44] = {"RTL8411b",		FIRMWARE_8411_2 },
198 199 200 201 202 203 204
	[RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h",	FIRMWARE_8168H_1},
	[RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h",	FIRMWARE_8168H_2},
	[RTL_GIGA_MAC_VER_47] = {"RTL8107e",		FIRMWARE_8107E_1},
	[RTL_GIGA_MAC_VER_48] = {"RTL8107e",		FIRMWARE_8107E_2},
	[RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep"			},
H
Heiner Kallweit 已提交
205
	[RTL_GIGA_MAC_VER_60] = {"RTL8125"				},
206
	[RTL_GIGA_MAC_VER_61] = {"RTL8125",		FIRMWARE_8125A_3},
207 208
};

209
static const struct pci_device_id rtl8169_pci_tbl[] = {
210 211 212 213 214 215 216 217 218
	{ PCI_VDEVICE(REALTEK,	0x2502) },
	{ PCI_VDEVICE(REALTEK,	0x2600) },
	{ PCI_VDEVICE(REALTEK,	0x8129) },
	{ PCI_VDEVICE(REALTEK,	0x8136), RTL_CFG_NO_GBIT },
	{ PCI_VDEVICE(REALTEK,	0x8161) },
	{ PCI_VDEVICE(REALTEK,	0x8167) },
	{ PCI_VDEVICE(REALTEK,	0x8168) },
	{ PCI_VDEVICE(NCUBE,	0x8168) },
	{ PCI_VDEVICE(REALTEK,	0x8169) },
H
Heiner Kallweit 已提交
219
	{ PCI_VENDOR_ID_DLINK,	0x4300,
220
		PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0 },
221 222 223 224 225 226
	{ PCI_VDEVICE(DLINK,	0x4300) },
	{ PCI_VDEVICE(DLINK,	0x4302) },
	{ PCI_VDEVICE(AT,	0xc107) },
	{ PCI_VDEVICE(USR,	0x0116) },
	{ PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024 },
	{ 0x0001, 0x8168, PCI_ANY_ID, 0x2410 },
H
Heiner Kallweit 已提交
227 228
	{ PCI_VDEVICE(REALTEK,	0x8125) },
	{ PCI_VDEVICE(REALTEK,	0x3000) },
H
Heiner Kallweit 已提交
229
	{}
L
Linus Torvalds 已提交
230 231 232 233
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

234 235 236
static struct {
	u32 msg_enable;
} debug = { -1 };
L
Linus Torvalds 已提交
237

F
Francois Romieu 已提交
238 239
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
240
	MAC4		= 4,
F
Francois Romieu 已提交
241 242 243 244 245 246 247 248 249 250 251 252 253
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
254

F
Francois Romieu 已提交
255
	TxConfig	= 0x40,
H
Hayes Wang 已提交
256 257
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
258

H
Hayes Wang 已提交
259 260 261 262 263 264
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
265
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
266 267 268
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
269

F
Francois Romieu 已提交
270 271 272 273 274
	RxMissed	= 0x4c,
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
275 276
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
277 278 279 280 281 282 283 284
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
285 286 287 288 289 290

#define RTL_COALESCE_MASK	0x0f
#define RTL_COALESCE_SHIFT	4
#define RTL_COALESCE_T_MAX	(RTL_COALESCE_MASK)
#define RTL_COALESCE_FRAME_MAX	(RTL_COALESCE_MASK << 2)

F
Francois Romieu 已提交
291 292
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
293 294 295 296 297 298 299
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
300
#define EarlySize	0x27
301

F
Francois Romieu 已提交
302 303 304
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
305 306 307 308
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
309
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
310 311
};

312 313 314 315 316
enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
317 318
#define	CSIAR_BYTE_ENABLE		0x0000f000
#define	CSIAR_ADDR_MASK			0x00000fff
F
françois romieu 已提交
319
	PMCH			= 0x6f,
320 321 322 323 324 325
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
326
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
327
#define	PFM_EN				(1 << 6)
328
#define	TX_10M_PS_EN			(1 << 7)
329 330 331
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
332 333
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
334
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
335 336 337
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
338 339
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
340
#define	LINK_LIST_RDY			(1 << 1)
341 342 343 344 345 346 347
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
348 349
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
350 351
};

352
enum rtl8168_registers {
H
Hayes Wang 已提交
353 354
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
355 356 357 358 359 360 361
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
362 363 364
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
365
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
366 367 368
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
369
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
370
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
371
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
372 373 374 375 376 377 378 379 380 381 382
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
383
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
384 385
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
386
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
387
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
388
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
389
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
390
#define EARLY_TALLY_EN			(1 << 16)
391 392
};

H
Heiner Kallweit 已提交
393 394 395 396 397 398 399 400 401 402 403 404 405
enum rtl8125_registers {
	IntrMask_8125		= 0x38,
	IntrStatus_8125		= 0x3c,
	TxPoll_8125		= 0x90,
	MAC0_BKP		= 0x19e0,
};

#define RX_VLAN_INNER_8125	BIT(22)
#define RX_VLAN_OUTER_8125	BIT(23)
#define RX_VLAN_8125		(RX_VLAN_INNER_8125 | RX_VLAN_OUTER_8125)

#define RX_FETCH_DFLT_8125	(8 << 27)

F
Francois Romieu 已提交
406
enum rtl_register_content {
L
Linus Torvalds 已提交
407
	/* InterruptStatusBits */
F
Francois Romieu 已提交
408 409 410 411 412 413 414 415 416 417 418
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
419 420

	/* RxStatusDesc */
421 422 423 424
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
425 426

	/* ChipCmdBits */
H
Hayes Wang 已提交
427
	StopReq		= 0x80,
F
Francois Romieu 已提交
428 429 430 431
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
432

433 434 435 436 437
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
438
	/* Cfg9346Bits */
F
Francois Romieu 已提交
439 440
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
441 442

	/* rx_mode_bits */
F
Francois Romieu 已提交
443 444 445 446 447 448
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
449
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
450 451 452 453 454

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

455
	/* Config1 register p.24 */
456 457 458 459 460 461
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
462 463
	PMEnable	= (1 << 0),	/* Power Management Enable */

464
	/* Config2 register p. 25 */
H
hayeswang 已提交
465
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
466
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
467 468 469
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
470 471 472
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
473
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
474
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
475
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
476

F
Francois Romieu 已提交
477 478 479
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

480
	/* Config5 register p.27 */
F
Francois Romieu 已提交
481 482 483
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
484
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
485
	LanWake		= (1 << 1),	/* LanWake enable/disable */
486
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
487
	ASPM_en		= (1 << 0),	/* ASPM enable */
488

L
Linus Torvalds 已提交
489
	/* CPlusCmd p.31 */
490 491 492 493 494 495 496 497 498 499
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
500 501 502 503
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
504
#define INTT_MASK	GENMASK(1, 0)
505
#define CPCMD_MASK	(Normal_mode | RxVlan | RxChkSum | INTT_MASK)
L
Linus Torvalds 已提交
506 507

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
508 509 510 511 512 513 514 515
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
516

517 518 519
	/* ResetCounterCommand */
	CounterReset	= 0x1,

520
	/* DumpCounterCommand */
F
Francois Romieu 已提交
521
	CounterDump	= 0x8,
522 523 524

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
525 526
};

F
Francois Romieu 已提交
527 528
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
529 530 531 532
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
533 534 535 536 537 538 539
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
540

F
Francois Romieu 已提交
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
556 557
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
558
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
559
#define GTTCPHO_SHIFT			18
560
#define GTTCPHO_MAX			0x7f
H
hayeswang 已提交
561

F
Francois Romieu 已提交
562
	/* Second doubleword. */
H
hayeswang 已提交
563
#define TCPHO_SHIFT			18
564
#define TCPHO_MAX			0x3ff
F
Francois Romieu 已提交
565
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
566 567
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
568 569 570
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
571

F
Francois Romieu 已提交
572
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
573 574
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
Z
Zhu Yanjun 已提交
575
	PID0		= (1 << 17), /* Protocol ID bit 0/2 */
L
Linus Torvalds 已提交
576 577 578 579 580 581 582 583 584 585 586 587 588 589

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

#define RsvdMask	0x3fffc000

590 591 592 593 594
#define RTL_GSO_MAX_SIZE_V1	32000
#define RTL_GSO_MAX_SEGS_V1	24
#define RTL_GSO_MAX_SIZE_V2	64000
#define RTL_GSO_MAX_SEGS_V2	64

L
Linus Torvalds 已提交
595
struct TxDesc {
596 597 598
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
599 600 601
};

struct RxDesc {
602 603 604
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
605 606 607 608 609 610 611
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
};

612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

628 629 630 631 632 633 634
struct rtl8169_tc_offsets {
	bool	inited;
	__le64	tx_errors;
	__le32	tx_multi_collision;
	__le16	tx_aborted;
};

635
enum rtl_flag {
636
	RTL_FLAG_TASK_ENABLED = 0,
637 638 639 640
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_MAX
};

J
Junchang Wang 已提交
641 642 643 644 645 646
struct rtl8169_stats {
	u64			packets;
	u64			bytes;
	struct u64_stats_sync	syncp;
};

L
Linus Torvalds 已提交
647 648
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
649
	struct pci_dev *pci_dev;
D
David Howells 已提交
650
	struct net_device *dev;
651
	struct phy_device *phydev;
652
	struct napi_struct napi;
653
	u32 msg_enable;
654
	enum mac_version mac_version;
L
Linus Torvalds 已提交
655 656 657
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
J
Junchang Wang 已提交
658 659
	struct rtl8169_stats rx_stats;
	struct rtl8169_stats tx_stats;
L
Linus Torvalds 已提交
660 661 662 663
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
664
	struct page *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
665 666
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	u16 cp_cmd;
667
	u32 irq_mask;
668
	struct clk *clk;
669

670
	struct {
671 672
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
		struct mutex mutex;
673 674 675
		struct work_struct work;
	} wk;

676
	unsigned irq_enabled:1;
677
	unsigned supports_gmii:1;
678
	unsigned aspm_manageable:1;
679 680
	dma_addr_t counters_phys_addr;
	struct rtl8169_counters *counters;
681
	struct rtl8169_tc_offsets tc_offset;
682
	u32 saved_wolopts;
683

684
	const char *fw_name;
685
	struct rtl_fw *rtl_fw;
H
Hayes Wang 已提交
686 687

	u32 ocp_base;
L
Linus Torvalds 已提交
688 689
};

690 691
typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);

692
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
693
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
694 695
module_param_named(debug, debug.msg_enable, int, 0);
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
696
MODULE_SOFTDEP("pre: realtek");
L
Linus Torvalds 已提交
697
MODULE_LICENSE("GPL");
698 699
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
700 701
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
702
MODULE_FIRMWARE(FIRMWARE_8168E_3);
703
MODULE_FIRMWARE(FIRMWARE_8105E_1);
704 705
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
706
MODULE_FIRMWARE(FIRMWARE_8402_1);
707
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
708
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
709
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
710
MODULE_FIRMWARE(FIRMWARE_8106E_2);
711
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
712
MODULE_FIRMWARE(FIRMWARE_8168G_3);
713 714
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
715 716
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
717
MODULE_FIRMWARE(FIRMWARE_8125A_3);
L
Linus Torvalds 已提交
718

H
Heiner Kallweit 已提交
719 720 721 722 723
static inline struct device *tp_to_dev(struct rtl8169_private *tp)
{
	return &tp->pci_dev->dev;
}

724 725 726 727 728 729 730 731 732 733
static void rtl_lock_work(struct rtl8169_private *tp)
{
	mutex_lock(&tp->wk.mutex);
}

static void rtl_unlock_work(struct rtl8169_private *tp)
{
	mutex_unlock(&tp->wk.mutex);
}

734 735 736 737 738 739 740 741 742 743
static void rtl_lock_config_regs(struct rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
}

static void rtl_unlock_config_regs(struct rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
}

H
Heiner Kallweit 已提交
744 745 746 747 748
static bool rtl_is_8125(struct rtl8169_private *tp)
{
	return tp->mac_version >= RTL_GIGA_MAC_VER_60;
}

749 750 751
static bool rtl_is_8168evl_up(struct rtl8169_private *tp)
{
	return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
752 753
	       tp->mac_version != RTL_GIGA_MAC_VER_39 &&
	       tp->mac_version <= RTL_GIGA_MAC_VER_51;
754 755
}

756 757 758 759 760 761 762
static bool rtl_supports_eee(struct rtl8169_private *tp)
{
	return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
	       tp->mac_version != RTL_GIGA_MAC_VER_37 &&
	       tp->mac_version != RTL_GIGA_MAC_VER_39;
}

763 764 765 766 767 768 769 770
static void rtl_read_mac_from_reg(struct rtl8169_private *tp, u8 *mac, int reg)
{
	int i;

	for (i = 0; i < ETH_ALEN; i++)
		mac[i] = RTL_R8(tp, reg + i);
}

771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static void rtl_udelay(unsigned int d)
{
	udelay(d);
}

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
			  void (*delay)(unsigned int), unsigned int d, int n,
			  bool high)
{
	int i;

	for (i = 0; i < n; i++) {
		if (c->check(tp) == high)
			return true;
H
Heiner Kallweit 已提交
790
		delay(d);
791
	}
F
Francois Romieu 已提交
792 793
	netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
		  c->msg, !high, n, d);
794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
	return false;
}

static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
}

static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
}

static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, true);
}

static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, false);
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

H
Hayes Wang 已提交
835 836 837 838 839 840 841 842 843 844 845
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
		netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
846
	return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
H
Hayes Wang 已提交
847 848 849 850 851 852 853
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

854
	RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
855 856 857 858

	rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
}

859
static int r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
H
Hayes Wang 已提交
860 861 862 863
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

864
	RTL_W32(tp, GPHY_OCP, reg << 15);
H
Hayes Wang 已提交
865 866

	return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
867
		(RTL_R32(tp, GPHY_OCP) & 0xffff) : -ETIMEDOUT;
H
Hayes Wang 已提交
868 869 870 871 872 873 874
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

875
	RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
876 877 878 879 880 881 882
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

883
	RTL_W32(tp, OCPDR, reg << 15);
H
Hayes Wang 已提交
884

885
	return RTL_R32(tp, OCPDR);
H
Hayes Wang 已提交
886 887
}

888 889 890 891 892 893 894 895
static void r8168_mac_ocp_modify(struct rtl8169_private *tp, u32 reg, u16 mask,
				 u16 set)
{
	u16 data = r8168_mac_ocp_read(tp, reg);

	r8168_mac_ocp_write(tp, reg, (data & ~mask) | set);
}

H
Hayes Wang 已提交
896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912
#define OCP_STD_PHY_BASE	0xa400

static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
913 914 915
	if (reg == 0x1f)
		return tp->ocp_base == OCP_STD_PHY_BASE ? 0 : tp->ocp_base >> 4;

H
Hayes Wang 已提交
916 917 918 919 920 921
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

922 923 924 925 926 927 928 929 930 931 932 933 934 935 936
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

937 938
DECLARE_RTL_COND(rtl_phyar_cond)
{
939
	return RTL_R32(tp, PHYAR) & 0x80000000;
940 941
}

942
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
943
{
944
	RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
945

946
	rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
947
	/*
948 949
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
950
	 */
951
	udelay(20);
L
Linus Torvalds 已提交
952 953
}

954
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
955
{
956
	int value;
L
Linus Torvalds 已提交
957

958
	RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
959

960
	value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
961
		RTL_R32(tp, PHYAR) & 0xffff : -ETIMEDOUT;
962

963 964 965 966 967 968
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
969 970 971
	return value;
}

C
Chun-Hao Lin 已提交
972 973
DECLARE_RTL_COND(rtl_ocpar_cond)
{
974
	return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
C
Chun-Hao Lin 已提交
975 976
}

977
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
978
{
979 980 981
	RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
	RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
982

983
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
984 985
}

986
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
987
{
988 989
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
990 991
}

992
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
993
{
994
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
995 996

	mdelay(1);
997 998
	RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
999

1000
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
1001
		RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : -ETIMEDOUT;
1002 1003
}

F
françois romieu 已提交
1004 1005
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

1006
static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
F
françois romieu 已提交
1007
{
1008
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
1009 1010
}

1011
static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
F
françois romieu 已提交
1012
{
1013
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
1014 1015
}

1016
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
1017
{
1018
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1019

1020
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
1021

1022
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1023 1024
}

1025
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
1026 1027 1028
{
	int value;

1029 1030 1031 1032
	/* Work around issue with chip reporting wrong PHY ID */
	if (reg == MII_PHYSID2)
		return 0xc912;

1033
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1034

1035
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
1036

1037
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1038 1039 1040 1041

	return value;
}

1042
static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
1043
{
H
Heiner Kallweit 已提交
1044 1045 1046 1047 1048 1049 1050 1051
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		r8168dp_1_mdio_write(tp, location, val);
		break;
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		r8168dp_2_mdio_write(tp, location, val);
		break;
H
Heiner Kallweit 已提交
1052
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_61:
H
Heiner Kallweit 已提交
1053 1054 1055 1056 1057 1058
		r8168g_mdio_write(tp, location, val);
		break;
	default:
		r8169_mdio_write(tp, location, val);
		break;
	}
1059 1060
}

1061 1062
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
H
Heiner Kallweit 已提交
1063 1064 1065 1066 1067 1068
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		return r8168dp_1_mdio_read(tp, location);
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_2_mdio_read(tp, location);
H
Heiner Kallweit 已提交
1069
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_61:
H
Heiner Kallweit 已提交
1070 1071 1072 1073
		return r8168g_mdio_read(tp, location);
	default:
		return r8169_mdio_read(tp, location);
	}
1074 1075 1076 1077 1078 1079 1080
}

static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
{
	rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
}

1081
static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
1082 1083 1084
{
	int val;

1085
	val = rtl_readphy(tp, reg_addr);
1086
	rtl_writephy(tp, reg_addr, (val & ~m) | p);
1087 1088
}

1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
static void r8168d_modify_extpage(struct phy_device *phydev, int extpage,
				  int reg, u16 mask, u16 val)
{
	int oldpage = phy_select_page(phydev, 0x0007);

	__phy_write(phydev, 0x1e, extpage);
	__phy_modify(phydev, reg, mask, val);

	phy_restore_page(phydev, oldpage, 0);
}

1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
static void r8168d_phy_param(struct phy_device *phydev, u16 parm,
			     u16 mask, u16 val)
{
	int oldpage = phy_select_page(phydev, 0x0005);

	__phy_write(phydev, 0x05, parm);
	__phy_modify(phydev, 0x06, mask, val);

	phy_restore_page(phydev, oldpage, 0);
}

1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
static void r8168g_phy_param(struct phy_device *phydev, u16 parm,
			     u16 mask, u16 val)
{
	int oldpage = phy_select_page(phydev, 0x0a43);

	__phy_write(phydev, 0x13, parm);
	__phy_modify(phydev, 0x14, mask, val);

	phy_restore_page(phydev, oldpage, 0);
}

1122 1123
DECLARE_RTL_COND(rtl_ephyar_cond)
{
1124
	return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
1125 1126
}

1127
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1128
{
1129
	RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1130 1131
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1132 1133 1134
	rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);

	udelay(10);
1135 1136
}

1137
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1138
{
1139
	RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1140

1141
	return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1142
		RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
1143 1144
}

C
Chun-Hao Lin 已提交
1145 1146
DECLARE_RTL_COND(rtl_eriar_cond)
{
1147
	return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
C
Chun-Hao Lin 已提交
1148 1149
}

1150 1151
static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			   u32 val, int type)
H
Hayes Wang 已提交
1152 1153
{
	BUG_ON((addr & 3) || (mask == 0));
1154 1155
	RTL_W32(tp, ERIDR, val);
	RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
H
Hayes Wang 已提交
1156

1157
	rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1158 1159
}

1160 1161 1162 1163 1164 1165 1166
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val)
{
	_rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
}

static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1167
{
1168
	RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
H
Hayes Wang 已提交
1169

1170
	return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1171
		RTL_R32(tp, ERIDR) : ~0;
H
Hayes Wang 已提交
1172 1173
}

1174 1175 1176 1177 1178
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
{
	return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
}

1179
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1180
			 u32 m)
H
Hayes Wang 已提交
1181 1182 1183
{
	u32 val;

1184 1185
	val = rtl_eri_read(tp, addr);
	rtl_eri_write(tp, addr, mask, (val & ~m) | p);
H
Hayes Wang 已提交
1186 1187
}

1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
			     u32 p)
{
	rtl_w0w1_eri(tp, addr, mask, p, 0);
}

static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
			       u32 m)
{
	rtl_w0w1_eri(tp, addr, mask, 0, m);
}

C
Chun-Hao Lin 已提交
1200 1201
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
1202
	RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1203
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1204
		RTL_R32(tp, OCPDR) : ~0;
C
Chun-Hao Lin 已提交
1205 1206 1207 1208
}

static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
1209
	return _rtl_eri_read(tp, reg, ERIAR_OOB);
C
Chun-Hao Lin 已提交
1210 1211 1212 1213 1214
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1215 1216
	RTL_W32(tp, OCPDR, data);
	RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1217 1218 1219 1220 1221 1222
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1223 1224
	_rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		       data, ERIAR_OOB);
C
Chun-Hao Lin 已提交
1225 1226
}

H
Heiner Kallweit 已提交
1227
static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
1228
{
1229
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
1230

H
Heiner Kallweit 已提交
1231
	r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

H
Heiner Kallweit 已提交
1243
DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
1244 1245 1246 1247 1248
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

H
Heiner Kallweit 已提交
1249
	return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
1250 1251
}

C
Chun-Hao Lin 已提交
1252
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1253
{
H
Heiner Kallweit 已提交
1254
	return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
C
Chun-Hao Lin 已提交
1255 1256 1257 1258
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
1259
	return RTL_R8(tp, IBISR0) & 0x20;
C
Chun-Hao Lin 已提交
1260
}
1261

C
Chun-Hao Lin 已提交
1262 1263
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
1264
	RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
1265
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
1266 1267
	RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
	RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
C
Chun-Hao Lin 已提交
1268 1269
}

C
Chun-Hao Lin 已提交
1270 1271
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1272 1273
	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
	rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
1274 1275
}

C
Chun-Hao Lin 已提交
1276
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1277
{
H
Heiner Kallweit 已提交
1278 1279 1280
	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
	r8168ep_ocp_write(tp, 0x01, 0x30,
			  r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
C
Chun-Hao Lin 已提交
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
	rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_start(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_start(tp);
		break;
	default:
		BUG();
		break;
	}
}
1302

C
Chun-Hao Lin 已提交
1303 1304
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1305 1306
	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
	rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
1307 1308
}

C
Chun-Hao Lin 已提交
1309 1310
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1311
	rtl8168ep_stop_cmac(tp);
H
Heiner Kallweit 已提交
1312 1313 1314
	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
	r8168ep_ocp_write(tp, 0x01, 0x30,
			  r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
C
Chun-Hao Lin 已提交
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
	rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_stop(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_stop(tp);
		break;
	default:
		BUG();
		break;
	}
}

1337
static bool r8168dp_check_dash(struct rtl8169_private *tp)
1338 1339 1340
{
	u16 reg = rtl8168_get_ocp_reg(tp);

H
Heiner Kallweit 已提交
1341
	return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
1342 1343
}

1344
static bool r8168ep_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1345
{
H
Heiner Kallweit 已提交
1346
	return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
C
Chun-Hao Lin 已提交
1347 1348
}

1349
static bool r8168_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_check_dash(tp);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_check_dash(tp);
	default:
1361
		return false;
C
Chun-Hao Lin 已提交
1362 1363 1364
	}
}

1365 1366 1367 1368 1369 1370
static void rtl_reset_packet_filter(struct rtl8169_private *tp)
{
	rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
	rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
}

1371 1372
DECLARE_RTL_COND(rtl_efusear_cond)
{
1373
	return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
1374 1375
}

1376
static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1377
{
1378
	RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1379

1380
	return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1381
		RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1382 1383
}

1384 1385
static u32 rtl_get_events(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1386 1387 1388 1389
	if (rtl_is_8125(tp))
		return RTL_R32(tp, IntrStatus_8125);
	else
		return RTL_R16(tp, IntrStatus);
1390 1391 1392
}

static void rtl_ack_events(struct rtl8169_private *tp, u32 bits)
F
Francois Romieu 已提交
1393
{
H
Heiner Kallweit 已提交
1394 1395 1396 1397
	if (rtl_is_8125(tp))
		RTL_W32(tp, IntrStatus_8125, bits);
	else
		RTL_W16(tp, IntrStatus, bits);
F
Francois Romieu 已提交
1398 1399 1400 1401
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1402 1403 1404 1405
	if (rtl_is_8125(tp))
		RTL_W32(tp, IntrMask_8125, 0);
	else
		RTL_W16(tp, IntrMask, 0);
1406
	tp->irq_enabled = 0;
1407 1408
}

1409 1410 1411 1412
#define RTL_EVENT_NAPI_RX	(RxOK | RxErr)
#define RTL_EVENT_NAPI_TX	(TxOK | TxErr)
#define RTL_EVENT_NAPI		(RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)

1413
static void rtl_irq_enable(struct rtl8169_private *tp)
1414
{
1415
	tp->irq_enabled = 1;
H
Heiner Kallweit 已提交
1416 1417 1418 1419
	if (rtl_is_8125(tp))
		RTL_W32(tp, IntrMask_8125, tp->irq_mask);
	else
		RTL_W16(tp, IntrMask, tp->irq_mask);
1420 1421
}

F
françois romieu 已提交
1422
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1423
{
F
Francois Romieu 已提交
1424
	rtl_irq_disable(tp);
1425
	rtl_ack_events(tp, 0xffffffff);
1426
	/* PCI commit */
1427
	RTL_R8(tp, ChipCmd);
L
Linus Torvalds 已提交
1428 1429
}

H
Hayes Wang 已提交
1430 1431 1432
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
1433
	struct phy_device *phydev = tp->phydev;
H
Hayes Wang 已提交
1434 1435 1436 1437

	if (!netif_running(dev))
		return;

1438 1439
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
1440
		if (phydev->speed == SPEED_1000) {
1441 1442
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1443
		} else if (phydev->speed == SPEED_100) {
1444 1445
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
H
Hayes Wang 已提交
1446
		} else {
1447 1448
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
H
Hayes Wang 已提交
1449
		}
1450
		rtl_reset_packet_filter(tp);
1451 1452
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
1453
		if (phydev->speed == SPEED_1000) {
1454 1455
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1456
		} else {
1457 1458
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
1459
		}
1460
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1461
		if (phydev->speed == SPEED_10) {
1462 1463
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
1464
		} else {
1465
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
1466
		}
H
Hayes Wang 已提交
1467 1468 1469
	}
}

1470 1471 1472
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1473 1474
{
	struct rtl8169_private *tp = netdev_priv(dev);
1475

1476
	rtl_lock_work(tp);
1477
	wol->supported = WAKE_ANY;
1478
	wol->wolopts = tp->saved_wolopts;
1479
	rtl_unlock_work(tp);
1480 1481 1482 1483
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
1484
	static const struct {
F
Francois Romieu 已提交
1485 1486 1487 1488 1489 1490 1491 1492
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1493 1494
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1495
	};
H
Heiner Kallweit 已提交
1496
	unsigned int i, tmp = ARRAY_SIZE(cfg);
1497
	u8 options;
F
Francois Romieu 已提交
1498

1499
	rtl_unlock_config_regs(tp);
F
Francois Romieu 已提交
1500

1501
	if (rtl_is_8168evl_up(tp)) {
H
Heiner Kallweit 已提交
1502
		tmp--;
1503
		if (wolopts & WAKE_MAGIC)
1504 1505
			rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
					 MagicPacket_v2);
1506
		else
1507 1508
			rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
					   MagicPacket_v2);
H
Heiner Kallweit 已提交
1509 1510 1511 1512 1513 1514
	} else if (rtl_is_8125(tp)) {
		tmp--;
		if (wolopts & WAKE_MAGIC)
			r8168_mac_ocp_modify(tp, 0xc0b6, 0, BIT(0));
		else
			r8168_mac_ocp_modify(tp, 0xc0b6, BIT(0), 0);
1515 1516 1517
	}

	for (i = 0; i < tmp; i++) {
1518
		options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
1519
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1520
			options |= cfg[i].mask;
1521
		RTL_W8(tp, cfg[i].reg, options);
F
Francois Romieu 已提交
1522 1523
	}

1524
	switch (tp->mac_version) {
1525
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
1526
		options = RTL_R8(tp, Config1) & ~PMEnable;
1527 1528
		if (wolopts)
			options |= PMEnable;
1529
		RTL_W8(tp, Config1, options);
1530
		break;
1531 1532 1533
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_51:
1534
		options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
1535 1536
		if (wolopts)
			options |= PME_SIGNAL;
1537
		RTL_W8(tp, Config2, options);
1538
		break;
1539 1540
	default:
		break;
1541 1542
	}

1543
	rtl_lock_config_regs(tp);
1544 1545

	device_set_wakeup_enable(tp_to_dev(tp), wolopts);
1546 1547 1548 1549 1550
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1551
	struct device *d = tp_to_dev(tp);
1552

1553 1554 1555
	if (wol->wolopts & ~WAKE_ANY)
		return -EINVAL;

1556
	pm_runtime_get_noresume(d);
1557

1558
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1559

1560
	tp->saved_wolopts = wol->wolopts;
1561

1562
	if (pm_runtime_active(d))
1563
		__rtl8169_set_wol(tp, tp->saved_wolopts);
1564 1565

	rtl_unlock_work(tp);
F
Francois Romieu 已提交
1566

1567 1568
	pm_runtime_put_noidle(d);

F
Francois Romieu 已提交
1569 1570 1571
	return 0;
}

L
Linus Torvalds 已提交
1572 1573 1574 1575
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1576
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1577

1578 1579
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1580
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1581
	if (rtl_fw)
1582 1583
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1584 1585 1586 1587 1588 1589 1590
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

1591 1592
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
1593
{
F
Francois Romieu 已提交
1594 1595
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
1596
	if (dev->mtu > TD_MSS_MAX)
1597
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
1598

F
Francois Romieu 已提交
1599
	if (dev->mtu > JUMBO_1K &&
1600
	    tp->mac_version > RTL_GIGA_MAC_VER_06)
1601
		features &= ~(NETIF_F_CSUM_MASK | NETIF_F_ALL_TSO);
F
Francois Romieu 已提交
1602

1603
	return features;
L
Linus Torvalds 已提交
1604 1605
}

1606 1607
static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
L
Linus Torvalds 已提交
1608 1609
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
hayeswang 已提交
1610
	u32 rx_config;
L
Linus Torvalds 已提交
1611

1612 1613
	rtl_lock_work(tp);

1614
	rx_config = RTL_R32(tp, RxConfig);
H
hayeswang 已提交
1615 1616 1617 1618
	if (features & NETIF_F_RXALL)
		rx_config |= (AcceptErr | AcceptRunt);
	else
		rx_config &= ~(AcceptErr | AcceptRunt);
L
Linus Torvalds 已提交
1619

H
Heiner Kallweit 已提交
1620 1621 1622 1623 1624 1625 1626
	if (rtl_is_8125(tp)) {
		if (features & NETIF_F_HW_VLAN_CTAG_RX)
			rx_config |= RX_VLAN_8125;
		else
			rx_config &= ~RX_VLAN_8125;
	}

1627
	RTL_W32(tp, RxConfig, rx_config);
1628

H
hayeswang 已提交
1629 1630 1631 1632
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
1633

H
Heiner Kallweit 已提交
1634 1635 1636 1637 1638 1639
	if (!rtl_is_8125(tp)) {
		if (features & NETIF_F_HW_VLAN_CTAG_RX)
			tp->cp_cmd |= RxVlan;
		else
			tp->cp_cmd &= ~RxVlan;
	}
H
hayeswang 已提交
1640

1641 1642
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
L
Linus Torvalds 已提交
1643

1644
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1645 1646 1647 1648

	return 0;
}

1649
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
1650
{
1651
	return (skb_vlan_tag_present(skb)) ?
1652
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
1653 1654
}

1655
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
1656 1657 1658
{
	u32 opts2 = le32_to_cpu(desc->opts2);

1659
	if (opts2 & RxVlanTag)
1660
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
1661 1662 1663 1664 1665
}

static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
1666
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
1667 1668 1669
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
1670

1671
	rtl_lock_work(tp);
P
Peter Wu 已提交
1672 1673
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
1674
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1675 1676
}

1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
static u32 rtl8169_get_msglevel(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return tp->msg_enable;
}

static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	tp->msg_enable = value;
}

1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

1707
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
1708
{
1709 1710 1711 1712 1713 1714
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
1715 1716
}

1717
DECLARE_RTL_COND(rtl_counters_cond)
1718
{
1719
	return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
1720 1721
}

1722
static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
1723
{
1724 1725
	dma_addr_t paddr = tp->counters_phys_addr;
	u32 cmd;
1726

1727 1728
	RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
	RTL_R32(tp, CounterAddrHigh);
1729
	cmd = (u64)paddr & DMA_BIT_MASK(32);
1730 1731
	RTL_W32(tp, CounterAddrLow, cmd);
	RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
1732

1733
	return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
1734 1735
}

1736
static bool rtl8169_reset_counters(struct rtl8169_private *tp)
1737 1738 1739 1740 1741 1742 1743 1744
{
	/*
	 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
	 * tally counters.
	 */
	if (tp->mac_version < RTL_GIGA_MAC_VER_19)
		return true;

1745
	return rtl8169_do_counters(tp, CounterReset);
1746 1747
}

1748
static bool rtl8169_update_counters(struct rtl8169_private *tp)
1749
{
1750 1751
	u8 val = RTL_R8(tp, ChipCmd);

1752 1753
	/*
	 * Some chips are unable to dump tally counters when the receiver
1754
	 * is disabled. If 0xff chip may be in a PCI power-save state.
1755
	 */
1756
	if (!(val & CmdRxEnb) || val == 0xff)
1757
		return true;
1758

1759
	return rtl8169_do_counters(tp, CounterDump);
1760 1761
}

1762
static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
1763
{
1764
	struct rtl8169_counters *counters = tp->counters;
1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
	bool ret = false;

	/*
	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
	 * reset by a power cycle, while the counter values collected by the
	 * driver are reset at every driver unload/load cycle.
	 *
	 * To make sure the HW values returned by @get_stats64 match the SW
	 * values, we collect the initial values at first open(*) and use them
	 * as offsets to normalize the values returned by @get_stats64.
	 *
	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
	 * set at open time by rtl_hw_start.
	 */

	if (tp->tc_offset.inited)
		return true;

	/* If both, reset and update fail, propagate to caller. */
1786
	if (rtl8169_reset_counters(tp))
1787 1788
		ret = true;

1789
	if (rtl8169_update_counters(tp))
1790 1791
		ret = true;

1792 1793 1794
	tp->tc_offset.tx_errors = counters->tx_errors;
	tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
	tp->tc_offset.tx_aborted = counters->tx_aborted;
1795 1796 1797
	tp->tc_offset.inited = true;

	return ret;
1798 1799
}

1800 1801 1802 1803
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1804
	struct device *d = tp_to_dev(tp);
1805
	struct rtl8169_counters *counters = tp->counters;
1806 1807 1808

	ASSERT_RTNL();

1809 1810 1811
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
1812
		rtl8169_update_counters(tp);
1813 1814

	pm_runtime_put_noidle(d);
1815

1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
	data[0] = le64_to_cpu(counters->tx_packets);
	data[1] = le64_to_cpu(counters->rx_packets);
	data[2] = le64_to_cpu(counters->tx_errors);
	data[3] = le32_to_cpu(counters->rx_errors);
	data[4] = le16_to_cpu(counters->rx_missed);
	data[5] = le16_to_cpu(counters->align_errors);
	data[6] = le32_to_cpu(counters->tx_one_collision);
	data[7] = le32_to_cpu(counters->tx_multi_collision);
	data[8] = le64_to_cpu(counters->rx_unicast);
	data[9] = le64_to_cpu(counters->rx_broadcast);
	data[10] = le32_to_cpu(counters->rx_multicast);
	data[11] = le16_to_cpu(counters->tx_aborted);
	data[12] = le16_to_cpu(counters->tx_underun);
1829 1830
}

1831 1832 1833 1834 1835 1836 1837 1838 1839
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
/*
 * Interrupt coalescing
 *
 * > 1 - the availability of the IntrMitigate (0xe2) register through the
 * >     8169, 8168 and 810x line of chipsets
 *
 * 8169, 8168, and 8136(810x) serial chipsets support it.
 *
 * > 2 - the Tx timer unit at gigabit speed
 *
 * The unit of the timer depends on both the speed and the setting of CPlusCmd
 * (0xe0) bit 1 and bit 0.
 *
 * For 8169
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     320ns           2.56us          40.96us
 * 0 1                     2.56us          20.48us         327.7us
 * 1 0                     5.12us          40.96us         655.4us
 * 1 1                     10.24us         81.92us         1.31ms
 *
 * For the other
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     5us             2.56us          40.96us
 * 0 1                     40us            20.48us         327.7us
 * 1 0                     80us            40.96us         655.4us
 * 1 1                     160us           81.92us         1.31ms
 */

/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
struct rtl_coalesce_scale {
	/* Rx / Tx */
	u32 nsecs[2];
};

/* rx/tx scale factors for all CPlusCmd[0:1] cases */
struct rtl_coalesce_info {
	u32 speed;
	struct rtl_coalesce_scale scalev[4];	/* each CPlusCmd[0:1] case */
};

/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
#define rxtx_x1822(r, t) {		\
	{{(r),		(t)}},		\
	{{(r)*8,	(t)*8}},	\
	{{(r)*8*2,	(t)*8*2}},	\
	{{(r)*8*2*2,	(t)*8*2*2}},	\
}
static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822(  320,   320)	},
	{ 0 },
};

static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822( 5000,  5000)	},
	{ 0 },
};
#undef rxtx_x1822

/* get rx/tx scale vector corresponding to current speed */
static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;

1910 1911 1912 1913
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		ci = rtl_coalesce_info_8169;
	else
		ci = rtl_coalesce_info_8168_8136;
1914

1915 1916
	for (; ci->speed; ci++) {
		if (tp->phydev->speed == ci->speed)
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
			return ci;
	}

	return ERR_PTR(-ELNRNG);
}

static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 *max_frames;
		u32 *usecs;
	} coal_settings [] = {
		{ &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
		{ &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	int i;
	u16 w;

H
Heiner Kallweit 已提交
1938 1939 1940
	if (rtl_is_8125(tp))
		return -EOPNOTSUPP;

1941 1942 1943 1944 1945 1946 1947
	memset(ec, 0, sizeof(*ec));

	/* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return PTR_ERR(ci);

1948
	scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
1949 1950

	/* read IntrMitigate and adjust according to scale */
1951
	for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
		*p->max_frames = (w & RTL_COALESCE_MASK) << 2;
		w >>= RTL_COALESCE_SHIFT;
		*p->usecs = w & RTL_COALESCE_MASK;
	}

	for (i = 0; i < 2; i++) {
		p = coal_settings + i;
		*p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;

		/*
		 * ethtool_coalesce says it is illegal to set both usecs and
		 * max_frames to 0.
		 */
		if (!*p->usecs && !*p->max_frames)
			*p->max_frames = 1;
	}

	return 0;
}

/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
			struct net_device *dev, u32 nsec, u16 *cp01)
{
	const struct rtl_coalesce_info *ci;
	u16 i;

	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return ERR_CAST(ci);

	for (i = 0; i < 4; i++) {
		u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
					ci->scalev[i].nsecs[1]);
		if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
			*cp01 = i;
			return &ci->scalev[i];
		}
	}

	return ERR_PTR(-EINVAL);
}

static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 frames;
		u32 usecs;
	} coal_settings [] = {
		{ ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
		{ ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	u16 w = 0, cp01;
	int i;

H
Heiner Kallweit 已提交
2009 2010 2011
	if (rtl_is_8125(tp))
		return -EOPNOTSUPP;

2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
	scale = rtl_coalesce_choose_scale(dev,
			max(p[0].usecs, p[1].usecs) * 1000, &cp01);
	if (IS_ERR(scale))
		return PTR_ERR(scale);

	for (i = 0; i < 2; i++, p++) {
		u32 units;

		/*
		 * accept max_frames=1 we returned in rtl_get_coalesce.
		 * accept it not only when usecs=0 because of e.g. the following scenario:
		 *
		 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
		 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
		 * - then user does `ethtool -C eth0 rx-usecs 100`
		 *
		 * since ethtool sends to kernel whole ethtool_coalesce
		 * settings, if we do not handle rx_usecs=!0, rx_frames=1
		 * we'll reject it below in `frames % 4 != 0`.
		 */
		if (p->frames == 1) {
			p->frames = 0;
		}

		units = p->usecs * 1000 / scale->nsecs[i];
		if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
			return -EINVAL;

		w <<= RTL_COALESCE_SHIFT;
		w |= units;
		w <<= RTL_COALESCE_SHIFT;
		w |= p->frames >> 2;
	}

	rtl_lock_work(tp);

2048
	RTL_W16(tp, IntrMitigate, swab16(w));
2049

2050
	tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
2051 2052
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
2053 2054 2055 2056 2057 2058

	rtl_unlock_work(tp);

	return 0;
}

2059 2060 2061 2062 2063 2064
static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct device *d = tp_to_dev(tp);
	int ret;

2065 2066 2067
	if (!rtl_supports_eee(tp))
		return -EOPNOTSUPP;

2068 2069 2070 2071
	pm_runtime_get_noresume(d);

	if (!pm_runtime_active(d)) {
		ret = -EOPNOTSUPP;
2072 2073
	} else {
		ret = phy_ethtool_get_eee(tp->phydev, data);
2074 2075 2076
	}

	pm_runtime_put_noidle(d);
2077 2078

	return ret;
2079 2080 2081 2082 2083 2084
}

static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct device *d = tp_to_dev(tp);
2085 2086 2087 2088
	int ret;

	if (!rtl_supports_eee(tp))
		return -EOPNOTSUPP;
2089 2090 2091

	pm_runtime_get_noresume(d);

2092
	if (!pm_runtime_active(d)) {
2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
		ret = -EOPNOTSUPP;
		goto out;
	}

	if (dev->phydev->autoneg == AUTONEG_DISABLE ||
	    dev->phydev->duplex != DUPLEX_FULL) {
		ret = -EPROTONOSUPPORT;
		goto out;
	}

2103
	ret = phy_ethtool_set_eee(tp->phydev, data);
2104 2105
out:
	pm_runtime_put_noidle(d);
2106
	return ret;
2107 2108
}

2109
static const struct ethtool_ops rtl8169_ethtool_ops = {
L
Linus Torvalds 已提交
2110 2111 2112
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
2113 2114
	.get_coalesce		= rtl_get_coalesce,
	.set_coalesce		= rtl_set_coalesce,
2115 2116
	.get_msglevel		= rtl8169_get_msglevel,
	.set_msglevel		= rtl8169_set_msglevel,
L
Linus Torvalds 已提交
2117
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
2118 2119
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
2120
	.get_strings		= rtl8169_get_strings,
2121
	.get_sset_count		= rtl8169_get_sset_count,
2122
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
2123
	.get_ts_info		= ethtool_op_get_ts_info,
2124
	.nway_reset		= phy_ethtool_nway_reset,
2125 2126
	.get_eee		= rtl8169_get_eee,
	.set_eee		= rtl8169_set_eee,
2127 2128
	.get_link_ksettings	= phy_ethtool_get_link_ksettings,
	.set_link_ksettings	= phy_ethtool_set_link_ksettings,
L
Linus Torvalds 已提交
2129 2130
};

2131 2132
static void rtl_enable_eee(struct rtl8169_private *tp)
{
2133 2134
	struct phy_device *phydev = tp->phydev;
	int supported = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
2135 2136

	if (supported > 0)
2137
		phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, supported);
2138 2139
}

2140
static void rtl8169_get_mac_version(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2141
{
2142 2143 2144 2145 2146
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
2147
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
2148 2149 2150
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
2151
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2152
	 */
2153
	static const struct rtl_mac_info {
2154 2155 2156
		u16 mask;
		u16 val;
		u16 mac_version;
L
Linus Torvalds 已提交
2157
	} mac_info[] = {
H
Heiner Kallweit 已提交
2158 2159 2160 2161
		/* 8125 family. */
		{ 0x7cf, 0x608,	RTL_GIGA_MAC_VER_60 },
		{ 0x7c8, 0x608,	RTL_GIGA_MAC_VER_61 },

C
Chun-Hao Lin 已提交
2162
		/* 8168EP family. */
2163 2164 2165
		{ 0x7cf, 0x502,	RTL_GIGA_MAC_VER_51 },
		{ 0x7cf, 0x501,	RTL_GIGA_MAC_VER_50 },
		{ 0x7cf, 0x500,	RTL_GIGA_MAC_VER_49 },
C
Chun-Hao Lin 已提交
2166

2167
		/* 8168H family. */
2168 2169
		{ 0x7cf, 0x541,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf, 0x540,	RTL_GIGA_MAC_VER_45 },
2170

H
Hayes Wang 已提交
2171
		/* 8168G family. */
2172 2173 2174 2175
		{ 0x7cf, 0x5c8,	RTL_GIGA_MAC_VER_44 },
		{ 0x7cf, 0x509,	RTL_GIGA_MAC_VER_42 },
		{ 0x7cf, 0x4c1,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf, 0x4c0,	RTL_GIGA_MAC_VER_40 },
H
Hayes Wang 已提交
2176

2177
		/* 8168F family. */
2178 2179 2180
		{ 0x7c8, 0x488,	RTL_GIGA_MAC_VER_38 },
		{ 0x7cf, 0x481,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf, 0x480,	RTL_GIGA_MAC_VER_35 },
2181

H
hayeswang 已提交
2182
		/* 8168E family. */
2183 2184 2185
		{ 0x7c8, 0x2c8,	RTL_GIGA_MAC_VER_34 },
		{ 0x7cf, 0x2c1,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c8, 0x2c0,	RTL_GIGA_MAC_VER_33 },
H
hayeswang 已提交
2186

F
Francois Romieu 已提交
2187
		/* 8168D family. */
2188 2189
		{ 0x7cf, 0x281,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c8, 0x280,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2190

F
françois romieu 已提交
2191
		/* 8168DP family. */
2192 2193 2194
		{ 0x7cf, 0x288,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf, 0x28a,	RTL_GIGA_MAC_VER_28 },
		{ 0x7cf, 0x28b,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2195

2196
		/* 8168C family. */
2197 2198 2199 2200 2201 2202 2203
		{ 0x7cf, 0x3c9,	RTL_GIGA_MAC_VER_23 },
		{ 0x7cf, 0x3c8,	RTL_GIGA_MAC_VER_18 },
		{ 0x7c8, 0x3c8,	RTL_GIGA_MAC_VER_24 },
		{ 0x7cf, 0x3c0,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf, 0x3c2,	RTL_GIGA_MAC_VER_20 },
		{ 0x7cf, 0x3c3,	RTL_GIGA_MAC_VER_21 },
		{ 0x7c8, 0x3c0,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2204 2205

		/* 8168B family. */
2206 2207 2208
		{ 0x7cf, 0x380,	RTL_GIGA_MAC_VER_12 },
		{ 0x7c8, 0x380,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c8, 0x300,	RTL_GIGA_MAC_VER_11 },
F
Francois Romieu 已提交
2209 2210

		/* 8101 family. */
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
		{ 0x7c8, 0x448,	RTL_GIGA_MAC_VER_39 },
		{ 0x7c8, 0x440,	RTL_GIGA_MAC_VER_37 },
		{ 0x7cf, 0x409,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c8, 0x408,	RTL_GIGA_MAC_VER_30 },
		{ 0x7cf, 0x349,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf, 0x249,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf, 0x348,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf, 0x248,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf, 0x340,	RTL_GIGA_MAC_VER_13 },
		{ 0x7cf, 0x343,	RTL_GIGA_MAC_VER_10 },
		{ 0x7cf, 0x342,	RTL_GIGA_MAC_VER_16 },
		{ 0x7c8, 0x348,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c8, 0x248,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c8, 0x340,	RTL_GIGA_MAC_VER_16 },
F
Francois Romieu 已提交
2225
		/* FIXME: where did these entries come from ? -- FR */
2226 2227
		{ 0xfc8, 0x388,	RTL_GIGA_MAC_VER_15 },
		{ 0xfc8, 0x308,	RTL_GIGA_MAC_VER_14 },
F
Francois Romieu 已提交
2228 2229

		/* 8110 family. */
2230 2231 2232 2233 2234
		{ 0xfc8, 0x980,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc8, 0x180,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc8, 0x100,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc8, 0x040,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc8, 0x008,	RTL_GIGA_MAC_VER_02 },
F
Francois Romieu 已提交
2235

2236
		/* Catch-all */
2237
		{ 0x000, 0x000,	RTL_GIGA_MAC_NONE   }
2238 2239
	};
	const struct rtl_mac_info *p = mac_info;
2240
	u16 reg = RTL_R32(tp, TxConfig) >> 20;
L
Linus Torvalds 已提交
2241

F
Francois Romieu 已提交
2242
	while ((reg & p->mask) != p->val)
L
Linus Torvalds 已提交
2243 2244
		p++;
	tp->mac_version = p->mac_version;
2245 2246

	if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2247
		dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
2248 2249 2250 2251 2252 2253 2254
	} else if (!tp->supports_gmii) {
		if (tp->mac_version == RTL_GIGA_MAC_VER_42)
			tp->mac_version = RTL_GIGA_MAC_VER_43;
		else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
			tp->mac_version = RTL_GIGA_MAC_VER_47;
		else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
			tp->mac_version = RTL_GIGA_MAC_VER_48;
2255
	}
L
Linus Torvalds 已提交
2256 2257
}

F
Francois Romieu 已提交
2258 2259 2260 2261 2262
struct phy_reg {
	u16 reg;
	u16 val;
};

2263 2264
static void __rtl_writephy_batch(struct rtl8169_private *tp,
				 const struct phy_reg *regs, int len)
F
Francois Romieu 已提交
2265 2266
{
	while (len-- > 0) {
2267
		rtl_writephy(tp, regs->reg, regs->val);
F
Francois Romieu 已提交
2268 2269 2270 2271
		regs++;
	}
}

2272 2273
#define rtl_writephy_batch(tp, a) __rtl_writephy_batch(tp, a, ARRAY_SIZE(a))

2274 2275
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2276
	if (tp->rtl_fw) {
2277
		rtl_fw_release_firmware(tp->rtl_fw);
2278
		kfree(tp->rtl_fw);
2279
		tp->rtl_fw = NULL;
2280
	}
2281 2282
}

2283
static void rtl_apply_firmware(struct rtl8169_private *tp)
2284
{
2285
	/* TODO: release firmware if rtl_fw_write_firmware signals failure. */
2286
	if (tp->rtl_fw)
2287
		rtl_fw_write_firmware(tp, tp->rtl_fw);
2288 2289 2290 2291 2292 2293 2294 2295
}

static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
{
	if (rtl_readphy(tp, reg) != val)
		netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
	else
		rtl_apply_firmware(tp);
2296 2297
}

2298 2299
static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
{
2300 2301 2302 2303
	/* Adjust EEE LED frequency */
	if (tp->mac_version != RTL_GIGA_MAC_VER_38)
		RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);

2304
	rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
2305 2306
}

2307 2308 2309 2310 2311 2312
static void rtl8125_config_eee_mac(struct rtl8169_private *tp)
{
	r8168_mac_ocp_modify(tp, 0xe040, 0, BIT(1) | BIT(0));
	r8168_mac_ocp_modify(tp, 0xeb62, 0, BIT(2) | BIT(1));
}

2313 2314 2315 2316 2317 2318 2319 2320
static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
{
	struct phy_device *phydev = tp->phydev;

	phy_write(phydev, 0x1f, 0x0007);
	phy_write(phydev, 0x1e, 0x0020);
	phy_set_bits(phydev, 0x15, BIT(8));
	phy_write(phydev, 0x1f, 0x0000);
2321 2322

	r8168d_phy_param(phydev, 0x8b85, 0, BIT(13));
2323 2324
}

2325 2326
static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
{
2327
	phy_modify_paged(tp->phydev, 0x0a43, 0x11, 0, BIT(4));
2328 2329
}

2330 2331 2332 2333 2334 2335 2336 2337 2338 2339
static void rtl8168h_config_eee_phy(struct rtl8169_private *tp)
{
	struct phy_device *phydev = tp->phydev;

	rtl8168g_config_eee_phy(tp);

	phy_modify_paged(phydev, 0xa4a, 0x11, 0x0000, 0x0200);
	phy_modify_paged(phydev, 0xa42, 0x14, 0x0000, 0x0080);
}

2340 2341 2342 2343 2344 2345 2346 2347 2348 2349
static void rtl8125_config_eee_phy(struct rtl8169_private *tp)
{
	struct phy_device *phydev = tp->phydev;

	rtl8168h_config_eee_phy(tp);

	phy_modify_paged(phydev, 0xa6d, 0x12, 0x0001, 0x0000);
	phy_modify_paged(phydev, 0xa6d, 0x14, 0x0010, 0x0000);
}

2350
static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2351
{
2352
	static const struct phy_reg phy_reg_init[] = {
F
françois romieu 已提交
2353 2354 2355 2356 2357
		{ 0x1f, 0x0001 },
		{ 0x06, 0x006e },
		{ 0x08, 0x0708 },
		{ 0x15, 0x4000 },
		{ 0x18, 0x65c7 },
L
Linus Torvalds 已提交
2358

F
françois romieu 已提交
2359 2360 2361 2362 2363 2364 2365
		{ 0x1f, 0x0001 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x0000 },
L
Linus Torvalds 已提交
2366

F
françois romieu 已提交
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412
		{ 0x03, 0xff41 },
		{ 0x02, 0xdf60 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x0077 },
		{ 0x04, 0x7800 },
		{ 0x04, 0x7000 },

		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf0f9 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xa000 },

		{ 0x03, 0xff41 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x00bb },
		{ 0x04, 0xb800 },
		{ 0x04, 0xb000 },

		{ 0x03, 0xdf41 },
		{ 0x02, 0xdc60 },
		{ 0x01, 0x6340 },
		{ 0x00, 0x007d },
		{ 0x04, 0xd800 },
		{ 0x04, 0xd000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x100a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },

		{ 0x1f, 0x0000 },
		{ 0x0b, 0x0000 },
		{ 0x00, 0x9200 }
	};
L
Linus Torvalds 已提交
2413

2414
	rtl_writephy_batch(tp, phy_reg_init);
L
Linus Torvalds 已提交
2415 2416
}

2417
static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
2418
{
2419
	phy_write_paged(tp->phydev, 0x0002, 0x01, 0x90d0);
2420 2421
}

2422
static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
2423 2424 2425
{
	struct pci_dev *pdev = tp->pci_dev;

2426 2427
	if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
	    (pdev->subsystem_device != 0xe000))
2428 2429
		return;

2430
	phy_write_paged(tp->phydev, 0x0001, 0x10, 0xf01b);
2431 2432
}

2433
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
2434
{
2435
	static const struct phy_reg phy_reg_init[] = {
2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x14, 0xfb54 },
		{ 0x18, 0xf5c7 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2475
	rtl_writephy_batch(tp, phy_reg_init);
2476

2477
	rtl8169scd_hw_phy_config_quirk(tp);
2478 2479
}

2480
static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
2481
{
2482
	static const struct phy_reg phy_reg_init[] = {
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0x8480 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x18, 0x67c7 },
		{ 0x04, 0x2000 },
		{ 0x03, 0x002f },
		{ 0x02, 0x4360 },
		{ 0x01, 0x0109 },
		{ 0x00, 0x3022 },
		{ 0x04, 0x2800 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2530
	rtl_writephy_batch(tp, phy_reg_init);
2531 2532
}

2533
static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
2534
{
2535 2536
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_patchphy(tp, 0x16, 1 << 0);
2537 2538
	rtl_writephy(tp, 0x10, 0xf41b);
	rtl_writephy(tp, 0x1f, 0x0000);
2539 2540
}

2541
static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
2542
{
2543
	phy_write_paged(tp->phydev, 0x0001, 0x10, 0xf41b);
2544 2545
}

2546
static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2547
{
2548 2549
	phy_write(tp->phydev, 0x1d, 0x0f00);
	phy_write_paged(tp->phydev, 0x0002, 0x0c, 0x1ec8);
F
Francois Romieu 已提交
2550 2551
}

2552
static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2553
{
2554 2555 2556
	phy_set_bits(tp->phydev, 0x14, BIT(5));
	phy_set_bits(tp->phydev, 0x0d, BIT(5));
	phy_write_paged(tp->phydev, 0x0001, 0x1d, 0x3d98);
F
Francois Romieu 已提交
2557 2558
}

2559
static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2560
{
2561
	static const struct phy_reg phy_reg_init[] = {
2562 2563
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
F
Francois Romieu 已提交
2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
		{ 0x1f, 0x0002 },
		{ 0x00, 0x88d4 },
		{ 0x01, 0x82b1 },
		{ 0x03, 0x7002 },
		{ 0x08, 0x9e30 },
		{ 0x09, 0x01f0 },
		{ 0x0a, 0x5500 },
		{ 0x0c, 0x00c8 },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xc096 },
		{ 0x16, 0x000a },
2575 2576 2577 2578
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x09, 0x2000 },
		{ 0x09, 0x0000 }
F
Francois Romieu 已提交
2579 2580
	};

2581
	rtl_writephy_batch(tp, phy_reg_init);
2582

2583 2584 2585
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
2586 2587
}

2588
static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
2589
{
2590
	static const struct phy_reg phy_reg_init[] = {
2591
		{ 0x1f, 0x0001 },
2592
		{ 0x12, 0x2300 },
2593 2594 2595 2596 2597 2598 2599
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },
		{ 0x1d, 0x3d98 },
2600 2601
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
2602 2603 2604
		{ 0x06, 0x0761 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
2605 2606 2607
		{ 0x1f, 0x0000 }
	};

2608
	rtl_writephy_batch(tp, phy_reg_init);
2609

2610 2611 2612 2613
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
2614 2615
}

2616
static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2617
{
2618
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
		{ 0x06, 0x5461 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
		{ 0x1f, 0x0000 }
	};

2630
	rtl_writephy_batch(tp, phy_reg_init);
F
Francois Romieu 已提交
2631

2632 2633 2634 2635
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
2636 2637
}

2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
static const struct phy_reg rtl8168d_1_phy_reg_init_0[] = {
	/* Channel Estimation */
	{ 0x1f, 0x0001 },
	{ 0x06, 0x4064 },
	{ 0x07, 0x2863 },
	{ 0x08, 0x059c },
	{ 0x09, 0x26b4 },
	{ 0x0a, 0x6a19 },
	{ 0x0b, 0xdcc8 },
	{ 0x10, 0xf06d },
	{ 0x14, 0x7f68 },
	{ 0x18, 0x7fd9 },
	{ 0x1c, 0xf0ff },
	{ 0x1d, 0x3d9c },
	{ 0x1f, 0x0003 },
	{ 0x12, 0xf49f },
	{ 0x13, 0x070b },
	{ 0x1a, 0x05ad },
	{ 0x14, 0x94c0 },
2657

2658 2659 2660 2661 2662 2663 2664 2665 2666
	/*
	 * Tx Error Issue
	 * Enhance line driver power
	 */
	{ 0x1f, 0x0002 },
	{ 0x06, 0x5561 },
	{ 0x1f, 0x0005 },
	{ 0x05, 0x8332 },
	{ 0x06, 0x5561 },
2667

2668 2669 2670 2671 2672 2673
	/*
	 * Can not link to 1Gbps with bad cable
	 * Decrease SNR threshold form 21.07dB to 19.04dB
	 */
	{ 0x1f, 0x0001 },
	{ 0x17, 0x0cc0 },
2674

2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686
	{ 0x1f, 0x0000 },
	{ 0x0d, 0xf880 }
};

static const struct phy_reg rtl8168d_1_phy_reg_init_1[] = {
	{ 0x1f, 0x0002 },
	{ 0x05, 0x669a },
	{ 0x1f, 0x0005 },
	{ 0x05, 0x8330 },
	{ 0x06, 0x669a },
	{ 0x1f, 0x0002 }
};
2687

2688 2689 2690
static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
2691

2692 2693 2694 2695
	/*
	 * Rx Error Issue
	 * Fine Tune Switching regulator parameter
	 */
2696
	rtl_writephy(tp, 0x1f, 0x0002);
2697 2698
	rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
	rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
2699

2700
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
2701 2702
		int val;

2703
		rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
2704

2705
		val = rtl_readphy(tp, 0x0d);
2706 2707

		if ((val & 0x00ff) != 0x006c) {
2708
			static const u32 set[] = {
2709 2710 2711 2712 2713
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

2714
			rtl_writephy(tp, 0x1f, 0x0002);
2715 2716 2717

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
2718
				rtl_writephy(tp, 0x0d, val | set[i]);
2719 2720
		}
	} else {
2721 2722
		phy_write_paged(tp->phydev, 0x0002, 0x05, 0x6662);
		r8168d_phy_param(tp->phydev, 0x8330, 0xffff, 0x6662);
2723 2724
	}

2725
	/* RSET couple improve */
2726 2727 2728
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0d, 0x0300);
	rtl_patchphy(tp, 0x0f, 0x0010);
2729

2730
	/* Fine tune PLL performance */
2731
	rtl_writephy(tp, 0x1f, 0x0002);
2732 2733
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
2734

2735 2736
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
2737 2738

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
2739

2740
	rtl_writephy(tp, 0x1f, 0x0000);
2741 2742
}

2743
static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
2744
{
2745
	rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
F
Francois Romieu 已提交
2746

2747
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
2748 2749
		int val;

2750
		rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
2751

2752
		val = rtl_readphy(tp, 0x0d);
2753
		if ((val & 0x00ff) != 0x006c) {
J
Joe Perches 已提交
2754
			static const u32 set[] = {
2755 2756 2757 2758 2759
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

2760
			rtl_writephy(tp, 0x1f, 0x0002);
2761 2762 2763

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
2764
				rtl_writephy(tp, 0x0d, val | set[i]);
2765 2766
		}
	} else {
2767 2768
		phy_write_paged(tp->phydev, 0x0002, 0x05, 0x2642);
		r8168d_phy_param(tp->phydev, 0x8330, 0xffff, 0x2642);
F
Francois Romieu 已提交
2769 2770
	}

2771
	/* Fine tune PLL performance */
2772
	rtl_writephy(tp, 0x1f, 0x0002);
2773 2774
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
2775

2776
	/* Switching regulator Slew rate */
2777 2778
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0f, 0x0017);
2779

2780 2781
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
2782 2783

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
2784

2785
	rtl_writephy(tp, 0x1f, 0x0000);
2786 2787
}

2788
static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
2789
{
2790
	static const struct phy_reg phy_reg_init[] = {
2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840
		{ 0x1f, 0x0002 },
		{ 0x10, 0x0008 },
		{ 0x0d, 0x006c },

		{ 0x1f, 0x0000 },
		{ 0x0d, 0xf880 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0xa4d8 },
		{ 0x09, 0x281c },
		{ 0x07, 0x2883 },
		{ 0x0a, 0x6b35 },
		{ 0x1d, 0x3da4 },
		{ 0x1c, 0xeffd },
		{ 0x14, 0x7f52 },
		{ 0x18, 0x7fc6 },
		{ 0x08, 0x0601 },
		{ 0x06, 0x4063 },
		{ 0x10, 0xf074 },
		{ 0x1f, 0x0003 },
		{ 0x13, 0x0789 },
		{ 0x12, 0xf4bd },
		{ 0x1a, 0x04fd },
		{ 0x14, 0x84b0 },
		{ 0x1f, 0x0000 },
		{ 0x00, 0x9200 },

		{ 0x1f, 0x0005 },
		{ 0x01, 0x0340 },
		{ 0x1f, 0x0001 },
		{ 0x04, 0x4000 },
		{ 0x03, 0x1d21 },
		{ 0x02, 0x0c32 },
		{ 0x01, 0x0200 },
		{ 0x00, 0x5554 },
		{ 0x04, 0x4800 },
		{ 0x04, 0x4000 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },
		{ 0x1f, 0x0000 },
	};

2841
	rtl_writephy_batch(tp, phy_reg_init);
2842 2843

	r8168d_modify_extpage(tp->phydev, 0x0023, 0x16, 0xffff, 0x0000);
F
Francois Romieu 已提交
2844 2845
}

F
françois romieu 已提交
2846 2847
static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
{
2848 2849 2850
	phy_write_paged(tp->phydev, 0x0001, 0x17, 0x0cc0);
	r8168d_modify_extpage(tp->phydev, 0x002d, 0x18, 0xffff, 0x0040);
	phy_set_bits(tp->phydev, 0x0d, BIT(5));
F
françois romieu 已提交
2851 2852
}

H
Hayes Wang 已提交
2853
static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
H
hayeswang 已提交
2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0001 },
		{ 0x0b, 0x6c20 },
		{ 0x07, 0x2872 },
		{ 0x1c, 0xefff },
		{ 0x1f, 0x0003 },
		{ 0x14, 0x6420 },
		{ 0x1f, 0x0000 },
	};
2865
	struct phy_device *phydev = tp->phydev;
H
hayeswang 已提交
2866

F
Francois Romieu 已提交
2867 2868
	rtl_apply_firmware(tp);

2869 2870 2871
	/* Enable Delay cap */
	r8168d_phy_param(phydev, 0x8b80, 0xffff, 0xc896);

2872
	rtl_writephy_batch(tp, phy_reg_init);
H
hayeswang 已提交
2873

2874 2875 2876 2877 2878
	/* Update PFM & 10M TX idle timer */
	r8168d_modify_extpage(phydev, 0x002f, 0x15, 0xffff, 0x1919);

	r8168d_modify_extpage(phydev, 0x00ac, 0x18, 0xffff, 0x0006);

H
hayeswang 已提交
2879
	/* DCO enable for 10M IDLE Power */
2880
	r8168d_modify_extpage(phydev, 0x0023, 0x17, 0x0000, 0x0006);
H
hayeswang 已提交
2881 2882

	/* For impedance matching */
2883
	phy_modify_paged(phydev, 0x0002, 0x08, 0x7f00, 0x8000);
H
hayeswang 已提交
2884 2885

	/* PHY auto speed down */
2886 2887
	r8168d_modify_extpage(phydev, 0x002d, 0x18, 0x0000, 0x0050);
	phy_set_bits(phydev, 0x14, BIT(15));
H
hayeswang 已提交
2888

2889 2890
	r8168d_phy_param(phydev, 0x8b86, 0x0000, 0x0001);
	r8168d_phy_param(phydev, 0x8b85, 0x2000, 0x0000);
H
hayeswang 已提交
2891

2892 2893
	r8168d_modify_extpage(phydev, 0x0020, 0x15, 0x1100, 0x0000);
	phy_write_paged(phydev, 0x0006, 0x00, 0x5a00);
2894 2895

	phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, 0x0000);
H
hayeswang 已提交
2896 2897
}

2898 2899 2900 2901 2902 2903 2904 2905
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};

2906 2907 2908 2909
	rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
	rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
	rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
	rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
2910 2911
}

H
Hayes Wang 已提交
2912 2913
static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
{
2914
	struct phy_device *phydev = tp->phydev;
H
Hayes Wang 已提交
2915 2916 2917

	rtl_apply_firmware(tp);

2918 2919 2920 2921 2922
	/* Enable Delay cap */
	r8168d_modify_extpage(phydev, 0x00ac, 0x18, 0xffff, 0x0006);

	/* Channel estimation fine tune */
	phy_write_paged(phydev, 0x0003, 0x09, 0xa20f);
H
Hayes Wang 已提交
2923

2924 2925 2926 2927 2928
	/* Green Setting */
	r8168d_phy_param(phydev, 0x8b5b, 0xffff, 0x9222);
	r8168d_phy_param(phydev, 0x8b6d, 0xffff, 0x8000);
	r8168d_phy_param(phydev, 0x8b76, 0xffff, 0x8000);

H
Hayes Wang 已提交
2929 2930 2931
	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
2932
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
Hayes Wang 已提交
2933 2934 2935
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
2936 2937
	r8168d_modify_extpage(phydev, 0x002d, 0x18, 0x0000, 0x0010);
	phy_set_bits(phydev, 0x14, BIT(15));
H
Hayes Wang 已提交
2938 2939

	/* improve 10M EEE waveform */
2940
	r8168d_phy_param(phydev, 0x8b86, 0x0000, 0x0001);
H
Hayes Wang 已提交
2941 2942

	/* Improve 2-pair detection performance */
2943
	r8168d_phy_param(phydev, 0x8b85, 0x0000, 0x4000);
H
Hayes Wang 已提交
2944

2945
	rtl8168f_config_eee_phy(tp);
2946
	rtl_enable_eee(tp);
H
Hayes Wang 已提交
2947 2948 2949

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
2950 2951
	rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
	rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
H
Hayes Wang 已提交
2952
	rtl_writephy(tp, 0x1f, 0x0000);
2953 2954 2955
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
2956

2957 2958
	/* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
	rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
H
Hayes Wang 已提交
2959 2960
}

2961 2962
static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
{
2963 2964
	struct phy_device *phydev = tp->phydev;

2965
	/* For 4-corner performance improve */
2966
	r8168d_phy_param(phydev, 0x8b80, 0x0000, 0x0006);
2967 2968

	/* PHY auto speed down */
2969 2970
	r8168d_modify_extpage(phydev, 0x002d, 0x18, 0x0000, 0x0010);
	phy_set_bits(phydev, 0x14, BIT(15));
2971 2972

	/* Improve 10M EEE waveform */
2973
	r8168d_phy_param(phydev, 0x8b86, 0x0000, 0x0001);
2974 2975

	rtl8168f_config_eee_phy(tp);
2976
	rtl_enable_eee(tp);
2977 2978
}

2979 2980
static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
{
2981
	struct phy_device *phydev = tp->phydev;
2982

2983
	rtl_apply_firmware(tp);
2984

2985 2986
	/* Channel estimation fine tune */
	phy_write_paged(phydev, 0x0003, 0x09, 0xa20f);
2987

2988 2989 2990 2991 2992
	/* Modify green table for giga & fnet */
	r8168d_phy_param(phydev, 0x8b55, 0xffff, 0x0000);
	r8168d_phy_param(phydev, 0x8b5e, 0xffff, 0x0000);
	r8168d_phy_param(phydev, 0x8b67, 0xffff, 0x0000);
	r8168d_phy_param(phydev, 0x8b70, 0xffff, 0x0000);
2993 2994
	r8168d_modify_extpage(phydev, 0x0078, 0x17, 0xffff, 0x0000);
	r8168d_modify_extpage(phydev, 0x0078, 0x19, 0xffff, 0x00fb);
2995

2996 2997
	/* Modify green table for 10M */
	r8168d_phy_param(phydev, 0x8b79, 0xffff, 0xaa00);
2998

2999 3000
	/* Disable hiimpedance detection (RTCT) */
	phy_write_paged(phydev, 0x0003, 0x01, 0x328a);
3001

3002
	rtl8168f_hw_phy_config(tp);
3003 3004

	/* Improve 2-pair detection performance */
3005
	r8168d_phy_param(phydev, 0x8b85, 0x0000, 0x4000);
3006 3007 3008 3009 3010 3011
}

static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3012
	rtl8168f_hw_phy_config(tp);
3013 3014
}

3015 3016
static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
{
3017
	struct phy_device *phydev = tp->phydev;
3018 3019 3020 3021 3022 3023

	rtl_apply_firmware(tp);

	rtl8168f_hw_phy_config(tp);

	/* Improve 2-pair detection performance */
3024
	r8168d_phy_param(phydev, 0x8b85, 0x0000, 0x4000);
3025

3026 3027 3028 3029 3030 3031 3032 3033
	/* Channel estimation fine tune */
	phy_write_paged(phydev, 0x0003, 0x09, 0xa20f);

	/* Modify green table for giga & fnet */
	r8168d_phy_param(phydev, 0x8b55, 0xffff, 0x0000);
	r8168d_phy_param(phydev, 0x8b5e, 0xffff, 0x0000);
	r8168d_phy_param(phydev, 0x8b67, 0xffff, 0x0000);
	r8168d_phy_param(phydev, 0x8b70, 0xffff, 0x0000);
3034 3035
	r8168d_modify_extpage(phydev, 0x0078, 0x17, 0xffff, 0x0000);
	r8168d_modify_extpage(phydev, 0x0078, 0x19, 0xffff, 0x00aa);
3036 3037 3038 3039 3040 3041

	/* Modify green table for 10M */
	r8168d_phy_param(phydev, 0x8b79, 0xffff, 0xaa00);

	/* Disable hiimpedance detection (RTCT) */
	phy_write_paged(phydev, 0x0003, 0x01, 0x328a);
3042 3043

	/* Modify green table for giga */
3044 3045 3046 3047 3048 3049 3050
	r8168d_phy_param(phydev, 0x8b54, 0x0800, 0x0000);
	r8168d_phy_param(phydev, 0x8b5d, 0x0800, 0x0000);
	r8168d_phy_param(phydev, 0x8a7c, 0x0100, 0x0000);
	r8168d_phy_param(phydev, 0x8a7f, 0x0000, 0x0100);
	r8168d_phy_param(phydev, 0x8a82, 0x0100, 0x0000);
	r8168d_phy_param(phydev, 0x8a85, 0x0100, 0x0000);
	r8168d_phy_param(phydev, 0x8a88, 0x0100, 0x0000);
3051 3052

	/* uc same-seed solution */
3053
	r8168d_phy_param(phydev, 0x8b85, 0x0000, 0x8000);
3054 3055 3056

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3057 3058
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
3059 3060 3061
	rtl_writephy(tp, 0x1f, 0x0000);
}

3062 3063
static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
{
3064
	phy_modify_paged(tp->phydev, 0x0a43, 0x10, BIT(2), 0);
3065 3066
}

3067 3068 3069 3070
static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
{
	struct phy_device *phydev = tp->phydev;

3071 3072
	phy_modify_paged(phydev, 0x0bcc, 0x14, BIT(8), 0);
	phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(7) | BIT(6));
3073 3074
	r8168g_phy_param(phydev, 0x8084, 0x6000, 0x0000);
	phy_modify_paged(phydev, 0x0a43, 0x10, 0x0000, 0x1003);
3075 3076
}

H
Hayes Wang 已提交
3077 3078
static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
{
3079 3080
	int ret;

H
Hayes Wang 已提交
3081 3082
	rtl_apply_firmware(tp);

3083 3084 3085 3086 3087
	ret = phy_read_paged(tp->phydev, 0x0a46, 0x10);
	if (ret & BIT(8))
		phy_modify_paged(tp->phydev, 0x0bcc, 0x12, BIT(15), 0);
	else
		phy_modify_paged(tp->phydev, 0x0bcc, 0x12, 0, BIT(15));
H
Hayes Wang 已提交
3088

3089 3090
	ret = phy_read_paged(tp->phydev, 0x0a46, 0x13);
	if (ret & BIT(8))
T
Thomas Voegtle 已提交
3091
		phy_modify_paged(tp->phydev, 0x0c41, 0x15, 0, BIT(1));
3092
	else
T
Thomas Voegtle 已提交
3093
		phy_modify_paged(tp->phydev, 0x0c41, 0x15, BIT(1), 0);
H
Hayes Wang 已提交
3094

3095
	/* Enable PHY auto speed down */
3096
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
H
Hayes Wang 已提交
3097

3098
	rtl8168g_phy_adjust_10m_aldps(tp);
3099

3100
	/* EEE auto-fallback function */
3101
	phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
H
Hayes Wang 已提交
3102

3103
	/* Enable UC LPF tune function */
3104
	r8168g_phy_param(tp->phydev, 0x8012, 0x0000, 0x8000);
3105

3106
	phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
3107

3108 3109 3110 3111 3112 3113 3114 3115 3116 3117
	/* Improve SWR Efficiency */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x11, 0x5655);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
3118
	rtl_writephy(tp, 0x1f, 0x0000);
3119

3120
	rtl8168g_disable_aldps(tp);
3121
	rtl8168g_config_eee_phy(tp);
3122
	rtl_enable_eee(tp);
H
Hayes Wang 已提交
3123 3124
}

H
hayeswang 已提交
3125 3126 3127
static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);
3128
	rtl8168g_config_eee_phy(tp);
3129
	rtl_enable_eee(tp);
H
hayeswang 已提交
3130 3131
}

3132 3133
static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
{
3134
	struct phy_device *phydev = tp->phydev;
3135 3136 3137 3138 3139 3140
	u16 dout_tapbin;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHN EST parameters adjust - giga master */
3141 3142 3143 3144
	r8168g_phy_param(phydev, 0x809b, 0xf800, 0x8000);
	r8168g_phy_param(phydev, 0x80a2, 0xff00, 0x8000);
	r8168g_phy_param(phydev, 0x80a4, 0xff00, 0x8500);
	r8168g_phy_param(phydev, 0x809c, 0xff00, 0xbd00);
3145 3146

	/* CHN EST parameters adjust - giga slave */
3147 3148 3149
	r8168g_phy_param(phydev, 0x80ad, 0xf800, 0x7000);
	r8168g_phy_param(phydev, 0x80b4, 0xff00, 0x5000);
	r8168g_phy_param(phydev, 0x80ac, 0xff00, 0x4000);
3150 3151

	/* CHN EST parameters adjust - fnet */
3152 3153 3154
	r8168g_phy_param(phydev, 0x808e, 0xff00, 0x1200);
	r8168g_phy_param(phydev, 0x8090, 0xff00, 0xe500);
	r8168g_phy_param(phydev, 0x8092, 0xff00, 0x9f00);
3155 3156 3157

	/* enable R-tune & PGA-retune function */
	dout_tapbin = 0;
3158
	data = phy_read_paged(phydev, 0x0a46, 0x13);
3159 3160 3161
	data &= 3;
	data <<= 2;
	dout_tapbin |= data;
3162
	data = phy_read_paged(phydev, 0x0a46, 0x12);
3163 3164 3165 3166 3167 3168
	data &= 0xc000;
	data >>= 14;
	dout_tapbin |= data;
	dout_tapbin = ~(dout_tapbin^0x08);
	dout_tapbin <<= 12;
	dout_tapbin &= 0xf000;
3169 3170 3171 3172 3173 3174 3175

	r8168g_phy_param(phydev, 0x827a, 0xf000, dout_tapbin);
	r8168g_phy_param(phydev, 0x827b, 0xf000, dout_tapbin);
	r8168g_phy_param(phydev, 0x827c, 0xf000, dout_tapbin);
	r8168g_phy_param(phydev, 0x827d, 0xf000, dout_tapbin);
	r8168g_phy_param(phydev, 0x0811, 0x0000, 0x0800);
	phy_modify_paged(phydev, 0x0a42, 0x16, 0x0000, 0x0002);
3176 3177

	/* enable GPHY 10M */
3178
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
3179 3180

	/* SAR ADC performance */
3181
	phy_modify_paged(tp->phydev, 0x0bca, 0x17, BIT(12) | BIT(13), BIT(14));
3182

3183 3184 3185 3186 3187 3188 3189
	r8168g_phy_param(phydev, 0x803f, 0x3000, 0x0000);
	r8168g_phy_param(phydev, 0x8047, 0x3000, 0x0000);
	r8168g_phy_param(phydev, 0x804f, 0x3000, 0x0000);
	r8168g_phy_param(phydev, 0x8057, 0x3000, 0x0000);
	r8168g_phy_param(phydev, 0x805f, 0x3000, 0x0000);
	r8168g_phy_param(phydev, 0x8067, 0x3000, 0x0000);
	r8168g_phy_param(phydev, 0x806f, 0x3000, 0x0000);
3190 3191

	/* disable phy pfm mode */
3192
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
3193

3194
	rtl8168g_disable_aldps(tp);
3195
	rtl8168h_config_eee_phy(tp);
3196
	rtl_enable_eee(tp);
3197 3198 3199 3200 3201
}

static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
{
	u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3202
	struct phy_device *phydev = tp->phydev;
3203 3204 3205 3206 3207 3208
	u16 rlen;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHIN EST parameter update */
3209
	r8168g_phy_param(phydev, 0x808a, 0x003f, 0x000a);
3210 3211

	/* enable R-tune & PGA-retune function */
3212 3213
	r8168g_phy_param(phydev, 0x0811, 0x0000, 0x0800);
	phy_modify_paged(phydev, 0x0a42, 0x16, 0x0000, 0x0002);
3214 3215

	/* enable GPHY 10M */
3216
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data = r8168_mac_ocp_read(tp, 0xdd02);
	ioffset_p3 = ((data & 0x80)>>7);
	ioffset_p3 <<= 3;

	data = r8168_mac_ocp_read(tp, 0xdd00);
	ioffset_p3 |= ((data & (0xe000))>>13);
	ioffset_p2 = ((data & (0x1e00))>>9);
	ioffset_p1 = ((data & (0x01e0))>>5);
	ioffset_p0 = ((data & 0x0010)>>4);
	ioffset_p0 <<= 3;
	ioffset_p0 |= (data & (0x07));
	data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);

3232
	if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
3233 3234
	    (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f))
		phy_write_paged(phydev, 0x0bcf, 0x16, data);
3235 3236

	/* Modify rlen (TX LPF corner frequency) level */
3237
	data = phy_read_paged(phydev, 0x0bcd, 0x16);
3238 3239 3240 3241 3242
	data &= 0x000f;
	rlen = 0;
	if (data > 3)
		rlen = data - 3;
	data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3243
	phy_write_paged(phydev, 0x0bcd, 0x17, data);
3244 3245

	/* disable phy pfm mode */
3246
	phy_modify_paged(phydev, 0x0a44, 0x11, BIT(7), 0);
3247

3248
	rtl8168g_disable_aldps(tp);
3249
	rtl8168g_config_eee_phy(tp);
3250
	rtl_enable_eee(tp);
3251 3252
}

C
Chun-Hao Lin 已提交
3253 3254
static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
{
3255 3256
	struct phy_device *phydev = tp->phydev;

C
Chun-Hao Lin 已提交
3257
	/* Enable PHY auto speed down */
3258
	phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
C
Chun-Hao Lin 已提交
3259

3260
	rtl8168g_phy_adjust_10m_aldps(tp);
C
Chun-Hao Lin 已提交
3261 3262

	/* Enable EEE auto-fallback function */
3263
	phy_modify_paged(phydev, 0x0a4b, 0x11, 0, BIT(2));
C
Chun-Hao Lin 已提交
3264 3265

	/* Enable UC LPF tune function */
3266
	r8168g_phy_param(phydev, 0x8012, 0x0000, 0x8000);
C
Chun-Hao Lin 已提交
3267 3268

	/* set rg_sel_sdm_rate */
3269
	phy_modify_paged(phydev, 0x0c42, 0x11, BIT(13), BIT(14));
C
Chun-Hao Lin 已提交
3270

3271
	rtl8168g_disable_aldps(tp);
3272
	rtl8168g_config_eee_phy(tp);
3273
	rtl_enable_eee(tp);
C
Chun-Hao Lin 已提交
3274 3275 3276 3277
}

static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
{
3278 3279
	struct phy_device *phydev = tp->phydev;

3280
	rtl8168g_phy_adjust_10m_aldps(tp);
C
Chun-Hao Lin 已提交
3281 3282

	/* Enable UC LPF tune function */
3283
	r8168g_phy_param(phydev, 0x8012, 0x0000, 0x8000);
C
Chun-Hao Lin 已提交
3284 3285

	/* Set rg_sel_sdm_rate */
3286
	phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
C
Chun-Hao Lin 已提交
3287 3288

	/* Channel estimation parameters */
3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309
	r8168g_phy_param(phydev, 0x80f3, 0xff00, 0x8b00);
	r8168g_phy_param(phydev, 0x80f0, 0xff00, 0x3a00);
	r8168g_phy_param(phydev, 0x80ef, 0xff00, 0x0500);
	r8168g_phy_param(phydev, 0x80f6, 0xff00, 0x6e00);
	r8168g_phy_param(phydev, 0x80ec, 0xff00, 0x6800);
	r8168g_phy_param(phydev, 0x80ed, 0xff00, 0x7c00);
	r8168g_phy_param(phydev, 0x80f2, 0xff00, 0xf400);
	r8168g_phy_param(phydev, 0x80f4, 0xff00, 0x8500);
	r8168g_phy_param(phydev, 0x8110, 0xff00, 0xa800);
	r8168g_phy_param(phydev, 0x810f, 0xff00, 0x1d00);
	r8168g_phy_param(phydev, 0x8111, 0xff00, 0xf500);
	r8168g_phy_param(phydev, 0x8113, 0xff00, 0x6100);
	r8168g_phy_param(phydev, 0x8115, 0xff00, 0x9200);
	r8168g_phy_param(phydev, 0x810e, 0xff00, 0x0400);
	r8168g_phy_param(phydev, 0x810c, 0xff00, 0x7c00);
	r8168g_phy_param(phydev, 0x810b, 0xff00, 0x5a00);
	r8168g_phy_param(phydev, 0x80d1, 0xff00, 0xff00);
	r8168g_phy_param(phydev, 0x80cd, 0xff00, 0x9e00);
	r8168g_phy_param(phydev, 0x80d3, 0xff00, 0x0e00);
	r8168g_phy_param(phydev, 0x80d5, 0xff00, 0xca00);
	r8168g_phy_param(phydev, 0x80d7, 0xff00, 0x8400);
C
Chun-Hao Lin 已提交
3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322

	/* Force PWM-mode */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x12, 0x00ed);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x1f, 0x0000);

3323
	rtl8168g_disable_aldps(tp);
3324
	rtl8168g_config_eee_phy(tp);
3325
	rtl_enable_eee(tp);
C
Chun-Hao Lin 已提交
3326 3327
}

3328
static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
3329
{
3330
	static const struct phy_reg phy_reg_init[] = {
3331 3332 3333 3334 3335 3336
		{ 0x1f, 0x0003 },
		{ 0x08, 0x441d },
		{ 0x01, 0x9100 },
		{ 0x1f, 0x0000 }
	};

3337 3338 3339 3340
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x11, 1 << 12);
	rtl_patchphy(tp, 0x19, 1 << 13);
	rtl_patchphy(tp, 0x10, 1 << 15);
3341

3342
	rtl_writephy_batch(tp, phy_reg_init);
3343 3344
}

3345 3346 3347
static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
{
	/* Disable ALDPS before ram code */
3348
	phy_write(tp->phydev, 0x18, 0x0310);
3349
	msleep(100);
3350

3351
	rtl_apply_firmware(tp);
3352

3353 3354 3355
	phy_write_paged(tp->phydev, 0x0005, 0x1a, 0x0000);
	phy_write_paged(tp->phydev, 0x0004, 0x1c, 0x0000);
	phy_write_paged(tp->phydev, 0x0001, 0x15, 0x7701);
3356 3357
}

3358 3359 3360
static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
{
	/* Disable ALDPS before setting firmware */
3361
	phy_write(tp->phydev, 0x18, 0x0310);
3362
	msleep(20);
3363 3364 3365 3366

	rtl_apply_firmware(tp);

	/* EEE setting */
3367
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
3368 3369 3370 3371 3372 3373
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x10, 0x401f);
	rtl_writephy(tp, 0x19, 0x7030);
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3374 3375 3376 3377 3378 3379 3380 3381 3382 3383
static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0004 },
		{ 0x10, 0xc07f },
		{ 0x19, 0x7030 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
3384
	phy_write(tp->phydev, 0x18, 0x0310);
3385
	msleep(100);
H
Hayes Wang 已提交
3386 3387 3388

	rtl_apply_firmware(tp);

3389
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
3390
	rtl_writephy_batch(tp, phy_reg_init);
H
Hayes Wang 已提交
3391

3392
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
H
Hayes Wang 已提交
3393 3394
}

3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408
static void rtl8125_1_hw_phy_config(struct rtl8169_private *tp)
{
	struct phy_device *phydev = tp->phydev;

	phy_modify_paged(phydev, 0xad4, 0x10, 0x03ff, 0x0084);
	phy_modify_paged(phydev, 0xad4, 0x17, 0x0000, 0x0010);
	phy_modify_paged(phydev, 0xad1, 0x13, 0x03ff, 0x0006);
	phy_modify_paged(phydev, 0xad3, 0x11, 0x003f, 0x0006);
	phy_modify_paged(phydev, 0xac0, 0x14, 0x0000, 0x1100);
	phy_modify_paged(phydev, 0xac8, 0x15, 0xf000, 0x7000);
	phy_modify_paged(phydev, 0xad1, 0x14, 0x0000, 0x0400);
	phy_modify_paged(phydev, 0xad1, 0x15, 0x0000, 0x03ff);
	phy_modify_paged(phydev, 0xad1, 0x16, 0x0000, 0x03ff);

3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421
	r8168g_phy_param(phydev, 0x80ea, 0xff00, 0xc400);
	r8168g_phy_param(phydev, 0x80eb, 0x0700, 0x0300);
	r8168g_phy_param(phydev, 0x80f8, 0xff00, 0x1c00);
	r8168g_phy_param(phydev, 0x80f1, 0xff00, 0x3000);
	r8168g_phy_param(phydev, 0x80fe, 0xff00, 0xa500);
	r8168g_phy_param(phydev, 0x8102, 0xff00, 0x5000);
	r8168g_phy_param(phydev, 0x8105, 0xff00, 0x3300);
	r8168g_phy_param(phydev, 0x8100, 0xff00, 0x7000);
	r8168g_phy_param(phydev, 0x8104, 0xff00, 0xf000);
	r8168g_phy_param(phydev, 0x8106, 0xff00, 0x6500);
	r8168g_phy_param(phydev, 0x80dc, 0xff00, 0xed00);
	r8168g_phy_param(phydev, 0x80df, 0x0000, 0x0100);
	r8168g_phy_param(phydev, 0x80e1, 0x0100, 0x0000);
3422 3423

	phy_modify_paged(phydev, 0xbf0, 0x13, 0x003f, 0x0038);
3424
	r8168g_phy_param(phydev, 0x819f, 0xffff, 0xd0b6);
3425 3426 3427 3428 3429

	phy_write_paged(phydev, 0xbc3, 0x12, 0x5555);
	phy_modify_paged(phydev, 0xbf0, 0x15, 0x0e00, 0x0a00);
	phy_modify_paged(phydev, 0xa5c, 0x10, 0x0400, 0x0000);
	phy_modify_paged(phydev, 0xa44, 0x11, 0x0000, 0x0800);
3430 3431 3432

	rtl8125_config_eee_phy(tp);
	rtl_enable_eee(tp);
3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
}

static void rtl8125_2_hw_phy_config(struct rtl8169_private *tp)
{
	struct phy_device *phydev = tp->phydev;
	int i;

	phy_modify_paged(phydev, 0xad4, 0x17, 0x0000, 0x0010);
	phy_modify_paged(phydev, 0xad1, 0x13, 0x03ff, 0x03ff);
	phy_modify_paged(phydev, 0xad3, 0x11, 0x003f, 0x0006);
	phy_modify_paged(phydev, 0xac0, 0x14, 0x1100, 0x0000);
	phy_modify_paged(phydev, 0xacc, 0x10, 0x0003, 0x0002);
	phy_modify_paged(phydev, 0xad4, 0x10, 0x00e7, 0x0044);
	phy_modify_paged(phydev, 0xac1, 0x12, 0x0080, 0x0000);
	phy_modify_paged(phydev, 0xac8, 0x10, 0x0300, 0x0000);
	phy_modify_paged(phydev, 0xac5, 0x17, 0x0007, 0x0002);
	phy_write_paged(phydev, 0xad4, 0x16, 0x00a8);
	phy_write_paged(phydev, 0xac5, 0x16, 0x01ff);
	phy_modify_paged(phydev, 0xac8, 0x15, 0x00f0, 0x0030);

	phy_write(phydev, 0x1f, 0x0b87);
	phy_write(phydev, 0x16, 0x80a2);
	phy_write(phydev, 0x17, 0x0153);
	phy_write(phydev, 0x16, 0x809c);
	phy_write(phydev, 0x17, 0x0153);
	phy_write(phydev, 0x1f, 0x0000);

	phy_write(phydev, 0x1f, 0x0a43);
	phy_write(phydev, 0x13, 0x81B3);
	phy_write(phydev, 0x14, 0x0043);
	phy_write(phydev, 0x14, 0x00A7);
	phy_write(phydev, 0x14, 0x00D6);
	phy_write(phydev, 0x14, 0x00EC);
	phy_write(phydev, 0x14, 0x00F6);
	phy_write(phydev, 0x14, 0x00FB);
	phy_write(phydev, 0x14, 0x00FD);
	phy_write(phydev, 0x14, 0x00FF);
	phy_write(phydev, 0x14, 0x00BB);
	phy_write(phydev, 0x14, 0x0058);
	phy_write(phydev, 0x14, 0x0029);
	phy_write(phydev, 0x14, 0x0013);
	phy_write(phydev, 0x14, 0x0009);
	phy_write(phydev, 0x14, 0x0004);
	phy_write(phydev, 0x14, 0x0002);
	for (i = 0; i < 25; i++)
		phy_write(phydev, 0x14, 0x0000);
	phy_write(phydev, 0x1f, 0x0000);

3481 3482 3483
	r8168g_phy_param(phydev, 0x8257, 0xffff, 0x020F);
	r8168g_phy_param(phydev, 0x80ea, 0xffff, 0x7843);

3484 3485 3486 3487
	rtl_apply_firmware(tp);

	phy_modify_paged(phydev, 0xd06, 0x14, 0x0000, 0x2000);

3488
	r8168g_phy_param(phydev, 0x81a2, 0x0000, 0x0100);
3489 3490 3491 3492 3493 3494 3495

	phy_modify_paged(phydev, 0xb54, 0x16, 0xff00, 0xdb00);
	phy_modify_paged(phydev, 0xa45, 0x12, 0x0001, 0x0000);
	phy_modify_paged(phydev, 0xa5d, 0x12, 0x0000, 0x0020);
	phy_modify_paged(phydev, 0xad4, 0x17, 0x0010, 0x0000);
	phy_modify_paged(phydev, 0xa86, 0x15, 0x0001, 0x0000);
	phy_modify_paged(phydev, 0xa44, 0x11, 0x0000, 0x0800);
3496 3497 3498

	rtl8125_config_eee_phy(tp);
	rtl_enable_eee(tp);
3499 3500
}

3501 3502
static void rtl_hw_phy_config(struct net_device *dev)
{
3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525
	static const rtl_generic_fct phy_configs[] = {
		/* PCI devices. */
		[RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
		[RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
		[RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
		[RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
		[RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
		/* PCI-E devices. */
		[RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
		[RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
		[RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
		[RTL_GIGA_MAC_VER_10] = NULL,
		[RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
		[RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
		[RTL_GIGA_MAC_VER_13] = NULL,
		[RTL_GIGA_MAC_VER_14] = NULL,
		[RTL_GIGA_MAC_VER_15] = NULL,
		[RTL_GIGA_MAC_VER_16] = NULL,
		[RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
		[RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
3526
		[RTL_GIGA_MAC_VER_22] = rtl8168c_3_hw_phy_config,
3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555
		[RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
		[RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
		[RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
		[RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
		[RTL_GIGA_MAC_VER_31] = NULL,
		[RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
		[RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
		[RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
		[RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_41] = NULL,
		[RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
3556 3557
		[RTL_GIGA_MAC_VER_60] = rtl8125_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_61] = rtl8125_2_hw_phy_config,
3558
	};
3559 3560
	struct rtl8169_private *tp = netdev_priv(dev);

3561 3562
	if (phy_configs[tp->mac_version])
		phy_configs[tp->mac_version](tp);
3563 3564
}

3565 3566 3567 3568 3569 3570
static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
	if (!test_and_set_bit(flag, tp->wk.flags))
		schedule_work(&tp->wk.work);
}

3571 3572
static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
{
3573
	rtl_hw_phy_config(dev);
3574

3575
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
3576 3577
		pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
3578 3579
		netif_dbg(tp, drv, dev,
			  "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
3580
		RTL_W8(tp, 0x82, 0x01);
3581
	}
3582

3583
	/* We may have called phy_speed_down before */
3584
	phy_speed_up(tp->phydev);
3585

3586
	genphy_soft_reset(tp->phydev);
3587 3588
}

3589 3590
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
3591
	rtl_lock_work(tp);
3592

3593
	rtl_unlock_config_regs(tp);
3594

3595 3596
	RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
	RTL_R32(tp, MAC4);
3597

3598 3599
	RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
	RTL_R32(tp, MAC0);
3600

3601 3602
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
3603

3604
	rtl_lock_config_regs(tp);
3605

3606
	rtl_unlock_work(tp);
3607 3608 3609 3610 3611
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
3612
	struct device *d = tp_to_dev(tp);
3613
	int ret;
3614

3615 3616 3617
	ret = eth_mac_addr(dev, p);
	if (ret)
		return ret;
3618

3619 3620 3621 3622 3623 3624
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
		rtl_rar_set(tp, dev->dev_addr);

	pm_runtime_put_noidle(d);
3625 3626 3627 3628

	return 0;
}

3629
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
F
Francois Romieu 已提交
3630
{
3631 3632
	struct rtl8169_private *tp = netdev_priv(dev);

H
Heiner Kallweit 已提交
3633 3634
	if (!netif_running(dev))
		return -ENODEV;
3635

3636
	return phy_mii_ioctl(tp->phydev, ifr, cmd);
F
Francois Romieu 已提交
3637 3638
}

3639 3640 3641
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
3642 3643
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
3644 3645 3646 3647 3648
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
3649
	case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
3650
		RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
3651 3652 3653 3654 3655 3656 3657
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

3658
static void rtl_pll_power_down(struct rtl8169_private *tp)
F
françois romieu 已提交
3659
{
3660
	if (r8168_check_dash(tp))
F
françois romieu 已提交
3661 3662
		return;

H
hayeswang 已提交
3663 3664
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
3665
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
3666

3667 3668 3669
	if (device_may_wakeup(tp_to_dev(tp))) {
		phy_speed_down(tp->phydev, false);
		rtl_wol_suspend_quirk(tp);
F
françois romieu 已提交
3670
		return;
3671
	}
F
françois romieu 已提交
3672 3673

	switch (tp->mac_version) {
3674
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
3675 3676 3677
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
3678
	case RTL_GIGA_MAC_VER_44:
3679 3680
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
3681 3682
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
3683 3684
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
H
Heiner Kallweit 已提交
3685 3686
	case RTL_GIGA_MAC_VER_60:
	case RTL_GIGA_MAC_VER_61:
3687
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
F
françois romieu 已提交
3688
		break;
3689 3690
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
3691
	case RTL_GIGA_MAC_VER_49:
3692
		rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
3693
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
3694
		break;
3695 3696
	default:
		break;
F
françois romieu 已提交
3697 3698 3699
	}
}

3700
static void rtl_pll_power_up(struct rtl8169_private *tp)
F
françois romieu 已提交
3701 3702
{
	switch (tp->mac_version) {
3703
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
3704 3705 3706
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
3707
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
F
françois romieu 已提交
3708
		break;
3709
	case RTL_GIGA_MAC_VER_44:
3710 3711
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
3712 3713
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
3714 3715
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
H
Heiner Kallweit 已提交
3716 3717
	case RTL_GIGA_MAC_VER_60:
	case RTL_GIGA_MAC_VER_61:
3718
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
3719
		break;
3720 3721
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
3722
	case RTL_GIGA_MAC_VER_49:
3723
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
3724
		rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
3725
		break;
3726 3727
	default:
		break;
F
françois romieu 已提交
3728 3729
	}

3730
	phy_resume(tp->phydev);
3731 3732
	/* give MAC/PHY some time to resume */
	msleep(20);
F
françois romieu 已提交
3733 3734
}

3735 3736 3737
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
3738
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
3739
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
3740
		RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
3741
		break;
3742
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
3743 3744
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_38:
3745
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
3746
		break;
3747
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
3748
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
3749
		break;
H
Heiner Kallweit 已提交
3750 3751 3752 3753
	case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_61:
		RTL_W32(tp, RxConfig, RX_FETCH_DFLT_8125 | RX_VLAN_8125 |
				      RX_DMA_BURST);
		break;
3754
	default:
3755
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
3756 3757 3758 3759
		break;
	}
}

3760 3761
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
3762
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
3763 3764
}

F
Francois Romieu 已提交
3765 3766
static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
3767 3768
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
F
Francois Romieu 已提交
3769 3770 3771 3772
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
3773 3774
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
F
Francois Romieu 已提交
3775 3776 3777 3778
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
3779
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
F
Francois Romieu 已提交
3780 3781 3782 3783
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
3784
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
F
Francois Romieu 已提交
3785 3786 3787 3788
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
3789 3790 3791
	RTL_W8(tp, MaxTxPacketSize, 0x3f);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
F
Francois Romieu 已提交
3792 3793 3794 3795
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
3796 3797 3798
	RTL_W8(tp, MaxTxPacketSize, 0x0c);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
F
Francois Romieu 已提交
3799 3800 3801 3802
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
3803
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
F
Francois Romieu 已提交
3804 3805 3806 3807
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
3808
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
F
Francois Romieu 已提交
3809 3810
}

H
Heiner Kallweit 已提交
3811
static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3812
{
H
Heiner Kallweit 已提交
3813
	rtl_unlock_config_regs(tp);
F
Francois Romieu 已提交
3814 3815 3816
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
H
Heiner Kallweit 已提交
3817
		r8168b_1_hw_jumbo_enable(tp);
F
Francois Romieu 已提交
3818
		break;
H
Heiner Kallweit 已提交
3819 3820
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
		r8168c_hw_jumbo_enable(tp);
F
Francois Romieu 已提交
3821
		break;
H
Heiner Kallweit 已提交
3822 3823
	case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
		r8168dp_hw_jumbo_enable(tp);
F
Francois Romieu 已提交
3824
		break;
H
Heiner Kallweit 已提交
3825 3826 3827 3828
	case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
		r8168e_hw_jumbo_enable(tp);
		break;
	default:
F
Francois Romieu 已提交
3829
		break;
H
Heiner Kallweit 已提交
3830 3831 3832
	}
	rtl_lock_config_regs(tp);
}
F
Francois Romieu 已提交
3833

H
Heiner Kallweit 已提交
3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850
static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
{
	rtl_unlock_config_regs(tp);
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		r8168b_1_hw_jumbo_disable(tp);
		break;
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
		r8168c_hw_jumbo_disable(tp);
		break;
	case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
		r8168dp_hw_jumbo_disable(tp);
		break;
	case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
		r8168e_hw_jumbo_disable(tp);
		break;
F
Francois Romieu 已提交
3851 3852 3853
	default:
		break;
	}
H
Heiner Kallweit 已提交
3854
	rtl_lock_config_regs(tp);
F
Francois Romieu 已提交
3855 3856
}

3857 3858 3859 3860 3861 3862 3863 3864
static void rtl_jumbo_config(struct rtl8169_private *tp, int mtu)
{
	if (mtu > ETH_DATA_LEN)
		rtl_hw_jumbo_enable(tp);
	else
		rtl_hw_jumbo_disable(tp);
}

3865 3866
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
3867
	return RTL_R8(tp, ChipCmd) & CmdReset;
3868 3869
}

3870 3871
static void rtl_hw_reset(struct rtl8169_private *tp)
{
3872
	RTL_W8(tp, ChipCmd, CmdReset);
3873

3874
	rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
3875 3876
}

3877
static void rtl_request_firmware(struct rtl8169_private *tp)
3878
{
3879
	struct rtl_fw *rtl_fw;
3880

3881 3882 3883
	/* firmware loaded already or no firmware available */
	if (tp->rtl_fw || !tp->fw_name)
		return;
3884

3885
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
3886 3887 3888 3889
	if (!rtl_fw) {
		netif_warn(tp, ifup, tp->dev, "Unable to load firmware, out of memory\n");
		return;
	}
3890

3891 3892 3893 3894
	rtl_fw->phy_write = rtl_writephy;
	rtl_fw->phy_read = rtl_readphy;
	rtl_fw->mac_mcu_write = mac_mcu_write;
	rtl_fw->mac_mcu_read = mac_mcu_read;
3895 3896
	rtl_fw->fw_name = tp->fw_name;
	rtl_fw->dev = tp_to_dev(tp);
3897

3898 3899 3900 3901
	if (rtl_fw_request_firmware(rtl_fw))
		kfree(rtl_fw);
	else
		tp->rtl_fw = rtl_fw;
3902 3903
}

3904 3905
static void rtl_rx_close(struct rtl8169_private *tp)
{
3906
	RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
3907 3908
}

3909 3910
DECLARE_RTL_COND(rtl_npq_cond)
{
3911
	return RTL_R8(tp, TxPoll) & NPQ;
3912 3913 3914 3915
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
3916
	return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
3917 3918
}

F
françois romieu 已提交
3919
static void rtl8169_hw_reset(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
3920 3921
{
	/* Disable interrupts */
F
françois romieu 已提交
3922
	rtl8169_irq_mask_and_ack(tp);
L
Linus Torvalds 已提交
3923

3924 3925
	rtl_rx_close(tp);

3926 3927 3928 3929
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
3930
		rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
3931 3932 3933
		break;
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
3934
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
3935
		rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
3936 3937
		break;
	default:
3938
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
3939
		udelay(100);
3940
		break;
F
françois romieu 已提交
3941 3942
	}

3943
	rtl_hw_reset(tp);
L
Linus Torvalds 已提交
3944 3945
}

3946
static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
3947
{
3948 3949 3950
	u32 val = TX_DMA_BURST << TxDMAShift |
		  InterFrameGap << TxInterFrameGapShift;

3951
	if (rtl_is_8168evl_up(tp))
3952 3953 3954
		val |= TXCFG_AUTO_FIFO;

	RTL_W32(tp, TxConfig, val);
3955 3956
}

3957
static void rtl_set_rx_max_size(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
3958
{
3959 3960
	/* Low hurts. Let's disable the filtering. */
	RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
3961 3962
}

3963
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
3964 3965 3966 3967 3968 3969
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
3970 3971 3972 3973
	RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
	RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
	RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
	RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
3974 3975
}

3976
static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
3977
{
3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990
	u32 val;

	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
		val = 0x000fff00;
	else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
		val = 0x00ffff00;
	else
		return;

	if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
		val |= 0xff;

	RTL_W32(tp, 0x7c, val);
3991 3992
}

3993 3994
static void rtl_set_rx_mode(struct net_device *dev)
{
H
Heiner Kallweit 已提交
3995 3996 3997
	u32 rx_mode = AcceptBroadcast | AcceptMyPhys | AcceptMulticast;
	/* Multicast hash filter */
	u32 mc_filter[2] = { 0xffffffff, 0xffffffff };
3998
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
3999
	u32 tmp;
4000 4001 4002 4003

	if (dev->flags & IFF_PROMISC) {
		/* Unconditionally log net taps. */
		netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
H
Heiner Kallweit 已提交
4004 4005 4006 4007 4008 4009 4010
		rx_mode |= AcceptAllPhys;
	} else if (netdev_mc_count(dev) > MC_FILTER_LIMIT ||
		   dev->flags & IFF_ALLMULTI ||
		   tp->mac_version == RTL_GIGA_MAC_VER_35) {
		/* accept all multicasts */
	} else if (netdev_mc_empty(dev)) {
		rx_mode &= ~AcceptMulticast;
4011 4012 4013 4014 4015
	} else {
		struct netdev_hw_addr *ha;

		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
H
Heiner Kallweit 已提交
4016 4017 4018 4019 4020 4021 4022 4023
			u32 bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
			mc_filter[bit_nr >> 5] |= BIT(bit_nr & 31);
		}

		if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
			tmp = mc_filter[0];
			mc_filter[0] = swab32(mc_filter[1]);
			mc_filter[1] = swab32(tmp);
4024 4025 4026 4027 4028 4029
		}
	}

	if (dev->features & NETIF_F_RXALL)
		rx_mode |= (AcceptErr | AcceptRunt);

4030 4031
	RTL_W32(tp, MAR0 + 4, mc_filter[1]);
	RTL_W32(tp, MAR0 + 0, mc_filter[0]);
4032

H
Heiner Kallweit 已提交
4033 4034
	tmp = RTL_R32(tp, RxConfig);
	RTL_W32(tp, RxConfig, (tmp & ~RX_CONFIG_ACCEPT_MASK) | rx_mode);
4035 4036
}

4037 4038
DECLARE_RTL_COND(rtl_csiar_cond)
{
4039
	return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
4040 4041
}

4042
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
4043
{
4044
	u32 func = PCI_FUNC(tp->pci_dev->devfn);
4045

4046 4047
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
4048
		CSIAR_BYTE_ENABLE | func << 16);
4049

4050
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
4051 4052
}

4053
static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
4054
{
4055 4056 4057 4058
	u32 func = PCI_FUNC(tp->pci_dev->devfn);

	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
		CSIAR_BYTE_ENABLE);
4059

4060
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
4061
		RTL_R32(tp, CSIDR) : ~0;
4062 4063
}

4064
static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
H
hayeswang 已提交
4065
{
4066 4067
	struct pci_dev *pdev = tp->pci_dev;
	u32 csi;
H
hayeswang 已提交
4068

4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080
	/* According to Realtek the value at config space address 0x070f
	 * controls the L0s/L1 entrance latency. We try standard ECAM access
	 * first and if it fails fall back to CSI.
	 */
	if (pdev->cfg_size > 0x070f &&
	    pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
		return;

	netdev_notice_once(tp->dev,
		"No native access to PCI extended config space, falling back to CSI\n");
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | val << 24);
H
hayeswang 已提交
4081 4082
}

4083
static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
4084
{
4085
	rtl_csi_access_enable(tp, 0x27);
4086 4087 4088 4089 4090 4091 4092 4093
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

4094 4095
static void __rtl_ephy_init(struct rtl8169_private *tp,
			    const struct ephy_info *e, int len)
4096 4097 4098 4099
{
	u16 w;

	while (len-- > 0) {
4100 4101
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
4102 4103 4104 4105
		e++;
	}
}

4106 4107
#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))

4108
static void rtl_disable_clock_request(struct rtl8169_private *tp)
4109
{
4110
	pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
4111
				   PCI_EXP_LNKCTL_CLKREQ_EN);
4112 4113
}

4114
static void rtl_enable_clock_request(struct rtl8169_private *tp)
F
françois romieu 已提交
4115
{
4116
	pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
4117
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
4118 4119
}

4120
static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
H
hayeswang 已提交
4121
{
4122 4123
	/* work around an issue when PCI reset occurs during L2/L3 state */
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
H
hayeswang 已提交
4124 4125
}

K
Kai-Heng Feng 已提交
4126 4127
static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
{
4128 4129
	/* Don't enable ASPM in the chip if OS can't control ASPM */
	if (enable && tp->aspm_manageable) {
K
Kai-Heng Feng 已提交
4130
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
4131
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
K
Kai-Heng Feng 已提交
4132 4133 4134 4135
	} else {
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
	}
4136 4137

	udelay(10);
K
Kai-Heng Feng 已提交
4138 4139
}

H
Heiner Kallweit 已提交
4140 4141 4142 4143 4144 4145 4146 4147 4148 4149
static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
			      u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
{
	/* Usage of dynamic vs. static FIFO is controlled by bit
	 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
	 */
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
}

4150 4151 4152 4153 4154 4155 4156 4157
static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
					  u8 low, u8 high)
{
	/* FIFO thresholds for pause flow control */
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
}

4158
static void rtl_hw_start_8168b(struct rtl8169_private *tp)
4159
{
4160
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4161 4162
}

4163
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
4164
{
4165
	RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
4166

4167
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4168

4169
	rtl_disable_clock_request(tp);
4170 4171
}

4172
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
4173
{
4174
	static const struct ephy_info e_info_8168cp[] = {
4175 4176 4177 4178 4179 4180 4181
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

4182
	rtl_set_def_aspm_entry_latency(tp);
4183

4184
	rtl_ephy_init(tp, e_info_8168cp);
4185

4186
	__rtl_hw_start_8168cp(tp);
4187 4188
}

4189
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4190
{
4191
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
4192

4193
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
F
Francois Romieu 已提交
4194 4195
}

4196
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
4197
{
4198
	rtl_set_def_aspm_entry_latency(tp);
4199

4200
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4201 4202

	/* Magic. */
4203
	RTL_W8(tp, DBG_REG, 0x20);
4204 4205
}

4206
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
4207
{
4208
	static const struct ephy_info e_info_8168c_1[] = {
4209 4210 4211 4212 4213
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

4214
	rtl_set_def_aspm_entry_latency(tp);
4215

4216
	RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
4217

4218
	rtl_ephy_init(tp, e_info_8168c_1);
4219

4220
	__rtl_hw_start_8168cp(tp);
4221 4222
}

4223
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
4224
{
4225
	static const struct ephy_info e_info_8168c_2[] = {
4226
		{ 0x01, 0,	0x0001 },
4227
		{ 0x03, 0x0400,	0x0020 }
4228 4229
	};

4230
	rtl_set_def_aspm_entry_latency(tp);
4231

4232
	rtl_ephy_init(tp, e_info_8168c_2);
4233

4234
	__rtl_hw_start_8168cp(tp);
4235 4236
}

4237
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4238
{
4239
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
4240 4241
}

4242
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
4243
{
4244
	rtl_set_def_aspm_entry_latency(tp);
4245

4246
	__rtl_hw_start_8168cp(tp);
4247 4248
}

4249
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4250
{
4251
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
4252

4253
	rtl_disable_clock_request(tp);
F
Francois Romieu 已提交
4254 4255
}

4256
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
4257 4258
{
	static const struct ephy_info e_info_8168d_4[] = {
4259 4260
		{ 0x0b, 0x0000,	0x0048 },
		{ 0x19, 0x0020,	0x0050 },
4261 4262
		{ 0x0c, 0x0100,	0x0020 },
		{ 0x10, 0x0004,	0x0000 },
F
françois romieu 已提交
4263 4264
	};

4265
	rtl_set_def_aspm_entry_latency(tp);
F
françois romieu 已提交
4266

4267
	rtl_ephy_init(tp, e_info_8168d_4);
F
françois romieu 已提交
4268

4269
	rtl_enable_clock_request(tp);
F
françois romieu 已提交
4270 4271
}

4272
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
4273
{
H
Hayes Wang 已提交
4274
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

4290
	rtl_set_def_aspm_entry_latency(tp);
H
hayeswang 已提交
4291

4292
	rtl_ephy_init(tp, e_info_8168e_1);
H
hayeswang 已提交
4293

4294
	rtl_disable_clock_request(tp);
H
hayeswang 已提交
4295 4296

	/* Reset tx FIFO pointer */
4297 4298
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
H
hayeswang 已提交
4299

4300
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
hayeswang 已提交
4301 4302
}

4303
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
4304 4305 4306
{
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
4307 4308 4309
		{ 0x19, 0x0000,	0x0224 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x0c, 0x3df0,	0x0200 },
H
Hayes Wang 已提交
4310 4311
	};

4312
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
4313

4314
	rtl_ephy_init(tp, e_info_8168e_2);
H
Hayes Wang 已提交
4315

4316 4317
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
H
Heiner Kallweit 已提交
4318
	rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
4319 4320
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
4321
	rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
4322
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
H
Hayes Wang 已提交
4323

4324
	rtl_disable_clock_request(tp);
4325

4326
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
4327

4328 4329
	rtl8168_config_eee_mac(tp);

4330 4331 4332
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
4333 4334

	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
4335 4336
}

4337
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
4338
{
4339
	rtl_set_def_aspm_entry_latency(tp);
4340

4341 4342
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
H
Heiner Kallweit 已提交
4343
	rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
4344
	rtl_reset_packet_filter(tp);
4345 4346
	rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
	rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
4347 4348
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
4349

4350
	rtl_disable_clock_request(tp);
4351

4352 4353 4354 4355
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
4356 4357

	rtl8168_config_eee_mac(tp);
4358 4359
}

4360 4361 4362 4363 4364 4365
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
4366 4367 4368
		{ 0x19, 0x0000,	0x0224 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x0c, 0x3df0,	0x0200 },
4369 4370 4371 4372
	};

	rtl_hw_start_8168f(tp);

4373
	rtl_ephy_init(tp, e_info_8168f_1);
4374

4375
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
4376 4377
}

4378 4379 4380 4381 4382
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
4383 4384 4385
		{ 0x19, 0x0000,	0x0224 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x0c, 0x3df0,	0x0200 },
4386 4387 4388
	};

	rtl_hw_start_8168f(tp);
4389
	rtl_pcie_state_l2l3_disable(tp);
4390

4391
	rtl_ephy_init(tp, e_info_8168f_1);
4392

4393
	rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
4394 4395
}

4396
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
4397
{
H
Heiner Kallweit 已提交
4398
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
4399
	rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
H
Hayes Wang 已提交
4400

4401
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
4402

4403
	rtl_reset_packet_filter(tp);
4404
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
H
Hayes Wang 已提交
4405

4406
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
H
Hayes Wang 已提交
4407

4408 4409
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
H
Hayes Wang 已提交
4410

4411 4412
	rtl8168_config_eee_mac(tp);

4413
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
4414
	rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
H
hayeswang 已提交
4415

4416
	rtl_pcie_state_l2l3_disable(tp);
H
Hayes Wang 已提交
4417 4418
}

4419 4420 4421
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_1[] = {
4422 4423
		{ 0x00, 0x0008,	0x0000 },
		{ 0x0c, 0x3ff0,	0x0820 },
4424 4425 4426 4427 4428 4429 4430
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4431
	rtl_hw_aspm_clkreq_enable(tp, false);
4432
	rtl_ephy_init(tp, e_info_8168g_1);
K
Kai-Heng Feng 已提交
4433
	rtl_hw_aspm_clkreq_enable(tp, true);
4434 4435
}

H
hayeswang 已提交
4436 4437 4438
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_2[] = {
4439 4440 4441 4442 4443 4444 4445 4446 4447
		{ 0x00, 0x0008,	0x0000 },
		{ 0x0c, 0x3ff0,	0x0820 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x06, 0xffff,	0xf050 },
		{ 0x04, 0x0000,	0x0010 },
		{ 0x1d, 0x4000,	0x0000 },
H
hayeswang 已提交
4448 4449
	};

4450
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
4451 4452

	/* disable aspm and clock request before access ephy */
4453
	rtl_hw_aspm_clkreq_enable(tp, false);
4454
	rtl_ephy_init(tp, e_info_8168g_2);
H
hayeswang 已提交
4455 4456
}

H
hayeswang 已提交
4457 4458 4459
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8411_2[] = {
4460 4461 4462 4463 4464 4465 4466 4467 4468 4469
		{ 0x00, 0x0008,	0x0000 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8021,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x0d, 0x0100,	0x0200 },
		{ 0x00, 0x0000,	0x0080 },
		{ 0x06, 0x0000,	0x0010 },
		{ 0x04, 0x0000,	0x0010 },
		{ 0x1d, 0x0000,	0x4000 },
H
hayeswang 已提交
4470 4471
	};

4472
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
4473 4474

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4475
	rtl_hw_aspm_clkreq_enable(tp, false);
4476
	rtl_ephy_init(tp, e_info_8411_2);
4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613

	/* The following Realtek-provided magic fixes an issue with the RX unit
	 * getting confused after the PHY having been powered-down.
	 */
	r8168_mac_ocp_write(tp, 0xFC28, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2A, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2C, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2E, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC30, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC32, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC34, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC36, 0x0000);
	mdelay(3);
	r8168_mac_ocp_write(tp, 0xFC26, 0x0000);

	r8168_mac_ocp_write(tp, 0xF800, 0xE008);
	r8168_mac_ocp_write(tp, 0xF802, 0xE00A);
	r8168_mac_ocp_write(tp, 0xF804, 0xE00C);
	r8168_mac_ocp_write(tp, 0xF806, 0xE00E);
	r8168_mac_ocp_write(tp, 0xF808, 0xE027);
	r8168_mac_ocp_write(tp, 0xF80A, 0xE04F);
	r8168_mac_ocp_write(tp, 0xF80C, 0xE05E);
	r8168_mac_ocp_write(tp, 0xF80E, 0xE065);
	r8168_mac_ocp_write(tp, 0xF810, 0xC602);
	r8168_mac_ocp_write(tp, 0xF812, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF814, 0x0000);
	r8168_mac_ocp_write(tp, 0xF816, 0xC502);
	r8168_mac_ocp_write(tp, 0xF818, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF81A, 0x074C);
	r8168_mac_ocp_write(tp, 0xF81C, 0xC302);
	r8168_mac_ocp_write(tp, 0xF81E, 0xBB00);
	r8168_mac_ocp_write(tp, 0xF820, 0x080A);
	r8168_mac_ocp_write(tp, 0xF822, 0x6420);
	r8168_mac_ocp_write(tp, 0xF824, 0x48C2);
	r8168_mac_ocp_write(tp, 0xF826, 0x8C20);
	r8168_mac_ocp_write(tp, 0xF828, 0xC516);
	r8168_mac_ocp_write(tp, 0xF82A, 0x64A4);
	r8168_mac_ocp_write(tp, 0xF82C, 0x49C0);
	r8168_mac_ocp_write(tp, 0xF82E, 0xF009);
	r8168_mac_ocp_write(tp, 0xF830, 0x74A2);
	r8168_mac_ocp_write(tp, 0xF832, 0x8CA5);
	r8168_mac_ocp_write(tp, 0xF834, 0x74A0);
	r8168_mac_ocp_write(tp, 0xF836, 0xC50E);
	r8168_mac_ocp_write(tp, 0xF838, 0x9CA2);
	r8168_mac_ocp_write(tp, 0xF83A, 0x1C11);
	r8168_mac_ocp_write(tp, 0xF83C, 0x9CA0);
	r8168_mac_ocp_write(tp, 0xF83E, 0xE006);
	r8168_mac_ocp_write(tp, 0xF840, 0x74F8);
	r8168_mac_ocp_write(tp, 0xF842, 0x48C4);
	r8168_mac_ocp_write(tp, 0xF844, 0x8CF8);
	r8168_mac_ocp_write(tp, 0xF846, 0xC404);
	r8168_mac_ocp_write(tp, 0xF848, 0xBC00);
	r8168_mac_ocp_write(tp, 0xF84A, 0xC403);
	r8168_mac_ocp_write(tp, 0xF84C, 0xBC00);
	r8168_mac_ocp_write(tp, 0xF84E, 0x0BF2);
	r8168_mac_ocp_write(tp, 0xF850, 0x0C0A);
	r8168_mac_ocp_write(tp, 0xF852, 0xE434);
	r8168_mac_ocp_write(tp, 0xF854, 0xD3C0);
	r8168_mac_ocp_write(tp, 0xF856, 0x49D9);
	r8168_mac_ocp_write(tp, 0xF858, 0xF01F);
	r8168_mac_ocp_write(tp, 0xF85A, 0xC526);
	r8168_mac_ocp_write(tp, 0xF85C, 0x64A5);
	r8168_mac_ocp_write(tp, 0xF85E, 0x1400);
	r8168_mac_ocp_write(tp, 0xF860, 0xF007);
	r8168_mac_ocp_write(tp, 0xF862, 0x0C01);
	r8168_mac_ocp_write(tp, 0xF864, 0x8CA5);
	r8168_mac_ocp_write(tp, 0xF866, 0x1C15);
	r8168_mac_ocp_write(tp, 0xF868, 0xC51B);
	r8168_mac_ocp_write(tp, 0xF86A, 0x9CA0);
	r8168_mac_ocp_write(tp, 0xF86C, 0xE013);
	r8168_mac_ocp_write(tp, 0xF86E, 0xC519);
	r8168_mac_ocp_write(tp, 0xF870, 0x74A0);
	r8168_mac_ocp_write(tp, 0xF872, 0x48C4);
	r8168_mac_ocp_write(tp, 0xF874, 0x8CA0);
	r8168_mac_ocp_write(tp, 0xF876, 0xC516);
	r8168_mac_ocp_write(tp, 0xF878, 0x74A4);
	r8168_mac_ocp_write(tp, 0xF87A, 0x48C8);
	r8168_mac_ocp_write(tp, 0xF87C, 0x48CA);
	r8168_mac_ocp_write(tp, 0xF87E, 0x9CA4);
	r8168_mac_ocp_write(tp, 0xF880, 0xC512);
	r8168_mac_ocp_write(tp, 0xF882, 0x1B00);
	r8168_mac_ocp_write(tp, 0xF884, 0x9BA0);
	r8168_mac_ocp_write(tp, 0xF886, 0x1B1C);
	r8168_mac_ocp_write(tp, 0xF888, 0x483F);
	r8168_mac_ocp_write(tp, 0xF88A, 0x9BA2);
	r8168_mac_ocp_write(tp, 0xF88C, 0x1B04);
	r8168_mac_ocp_write(tp, 0xF88E, 0xC508);
	r8168_mac_ocp_write(tp, 0xF890, 0x9BA0);
	r8168_mac_ocp_write(tp, 0xF892, 0xC505);
	r8168_mac_ocp_write(tp, 0xF894, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF896, 0xC502);
	r8168_mac_ocp_write(tp, 0xF898, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF89A, 0x0300);
	r8168_mac_ocp_write(tp, 0xF89C, 0x051E);
	r8168_mac_ocp_write(tp, 0xF89E, 0xE434);
	r8168_mac_ocp_write(tp, 0xF8A0, 0xE018);
	r8168_mac_ocp_write(tp, 0xF8A2, 0xE092);
	r8168_mac_ocp_write(tp, 0xF8A4, 0xDE20);
	r8168_mac_ocp_write(tp, 0xF8A6, 0xD3C0);
	r8168_mac_ocp_write(tp, 0xF8A8, 0xC50F);
	r8168_mac_ocp_write(tp, 0xF8AA, 0x76A4);
	r8168_mac_ocp_write(tp, 0xF8AC, 0x49E3);
	r8168_mac_ocp_write(tp, 0xF8AE, 0xF007);
	r8168_mac_ocp_write(tp, 0xF8B0, 0x49C0);
	r8168_mac_ocp_write(tp, 0xF8B2, 0xF103);
	r8168_mac_ocp_write(tp, 0xF8B4, 0xC607);
	r8168_mac_ocp_write(tp, 0xF8B6, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8B8, 0xC606);
	r8168_mac_ocp_write(tp, 0xF8BA, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8BC, 0xC602);
	r8168_mac_ocp_write(tp, 0xF8BE, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8C0, 0x0C4C);
	r8168_mac_ocp_write(tp, 0xF8C2, 0x0C28);
	r8168_mac_ocp_write(tp, 0xF8C4, 0x0C2C);
	r8168_mac_ocp_write(tp, 0xF8C6, 0xDC00);
	r8168_mac_ocp_write(tp, 0xF8C8, 0xC707);
	r8168_mac_ocp_write(tp, 0xF8CA, 0x1D00);
	r8168_mac_ocp_write(tp, 0xF8CC, 0x8DE2);
	r8168_mac_ocp_write(tp, 0xF8CE, 0x48C1);
	r8168_mac_ocp_write(tp, 0xF8D0, 0xC502);
	r8168_mac_ocp_write(tp, 0xF8D2, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF8D4, 0x00AA);
	r8168_mac_ocp_write(tp, 0xF8D6, 0xE0C0);
	r8168_mac_ocp_write(tp, 0xF8D8, 0xC502);
	r8168_mac_ocp_write(tp, 0xF8DA, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF8DC, 0x0132);

	r8168_mac_ocp_write(tp, 0xFC26, 0x8000);

	r8168_mac_ocp_write(tp, 0xFC2A, 0x0743);
	r8168_mac_ocp_write(tp, 0xFC2C, 0x0801);
	r8168_mac_ocp_write(tp, 0xFC2E, 0x0BE9);
	r8168_mac_ocp_write(tp, 0xFC30, 0x02FD);
	r8168_mac_ocp_write(tp, 0xFC32, 0x0C25);
	r8168_mac_ocp_write(tp, 0xFC34, 0x00A9);
	r8168_mac_ocp_write(tp, 0xFC36, 0x012D);

K
Kai-Heng Feng 已提交
4614
	rtl_hw_aspm_clkreq_enable(tp, true);
H
hayeswang 已提交
4615 4616
}

4617 4618 4619 4620 4621 4622 4623
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
4624
		{ 0x04, 0xffff,	0x854a },
4625 4626
		{ 0x01, 0xffff,	0x068b }
	};
4627
	int rg_saw_cnt;
4628 4629

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4630
	rtl_hw_aspm_clkreq_enable(tp, false);
4631
	rtl_ephy_init(tp, e_info_8168h_1);
4632

H
Heiner Kallweit 已提交
4633
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
4634
	rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
4635

4636
	rtl_set_def_aspm_entry_latency(tp);
4637

4638
	rtl_reset_packet_filter(tp);
4639

4640
	rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
4641

4642
	rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
4643

4644
	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
4645

4646
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
4647

4648 4649
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
4650

4651 4652
	rtl8168_config_eee_mac(tp);

4653 4654
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
4655

4656
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
4657

4658
	rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
4659

4660
	rtl_pcie_state_l2l3_disable(tp);
4661 4662

	rtl_writephy(tp, 0x1f, 0x0c42);
4663
	rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
4664 4665 4666 4667 4668 4669
	rtl_writephy(tp, 0x1f, 0x0000);
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
4670
		r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini);
4671 4672
	}

4673 4674 4675 4676
	r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070);
	r8168_mac_ocp_modify(tp, 0xe052, 0x6000, 0x8008);
	r8168_mac_ocp_modify(tp, 0xe0d6, 0x01ff, 0x017f);
	r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f);
4677 4678 4679 4680 4681

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
K
Kai-Heng Feng 已提交
4682 4683

	rtl_hw_aspm_clkreq_enable(tp, true);
4684 4685
}

C
Chun-Hao Lin 已提交
4686 4687
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
4688 4689
	rtl8168ep_stop_cmac(tp);

H
Heiner Kallweit 已提交
4690
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
4691
	rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
C
Chun-Hao Lin 已提交
4692

4693
	rtl_set_def_aspm_entry_latency(tp);
C
Chun-Hao Lin 已提交
4694

4695
	rtl_reset_packet_filter(tp);
C
Chun-Hao Lin 已提交
4696

4697
	rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
C
Chun-Hao Lin 已提交
4698

4699
	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
C
Chun-Hao Lin 已提交
4700

4701
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
C
Chun-Hao Lin 已提交
4702

4703 4704
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
C
Chun-Hao Lin 已提交
4705

4706 4707
	rtl8168_config_eee_mac(tp);

4708
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
C
Chun-Hao Lin 已提交
4709

4710
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
C
Chun-Hao Lin 已提交
4711

4712
	rtl_pcie_state_l2l3_disable(tp);
C
Chun-Hao Lin 已提交
4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4726
	rtl_hw_aspm_clkreq_enable(tp, false);
4727
	rtl_ephy_init(tp, e_info_8168ep_1);
C
Chun-Hao Lin 已提交
4728 4729

	rtl_hw_start_8168ep(tp);
K
Kai-Heng Feng 已提交
4730 4731

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4743
	rtl_hw_aspm_clkreq_enable(tp, false);
4744
	rtl_ephy_init(tp, e_info_8168ep_2);
C
Chun-Hao Lin 已提交
4745 4746 4747

	rtl_hw_start_8168ep(tp);

4748 4749
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
K
Kai-Heng Feng 已提交
4750 4751

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
4752 4753 4754 4755 4756
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_3[] = {
4757 4758 4759 4760
		{ 0x00, 0x0000,	0x0080 },
		{ 0x0d, 0x0100,	0x0200 },
		{ 0x19, 0x8021,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 },
C
Chun-Hao Lin 已提交
4761 4762 4763
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4764
	rtl_hw_aspm_clkreq_enable(tp, false);
4765
	rtl_ephy_init(tp, e_info_8168ep_3);
C
Chun-Hao Lin 已提交
4766 4767 4768

	rtl_hw_start_8168ep(tp);

4769 4770
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
4771

4772 4773 4774
	r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x0271);
	r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
	r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);
K
Kai-Heng Feng 已提交
4775 4776

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
4777 4778
}

4779
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
4780
{
4781
	static const struct ephy_info e_info_8102e_1[] = {
4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

4793
	rtl_set_def_aspm_entry_latency(tp);
4794

4795
	RTL_W8(tp, DBG_REG, FIX_NAK_1);
4796

4797
	RTL_W8(tp, Config1,
4798
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
4799
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4800

4801
	cfg1 = RTL_R8(tp, Config1);
4802
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
4803
		RTL_W8(tp, Config1, cfg1 & ~LEDS0);
4804

4805
	rtl_ephy_init(tp, e_info_8102e_1);
4806 4807
}

4808
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
4809
{
4810
	rtl_set_def_aspm_entry_latency(tp);
4811

4812 4813
	RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4814 4815
}

4816
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
4817
{
4818
	rtl_hw_start_8102e_2(tp);
4819

4820
	rtl_ephy_write(tp, 0x03, 0xc2f9);
4821 4822
}

4823
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835
{
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
4836
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
4837
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
4838

F
Francois Romieu 已提交
4839
	/* Disable Early Tally Counter */
4840
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
4841

4842 4843
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4844

4845
	rtl_ephy_init(tp, e_info_8105e_1);
H
hayeswang 已提交
4846

4847
	rtl_pcie_state_l2l3_disable(tp);
4848 4849
}

4850
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
4851
{
4852
	rtl_hw_start_8105e_1(tp);
4853
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
4854 4855
}

4856 4857 4858 4859 4860 4861 4862
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

4863
	rtl_set_def_aspm_entry_latency(tp);
4864 4865

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
4866
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
4867

4868
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
4869

4870
	rtl_ephy_init(tp, e_info_8402);
4871

H
Heiner Kallweit 已提交
4872
	rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
4873
	rtl_reset_packet_filter(tp);
4874 4875 4876
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
H
hayeswang 已提交
4877

4878
	rtl_pcie_state_l2l3_disable(tp);
4879 4880
}

H
Hayes Wang 已提交
4881 4882
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
K
Kai-Heng Feng 已提交
4883 4884
	rtl_hw_aspm_clkreq_enable(tp, false);

H
Hayes Wang 已提交
4885
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
4886
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
H
Hayes Wang 已提交
4887

4888 4889 4890
	RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
H
hayeswang 已提交
4891

4892
	rtl_pcie_state_l2l3_disable(tp);
K
Kai-Heng Feng 已提交
4893
	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
4894 4895
}

H
Heiner Kallweit 已提交
4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945
DECLARE_RTL_COND(rtl_mac_ocp_e00e_cond)
{
	return r8168_mac_ocp_read(tp, 0xe00e) & BIT(13);
}

static void rtl_hw_start_8125_common(struct rtl8169_private *tp)
{
	rtl_pcie_state_l2l3_disable(tp);

	RTL_W16(tp, 0x382, 0x221b);
	RTL_W8(tp, 0x4500, 0);
	RTL_W16(tp, 0x4800, 0);

	/* disable UPS */
	r8168_mac_ocp_modify(tp, 0xd40a, 0x0010, 0x0000);

	RTL_W8(tp, Config1, RTL_R8(tp, Config1) & ~0x10);

	r8168_mac_ocp_write(tp, 0xc140, 0xffff);
	r8168_mac_ocp_write(tp, 0xc142, 0xffff);

	r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x03a9);
	r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
	r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);

	/* disable new tx descriptor format */
	r8168_mac_ocp_modify(tp, 0xeb58, 0x0001, 0x0000);

	r8168_mac_ocp_modify(tp, 0xe614, 0x0700, 0x0400);
	r8168_mac_ocp_modify(tp, 0xe63e, 0x0c30, 0x0020);
	r8168_mac_ocp_modify(tp, 0xc0b4, 0x0000, 0x000c);
	r8168_mac_ocp_modify(tp, 0xeb6a, 0x00ff, 0x0033);
	r8168_mac_ocp_modify(tp, 0xeb50, 0x03e0, 0x0040);
	r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0030);
	r8168_mac_ocp_modify(tp, 0xe040, 0x1000, 0x0000);
	r8168_mac_ocp_modify(tp, 0xe0c0, 0x4f0f, 0x4403);
	r8168_mac_ocp_modify(tp, 0xe052, 0x0080, 0x0067);
	r8168_mac_ocp_modify(tp, 0xc0ac, 0x0080, 0x1f00);
	r8168_mac_ocp_modify(tp, 0xd430, 0x0fff, 0x047f);
	r8168_mac_ocp_modify(tp, 0xe84c, 0x0000, 0x00c0);
	r8168_mac_ocp_modify(tp, 0xea1c, 0x0004, 0x0000);
	r8168_mac_ocp_modify(tp, 0xeb54, 0x0000, 0x0001);
	udelay(1);
	r8168_mac_ocp_modify(tp, 0xeb54, 0x0001, 0x0000);
	RTL_W16(tp, 0x1880, RTL_R16(tp, 0x1880) & ~0x0030);

	r8168_mac_ocp_write(tp, 0xe098, 0xc302);

	rtl_udelay_loop_wait_low(tp, &rtl_mac_ocp_e00e_cond, 1000, 10);

4946 4947
	rtl8125_config_eee_mac(tp);

H
Heiner Kallweit 已提交
4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	udelay(10);
}

static void rtl_hw_start_8125_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8125_1[] = {
		{ 0x01, 0xffff, 0xa812 },
		{ 0x09, 0xffff, 0x520c },
		{ 0x04, 0xffff, 0xd000 },
		{ 0x0d, 0xffff, 0xf702 },
		{ 0x0a, 0xffff, 0x8653 },
		{ 0x06, 0xffff, 0x001e },
		{ 0x08, 0xffff, 0x3595 },
		{ 0x20, 0xffff, 0x9455 },
		{ 0x21, 0xffff, 0x99ff },
		{ 0x02, 0xffff, 0x6046 },
		{ 0x29, 0xffff, 0xfe00 },
		{ 0x23, 0xffff, 0xab62 },

		{ 0x41, 0xffff, 0xa80c },
		{ 0x49, 0xffff, 0x520c },
		{ 0x44, 0xffff, 0xd000 },
		{ 0x4d, 0xffff, 0xf702 },
		{ 0x4a, 0xffff, 0x8653 },
		{ 0x46, 0xffff, 0x001e },
		{ 0x48, 0xffff, 0x3595 },
		{ 0x60, 0xffff, 0x9455 },
		{ 0x61, 0xffff, 0x99ff },
		{ 0x42, 0xffff, 0x6046 },
		{ 0x69, 0xffff, 0xfe00 },
		{ 0x63, 0xffff, 0xab62 },
	};

	rtl_set_def_aspm_entry_latency(tp);

	/* disable aspm and clock request before access ephy */
	rtl_hw_aspm_clkreq_enable(tp, false);
	rtl_ephy_init(tp, e_info_8125_1);

	rtl_hw_start_8125_common(tp);
}

static void rtl_hw_start_8125_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8125_2[] = {
		{ 0x04, 0xffff, 0xd000 },
		{ 0x0a, 0xffff, 0x8653 },
		{ 0x23, 0xffff, 0xab66 },
		{ 0x20, 0xffff, 0x9455 },
		{ 0x21, 0xffff, 0x99ff },
		{ 0x29, 0xffff, 0xfe04 },

		{ 0x44, 0xffff, 0xd000 },
		{ 0x4a, 0xffff, 0x8653 },
		{ 0x63, 0xffff, 0xab66 },
		{ 0x60, 0xffff, 0x9455 },
		{ 0x61, 0xffff, 0x99ff },
		{ 0x69, 0xffff, 0xfe04 },
	};

	rtl_set_def_aspm_entry_latency(tp);

	/* disable aspm and clock request before access ephy */
	rtl_hw_aspm_clkreq_enable(tp, false);
	rtl_ephy_init(tp, e_info_8125_2);

	rtl_hw_start_8125_common(tp);
}

5018 5019 5020 5021 5022 5023 5024
static void rtl_hw_config(struct rtl8169_private *tp)
{
	static const rtl_generic_fct hw_configs[] = {
		[RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
		[RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
		[RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
		[RTL_GIGA_MAC_VER_10] = NULL,
5025 5026
		[RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168b,
		[RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168b,
5027 5028 5029 5030
		[RTL_GIGA_MAC_VER_13] = NULL,
		[RTL_GIGA_MAC_VER_14] = NULL,
		[RTL_GIGA_MAC_VER_15] = NULL,
		[RTL_GIGA_MAC_VER_16] = NULL,
5031
		[RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168b,
5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044
		[RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
		[RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
		[RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
		[RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
		[RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
		[RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
		[RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
		[RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
		[RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
		[RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
5045
		[RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168d,
5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065
		[RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
		[RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
		[RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
		[RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
		[RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
		[RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
		[RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
		[RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
		[RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
		[RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
		[RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
		[RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
		[RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
		[RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
		[RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
		[RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
H
Heiner Kallweit 已提交
5066 5067
		[RTL_GIGA_MAC_VER_60] = rtl_hw_start_8125_1,
		[RTL_GIGA_MAC_VER_61] = rtl_hw_start_8125_2,
5068 5069 5070 5071 5072 5073
	};

	if (hw_configs[tp->mac_version])
		hw_configs[tp->mac_version](tp);
}

H
Heiner Kallweit 已提交
5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084
static void rtl_hw_start_8125(struct rtl8169_private *tp)
{
	int i;

	/* disable interrupt coalescing */
	for (i = 0xa00; i < 0xb00; i += 4)
		RTL_W32(tp, i, 0);

	rtl_hw_config(tp);
}

5085
static void rtl_hw_start_8168(struct rtl8169_private *tp)
5086
{
5087 5088 5089 5090
	if (rtl_is_8168evl_up(tp))
		RTL_W8(tp, MaxTxPacketSize, EarlySize);
	else
		RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
5091

5092
	rtl_hw_config(tp);
5093 5094 5095

	/* disable interrupt coalescing */
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
5096 5097
}

5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118
static void rtl_hw_start_8169(struct rtl8169_private *tp)
{
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);

	RTL_W8(tp, EarlyTxThres, NoEarlyTx);

	tp->cp_cmd |= PCIMulRW;

	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
		netif_dbg(tp, drv, tp->dev,
			  "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
		tp->cp_cmd |= (1 << 14);
	}

	RTL_W16(tp, CPlusCmd, tp->cp_cmd);

	rtl8169_set_magic_reg(tp, tp->mac_version);

	RTL_W32(tp, RxMissed, 0);
5119 5120 5121

	/* disable interrupt coalescing */
	RTL_W16(tp, IntrMitigate, 0x0000);
5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132
}

static void rtl_hw_start(struct  rtl8169_private *tp)
{
	rtl_unlock_config_regs(tp);

	tp->cp_cmd &= CPCMD_MASK;
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		rtl_hw_start_8169(tp);
H
Heiner Kallweit 已提交
5133 5134
	else if (rtl_is_8125(tp))
		rtl_hw_start_8125(tp);
5135 5136 5137 5138 5139 5140 5141
	else
		rtl_hw_start_8168(tp);

	rtl_set_rx_max_size(tp);
	rtl_set_rx_tx_desc_registers(tp);
	rtl_lock_config_regs(tp);

5142 5143
	rtl_jumbo_config(tp, tp->dev->mtu);

5144
	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
5145
	RTL_R16(tp, CPlusCmd);
5146 5147 5148 5149 5150 5151 5152
	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
	rtl_init_rxcfg(tp);
	rtl_set_tx_config_registers(tp);
	rtl_set_rx_mode(tp->dev);
	rtl_irq_enable(tp);
}

L
Linus Torvalds 已提交
5153 5154
static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
5155 5156
	struct rtl8169_private *tp = netdev_priv(dev);

5157
	rtl_jumbo_config(tp, new_mtu);
F
Francois Romieu 已提交
5158

L
Linus Torvalds 已提交
5159
	dev->mtu = new_mtu;
5160 5161
	netdev_update_features(dev);

S
Stanislaw Gruszka 已提交
5162
	return 0;
L
Linus Torvalds 已提交
5163 5164 5165 5166
}

static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
{
A
Al Viro 已提交
5167
	desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
L
Linus Torvalds 已提交
5168 5169 5170
	desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
}

5171
static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
L
Linus Torvalds 已提交
5172 5173 5174
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

5175 5176 5177
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();

5178
	desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
L
Linus Torvalds 已提交
5179 5180
}

5181 5182
static struct page *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					  struct RxDesc *desc)
L
Linus Torvalds 已提交
5183
{
H
Heiner Kallweit 已提交
5184
	struct device *d = tp_to_dev(tp);
5185
	int node = dev_to_node(d);
5186 5187
	dma_addr_t mapping;
	struct page *data;
L
Linus Torvalds 已提交
5188

5189
	data = alloc_pages_node(node, GFP_KERNEL, get_order(R8169_RX_BUF_SIZE));
E
Eric Dumazet 已提交
5190 5191
	if (!data)
		return NULL;
5192

5193
	mapping = dma_map_page(d, data, 0, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
5194 5195 5196
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
5197 5198
		__free_pages(data, get_order(R8169_RX_BUF_SIZE));
		return NULL;
5199
	}
L
Linus Torvalds 已提交
5200

5201 5202
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc);
5203

5204
	return data;
L
Linus Torvalds 已提交
5205 5206 5207 5208
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
5209
	unsigned int i;
L
Linus Torvalds 已提交
5210

5211 5212 5213 5214 5215 5216 5217
	for (i = 0; i < NUM_RX_DESC && tp->Rx_databuff[i]; i++) {
		dma_unmap_page(tp_to_dev(tp),
			       le64_to_cpu(tp->RxDescArray[i].addr),
			       R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
		__free_pages(tp->Rx_databuff[i], get_order(R8169_RX_BUF_SIZE));
		tp->Rx_databuff[i] = NULL;
		rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
L
Linus Torvalds 已提交
5218 5219 5220
	}
}

S
Stanislaw Gruszka 已提交
5221
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
L
Linus Torvalds 已提交
5222
{
S
Stanislaw Gruszka 已提交
5223 5224
	desc->opts1 |= cpu_to_le32(RingEnd);
}
5225

S
Stanislaw Gruszka 已提交
5226 5227 5228
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
	unsigned int i;
L
Linus Torvalds 已提交
5229

S
Stanislaw Gruszka 已提交
5230
	for (i = 0; i < NUM_RX_DESC; i++) {
5231
		struct page *data;
5232

S
Stanislaw Gruszka 已提交
5233
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
5234
		if (!data) {
H
Heiner Kallweit 已提交
5235 5236
			rtl8169_rx_clear(tp);
			return -ENOMEM;
E
Eric Dumazet 已提交
5237 5238
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
5239 5240
	}

S
Stanislaw Gruszka 已提交
5241 5242
	rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);

H
Heiner Kallweit 已提交
5243
	return 0;
L
Linus Torvalds 已提交
5244 5245
}

5246
static int rtl8169_init_ring(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5247 5248 5249
{
	rtl8169_init_ring_indexes(tp);

5250 5251
	memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
	memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
L
Linus Torvalds 已提交
5252

S
Stanislaw Gruszka 已提交
5253
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
5254 5255
}

5256
static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
L
Linus Torvalds 已提交
5257 5258 5259 5260
				 struct TxDesc *desc)
{
	unsigned int len = tx_skb->len;

5261 5262
	dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);

L
Linus Torvalds 已提交
5263 5264 5265 5266 5267 5268
	desc->opts1 = 0x00;
	desc->opts2 = 0x00;
	desc->addr = 0x00;
	tx_skb->len = 0;
}

5269 5270
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
5271 5272 5273
{
	unsigned int i;

5274 5275
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
5276 5277 5278 5279 5280 5281
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

H
Heiner Kallweit 已提交
5282
			rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
L
Linus Torvalds 已提交
5283 5284
					     tp->TxDescArray + entry);
			if (skb) {
5285
				dev_consume_skb_any(skb);
L
Linus Torvalds 已提交
5286 5287 5288 5289
				tx_skb->skb = NULL;
			}
		}
	}
5290 5291 5292 5293 5294
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
L
Linus Torvalds 已提交
5295
	tp->cur_tx = tp->dirty_tx = 0;
5296
	netdev_reset_queue(tp->dev);
L
Linus Torvalds 已提交
5297 5298
}

5299
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5300
{
D
David Howells 已提交
5301
	struct net_device *dev = tp->dev;
5302
	int i;
L
Linus Torvalds 已提交
5303

5304 5305
	napi_disable(&tp->napi);
	netif_stop_queue(dev);
5306
	synchronize_rcu();
L
Linus Torvalds 已提交
5307

5308 5309
	rtl8169_hw_reset(tp);

5310
	for (i = 0; i < NUM_RX_DESC; i++)
5311
		rtl8169_mark_to_asic(tp->RxDescArray + i);
5312

L
Linus Torvalds 已提交
5313
	rtl8169_tx_clear(tp);
5314
	rtl8169_init_ring_indexes(tp);
L
Linus Torvalds 已提交
5315

5316
	napi_enable(&tp->napi);
5317
	rtl_hw_start(tp);
5318
	netif_wake_queue(dev);
L
Linus Torvalds 已提交
5319 5320 5321 5322
}

static void rtl8169_tx_timeout(struct net_device *dev)
{
5323 5324 5325
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
5326 5327
}

5328 5329 5330 5331 5332 5333 5334 5335 5336 5337
static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
{
	u32 status = opts0 | len;

	if (entry == NUM_TX_DESC - 1)
		status |= RingEnd;

	return cpu_to_le32(status);
}

L
Linus Torvalds 已提交
5338
static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
F
Francois Romieu 已提交
5339
			      u32 *opts)
L
Linus Torvalds 已提交
5340 5341 5342
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int cur_frag, entry;
5343
	struct TxDesc *uninitialized_var(txd);
H
Heiner Kallweit 已提交
5344
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
5345 5346 5347

	entry = tp->cur_tx;
	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
5348
		const skb_frag_t *frag = info->frags + cur_frag;
L
Linus Torvalds 已提交
5349
		dma_addr_t mapping;
5350
		u32 len;
L
Linus Torvalds 已提交
5351 5352 5353 5354 5355
		void *addr;

		entry = (entry + 1) % NUM_TX_DESC;

		txd = tp->TxDescArray + entry;
E
Eric Dumazet 已提交
5356
		len = skb_frag_size(frag);
5357
		addr = skb_frag_address(frag);
5358
		mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
5359 5360 5361 5362
		if (unlikely(dma_mapping_error(d, mapping))) {
			if (net_ratelimit())
				netif_err(tp, drv, tp->dev,
					  "Failed to map TX fragments DMA!\n");
5363
			goto err_out;
5364
		}
L
Linus Torvalds 已提交
5365

5366
		txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
F
Francois Romieu 已提交
5367
		txd->opts2 = cpu_to_le32(opts[1]);
L
Linus Torvalds 已提交
5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378
		txd->addr = cpu_to_le64(mapping);

		tp->tx_skb[entry].len = len;
	}

	if (cur_frag) {
		tp->tx_skb[entry].skb = skb;
		txd->opts1 |= cpu_to_le32(LastFrag);
	}

	return cur_frag;
5379 5380 5381 5382

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
5383 5384
}

5385 5386 5387 5388 5389
static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
{
	return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
}

H
hayeswang 已提交
5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412
/* msdn_giant_send_check()
 * According to the document of microsoft, the TCP Pseudo Header excludes the
 * packet length for IPv6 TCP large packets.
 */
static int msdn_giant_send_check(struct sk_buff *skb)
{
	const struct ipv6hdr *ipv6h;
	struct tcphdr *th;
	int ret;

	ret = skb_cow_head(skb, 0);
	if (ret)
		return ret;

	ipv6h = ipv6_hdr(skb);
	th = tcp_hdr(skb);

	th->check = 0;
	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);

	return ret;
}

5413
static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
5414
{
5415 5416
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
5417 5418
	if (mss) {
		opts[0] |= TD_LSO;
H
hayeswang 已提交
5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434
		opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
5435
	u32 transport_offset = (u32)skb_transport_offset(skb);
H
hayeswang 已提交
5436 5437 5438
	u32 mss = skb_shinfo(skb)->gso_size;

	if (mss) {
5439
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455
		case htons(ETH_P_IP):
			opts[0] |= TD1_GTSENV4;
			break;

		case htons(ETH_P_IPV6):
			if (msdn_giant_send_check(skb))
				return false;

			opts[0] |= TD1_GTSENV6;
			break;

		default:
			WARN_ON_ONCE(1);
			break;
		}

H
hayeswang 已提交
5456
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
H
hayeswang 已提交
5457
		opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
5458
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
5459
		u8 ip_protocol;
L
Linus Torvalds 已提交
5460

5461
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
5481 5482
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
5483 5484

		opts[1] |= transport_offset << TCPHO_SHIFT;
5485 5486
	} else {
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
5487
			return !eth_skb_pad(skb);
L
Linus Torvalds 已提交
5488
	}
H
hayeswang 已提交
5489

5490
	return true;
L
Linus Torvalds 已提交
5491 5492
}

5493 5494 5495 5496 5497 5498 5499 5500 5501
static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
			       unsigned int nr_frags)
{
	unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;

	/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
	return slots_avail > nr_frags;
}

5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513
/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
		return false;
	default:
		return true;
	}
}

H
Heiner Kallweit 已提交
5514 5515 5516 5517 5518 5519 5520 5521
static void rtl8169_doorbell(struct rtl8169_private *tp)
{
	if (rtl_is_8125(tp))
		RTL_W16(tp, TxPoll_8125, BIT(0));
	else
		RTL_W8(tp, TxPoll, NPQ);
}

5522 5523
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
5524 5525
{
	struct rtl8169_private *tp = netdev_priv(dev);
5526
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
L
Linus Torvalds 已提交
5527
	struct TxDesc *txd = tp->TxDescArray + entry;
H
Heiner Kallweit 已提交
5528
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
5529
	dma_addr_t mapping;
5530
	u32 opts[2], len;
H
Heiner Kallweit 已提交
5531 5532
	bool stop_queue;
	bool door_bell;
5533
	int frags;
5534

5535
	if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
5536
		netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
5537
		goto err_stop_0;
L
Linus Torvalds 已提交
5538 5539 5540
	}

	if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
5541 5542
		goto err_stop_0;

5543
	opts[1] = rtl8169_tx_vlan_tag(skb);
5544 5545
	opts[0] = DescOwn;

5546
	if (rtl_chip_supports_csum_v2(tp)) {
5547 5548
		if (!rtl8169_tso_csum_v2(tp, skb, opts))
			goto err_dma_0;
5549 5550
	} else {
		rtl8169_tso_csum_v1(skb, opts);
H
hayeswang 已提交
5551
	}
5552

5553
	len = skb_headlen(skb);
5554
	mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
5555 5556 5557
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
5558
		goto err_dma_0;
5559
	}
5560 5561 5562

	tp->tx_skb[entry].len = len;
	txd->addr = cpu_to_le64(mapping);
L
Linus Torvalds 已提交
5563

F
Francois Romieu 已提交
5564
	frags = rtl8169_xmit_frags(tp, skb, opts);
5565 5566 5567
	if (frags < 0)
		goto err_dma_1;
	else if (frags)
F
Francois Romieu 已提交
5568
		opts[0] |= FirstFrag;
5569
	else {
F
Francois Romieu 已提交
5570
		opts[0] |= FirstFrag | LastFrag;
L
Linus Torvalds 已提交
5571 5572 5573
		tp->tx_skb[entry].skb = skb;
	}

F
Francois Romieu 已提交
5574 5575
	txd->opts2 = cpu_to_le32(opts[1]);

5576 5577
	skb_tx_timestamp(skb);

5578 5579
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
5580

H
Heiner Kallweit 已提交
5581 5582
	door_bell = __netdev_sent_queue(dev, skb->len, netdev_xmit_more());

5583
	txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
L
Linus Torvalds 已提交
5584

5585
	/* Force all memory writes to complete before notifying device */
5586
	wmb();
L
Linus Torvalds 已提交
5587

5588 5589
	tp->cur_tx += frags + 1;

H
Heiner Kallweit 已提交
5590 5591
	stop_queue = !rtl_tx_slots_avail(tp, MAX_SKB_FRAGS);
	if (unlikely(stop_queue)) {
5592 5593 5594 5595 5596
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
		netif_stop_queue(dev);
5597
		door_bell = true;
H
Heiner Kallweit 已提交
5598 5599 5600
	}

	if (door_bell)
H
Heiner Kallweit 已提交
5601
		rtl8169_doorbell(tp);
H
Heiner Kallweit 已提交
5602 5603

	if (unlikely(stop_queue)) {
5604 5605 5606 5607 5608 5609 5610
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
F
Francois Romieu 已提交
5611
		smp_mb();
5612
		if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
5613
			netif_start_queue(dev);
L
Linus Torvalds 已提交
5614 5615
	}

5616
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
5617

5618
err_dma_1:
5619
	rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
5620
err_dma_0:
5621
	dev_kfree_skb_any(skb);
5622 5623 5624 5625
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
5626
	netif_stop_queue(dev);
5627
	dev->stats.tx_dropped++;
5628
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
5629 5630
}

5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663
static netdev_features_t rtl8169_features_check(struct sk_buff *skb,
						struct net_device *dev,
						netdev_features_t features)
{
	int transport_offset = skb_transport_offset(skb);
	struct rtl8169_private *tp = netdev_priv(dev);

	if (skb_is_gso(skb)) {
		if (transport_offset > GTTCPHO_MAX &&
		    rtl_chip_supports_csum_v2(tp))
			features &= ~NETIF_F_ALL_TSO;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		if (skb->len < ETH_ZLEN) {
			switch (tp->mac_version) {
			case RTL_GIGA_MAC_VER_11:
			case RTL_GIGA_MAC_VER_12:
			case RTL_GIGA_MAC_VER_17:
			case RTL_GIGA_MAC_VER_34:
				features &= ~NETIF_F_CSUM_MASK;
				break;
			default:
				break;
			}
		}

		if (transport_offset > TCPHO_MAX &&
		    rtl_chip_supports_csum_v2(tp))
			features &= ~NETIF_F_CSUM_MASK;
	}

	return vlan_features_check(skb, features);
}

L
Linus Torvalds 已提交
5664 5665 5666 5667 5668 5669 5670 5671 5672
static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	u16 pci_status, pci_cmd;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	pci_read_config_word(pdev, PCI_STATUS, &pci_status);

5673 5674
	netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
		  pci_cmd, pci_status);
L
Linus Torvalds 已提交
5675 5676 5677 5678

	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
5679 5680
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
5681 5682 5683
	 *
	 * Feel free to adjust to your needs.
	 */
5684
	if (pdev->broken_parity_status)
5685 5686 5687 5688 5689
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
5690 5691 5692 5693 5694 5695

	pci_write_config_word(pdev, PCI_STATUS,
		pci_status & (PCI_STATUS_DETECTED_PARITY |
		PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
		PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));

5696
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
5697 5698
}

5699 5700
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
		   int budget)
L
Linus Torvalds 已提交
5701
{
5702
	unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
L
Linus Torvalds 已提交
5703 5704 5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716

	dirty_tx = tp->dirty_tx;
	smp_rmb();
	tx_left = tp->cur_tx - dirty_tx;

	while (tx_left > 0) {
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		struct ring_info *tx_skb = tp->tx_skb + entry;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

5717 5718 5719 5720 5721 5722
		/* This barrier is needed to keep us from reading
		 * any other fields out of the Tx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

H
Heiner Kallweit 已提交
5723
		rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
5724
				     tp->TxDescArray + entry);
5725
		if (tx_skb->skb) {
5726 5727
			pkts_compl++;
			bytes_compl += tx_skb->skb->len;
5728
			napi_consume_skb(tx_skb->skb, budget);
L
Linus Torvalds 已提交
5729 5730 5731 5732 5733 5734 5735
			tx_skb->skb = NULL;
		}
		dirty_tx++;
		tx_left--;
	}

	if (tp->dirty_tx != dirty_tx) {
5736 5737 5738 5739 5740 5741 5742
		netdev_completed_queue(dev, pkts_compl, bytes_compl);

		u64_stats_update_begin(&tp->tx_stats.syncp);
		tp->tx_stats.packets += pkts_compl;
		tp->tx_stats.bytes += bytes_compl;
		u64_stats_update_end(&tp->tx_stats.syncp);

L
Linus Torvalds 已提交
5743
		tp->dirty_tx = dirty_tx;
5744 5745 5746 5747 5748 5749 5750
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
F
Francois Romieu 已提交
5751
		smp_mb();
L
Linus Torvalds 已提交
5752
		if (netif_queue_stopped(dev) &&
5753
		    rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
L
Linus Torvalds 已提交
5754 5755
			netif_wake_queue(dev);
		}
5756 5757 5758 5759 5760 5761
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
		 */
5762
		if (tp->cur_tx != dirty_tx)
H
Heiner Kallweit 已提交
5763
			rtl8169_doorbell(tp);
L
Linus Torvalds 已提交
5764 5765 5766
	}
}

5767 5768 5769 5770 5771
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
5772
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
5773 5774 5775 5776
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
5777
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
5778 5779
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
5780
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
5781 5782
}

5783
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
L
Linus Torvalds 已提交
5784 5785
{
	unsigned int cur_rx, rx_left;
E
Eric Dumazet 已提交
5786
	unsigned int count;
L
Linus Torvalds 已提交
5787 5788 5789

	cur_rx = tp->cur_rx;

5790
	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
L
Linus Torvalds 已提交
5791
		unsigned int entry = cur_rx % NUM_RX_DESC;
5792
		const void *rx_buf = page_address(tp->Rx_databuff[entry]);
5793
		struct RxDesc *desc = tp->RxDescArray + entry;
L
Linus Torvalds 已提交
5794 5795
		u32 status;

5796
		status = le32_to_cpu(desc->opts1);
L
Linus Torvalds 已提交
5797 5798
		if (status & DescOwn)
			break;
5799 5800 5801 5802 5803 5804 5805

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
5806
		if (unlikely(status & RxRES)) {
5807 5808
			netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
				   status);
5809
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
5810
			if (status & (RxRWT | RxRUNT))
5811
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
5812
			if (status & RxCRC)
5813
				dev->stats.rx_crc_errors++;
5814 5815
			if (status & (RxRUNT | RxCRC) && !(status & RxRWT) &&
			    dev->features & NETIF_F_RXALL) {
B
Ben Greear 已提交
5816
				goto process_pkt;
5817
			}
L
Linus Torvalds 已提交
5818
		} else {
H
Heiner Kallweit 已提交
5819
			unsigned int pkt_size;
E
Eric Dumazet 已提交
5820
			struct sk_buff *skb;
B
Ben Greear 已提交
5821 5822

process_pkt:
H
Heiner Kallweit 已提交
5823
			pkt_size = status & GENMASK(13, 0);
B
Ben Greear 已提交
5824
			if (likely(!(dev->features & NETIF_F_RXFCS)))
H
Heiner Kallweit 已提交
5825
				pkt_size -= ETH_FCS_LEN;
5826 5827 5828 5829 5830 5831
			/*
			 * The driver does not support incoming fragmented
			 * frames. They are seen as a symptom of over-mtu
			 * sized frames.
			 */
			if (unlikely(rtl8169_fragmented_frame(status))) {
5832 5833
				dev->stats.rx_dropped++;
				dev->stats.rx_length_errors++;
5834
				goto release_descriptor;
5835 5836
			}

H
Heiner Kallweit 已提交
5837 5838
			skb = napi_alloc_skb(&tp->napi, pkt_size);
			if (unlikely(!skb)) {
E
Eric Dumazet 已提交
5839
				dev->stats.rx_dropped++;
5840
				goto release_descriptor;
L
Linus Torvalds 已提交
5841 5842
			}

5843 5844 5845
			dma_sync_single_for_cpu(tp_to_dev(tp),
						le64_to_cpu(desc->addr),
						pkt_size, DMA_FROM_DEVICE);
5846 5847
			prefetch(rx_buf);
			skb_copy_to_linear_data(skb, rx_buf, pkt_size);
H
Heiner Kallweit 已提交
5848 5849 5850
			skb->tail += pkt_size;
			skb->len = pkt_size;

5851 5852 5853 5854
			dma_sync_single_for_device(tp_to_dev(tp),
						   le64_to_cpu(desc->addr),
						   pkt_size, DMA_FROM_DEVICE);

E
Eric Dumazet 已提交
5855
			rtl8169_rx_csum(skb, status);
L
Linus Torvalds 已提交
5856 5857
			skb->protocol = eth_type_trans(skb, dev);

5858 5859
			rtl8169_rx_vlan_tag(desc, skb);

5860 5861 5862
			if (skb->pkt_type == PACKET_MULTICAST)
				dev->stats.multicast++;

5863
			napi_gro_receive(&tp->napi, skb);
L
Linus Torvalds 已提交
5864

J
Junchang Wang 已提交
5865 5866 5867 5868
			u64_stats_update_begin(&tp->rx_stats.syncp);
			tp->rx_stats.packets++;
			tp->rx_stats.bytes += pkt_size;
			u64_stats_update_end(&tp->rx_stats.syncp);
L
Linus Torvalds 已提交
5869
		}
5870 5871
release_descriptor:
		desc->opts2 = 0;
5872
		rtl8169_mark_to_asic(desc);
L
Linus Torvalds 已提交
5873 5874 5875 5876 5877 5878 5879 5880
	}

	count = cur_rx - tp->cur_rx;
	tp->cur_rx = cur_rx;

	return count;
}

F
Francois Romieu 已提交
5881
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
5882
{
5883
	struct rtl8169_private *tp = dev_instance;
5884
	u32 status = rtl_get_events(tp);
L
Linus Torvalds 已提交
5885

5886 5887
	if (!tp->irq_enabled || (status & 0xffff) == 0xffff ||
	    !(status & tp->irq_mask))
5888
		return IRQ_NONE;
L
Linus Torvalds 已提交
5889

5890 5891 5892 5893
	if (unlikely(status & SYSErr)) {
		rtl8169_pcierr_interrupt(tp->dev);
		goto out;
	}
5894

5895 5896
	if (status & LinkChg)
		phy_mac_interrupt(tp->phydev);
L
Linus Torvalds 已提交
5897

5898 5899 5900 5901 5902
	if (unlikely(status & RxFIFOOver &&
	    tp->mac_version == RTL_GIGA_MAC_VER_11)) {
		netif_stop_queue(tp->dev);
		/* XXX - Hack alert. See rtl_task(). */
		set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
5903
	}
L
Linus Torvalds 已提交
5904

5905 5906
	rtl_irq_disable(tp);
	napi_schedule_irqoff(&tp->napi);
5907 5908
out:
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
5909

5910
	return IRQ_HANDLED;
L
Linus Torvalds 已提交
5911 5912
}

5913 5914
static void rtl_task(struct work_struct *work)
{
5915 5916 5917 5918 5919 5920
	static const struct {
		int bitnr;
		void (*action)(struct rtl8169_private *);
	} rtl_work[] = {
		{ RTL_FLAG_TASK_RESET_PENDING,	rtl_reset_work },
	};
5921 5922
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
5923 5924 5925 5926 5927
	struct net_device *dev = tp->dev;
	int i;

	rtl_lock_work(tp);

5928 5929
	if (!netif_running(dev) ||
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
5930 5931 5932 5933 5934 5935 5936 5937 5938
		goto out_unlock;

	for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
		bool pending;

		pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
		if (pending)
			rtl_work[i].action(tp);
	}
5939

5940 5941
out_unlock:
	rtl_unlock_work(tp);
5942 5943
}

5944
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
5945
{
5946 5947
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
5948
	int work_done;
5949

5950
	work_done = rtl_rx(dev, tp, (u32) budget);
5951

5952
	rtl_tx(dev, tp, budget);
L
Linus Torvalds 已提交
5953

5954
	if (work_done < budget) {
5955
		napi_complete_done(napi, work_done);
5956
		rtl_irq_enable(tp);
L
Linus Torvalds 已提交
5957 5958
	}

5959
	return work_done;
L
Linus Torvalds 已提交
5960 5961
}

5962
static void rtl8169_rx_missed(struct net_device *dev)
5963 5964 5965 5966 5967 5968
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (tp->mac_version > RTL_GIGA_MAC_VER_06)
		return;

5969 5970
	dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
	RTL_W32(tp, RxMissed, 0);
5971 5972
}

5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984
static void r8169_phylink_handler(struct net_device *ndev)
{
	struct rtl8169_private *tp = netdev_priv(ndev);

	if (netif_carrier_ok(ndev)) {
		rtl_link_chg_patch(tp);
		pm_request_resume(&tp->pci_dev->dev);
	} else {
		pm_runtime_idle(&tp->pci_dev->dev);
	}

	if (net_ratelimit())
5985
		phy_print_status(tp->phydev);
5986 5987 5988 5989
}

static int r8169_phy_connect(struct rtl8169_private *tp)
{
5990
	struct phy_device *phydev = tp->phydev;
5991 5992 5993
	phy_interface_t phy_mode;
	int ret;

5994
	phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
5995 5996 5997 5998 5999 6000 6001
		   PHY_INTERFACE_MODE_MII;

	ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
				 phy_mode);
	if (ret)
		return ret;

6002
	if (!tp->supports_gmii)
6003 6004
		phy_set_max_speed(phydev, SPEED_100);

6005
	phy_support_asym_pause(phydev);
6006 6007 6008 6009 6010 6011

	phy_attached_info(phydev);

	return 0;
}

L
Linus Torvalds 已提交
6012 6013 6014 6015
static void rtl8169_down(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

6016
	phy_stop(tp->phydev);
6017

6018
	napi_disable(&tp->napi);
6019
	netif_stop_queue(dev);
L
Linus Torvalds 已提交
6020

6021
	rtl8169_hw_reset(tp);
S
Stanislaw Gruszka 已提交
6022 6023
	/*
	 * At this point device interrupts can not be enabled in any function,
6024 6025
	 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
	 * and napi is disabled (rtl8169_poll).
S
Stanislaw Gruszka 已提交
6026
	 */
6027
	rtl8169_rx_missed(dev);
L
Linus Torvalds 已提交
6028 6029

	/* Give a racing hard_start_xmit a few cycles to complete. */
6030
	synchronize_rcu();
L
Linus Torvalds 已提交
6031 6032 6033 6034

	rtl8169_tx_clear(tp);

	rtl8169_rx_clear(tp);
F
françois romieu 已提交
6035 6036

	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
6037 6038 6039 6040 6041 6042 6043
}

static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

6044 6045
	pm_runtime_get_sync(&pdev->dev);

F
Francois Romieu 已提交
6046
	/* Update counters before going down */
6047
	rtl8169_update_counters(tp);
6048

6049
	rtl_lock_work(tp);
6050 6051
	/* Clear all task flags */
	bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6052

L
Linus Torvalds 已提交
6053
	rtl8169_down(dev);
6054
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
6055

6056 6057
	cancel_work_sync(&tp->wk.work);

6058
	phy_disconnect(tp->phydev);
6059

6060
	pci_free_irq(pdev, 0, tp);
L
Linus Torvalds 已提交
6061

6062 6063 6064 6065
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
6066 6067 6068
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

6069 6070
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
6071 6072 6073
	return 0;
}

6074 6075 6076 6077 6078
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

V
Ville Syrjälä 已提交
6079
	rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
6080 6081 6082
}
#endif

6083 6084 6085 6086 6087 6088 6089 6090 6091
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
6092
	 * Rx and Tx descriptors needs 256 bytes alignment.
6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
		goto err_pm_runtime_put;

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

6105
	retval = rtl8169_init_ring(tp);
6106 6107 6108 6109 6110
	if (retval < 0)
		goto err_free_rx_1;

	rtl_request_firmware(tp);

6111
	retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
6112
				 dev->name);
6113 6114 6115
	if (retval < 0)
		goto err_release_fw_2;

6116 6117 6118 6119
	retval = r8169_phy_connect(tp);
	if (retval)
		goto err_free_irq;

6120 6121 6122 6123 6124 6125 6126 6127 6128 6129
	rtl_lock_work(tp);

	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);

	napi_enable(&tp->napi);

	rtl8169_init_phy(dev, tp);

	rtl_pll_power_up(tp);

6130
	rtl_hw_start(tp);
6131

6132
	if (!rtl8169_init_counter_offsets(tp))
6133 6134
		netif_warn(tp, hw, dev, "counter reset/update failed\n");

6135
	phy_start(tp->phydev);
6136 6137 6138 6139
	netif_start_queue(dev);

	rtl_unlock_work(tp);

6140
	pm_runtime_put_sync(&pdev->dev);
6141 6142 6143
out:
	return retval;

6144 6145
err_free_irq:
	pci_free_irq(pdev, 0, tp);
6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161
err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
err_pm_runtime_put:
	pm_runtime_put_noidle(&pdev->dev);
	goto out;
}

6162
static void
J
Junchang Wang 已提交
6163
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
6164 6165
{
	struct rtl8169_private *tp = netdev_priv(dev);
6166
	struct pci_dev *pdev = tp->pci_dev;
6167
	struct rtl8169_counters *counters = tp->counters;
J
Junchang Wang 已提交
6168
	unsigned int start;
L
Linus Torvalds 已提交
6169

6170 6171 6172
	pm_runtime_get_noresume(&pdev->dev);

	if (netif_running(dev) && pm_runtime_active(&pdev->dev))
6173
		rtl8169_rx_missed(dev);
6174

J
Junchang Wang 已提交
6175
	do {
6176
		start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
J
Junchang Wang 已提交
6177 6178
		stats->rx_packets = tp->rx_stats.packets;
		stats->rx_bytes	= tp->rx_stats.bytes;
6179
	} while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
J
Junchang Wang 已提交
6180 6181

	do {
6182
		start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
J
Junchang Wang 已提交
6183 6184
		stats->tx_packets = tp->tx_stats.packets;
		stats->tx_bytes	= tp->tx_stats.bytes;
6185
	} while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
J
Junchang Wang 已提交
6186 6187 6188 6189 6190 6191 6192 6193

	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
	stats->rx_length_errors = dev->stats.rx_length_errors;
	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_crc_errors	= dev->stats.rx_crc_errors;
	stats->rx_fifo_errors	= dev->stats.rx_fifo_errors;
	stats->rx_missed_errors = dev->stats.rx_missed_errors;
6194
	stats->multicast	= dev->stats.multicast;
J
Junchang Wang 已提交
6195

6196
	/*
C
Corentin Musard 已提交
6197
	 * Fetch additional counter values missing in stats collected by driver
6198 6199
	 * from tally counters.
	 */
6200
	if (pm_runtime_active(&pdev->dev))
6201
		rtl8169_update_counters(tp);
6202 6203 6204 6205 6206

	/*
	 * Subtract values fetched during initalization.
	 * See rtl8169_init_counter_offsets for a description why we do that.
	 */
6207
	stats->tx_errors = le64_to_cpu(counters->tx_errors) -
6208
		le64_to_cpu(tp->tc_offset.tx_errors);
6209
	stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
6210
		le32_to_cpu(tp->tc_offset.tx_multi_collision);
6211
	stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
6212 6213
		le16_to_cpu(tp->tc_offset.tx_aborted);

6214
	pm_runtime_put_noidle(&pdev->dev);
L
Linus Torvalds 已提交
6215 6216
}

6217
static void rtl8169_net_suspend(struct net_device *dev)
6218
{
F
françois romieu 已提交
6219 6220
	struct rtl8169_private *tp = netdev_priv(dev);

6221
	if (!netif_running(dev))
6222
		return;
6223

6224
	phy_stop(tp->phydev);
6225
	netif_device_detach(dev);
6226 6227 6228

	rtl_lock_work(tp);
	napi_disable(&tp->napi);
6229 6230 6231
	/* Clear all task flags */
	bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);

6232 6233 6234
	rtl_unlock_work(tp);

	rtl_pll_power_down(tp);
6235 6236 6237 6238 6239 6240
}

#ifdef CONFIG_PM

static int rtl8169_suspend(struct device *device)
{
6241
	struct net_device *dev = dev_get_drvdata(device);
6242
	struct rtl8169_private *tp = netdev_priv(dev);
6243

6244
	rtl8169_net_suspend(dev);
6245
	clk_disable_unprepare(tp->clk);
6246

6247 6248 6249
	return 0;
}

6250 6251
static void __rtl8169_resume(struct net_device *dev)
{
F
françois romieu 已提交
6252 6253
	struct rtl8169_private *tp = netdev_priv(dev);

6254
	netif_device_attach(dev);
F
françois romieu 已提交
6255 6256

	rtl_pll_power_up(tp);
6257
	rtl8169_init_phy(dev, tp);
F
françois romieu 已提交
6258

6259
	phy_start(tp->phydev);
6260

A
Artem Savkov 已提交
6261 6262
	rtl_lock_work(tp);
	napi_enable(&tp->napi);
6263
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6264
	rtl_reset_work(tp);
A
Artem Savkov 已提交
6265
	rtl_unlock_work(tp);
6266 6267
}

6268
static int rtl8169_resume(struct device *device)
6269
{
6270
	struct net_device *dev = dev_get_drvdata(device);
6271 6272
	struct rtl8169_private *tp = netdev_priv(dev);

6273 6274
	rtl_rar_set(tp, dev->dev_addr);

6275
	clk_prepare_enable(tp->clk);
6276

6277 6278
	if (netif_running(dev))
		__rtl8169_resume(dev);
6279

6280 6281 6282 6283 6284
	return 0;
}

static int rtl8169_runtime_suspend(struct device *device)
{
6285
	struct net_device *dev = dev_get_drvdata(device);
6286 6287
	struct rtl8169_private *tp = netdev_priv(dev);

6288
	if (!tp->TxDescArray)
6289 6290
		return 0;

6291
	rtl_lock_work(tp);
6292
	__rtl8169_set_wol(tp, WAKE_ANY);
6293
	rtl_unlock_work(tp);
6294 6295 6296

	rtl8169_net_suspend(dev);

6297
	/* Update counters before going runtime suspend */
6298
	rtl8169_rx_missed(dev);
6299
	rtl8169_update_counters(tp);
6300

6301 6302 6303 6304 6305
	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
6306
	struct net_device *dev = dev_get_drvdata(device);
6307
	struct rtl8169_private *tp = netdev_priv(dev);
6308

6309
	rtl_rar_set(tp, dev->dev_addr);
6310 6311 6312 6313

	if (!tp->TxDescArray)
		return 0;

6314
	rtl_lock_work(tp);
6315
	__rtl8169_set_wol(tp, tp->saved_wolopts);
6316
	rtl_unlock_work(tp);
6317 6318

	__rtl8169_resume(dev);
6319 6320 6321 6322

	return 0;
}

6323 6324
static int rtl8169_runtime_idle(struct device *device)
{
6325
	struct net_device *dev = dev_get_drvdata(device);
6326

6327 6328 6329 6330
	if (!netif_running(dev) || !netif_carrier_ok(dev))
		pm_schedule_suspend(device, 10000);

	return -EBUSY;
6331 6332
}

6333
static const struct dev_pm_ops rtl8169_pm_ops = {
F
Francois Romieu 已提交
6334 6335 6336 6337 6338 6339 6340 6341 6342
	.suspend		= rtl8169_suspend,
	.resume			= rtl8169_resume,
	.freeze			= rtl8169_suspend,
	.thaw			= rtl8169_resume,
	.poweroff		= rtl8169_suspend,
	.restore		= rtl8169_resume,
	.runtime_suspend	= rtl8169_runtime_suspend,
	.runtime_resume		= rtl8169_runtime_resume,
	.runtime_idle		= rtl8169_runtime_idle,
6343 6344 6345 6346 6347 6348 6349 6350 6351 6352
};

#define RTL8169_PM_OPS	(&rtl8169_pm_ops)

#else /* !CONFIG_PM */

#define RTL8169_PM_OPS	NULL

#endif /* !CONFIG_PM */

6353 6354 6355 6356 6357 6358 6359 6360 6361
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

6362
		RTL_W8(tp, ChipCmd, CmdRxEnb);
6363
		/* PCI commit */
6364
		RTL_R8(tp, ChipCmd);
6365 6366 6367 6368 6369 6370
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
6371 6372
static void rtl_shutdown(struct pci_dev *pdev)
{
6373
	struct net_device *dev = pci_get_drvdata(pdev);
6374
	struct rtl8169_private *tp = netdev_priv(dev);
6375 6376

	rtl8169_net_suspend(dev);
F
Francois Romieu 已提交
6377

F
Francois Romieu 已提交
6378
	/* Restore original MAC address */
6379 6380
	rtl_rar_set(tp, dev->perm_addr);

6381
	rtl8169_hw_reset(tp);
6382

6383
	if (system_state == SYSTEM_POWER_OFF) {
6384
		if (tp->saved_wolopts) {
6385 6386
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
6387 6388
		}

6389 6390 6391 6392
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
}
6393

B
Bill Pemberton 已提交
6394
static void rtl_remove_one(struct pci_dev *pdev)
6395 6396 6397 6398
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

6399
	if (r8168_check_dash(tp))
6400 6401
		rtl8168_driver_stop(tp);

6402 6403
	netif_napi_del(&tp->napi);

6404
	unregister_netdev(dev);
6405
	mdiobus_unregister(tp->phydev->mdio.bus);
6406 6407 6408 6409 6410 6411 6412 6413 6414 6415

	rtl_release_firmware(tp);

	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);

	/* restore original MAC address */
	rtl_rar_set(tp, dev->perm_addr);
}

6416
static const struct net_device_ops rtl_netdev_ops = {
6417
	.ndo_open		= rtl_open,
6418 6419 6420
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
6421
	.ndo_features_check	= rtl8169_features_check,
6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
	.ndo_do_ioctl		= rtl8169_ioctl,
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447 6448
static void rtl_set_irq_mask(struct rtl8169_private *tp)
{
	tp->irq_mask = RTL_EVENT_NAPI | LinkChg;

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		tp->irq_mask |= SYSErr | RxOverflow | RxFIFOOver;
	else if (tp->mac_version == RTL_GIGA_MAC_VER_11)
		/* special workaround needed */
		tp->irq_mask |= RxFIFOOver;
	else
		tp->irq_mask |= RxOverflow;
}

6449
static int rtl_alloc_irq(struct rtl8169_private *tp)
6450
{
6451
	unsigned int flags;
6452

6453 6454
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
6455
		rtl_unlock_config_regs(tp);
6456
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
6457
		rtl_lock_config_regs(tp);
6458 6459
		/* fall through */
	case RTL_GIGA_MAC_VER_07 ... RTL_GIGA_MAC_VER_24:
6460
		flags = PCI_IRQ_LEGACY;
6461 6462
		break;
	default:
6463
		flags = PCI_IRQ_ALL_TYPES;
6464
		break;
6465
	}
6466 6467

	return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
6468 6469
}

6470 6471 6472 6473
static void rtl_read_mac_address(struct rtl8169_private *tp,
				 u8 mac_addr[ETH_ALEN])
{
	/* Get MAC address */
6474 6475 6476
	if (rtl_is_8168evl_up(tp) && tp->mac_version != RTL_GIGA_MAC_VER_34) {
		u32 value = rtl_eri_read(tp, 0xe0);

T
Thierry Reding 已提交
6477 6478 6479 6480 6481
		mac_addr[0] = (value >>  0) & 0xff;
		mac_addr[1] = (value >>  8) & 0xff;
		mac_addr[2] = (value >> 16) & 0xff;
		mac_addr[3] = (value >> 24) & 0xff;

6482
		value = rtl_eri_read(tp, 0xe4);
T
Thierry Reding 已提交
6483 6484
		mac_addr[4] = (value >>  0) & 0xff;
		mac_addr[5] = (value >>  8) & 0xff;
H
Heiner Kallweit 已提交
6485 6486
	} else if (rtl_is_8125(tp)) {
		rtl_read_mac_from_reg(tp, mac_addr, MAC0_BKP);
6487 6488 6489
	}
}

H
Hayes Wang 已提交
6490 6491
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
6492
	return RTL_R8(tp, MCU) & LINK_LIST_RDY;
H
Hayes Wang 已提交
6493 6494 6495 6496
}

DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
6497
	return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
H
Hayes Wang 已提交
6498 6499
}

6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536
static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	return rtl_readphy(tp, phyreg);
}

static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
				int phyreg, u16 val)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	rtl_writephy(tp, phyreg, val);

	return 0;
}

static int r8169_mdio_register(struct rtl8169_private *tp)
{
	struct pci_dev *pdev = tp->pci_dev;
	struct mii_bus *new_bus;
	int ret;

	new_bus = devm_mdiobus_alloc(&pdev->dev);
	if (!new_bus)
		return -ENOMEM;

	new_bus->name = "r8169";
	new_bus->priv = tp;
	new_bus->parent = &pdev->dev;
	new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
H
Heiner Kallweit 已提交
6537
	snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
6538 6539 6540 6541 6542 6543 6544 6545

	new_bus->read = r8169_mdio_read_reg;
	new_bus->write = r8169_mdio_write_reg;

	ret = mdiobus_register(new_bus);
	if (ret)
		return ret;

6546 6547
	tp->phydev = mdiobus_get_phy(new_bus, 0);
	if (!tp->phydev) {
6548 6549 6550 6551
		mdiobus_unregister(new_bus);
		return -ENODEV;
	}

6552
	/* PHY will be woken up in rtl_open() */
6553
	phy_suspend(tp->phydev);
6554 6555 6556 6557

	return 0;
}

B
Bill Pemberton 已提交
6558
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
6559 6560 6561
{
	tp->ocp_base = OCP_STD_PHY_BASE;

6562
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
H
Hayes Wang 已提交
6563 6564 6565 6566 6567 6568 6569

	if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
		return;

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

6570
	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
H
Hayes Wang 已提交
6571
	msleep(1);
6572
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
6573

6574
	r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);
H
Hayes Wang 已提交
6575 6576 6577 6578

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

6579
	r8168_mac_ocp_modify(tp, 0xe8de, 0, BIT(15));
H
Hayes Wang 已提交
6580

6581
	rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
H
Hayes Wang 已提交
6582 6583
}

H
Heiner Kallweit 已提交
6584 6585 6586 6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608
static void rtl_hw_init_8125(struct rtl8169_private *tp)
{
	tp->ocp_base = OCP_STD_PHY_BASE;

	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
	msleep(1);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);

	r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

	r8168_mac_ocp_write(tp, 0xc0aa, 0x07d0);
	r8168_mac_ocp_write(tp, 0xc0a6, 0x0150);
	r8168_mac_ocp_write(tp, 0xc01e, 0x5555);

	rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
}

B
Bill Pemberton 已提交
6609
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
6610 6611
{
	switch (tp->mac_version) {
6612 6613 6614
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
		rtl8168ep_stop_cmac(tp);
		/* fall through */
6615
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
6616 6617
		rtl_hw_init_8168g(tp);
		break;
H
Heiner Kallweit 已提交
6618 6619 6620
	case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_61:
		rtl_hw_init_8125(tp);
		break;
H
Hayes Wang 已提交
6621 6622 6623 6624 6625
	default:
		break;
	}
}

6626 6627 6628 6629 6630 6631 6632 6633
static int rtl_jumbo_max(struct rtl8169_private *tp)
{
	/* Non-GBit versions don't support jumbo frames */
	if (!tp->supports_gmii)
		return JUMBO_1K;

	switch (tp->mac_version) {
	/* RTL8169 */
6634
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648
		return JUMBO_7K;
	/* RTL8168b */
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		return JUMBO_4K;
	/* RTL8168c */
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
		return JUMBO_6K;
	default:
		return JUMBO_9K;
	}
}

6649 6650 6651 6652 6653
static void rtl_disable_clk(void *data)
{
	clk_disable_unprepare(data);
}

6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679
static int rtl_get_ether_clk(struct rtl8169_private *tp)
{
	struct device *d = tp_to_dev(tp);
	struct clk *clk;
	int rc;

	clk = devm_clk_get(d, "ether_clk");
	if (IS_ERR(clk)) {
		rc = PTR_ERR(clk);
		if (rc == -ENOENT)
			/* clk-core allows NULL (for suspend / resume) */
			rc = 0;
		else if (rc != -EPROBE_DEFER)
			dev_err(d, "failed to get clk: %d\n", rc);
	} else {
		tp->clk = clk;
		rc = clk_prepare_enable(clk);
		if (rc)
			dev_err(d, "failed to enable clk: %d\n", rc);
		else
			rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
	}

	return rc;
}

6680 6681 6682 6683
static void rtl_init_mac_address(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
	u8 *mac_addr = dev->dev_addr;
6684
	int rc;
6685 6686 6687 6688 6689 6690 6691 6692 6693

	rc = eth_platform_get_mac_address(tp_to_dev(tp), mac_addr);
	if (!rc)
		goto done;

	rtl_read_mac_address(tp, mac_addr);
	if (is_valid_ether_addr(mac_addr))
		goto done;

6694
	rtl_read_mac_from_reg(tp, mac_addr, MAC0);
6695 6696 6697 6698 6699 6700 6701 6702 6703
	if (is_valid_ether_addr(mac_addr))
		goto done;

	eth_hw_addr_random(dev);
	dev_warn(tp_to_dev(tp), "can't read MAC address, setting random one\n");
done:
	rtl_rar_set(tp, mac_addr);
}

H
hayeswang 已提交
6704
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6705 6706 6707
{
	struct rtl8169_private *tp;
	struct net_device *dev;
6708
	int chipset, region;
6709
	int jumbo_max, rc;
6710

6711 6712 6713
	dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
	if (!dev)
		return -ENOMEM;
6714 6715

	SET_NETDEV_DEV(dev, &pdev->dev);
6716
	dev->netdev_ops = &rtl_netdev_ops;
6717 6718 6719 6720
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
	tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
6721
	tp->supports_gmii = ent->driver_data == RTL_CFG_NO_GBIT ? 0 : 1;
6722

6723
	/* Get the *optional* external "ether_clk" used on some boards */
6724 6725 6726
	rc = rtl_get_ether_clk(tp);
	if (rc)
		return rc;
6727

H
Heiner Kallweit 已提交
6728 6729 6730
	/* Disable ASPM completely as that cause random device stop working
	 * problems as well as full system hangs for some PCIe devices users.
	 */
6731 6732 6733
	rc = pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
					  PCIE_LINK_STATE_L1);
	tp->aspm_manageable = !rc;
H
Heiner Kallweit 已提交
6734

6735
	/* enable device (incl. PCI PM wakeup and hotplug setup) */
6736
	rc = pcim_enable_device(pdev);
6737
	if (rc < 0) {
6738
		dev_err(&pdev->dev, "enable failure\n");
6739
		return rc;
6740 6741
	}

6742
	if (pcim_set_mwi(pdev) < 0)
6743
		dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
6744

6745 6746 6747
	/* use first MMIO region */
	region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
	if (region < 0) {
6748
		dev_err(&pdev->dev, "no MMIO resource found\n");
6749
		return -ENODEV;
6750 6751 6752 6753
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
6754
		dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
6755
		return -ENODEV;
6756 6757
	}

6758
	rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
6759
	if (rc < 0) {
6760
		dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
6761
		return rc;
6762 6763
	}

6764
	tp->mmio_addr = pcim_iomap_table(pdev)[region];
6765 6766

	/* Identify chip attached to board */
6767 6768 6769
	rtl8169_get_mac_version(tp);
	if (tp->mac_version == RTL_GIGA_MAC_NONE)
		return -ENODEV;
6770

6771
	tp->cp_cmd = RTL_R16(tp, CPlusCmd);
6772

H
Heiner Kallweit 已提交
6773
	if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
6774
	    !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)))
6775 6776
		dev->features |= NETIF_F_HIGHDMA;

6777 6778
	rtl_init_rxcfg(tp);

6779
	rtl8169_irq_mask_and_ack(tp);
6780

H
Hayes Wang 已提交
6781 6782
	rtl_hw_initialize(tp);

6783 6784 6785 6786 6787 6788
	rtl_hw_reset(tp);

	pci_set_master(pdev);

	chipset = tp->mac_version;

6789 6790
	rc = rtl_alloc_irq(tp);
	if (rc < 0) {
6791
		dev_err(&pdev->dev, "Can't allocate interrupt\n");
6792 6793
		return rc;
	}
6794 6795

	mutex_init(&tp->wk.mutex);
6796
	INIT_WORK(&tp->wk.work, rtl_task);
6797 6798
	u64_stats_init(&tp->rx_stats.syncp);
	u64_stats_init(&tp->tx_stats.syncp);
6799

6800
	rtl_init_mac_address(tp);
6801

6802
	dev->ethtool_ops = &rtl8169_ethtool_ops;
6803

6804
	netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
6805

H
Heiner Kallweit 已提交
6806 6807 6808
	dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
6809
	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
6810 6811
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
6812 6813
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_HIGHDMA;
H
Heiner Kallweit 已提交
6814
	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
6815

6816 6817 6818 6819
	tp->cp_cmd |= RxChkSum;
	/* RTL8125 uses register RxConfig for VLAN offloading config */
	if (!rtl_is_8125(tp))
		tp->cp_cmd |= RxVlan;
H
hayeswang 已提交
6820 6821 6822 6823
	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
6824
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
6825
		/* Disallow toggling */
6826
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
6827

6828
	if (rtl_chip_supports_csum_v2(tp)) {
H
hayeswang 已提交
6829
		dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
H
Heiner Kallweit 已提交
6830
		dev->features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
6831 6832 6833 6834 6835 6836
		dev->gso_max_size = RTL_GSO_MAX_SIZE_V2;
		dev->gso_max_segs = RTL_GSO_MAX_SEGS_V2;
	} else {
		dev->gso_max_size = RTL_GSO_MAX_SIZE_V1;
		dev->gso_max_segs = RTL_GSO_MAX_SEGS_V1;
	}
H
hayeswang 已提交
6837

H
Heiner Kallweit 已提交
6838 6839
	/* RTL8168e-vl has a HW issue with TSO */
	if (tp->mac_version == RTL_GIGA_MAC_VER_34) {
6840 6841 6842
		dev->vlan_features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
		dev->hw_features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
		dev->features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
H
Heiner Kallweit 已提交
6843 6844
	}

6845 6846 6847
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

6848 6849
	/* MTU range: 60 - hw-specific max */
	dev->min_mtu = ETH_ZLEN;
6850 6851
	jumbo_max = rtl_jumbo_max(tp);
	dev->max_mtu = jumbo_max;
6852

6853
	rtl_set_irq_mask(tp);
6854

6855
	tp->fw_name = rtl_chip_infos[chipset].fw_name;
6856

6857 6858 6859
	tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
					    &tp->counters_phys_addr,
					    GFP_KERNEL);
6860 6861
	if (!tp->counters)
		return -ENOMEM;
6862

6863 6864
	pci_set_drvdata(pdev, dev);

6865 6866
	rc = r8169_mdio_register(tp);
	if (rc)
6867
		return rc;
6868

6869 6870 6871
	/* chip gets powered up in rtl_open() */
	rtl_pll_power_down(tp);

6872 6873 6874 6875
	rc = register_netdev(dev);
	if (rc)
		goto err_mdio_unregister;

6876
	netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
6877
		   rtl_chip_infos[chipset].name, dev->dev_addr,
6878
		   (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
6879
		   pci_irq_vector(pdev, 0));
6880 6881 6882 6883 6884 6885

	if (jumbo_max > JUMBO_1K)
		netif_info(tp, probe, dev,
			   "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
			   jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
			   "ok" : "ko");
6886

6887
	if (r8168_check_dash(tp))
6888 6889
		rtl8168_driver_start(tp);

6890 6891 6892
	if (pci_dev_run_wake(pdev))
		pm_runtime_put_sync(&pdev->dev);

6893
	return 0;
6894 6895

err_mdio_unregister:
6896
	mdiobus_unregister(tp->phydev->mdio.bus);
6897
	return rc;
6898 6899
}

L
Linus Torvalds 已提交
6900 6901 6902
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
6903
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
6904
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
6905
	.shutdown	= rtl_shutdown,
6906
	.driver.pm	= RTL8169_PM_OPS,
L
Linus Torvalds 已提交
6907 6908
};

6909
module_pci_driver(rtl8169_pci_driver);