arm_vgic.h 10.6 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0-only */
2
/*
3
 * Copyright (C) 2015, 2016 ARM Ltd.
4
 */
5 6
#ifndef __KVM_ARM_VGIC_H
#define __KVM_ARM_VGIC_H
7

8 9 10 11
#include <linux/kernel.h>
#include <linux/kvm.h>
#include <linux/irqreturn.h>
#include <linux/spinlock.h>
12
#include <linux/static_key.h>
13
#include <linux/types.h>
14
#include <kvm/iodev.h>
15
#include <linux/list.h>
16
#include <linux/jump_label.h>
17

18 19
#include <linux/irqchip/arm-gic-v4.h>

20
#define VGIC_V3_MAX_CPUS	512
21 22
#define VGIC_V2_MAX_CPUS	8
#define VGIC_NR_IRQS_LEGACY     256
23 24 25
#define VGIC_NR_SGIS		16
#define VGIC_NR_PPIS		16
#define VGIC_NR_PRIVATE_IRQS	(VGIC_NR_SGIS + VGIC_NR_PPIS)
26 27 28 29
#define VGIC_MAX_PRIVATE	(VGIC_NR_PRIVATE_IRQS - 1)
#define VGIC_MAX_SPI		1019
#define VGIC_MAX_RESERVED	1023
#define VGIC_MIN_LPI		8192
30
#define KVM_IRQCHIP_NUM_PINS	(1020 - 32)
31

32
#define irq_is_ppi(irq) ((irq) >= VGIC_NR_SGIS && (irq) < VGIC_NR_PRIVATE_IRQS)
33 34
#define irq_is_spi(irq) ((irq) >= VGIC_NR_PRIVATE_IRQS && \
			 (irq) <= VGIC_MAX_SPI)
35

36 37 38 39
enum vgic_type {
	VGIC_V2,		/* Good ol' GICv2 */
	VGIC_V3,		/* New fancy GICv3 */
};
40

41 42 43 44
/* same for all guests, as depending only on the _host's_ GIC model */
struct vgic_global {
	/* type of the host GIC */
	enum vgic_type		type;
45

46 47
	/* Physical address of vgic virtual cpu interface */
	phys_addr_t		vcpu_base;
48

49
	/* GICV mapping, kernel VA */
50
	void __iomem		*vcpu_base_va;
51 52
	/* GICV mapping, HYP VA */
	void __iomem		*vcpu_hyp_va;
53

54
	/* virtual control interface mapping, kernel VA */
55
	void __iomem		*vctrl_base;
56 57
	/* virtual control interface mapping, HYP VA */
	void __iomem		*vctrl_hyp;
58

59 60
	/* Number of implemented list registers */
	int			nr_lr;
61

62 63
	/* Maintenance IRQ number */
	unsigned int		maint_irq;
64

65 66
	/* maximum number of VCPUs allowed (GICv2 limits us to 8) */
	int			max_gic_vcpus;
67

68 69
	/* Only needed for the legacy KVM_CREATE_IRQCHIP */
	bool			can_emulate_gicv2;
70

71 72
	/* Hardware has GICv4? */
	bool			has_gicv4;
73
	bool			has_gicv4_1;
74

75 76
	/* GIC system register CPU interface */
	struct static_key_false gicv3_cpuif;
77 78

	u32			ich_vtr_el2;
79 80
};

81
extern struct vgic_global kvm_vgic_global_state;
82

83 84 85
#define VGIC_V2_MAX_LRS		(1 << 6)
#define VGIC_V3_MAX_LRS		16
#define VGIC_V3_LR_INDEX(lr)	(VGIC_V3_MAX_LRS - 1 - lr)
86

87 88 89
enum vgic_irq_config {
	VGIC_CONFIG_EDGE = 0,
	VGIC_CONFIG_LEVEL
90 91
};

92
struct vgic_irq {
93
	raw_spinlock_t irq_lock;	/* Protects the content of the struct */
94
	struct list_head lpi_list;	/* Used to link all LPIs together */
95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
	struct list_head ap_list;

	struct kvm_vcpu *vcpu;		/* SGIs and PPIs: The VCPU
					 * SPIs and LPIs: The VCPU whose ap_list
					 * this is queued on.
					 */

	struct kvm_vcpu *target_vcpu;	/* The VCPU that this interrupt should
					 * be sent to, as a result of the
					 * targets reg (v2) or the
					 * affinity reg (v3).
					 */

	u32 intid;			/* Guest visible INTID */
	bool line_level;		/* Level only */
110 111 112
	bool pending_latch;		/* The pending latch state used to calculate
					 * the pending state for both level
					 * and edge triggered IRQs. */
113 114 115
	bool active;			/* not used for LPIs */
	bool enabled;
	bool hw;			/* Tied to HW IRQ */
116
	struct kref refcount;		/* Used for LPIs */
117
	u32 hwintid;			/* HW INTID number */
118
	unsigned int host_irq;		/* linux irq corresponding to hwintid */
119 120 121 122 123
	union {
		u8 targets;			/* GICv2 target VCPUs mask */
		u32 mpidr;			/* GICv3 target VCPU */
	};
	u8 source;			/* GICv2 SGIs only */
124
	u8 active_source;		/* GICv2 SGIs only */
125
	u8 priority;
126
	u8 group;			/* 0 == group 0, 1 == group 1 */
127
	enum vgic_irq_config config;	/* Level or edge */
128

129 130 131 132 133 134 135 136 137 138 139
	/*
	 * Callback function pointer to in-kernel devices that can tell us the
	 * state of the input level of mapped level-triggered IRQ faster than
	 * peaking into the physical GIC.
	 *
	 * Always called in non-preemptible section and the functions can use
	 * kvm_arm_get_running_vcpu() to get the vcpu pointer for private
	 * IRQs.
	 */
	bool (*get_input_level)(int vintid);

140 141
	void *owner;			/* Opaque pointer to reserve an interrupt
					   for in-kernel devices. */
142 143
};

144
struct vgic_register_region;
145 146 147 148 149 150 151 152
struct vgic_its;

enum iodev_type {
	IODEV_CPUIF,
	IODEV_DIST,
	IODEV_REDIST,
	IODEV_ITS
};
153

154
struct vgic_io_device {
155
	gpa_t base_addr;
156 157 158 159
	union {
		struct kvm_vcpu *redist_vcpu;
		struct vgic_its *its;
	};
160
	const struct vgic_register_region *regions;
161
	enum iodev_type iodev_type;
162
	int nr_regions;
163 164 165
	struct kvm_io_device dev;
};

166 167 168 169 170 171
struct vgic_its {
	/* The base address of the ITS control register frame */
	gpa_t			vgic_its_base;

	bool			enabled;
	struct vgic_io_device	iodev;
172
	struct kvm_device	*dev;
173 174 175 176 177 178 179 180 181 182 183

	/* These registers correspond to GITS_BASER{0,1} */
	u64			baser_device_table;
	u64			baser_coll_table;

	/* Protects the command queue */
	struct mutex		cmd_lock;
	u64			cbaser;
	u32			creadr;
	u32			cwriter;

184 185 186
	/* migration ABI revision in use */
	u32			abi_rev;

187 188 189 190
	/* Protects the device and collection lists */
	struct mutex		its_lock;
	struct list_head	device_list;
	struct list_head	collection_list;
191 192
};

193 194
struct vgic_state_iter;

195 196 197 198 199 200 201 202
struct vgic_redist_region {
	u32 index;
	gpa_t base;
	u32 count; /* number of redistributors or 0 if single region */
	u32 free_index; /* index of the next free redistributor */
	struct list_head list;
};

203
struct vgic_dist {
204
	bool			in_kernel;
205
	bool			ready;
206
	bool			initialized;
207

208 209 210
	/* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
	u32			vgic_model;

211 212 213
	/* Implementation revision as reported in the GICD_IIDR */
	u32			implementation_rev;

214 215 216
	/* Userspace can write to GICv2 IGROUPR */
	bool			v2_groups_user_writable;

217 218 219
	/* Do injected MSIs require an additional device ID? */
	bool			msis_require_devid;

220
	int			nr_spis;
221

222 223
	/* base addresses in guest physical address space: */
	gpa_t			vgic_dist_base;		/* distributor */
224
	union {
225 226 227
		/* either a GICv2 CPU interface */
		gpa_t			vgic_cpu_base;
		/* or a number of GICv3 redistributor regions */
228
		struct list_head rd_regions;
229
	};
230

231 232
	/* distributor enabled */
	bool			enabled;
233

234
	struct vgic_irq		*spis;
235

236
	struct vgic_io_device	dist_iodev;
237

238 239
	bool			has_its;

240 241 242 243
	/*
	 * Contains the attributes and gpa of the LPI configuration table.
	 * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
	 * one address across all redistributors.
244
	 * GICv3 spec: IHI 0069E 6.1.1 "LPI Configuration tables"
245 246
	 */
	u64			propbaser;
247 248

	/* Protects the lpi_list and the count value below. */
249
	raw_spinlock_t		lpi_list_lock;
250 251
	struct list_head	lpi_list_head;
	int			lpi_list_count;
252

253 254 255
	/* LPI translation cache */
	struct list_head	lpi_translation_cache;

256 257
	/* used by vgic-debug */
	struct vgic_state_iter *iter;
258 259 260 261 262 263 264 265 266

	/*
	 * GICv4 ITS per-VM data, containing the IRQ domain, the VPE
	 * array, the property table pointer as well as allocation
	 * data. This essentially ties the Linux IRQ core and ITS
	 * together, and avoids leaking KVM's data structures anywhere
	 * else.
	 */
	struct its_vm		its_vm;
267 268
};

269 270 271 272
struct vgic_v2_cpu_if {
	u32		vgic_hcr;
	u32		vgic_vmcr;
	u32		vgic_apr;
273
	u32		vgic_lr[VGIC_V2_MAX_LRS];
274 275
};

276 277 278
struct vgic_v3_cpu_if {
	u32		vgic_hcr;
	u32		vgic_vmcr;
279
	u32		vgic_sre;	/* Restored only, change ignored */
280 281 282
	u32		vgic_ap0r[4];
	u32		vgic_ap1r[4];
	u64		vgic_lr[VGIC_V3_MAX_LRS];
283 284 285 286 287 288 289 290

	/*
	 * GICv4 ITS per-VPE data, containing the doorbell IRQ, the
	 * pending table pointer, the its_vm pointer and a few other
	 * HW specific things. As for the its_vm structure, this is
	 * linking the Linux IRQ subsystem and the ITS together.
	 */
	struct its_vpe	its_vpe;
291 292
};

293
struct vgic_cpu {
294
	/* CPU vif control registers for world switch */
295 296
	union {
		struct vgic_v2_cpu_if	vgic_v2;
297
		struct vgic_v3_cpu_if	vgic_v3;
298
	};
299

300 301
	unsigned int used_lrs;
	struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
302

303
	raw_spinlock_t ap_list_lock;	/* Protects the ap_list */
304

305 306 307 308 309 310 311
	/*
	 * List of IRQs that this VCPU should consider because they are either
	 * Active or Pending (hence the name; AP list), or because they recently
	 * were one of the two and need to be migrated off this list to another
	 * VCPU.
	 */
	struct list_head ap_list_head;
312

313 314 315 316 317
	/*
	 * Members below are used with GICv3 emulation only and represent
	 * parts of the redistributor.
	 */
	struct vgic_io_device	rd_iodev;
318
	struct vgic_redist_region *rdreg;
319 320 321 322 323

	/* Contains the attributes and gpa of the LPI pending tables. */
	u64 pendbaser;

	bool lpis_enabled;
324 325 326 327 328 329

	/* Cache guest priority bits */
	u32 num_pri_bits;

	/* Cache guest interrupt ID bits */
	u32 num_id_bits;
330
};
331

332
extern struct static_key_false vgic_v2_cpuif_trap;
333
extern struct static_key_false vgic_v3_cpuif_trap;
334

335
int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
336
void kvm_vgic_early_init(struct kvm *kvm);
337
int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu);
338
int kvm_vgic_create(struct kvm *kvm, u32 type);
339 340
void kvm_vgic_destroy(struct kvm *kvm);
void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
341 342
int kvm_vgic_map_resources(struct kvm *kvm);
int kvm_vgic_hyp_init(void);
343
void kvm_vgic_init_cpu_hardware(void);
344 345

int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
346
			bool level, void *owner);
347
int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, unsigned int host_irq,
348
			  u32 vintid, bool (*get_input_level)(int vindid));
349 350
int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int vintid);
bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int vintid);
351

352 353
int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);

354 355
void kvm_vgic_load(struct kvm_vcpu *vcpu);
void kvm_vgic_put(struct kvm_vcpu *vcpu);
356
void kvm_vgic_vmcr_sync(struct kvm_vcpu *vcpu);
357

358
#define irqchip_in_kernel(k)	(!!((k)->arch.vgic.in_kernel))
359
#define vgic_initialized(k)	((k)->arch.vgic.initialized)
360
#define vgic_ready(k)		((k)->arch.vgic.ready)
361
#define vgic_valid_spi(k, i)	(((i) >= VGIC_NR_PRIVATE_IRQS) && \
362 363 364 365 366
			((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))

bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
367
void kvm_vgic_reset_mapped_irq(struct kvm_vcpu *vcpu, u32 vintid);
368

369
void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg, bool allow_group1);
370

371 372 373 374 375 376 377 378 379 380 381
/**
 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
 *
 * The host's GIC naturally limits the maximum amount of VCPUs a guest
 * can use.
 */
static inline int kvm_vgic_get_max_vcpus(void)
{
	return kvm_vgic_global_state.max_gic_vcpus;
}

382 383 384 385 386 387
/**
 * kvm_vgic_setup_default_irq_routing:
 * Setup a default flat gsi routing table mapping all SPIs
 */
int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);

388 389
int kvm_vgic_set_owner(struct kvm_vcpu *vcpu, unsigned int intid, void *owner);

390 391 392 393 394 395 396 397
struct kvm_kernel_irq_routing_entry;

int kvm_vgic_v4_set_forwarding(struct kvm *kvm, int irq,
			       struct kvm_kernel_irq_routing_entry *irq_entry);

int kvm_vgic_v4_unset_forwarding(struct kvm *kvm, int irq,
				 struct kvm_kernel_irq_routing_entry *irq_entry);

398 399
int vgic_v4_load(struct kvm_vcpu *vcpu);
int vgic_v4_put(struct kvm_vcpu *vcpu, bool need_db);
400

401
#endif /* __KVM_ARM_VGIC_H */